xref: /OK3568_Linux_fs/kernel/drivers/char/agp/nvidia-agp.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * Nvidia AGPGART routines.
3*4882a593Smuzhiyun  * Based upon a 2.4 agpgart diff by the folks from NVIDIA, and hacked up
4*4882a593Smuzhiyun  * to work in 2.5 by Dave Jones.
5*4882a593Smuzhiyun  */
6*4882a593Smuzhiyun 
7*4882a593Smuzhiyun #include <linux/module.h>
8*4882a593Smuzhiyun #include <linux/pci.h>
9*4882a593Smuzhiyun #include <linux/init.h>
10*4882a593Smuzhiyun #include <linux/agp_backend.h>
11*4882a593Smuzhiyun #include <linux/page-flags.h>
12*4882a593Smuzhiyun #include <linux/mm.h>
13*4882a593Smuzhiyun #include <linux/jiffies.h>
14*4882a593Smuzhiyun #include "agp.h"
15*4882a593Smuzhiyun 
16*4882a593Smuzhiyun /* NVIDIA registers */
17*4882a593Smuzhiyun #define NVIDIA_0_APSIZE		0x80
18*4882a593Smuzhiyun #define NVIDIA_1_WBC		0xf0
19*4882a593Smuzhiyun #define NVIDIA_2_GARTCTRL	0xd0
20*4882a593Smuzhiyun #define NVIDIA_2_APBASE		0xd8
21*4882a593Smuzhiyun #define NVIDIA_2_APLIMIT	0xdc
22*4882a593Smuzhiyun #define NVIDIA_2_ATTBASE(i)	(0xe0 + (i) * 4)
23*4882a593Smuzhiyun #define NVIDIA_3_APBASE		0x50
24*4882a593Smuzhiyun #define NVIDIA_3_APLIMIT	0x54
25*4882a593Smuzhiyun 
26*4882a593Smuzhiyun 
27*4882a593Smuzhiyun static struct _nvidia_private {
28*4882a593Smuzhiyun 	struct pci_dev *dev_1;
29*4882a593Smuzhiyun 	struct pci_dev *dev_2;
30*4882a593Smuzhiyun 	struct pci_dev *dev_3;
31*4882a593Smuzhiyun 	volatile u32 __iomem *aperture;
32*4882a593Smuzhiyun 	int num_active_entries;
33*4882a593Smuzhiyun 	off_t pg_offset;
34*4882a593Smuzhiyun 	u32 wbc_mask;
35*4882a593Smuzhiyun } nvidia_private;
36*4882a593Smuzhiyun 
37*4882a593Smuzhiyun 
nvidia_fetch_size(void)38*4882a593Smuzhiyun static int nvidia_fetch_size(void)
39*4882a593Smuzhiyun {
40*4882a593Smuzhiyun 	int i;
41*4882a593Smuzhiyun 	u8 size_value;
42*4882a593Smuzhiyun 	struct aper_size_info_8 *values;
43*4882a593Smuzhiyun 
44*4882a593Smuzhiyun 	pci_read_config_byte(agp_bridge->dev, NVIDIA_0_APSIZE, &size_value);
45*4882a593Smuzhiyun 	size_value &= 0x0f;
46*4882a593Smuzhiyun 	values = A_SIZE_8(agp_bridge->driver->aperture_sizes);
47*4882a593Smuzhiyun 
48*4882a593Smuzhiyun 	for (i = 0; i < agp_bridge->driver->num_aperture_sizes; i++) {
49*4882a593Smuzhiyun 		if (size_value == values[i].size_value) {
50*4882a593Smuzhiyun 			agp_bridge->previous_size =
51*4882a593Smuzhiyun 				agp_bridge->current_size = (void *) (values + i);
52*4882a593Smuzhiyun 			agp_bridge->aperture_size_idx = i;
53*4882a593Smuzhiyun 			return values[i].size;
54*4882a593Smuzhiyun 		}
55*4882a593Smuzhiyun 	}
56*4882a593Smuzhiyun 
57*4882a593Smuzhiyun 	return 0;
58*4882a593Smuzhiyun }
59*4882a593Smuzhiyun 
60*4882a593Smuzhiyun #define SYSCFG          0xC0010010
61*4882a593Smuzhiyun #define IORR_BASE0      0xC0010016
62*4882a593Smuzhiyun #define IORR_MASK0      0xC0010017
63*4882a593Smuzhiyun #define AMD_K7_NUM_IORR 2
64*4882a593Smuzhiyun 
nvidia_init_iorr(u32 base,u32 size)65*4882a593Smuzhiyun static int nvidia_init_iorr(u32 base, u32 size)
66*4882a593Smuzhiyun {
67*4882a593Smuzhiyun 	u32 base_hi, base_lo;
68*4882a593Smuzhiyun 	u32 mask_hi, mask_lo;
69*4882a593Smuzhiyun 	u32 sys_hi, sys_lo;
70*4882a593Smuzhiyun 	u32 iorr_addr, free_iorr_addr;
71*4882a593Smuzhiyun 
72*4882a593Smuzhiyun 	/* Find the iorr that is already used for the base */
73*4882a593Smuzhiyun 	/* If not found, determine the uppermost available iorr */
74*4882a593Smuzhiyun 	free_iorr_addr = AMD_K7_NUM_IORR;
75*4882a593Smuzhiyun 	for (iorr_addr = 0; iorr_addr < AMD_K7_NUM_IORR; iorr_addr++) {
76*4882a593Smuzhiyun 		rdmsr(IORR_BASE0 + 2 * iorr_addr, base_lo, base_hi);
77*4882a593Smuzhiyun 		rdmsr(IORR_MASK0 + 2 * iorr_addr, mask_lo, mask_hi);
78*4882a593Smuzhiyun 
79*4882a593Smuzhiyun 		if ((base_lo & 0xfffff000) == (base & 0xfffff000))
80*4882a593Smuzhiyun 			break;
81*4882a593Smuzhiyun 
82*4882a593Smuzhiyun 		if ((mask_lo & 0x00000800) == 0)
83*4882a593Smuzhiyun 			free_iorr_addr = iorr_addr;
84*4882a593Smuzhiyun 	}
85*4882a593Smuzhiyun 
86*4882a593Smuzhiyun 	if (iorr_addr >= AMD_K7_NUM_IORR) {
87*4882a593Smuzhiyun 		iorr_addr = free_iorr_addr;
88*4882a593Smuzhiyun 		if (iorr_addr >= AMD_K7_NUM_IORR)
89*4882a593Smuzhiyun 			return -EINVAL;
90*4882a593Smuzhiyun 	}
91*4882a593Smuzhiyun     base_hi = 0x0;
92*4882a593Smuzhiyun     base_lo = (base & ~0xfff) | 0x18;
93*4882a593Smuzhiyun     mask_hi = 0xf;
94*4882a593Smuzhiyun     mask_lo = ((~(size - 1)) & 0xfffff000) | 0x800;
95*4882a593Smuzhiyun     wrmsr(IORR_BASE0 + 2 * iorr_addr, base_lo, base_hi);
96*4882a593Smuzhiyun     wrmsr(IORR_MASK0 + 2 * iorr_addr, mask_lo, mask_hi);
97*4882a593Smuzhiyun 
98*4882a593Smuzhiyun     rdmsr(SYSCFG, sys_lo, sys_hi);
99*4882a593Smuzhiyun     sys_lo |= 0x00100000;
100*4882a593Smuzhiyun     wrmsr(SYSCFG, sys_lo, sys_hi);
101*4882a593Smuzhiyun 
102*4882a593Smuzhiyun 	return 0;
103*4882a593Smuzhiyun }
104*4882a593Smuzhiyun 
nvidia_configure(void)105*4882a593Smuzhiyun static int nvidia_configure(void)
106*4882a593Smuzhiyun {
107*4882a593Smuzhiyun 	int i, rc, num_dirs;
108*4882a593Smuzhiyun 	u32 apbase, aplimit;
109*4882a593Smuzhiyun 	phys_addr_t apbase_phys;
110*4882a593Smuzhiyun 	struct aper_size_info_8 *current_size;
111*4882a593Smuzhiyun 	u32 temp;
112*4882a593Smuzhiyun 
113*4882a593Smuzhiyun 	current_size = A_SIZE_8(agp_bridge->current_size);
114*4882a593Smuzhiyun 
115*4882a593Smuzhiyun 	/* aperture size */
116*4882a593Smuzhiyun 	pci_write_config_byte(agp_bridge->dev, NVIDIA_0_APSIZE,
117*4882a593Smuzhiyun 		current_size->size_value);
118*4882a593Smuzhiyun 
119*4882a593Smuzhiyun 	/* address to map to */
120*4882a593Smuzhiyun 	apbase = pci_bus_address(agp_bridge->dev, AGP_APERTURE_BAR);
121*4882a593Smuzhiyun 	agp_bridge->gart_bus_addr = apbase;
122*4882a593Smuzhiyun 	aplimit = apbase + (current_size->size * 1024 * 1024) - 1;
123*4882a593Smuzhiyun 	pci_write_config_dword(nvidia_private.dev_2, NVIDIA_2_APBASE, apbase);
124*4882a593Smuzhiyun 	pci_write_config_dword(nvidia_private.dev_2, NVIDIA_2_APLIMIT, aplimit);
125*4882a593Smuzhiyun 	pci_write_config_dword(nvidia_private.dev_3, NVIDIA_3_APBASE, apbase);
126*4882a593Smuzhiyun 	pci_write_config_dword(nvidia_private.dev_3, NVIDIA_3_APLIMIT, aplimit);
127*4882a593Smuzhiyun 	if (0 != (rc = nvidia_init_iorr(apbase, current_size->size * 1024 * 1024)))
128*4882a593Smuzhiyun 		return rc;
129*4882a593Smuzhiyun 
130*4882a593Smuzhiyun 	/* directory size is 64k */
131*4882a593Smuzhiyun 	num_dirs = current_size->size / 64;
132*4882a593Smuzhiyun 	nvidia_private.num_active_entries = current_size->num_entries;
133*4882a593Smuzhiyun 	nvidia_private.pg_offset = 0;
134*4882a593Smuzhiyun 	if (num_dirs == 0) {
135*4882a593Smuzhiyun 		num_dirs = 1;
136*4882a593Smuzhiyun 		nvidia_private.num_active_entries /= (64 / current_size->size);
137*4882a593Smuzhiyun 		nvidia_private.pg_offset = (apbase & (64 * 1024 * 1024 - 1) &
138*4882a593Smuzhiyun 			~(current_size->size * 1024 * 1024 - 1)) / PAGE_SIZE;
139*4882a593Smuzhiyun 	}
140*4882a593Smuzhiyun 
141*4882a593Smuzhiyun 	/* attbase */
142*4882a593Smuzhiyun 	for (i = 0; i < 8; i++) {
143*4882a593Smuzhiyun 		pci_write_config_dword(nvidia_private.dev_2, NVIDIA_2_ATTBASE(i),
144*4882a593Smuzhiyun 			(agp_bridge->gatt_bus_addr + (i % num_dirs) * 64 * 1024) | 1);
145*4882a593Smuzhiyun 	}
146*4882a593Smuzhiyun 
147*4882a593Smuzhiyun 	/* gtlb control */
148*4882a593Smuzhiyun 	pci_read_config_dword(nvidia_private.dev_2, NVIDIA_2_GARTCTRL, &temp);
149*4882a593Smuzhiyun 	pci_write_config_dword(nvidia_private.dev_2, NVIDIA_2_GARTCTRL, temp | 0x11);
150*4882a593Smuzhiyun 
151*4882a593Smuzhiyun 	/* gart control */
152*4882a593Smuzhiyun 	pci_read_config_dword(agp_bridge->dev, NVIDIA_0_APSIZE, &temp);
153*4882a593Smuzhiyun 	pci_write_config_dword(agp_bridge->dev, NVIDIA_0_APSIZE, temp | 0x100);
154*4882a593Smuzhiyun 
155*4882a593Smuzhiyun 	/* map aperture */
156*4882a593Smuzhiyun 	apbase_phys = pci_resource_start(agp_bridge->dev, AGP_APERTURE_BAR);
157*4882a593Smuzhiyun 	nvidia_private.aperture =
158*4882a593Smuzhiyun 		(volatile u32 __iomem *) ioremap(apbase_phys, 33 * PAGE_SIZE);
159*4882a593Smuzhiyun 
160*4882a593Smuzhiyun 	if (!nvidia_private.aperture)
161*4882a593Smuzhiyun 		return -ENOMEM;
162*4882a593Smuzhiyun 
163*4882a593Smuzhiyun 	return 0;
164*4882a593Smuzhiyun }
165*4882a593Smuzhiyun 
nvidia_cleanup(void)166*4882a593Smuzhiyun static void nvidia_cleanup(void)
167*4882a593Smuzhiyun {
168*4882a593Smuzhiyun 	struct aper_size_info_8 *previous_size;
169*4882a593Smuzhiyun 	u32 temp;
170*4882a593Smuzhiyun 
171*4882a593Smuzhiyun 	/* gart control */
172*4882a593Smuzhiyun 	pci_read_config_dword(agp_bridge->dev, NVIDIA_0_APSIZE, &temp);
173*4882a593Smuzhiyun 	pci_write_config_dword(agp_bridge->dev, NVIDIA_0_APSIZE, temp & ~(0x100));
174*4882a593Smuzhiyun 
175*4882a593Smuzhiyun 	/* gtlb control */
176*4882a593Smuzhiyun 	pci_read_config_dword(nvidia_private.dev_2, NVIDIA_2_GARTCTRL, &temp);
177*4882a593Smuzhiyun 	pci_write_config_dword(nvidia_private.dev_2, NVIDIA_2_GARTCTRL, temp & ~(0x11));
178*4882a593Smuzhiyun 
179*4882a593Smuzhiyun 	/* unmap aperture */
180*4882a593Smuzhiyun 	iounmap((void __iomem *) nvidia_private.aperture);
181*4882a593Smuzhiyun 
182*4882a593Smuzhiyun 	/* restore previous aperture size */
183*4882a593Smuzhiyun 	previous_size = A_SIZE_8(agp_bridge->previous_size);
184*4882a593Smuzhiyun 	pci_write_config_byte(agp_bridge->dev, NVIDIA_0_APSIZE,
185*4882a593Smuzhiyun 		previous_size->size_value);
186*4882a593Smuzhiyun 
187*4882a593Smuzhiyun 	/* restore iorr for previous aperture size */
188*4882a593Smuzhiyun 	nvidia_init_iorr(agp_bridge->gart_bus_addr,
189*4882a593Smuzhiyun 		previous_size->size * 1024 * 1024);
190*4882a593Smuzhiyun }
191*4882a593Smuzhiyun 
192*4882a593Smuzhiyun 
193*4882a593Smuzhiyun /*
194*4882a593Smuzhiyun  * Note we can't use the generic routines, even though they are 99% the same.
195*4882a593Smuzhiyun  * Aperture sizes <64M still requires a full 64k GART directory, but
196*4882a593Smuzhiyun  * only use the portion of the TLB entries that correspond to the apertures
197*4882a593Smuzhiyun  * alignment inside the surrounding 64M block.
198*4882a593Smuzhiyun  */
199*4882a593Smuzhiyun extern int agp_memory_reserved;
200*4882a593Smuzhiyun 
nvidia_insert_memory(struct agp_memory * mem,off_t pg_start,int type)201*4882a593Smuzhiyun static int nvidia_insert_memory(struct agp_memory *mem, off_t pg_start, int type)
202*4882a593Smuzhiyun {
203*4882a593Smuzhiyun 	int i, j;
204*4882a593Smuzhiyun 	int mask_type;
205*4882a593Smuzhiyun 
206*4882a593Smuzhiyun 	mask_type = agp_generic_type_to_mask_type(mem->bridge, type);
207*4882a593Smuzhiyun 	if (mask_type != 0 || type != mem->type)
208*4882a593Smuzhiyun 		return -EINVAL;
209*4882a593Smuzhiyun 
210*4882a593Smuzhiyun 	if (mem->page_count == 0)
211*4882a593Smuzhiyun 		return 0;
212*4882a593Smuzhiyun 
213*4882a593Smuzhiyun 	if ((pg_start + mem->page_count) >
214*4882a593Smuzhiyun 		(nvidia_private.num_active_entries - agp_memory_reserved/PAGE_SIZE))
215*4882a593Smuzhiyun 		return -EINVAL;
216*4882a593Smuzhiyun 
217*4882a593Smuzhiyun 	for (j = pg_start; j < (pg_start + mem->page_count); j++) {
218*4882a593Smuzhiyun 		if (!PGE_EMPTY(agp_bridge, readl(agp_bridge->gatt_table+nvidia_private.pg_offset+j)))
219*4882a593Smuzhiyun 			return -EBUSY;
220*4882a593Smuzhiyun 	}
221*4882a593Smuzhiyun 
222*4882a593Smuzhiyun 	if (!mem->is_flushed) {
223*4882a593Smuzhiyun 		global_cache_flush();
224*4882a593Smuzhiyun 		mem->is_flushed = true;
225*4882a593Smuzhiyun 	}
226*4882a593Smuzhiyun 	for (i = 0, j = pg_start; i < mem->page_count; i++, j++) {
227*4882a593Smuzhiyun 		writel(agp_bridge->driver->mask_memory(agp_bridge,
228*4882a593Smuzhiyun 			       page_to_phys(mem->pages[i]), mask_type),
229*4882a593Smuzhiyun 			agp_bridge->gatt_table+nvidia_private.pg_offset+j);
230*4882a593Smuzhiyun 	}
231*4882a593Smuzhiyun 
232*4882a593Smuzhiyun 	/* PCI Posting. */
233*4882a593Smuzhiyun 	readl(agp_bridge->gatt_table+nvidia_private.pg_offset+j - 1);
234*4882a593Smuzhiyun 
235*4882a593Smuzhiyun 	agp_bridge->driver->tlb_flush(mem);
236*4882a593Smuzhiyun 	return 0;
237*4882a593Smuzhiyun }
238*4882a593Smuzhiyun 
239*4882a593Smuzhiyun 
nvidia_remove_memory(struct agp_memory * mem,off_t pg_start,int type)240*4882a593Smuzhiyun static int nvidia_remove_memory(struct agp_memory *mem, off_t pg_start, int type)
241*4882a593Smuzhiyun {
242*4882a593Smuzhiyun 	int i;
243*4882a593Smuzhiyun 
244*4882a593Smuzhiyun 	int mask_type;
245*4882a593Smuzhiyun 
246*4882a593Smuzhiyun 	mask_type = agp_generic_type_to_mask_type(mem->bridge, type);
247*4882a593Smuzhiyun 	if (mask_type != 0 || type != mem->type)
248*4882a593Smuzhiyun 		return -EINVAL;
249*4882a593Smuzhiyun 
250*4882a593Smuzhiyun 	if (mem->page_count == 0)
251*4882a593Smuzhiyun 		return 0;
252*4882a593Smuzhiyun 
253*4882a593Smuzhiyun 	for (i = pg_start; i < (mem->page_count + pg_start); i++)
254*4882a593Smuzhiyun 		writel(agp_bridge->scratch_page, agp_bridge->gatt_table+nvidia_private.pg_offset+i);
255*4882a593Smuzhiyun 
256*4882a593Smuzhiyun 	agp_bridge->driver->tlb_flush(mem);
257*4882a593Smuzhiyun 	return 0;
258*4882a593Smuzhiyun }
259*4882a593Smuzhiyun 
260*4882a593Smuzhiyun 
nvidia_tlbflush(struct agp_memory * mem)261*4882a593Smuzhiyun static void nvidia_tlbflush(struct agp_memory *mem)
262*4882a593Smuzhiyun {
263*4882a593Smuzhiyun 	unsigned long end;
264*4882a593Smuzhiyun 	u32 wbc_reg, temp;
265*4882a593Smuzhiyun 	int i;
266*4882a593Smuzhiyun 
267*4882a593Smuzhiyun 	/* flush chipset */
268*4882a593Smuzhiyun 	if (nvidia_private.wbc_mask) {
269*4882a593Smuzhiyun 		pci_read_config_dword(nvidia_private.dev_1, NVIDIA_1_WBC, &wbc_reg);
270*4882a593Smuzhiyun 		wbc_reg |= nvidia_private.wbc_mask;
271*4882a593Smuzhiyun 		pci_write_config_dword(nvidia_private.dev_1, NVIDIA_1_WBC, wbc_reg);
272*4882a593Smuzhiyun 
273*4882a593Smuzhiyun 		end = jiffies + 3*HZ;
274*4882a593Smuzhiyun 		do {
275*4882a593Smuzhiyun 			pci_read_config_dword(nvidia_private.dev_1,
276*4882a593Smuzhiyun 					NVIDIA_1_WBC, &wbc_reg);
277*4882a593Smuzhiyun 			if (time_before_eq(end, jiffies)) {
278*4882a593Smuzhiyun 				printk(KERN_ERR PFX
279*4882a593Smuzhiyun 				    "TLB flush took more than 3 seconds.\n");
280*4882a593Smuzhiyun 			}
281*4882a593Smuzhiyun 		} while (wbc_reg & nvidia_private.wbc_mask);
282*4882a593Smuzhiyun 	}
283*4882a593Smuzhiyun 
284*4882a593Smuzhiyun 	/* flush TLB entries */
285*4882a593Smuzhiyun 	for (i = 0; i < 32 + 1; i++)
286*4882a593Smuzhiyun 		temp = readl(nvidia_private.aperture+(i * PAGE_SIZE / sizeof(u32)));
287*4882a593Smuzhiyun 	for (i = 0; i < 32 + 1; i++)
288*4882a593Smuzhiyun 		temp = readl(nvidia_private.aperture+(i * PAGE_SIZE / sizeof(u32)));
289*4882a593Smuzhiyun }
290*4882a593Smuzhiyun 
291*4882a593Smuzhiyun 
292*4882a593Smuzhiyun static const struct aper_size_info_8 nvidia_generic_sizes[5] =
293*4882a593Smuzhiyun {
294*4882a593Smuzhiyun 	{512, 131072, 7, 0},
295*4882a593Smuzhiyun 	{256, 65536, 6, 8},
296*4882a593Smuzhiyun 	{128, 32768, 5, 12},
297*4882a593Smuzhiyun 	{64, 16384, 4, 14},
298*4882a593Smuzhiyun 	/* The 32M mode still requires a 64k gatt */
299*4882a593Smuzhiyun 	{32, 16384, 4, 15}
300*4882a593Smuzhiyun };
301*4882a593Smuzhiyun 
302*4882a593Smuzhiyun 
303*4882a593Smuzhiyun static const struct gatt_mask nvidia_generic_masks[] =
304*4882a593Smuzhiyun {
305*4882a593Smuzhiyun 	{ .mask = 1, .type = 0}
306*4882a593Smuzhiyun };
307*4882a593Smuzhiyun 
308*4882a593Smuzhiyun 
309*4882a593Smuzhiyun static const struct agp_bridge_driver nvidia_driver = {
310*4882a593Smuzhiyun 	.owner			= THIS_MODULE,
311*4882a593Smuzhiyun 	.aperture_sizes		= nvidia_generic_sizes,
312*4882a593Smuzhiyun 	.size_type		= U8_APER_SIZE,
313*4882a593Smuzhiyun 	.num_aperture_sizes	= 5,
314*4882a593Smuzhiyun 	.needs_scratch_page	= true,
315*4882a593Smuzhiyun 	.configure		= nvidia_configure,
316*4882a593Smuzhiyun 	.fetch_size		= nvidia_fetch_size,
317*4882a593Smuzhiyun 	.cleanup		= nvidia_cleanup,
318*4882a593Smuzhiyun 	.tlb_flush		= nvidia_tlbflush,
319*4882a593Smuzhiyun 	.mask_memory		= agp_generic_mask_memory,
320*4882a593Smuzhiyun 	.masks			= nvidia_generic_masks,
321*4882a593Smuzhiyun 	.agp_enable		= agp_generic_enable,
322*4882a593Smuzhiyun 	.cache_flush		= global_cache_flush,
323*4882a593Smuzhiyun 	.create_gatt_table	= agp_generic_create_gatt_table,
324*4882a593Smuzhiyun 	.free_gatt_table	= agp_generic_free_gatt_table,
325*4882a593Smuzhiyun 	.insert_memory		= nvidia_insert_memory,
326*4882a593Smuzhiyun 	.remove_memory		= nvidia_remove_memory,
327*4882a593Smuzhiyun 	.alloc_by_type		= agp_generic_alloc_by_type,
328*4882a593Smuzhiyun 	.free_by_type		= agp_generic_free_by_type,
329*4882a593Smuzhiyun 	.agp_alloc_page		= agp_generic_alloc_page,
330*4882a593Smuzhiyun 	.agp_alloc_pages	= agp_generic_alloc_pages,
331*4882a593Smuzhiyun 	.agp_destroy_page	= agp_generic_destroy_page,
332*4882a593Smuzhiyun 	.agp_destroy_pages	= agp_generic_destroy_pages,
333*4882a593Smuzhiyun 	.agp_type_to_mask_type  = agp_generic_type_to_mask_type,
334*4882a593Smuzhiyun };
335*4882a593Smuzhiyun 
agp_nvidia_probe(struct pci_dev * pdev,const struct pci_device_id * ent)336*4882a593Smuzhiyun static int agp_nvidia_probe(struct pci_dev *pdev,
337*4882a593Smuzhiyun 			    const struct pci_device_id *ent)
338*4882a593Smuzhiyun {
339*4882a593Smuzhiyun 	struct agp_bridge_data *bridge;
340*4882a593Smuzhiyun 	u8 cap_ptr;
341*4882a593Smuzhiyun 
342*4882a593Smuzhiyun 	nvidia_private.dev_1 =
343*4882a593Smuzhiyun 		pci_get_domain_bus_and_slot(pci_domain_nr(pdev->bus),
344*4882a593Smuzhiyun 					    (unsigned int)pdev->bus->number,
345*4882a593Smuzhiyun 					    PCI_DEVFN(0, 1));
346*4882a593Smuzhiyun 	nvidia_private.dev_2 =
347*4882a593Smuzhiyun 		pci_get_domain_bus_and_slot(pci_domain_nr(pdev->bus),
348*4882a593Smuzhiyun 					    (unsigned int)pdev->bus->number,
349*4882a593Smuzhiyun 					    PCI_DEVFN(0, 2));
350*4882a593Smuzhiyun 	nvidia_private.dev_3 =
351*4882a593Smuzhiyun 		pci_get_domain_bus_and_slot(pci_domain_nr(pdev->bus),
352*4882a593Smuzhiyun 					    (unsigned int)pdev->bus->number,
353*4882a593Smuzhiyun 					    PCI_DEVFN(30, 0));
354*4882a593Smuzhiyun 
355*4882a593Smuzhiyun 	if (!nvidia_private.dev_1 || !nvidia_private.dev_2 || !nvidia_private.dev_3) {
356*4882a593Smuzhiyun 		printk(KERN_INFO PFX "Detected an NVIDIA nForce/nForce2 "
357*4882a593Smuzhiyun 			"chipset, but could not find the secondary devices.\n");
358*4882a593Smuzhiyun 		return -ENODEV;
359*4882a593Smuzhiyun 	}
360*4882a593Smuzhiyun 
361*4882a593Smuzhiyun 	cap_ptr = pci_find_capability(pdev, PCI_CAP_ID_AGP);
362*4882a593Smuzhiyun 	if (!cap_ptr)
363*4882a593Smuzhiyun 		return -ENODEV;
364*4882a593Smuzhiyun 
365*4882a593Smuzhiyun 	switch (pdev->device) {
366*4882a593Smuzhiyun 	case PCI_DEVICE_ID_NVIDIA_NFORCE:
367*4882a593Smuzhiyun 		printk(KERN_INFO PFX "Detected NVIDIA nForce chipset\n");
368*4882a593Smuzhiyun 		nvidia_private.wbc_mask = 0x00010000;
369*4882a593Smuzhiyun 		break;
370*4882a593Smuzhiyun 	case PCI_DEVICE_ID_NVIDIA_NFORCE2:
371*4882a593Smuzhiyun 		printk(KERN_INFO PFX "Detected NVIDIA nForce2 chipset\n");
372*4882a593Smuzhiyun 		nvidia_private.wbc_mask = 0x80000000;
373*4882a593Smuzhiyun 		break;
374*4882a593Smuzhiyun 	default:
375*4882a593Smuzhiyun 		printk(KERN_ERR PFX "Unsupported NVIDIA chipset (device id: %04x)\n",
376*4882a593Smuzhiyun 			    pdev->device);
377*4882a593Smuzhiyun 		return -ENODEV;
378*4882a593Smuzhiyun 	}
379*4882a593Smuzhiyun 
380*4882a593Smuzhiyun 	bridge = agp_alloc_bridge();
381*4882a593Smuzhiyun 	if (!bridge)
382*4882a593Smuzhiyun 		return -ENOMEM;
383*4882a593Smuzhiyun 
384*4882a593Smuzhiyun 	bridge->driver = &nvidia_driver;
385*4882a593Smuzhiyun 	bridge->dev_private_data = &nvidia_private;
386*4882a593Smuzhiyun 	bridge->dev = pdev;
387*4882a593Smuzhiyun 	bridge->capndx = cap_ptr;
388*4882a593Smuzhiyun 
389*4882a593Smuzhiyun 	/* Fill in the mode register */
390*4882a593Smuzhiyun 	pci_read_config_dword(pdev,
391*4882a593Smuzhiyun 			bridge->capndx+PCI_AGP_STATUS,
392*4882a593Smuzhiyun 			&bridge->mode);
393*4882a593Smuzhiyun 
394*4882a593Smuzhiyun 	pci_set_drvdata(pdev, bridge);
395*4882a593Smuzhiyun 	return agp_add_bridge(bridge);
396*4882a593Smuzhiyun }
397*4882a593Smuzhiyun 
agp_nvidia_remove(struct pci_dev * pdev)398*4882a593Smuzhiyun static void agp_nvidia_remove(struct pci_dev *pdev)
399*4882a593Smuzhiyun {
400*4882a593Smuzhiyun 	struct agp_bridge_data *bridge = pci_get_drvdata(pdev);
401*4882a593Smuzhiyun 
402*4882a593Smuzhiyun 	agp_remove_bridge(bridge);
403*4882a593Smuzhiyun 	agp_put_bridge(bridge);
404*4882a593Smuzhiyun }
405*4882a593Smuzhiyun 
406*4882a593Smuzhiyun #ifdef CONFIG_PM
agp_nvidia_suspend(struct pci_dev * pdev,pm_message_t state)407*4882a593Smuzhiyun static int agp_nvidia_suspend(struct pci_dev *pdev, pm_message_t state)
408*4882a593Smuzhiyun {
409*4882a593Smuzhiyun 	pci_save_state(pdev);
410*4882a593Smuzhiyun 	pci_set_power_state(pdev, PCI_D3hot);
411*4882a593Smuzhiyun 
412*4882a593Smuzhiyun 	return 0;
413*4882a593Smuzhiyun }
414*4882a593Smuzhiyun 
agp_nvidia_resume(struct pci_dev * pdev)415*4882a593Smuzhiyun static int agp_nvidia_resume(struct pci_dev *pdev)
416*4882a593Smuzhiyun {
417*4882a593Smuzhiyun 	/* set power state 0 and restore PCI space */
418*4882a593Smuzhiyun 	pci_set_power_state(pdev, PCI_D0);
419*4882a593Smuzhiyun 	pci_restore_state(pdev);
420*4882a593Smuzhiyun 
421*4882a593Smuzhiyun 	/* reconfigure AGP hardware again */
422*4882a593Smuzhiyun 	nvidia_configure();
423*4882a593Smuzhiyun 
424*4882a593Smuzhiyun 	return 0;
425*4882a593Smuzhiyun }
426*4882a593Smuzhiyun #endif
427*4882a593Smuzhiyun 
428*4882a593Smuzhiyun 
429*4882a593Smuzhiyun static const struct pci_device_id agp_nvidia_pci_table[] = {
430*4882a593Smuzhiyun 	{
431*4882a593Smuzhiyun 	.class		= (PCI_CLASS_BRIDGE_HOST << 8),
432*4882a593Smuzhiyun 	.class_mask	= ~0,
433*4882a593Smuzhiyun 	.vendor		= PCI_VENDOR_ID_NVIDIA,
434*4882a593Smuzhiyun 	.device		= PCI_DEVICE_ID_NVIDIA_NFORCE,
435*4882a593Smuzhiyun 	.subvendor	= PCI_ANY_ID,
436*4882a593Smuzhiyun 	.subdevice	= PCI_ANY_ID,
437*4882a593Smuzhiyun 	},
438*4882a593Smuzhiyun 	{
439*4882a593Smuzhiyun 	.class		= (PCI_CLASS_BRIDGE_HOST << 8),
440*4882a593Smuzhiyun 	.class_mask	= ~0,
441*4882a593Smuzhiyun 	.vendor		= PCI_VENDOR_ID_NVIDIA,
442*4882a593Smuzhiyun 	.device		= PCI_DEVICE_ID_NVIDIA_NFORCE2,
443*4882a593Smuzhiyun 	.subvendor	= PCI_ANY_ID,
444*4882a593Smuzhiyun 	.subdevice	= PCI_ANY_ID,
445*4882a593Smuzhiyun 	},
446*4882a593Smuzhiyun 	{ }
447*4882a593Smuzhiyun };
448*4882a593Smuzhiyun 
449*4882a593Smuzhiyun MODULE_DEVICE_TABLE(pci, agp_nvidia_pci_table);
450*4882a593Smuzhiyun 
451*4882a593Smuzhiyun static struct pci_driver agp_nvidia_pci_driver = {
452*4882a593Smuzhiyun 	.name		= "agpgart-nvidia",
453*4882a593Smuzhiyun 	.id_table	= agp_nvidia_pci_table,
454*4882a593Smuzhiyun 	.probe		= agp_nvidia_probe,
455*4882a593Smuzhiyun 	.remove		= agp_nvidia_remove,
456*4882a593Smuzhiyun #ifdef CONFIG_PM
457*4882a593Smuzhiyun 	.suspend	= agp_nvidia_suspend,
458*4882a593Smuzhiyun 	.resume		= agp_nvidia_resume,
459*4882a593Smuzhiyun #endif
460*4882a593Smuzhiyun };
461*4882a593Smuzhiyun 
agp_nvidia_init(void)462*4882a593Smuzhiyun static int __init agp_nvidia_init(void)
463*4882a593Smuzhiyun {
464*4882a593Smuzhiyun 	if (agp_off)
465*4882a593Smuzhiyun 		return -EINVAL;
466*4882a593Smuzhiyun 	return pci_register_driver(&agp_nvidia_pci_driver);
467*4882a593Smuzhiyun }
468*4882a593Smuzhiyun 
agp_nvidia_cleanup(void)469*4882a593Smuzhiyun static void __exit agp_nvidia_cleanup(void)
470*4882a593Smuzhiyun {
471*4882a593Smuzhiyun 	pci_unregister_driver(&agp_nvidia_pci_driver);
472*4882a593Smuzhiyun 	pci_dev_put(nvidia_private.dev_1);
473*4882a593Smuzhiyun 	pci_dev_put(nvidia_private.dev_2);
474*4882a593Smuzhiyun 	pci_dev_put(nvidia_private.dev_3);
475*4882a593Smuzhiyun }
476*4882a593Smuzhiyun 
477*4882a593Smuzhiyun module_init(agp_nvidia_init);
478*4882a593Smuzhiyun module_exit(agp_nvidia_cleanup);
479*4882a593Smuzhiyun 
480*4882a593Smuzhiyun MODULE_LICENSE("GPL and additional rights");
481*4882a593Smuzhiyun MODULE_AUTHOR("NVIDIA Corporation");
482*4882a593Smuzhiyun 
483