xref: /OK3568_Linux_fs/kernel/drivers/char/agp/intel-gtt.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * Intel GTT (Graphics Translation Table) routines
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * Caveat: This driver implements the linux agp interface, but this is far from
5*4882a593Smuzhiyun  * a agp driver! GTT support ended up here for purely historical reasons: The
6*4882a593Smuzhiyun  * old userspace intel graphics drivers needed an interface to map memory into
7*4882a593Smuzhiyun  * the GTT. And the drm provides a default interface for graphic devices sitting
8*4882a593Smuzhiyun  * on an agp port. So it made sense to fake the GTT support as an agp port to
9*4882a593Smuzhiyun  * avoid having to create a new api.
10*4882a593Smuzhiyun  *
11*4882a593Smuzhiyun  * With gem this does not make much sense anymore, just needlessly complicates
12*4882a593Smuzhiyun  * the code. But as long as the old graphics stack is still support, it's stuck
13*4882a593Smuzhiyun  * here.
14*4882a593Smuzhiyun  *
15*4882a593Smuzhiyun  * /fairy-tale-mode off
16*4882a593Smuzhiyun  */
17*4882a593Smuzhiyun 
18*4882a593Smuzhiyun #include <linux/module.h>
19*4882a593Smuzhiyun #include <linux/pci.h>
20*4882a593Smuzhiyun #include <linux/kernel.h>
21*4882a593Smuzhiyun #include <linux/pagemap.h>
22*4882a593Smuzhiyun #include <linux/agp_backend.h>
23*4882a593Smuzhiyun #include <linux/delay.h>
24*4882a593Smuzhiyun #include <asm/smp.h>
25*4882a593Smuzhiyun #include "agp.h"
26*4882a593Smuzhiyun #include "intel-agp.h"
27*4882a593Smuzhiyun #include <drm/intel-gtt.h>
28*4882a593Smuzhiyun #include <asm/set_memory.h>
29*4882a593Smuzhiyun 
30*4882a593Smuzhiyun /*
31*4882a593Smuzhiyun  * If we have Intel graphics, we're not going to have anything other than
32*4882a593Smuzhiyun  * an Intel IOMMU. So make the correct use of the PCI DMA API contingent
33*4882a593Smuzhiyun  * on the Intel IOMMU support (CONFIG_INTEL_IOMMU).
34*4882a593Smuzhiyun  * Only newer chipsets need to bother with this, of course.
35*4882a593Smuzhiyun  */
36*4882a593Smuzhiyun #ifdef CONFIG_INTEL_IOMMU
37*4882a593Smuzhiyun #define USE_PCI_DMA_API 1
38*4882a593Smuzhiyun #else
39*4882a593Smuzhiyun #define USE_PCI_DMA_API 0
40*4882a593Smuzhiyun #endif
41*4882a593Smuzhiyun 
42*4882a593Smuzhiyun struct intel_gtt_driver {
43*4882a593Smuzhiyun 	unsigned int gen : 8;
44*4882a593Smuzhiyun 	unsigned int is_g33 : 1;
45*4882a593Smuzhiyun 	unsigned int is_pineview : 1;
46*4882a593Smuzhiyun 	unsigned int is_ironlake : 1;
47*4882a593Smuzhiyun 	unsigned int has_pgtbl_enable : 1;
48*4882a593Smuzhiyun 	unsigned int dma_mask_size : 8;
49*4882a593Smuzhiyun 	/* Chipset specific GTT setup */
50*4882a593Smuzhiyun 	int (*setup)(void);
51*4882a593Smuzhiyun 	/* This should undo anything done in ->setup() save the unmapping
52*4882a593Smuzhiyun 	 * of the mmio register file, that's done in the generic code. */
53*4882a593Smuzhiyun 	void (*cleanup)(void);
54*4882a593Smuzhiyun 	void (*write_entry)(dma_addr_t addr, unsigned int entry, unsigned int flags);
55*4882a593Smuzhiyun 	/* Flags is a more or less chipset specific opaque value.
56*4882a593Smuzhiyun 	 * For chipsets that need to support old ums (non-gem) code, this
57*4882a593Smuzhiyun 	 * needs to be identical to the various supported agp memory types! */
58*4882a593Smuzhiyun 	bool (*check_flags)(unsigned int flags);
59*4882a593Smuzhiyun 	void (*chipset_flush)(void);
60*4882a593Smuzhiyun };
61*4882a593Smuzhiyun 
62*4882a593Smuzhiyun static struct _intel_private {
63*4882a593Smuzhiyun 	const struct intel_gtt_driver *driver;
64*4882a593Smuzhiyun 	struct pci_dev *pcidev;	/* device one */
65*4882a593Smuzhiyun 	struct pci_dev *bridge_dev;
66*4882a593Smuzhiyun 	u8 __iomem *registers;
67*4882a593Smuzhiyun 	phys_addr_t gtt_phys_addr;
68*4882a593Smuzhiyun 	u32 PGETBL_save;
69*4882a593Smuzhiyun 	u32 __iomem *gtt;		/* I915G */
70*4882a593Smuzhiyun 	bool clear_fake_agp; /* on first access via agp, fill with scratch */
71*4882a593Smuzhiyun 	int num_dcache_entries;
72*4882a593Smuzhiyun 	void __iomem *i9xx_flush_page;
73*4882a593Smuzhiyun 	char *i81x_gtt_table;
74*4882a593Smuzhiyun 	struct resource ifp_resource;
75*4882a593Smuzhiyun 	int resource_valid;
76*4882a593Smuzhiyun 	struct page *scratch_page;
77*4882a593Smuzhiyun 	phys_addr_t scratch_page_dma;
78*4882a593Smuzhiyun 	int refcount;
79*4882a593Smuzhiyun 	/* Whether i915 needs to use the dmar apis or not. */
80*4882a593Smuzhiyun 	unsigned int needs_dmar : 1;
81*4882a593Smuzhiyun 	phys_addr_t gma_bus_addr;
82*4882a593Smuzhiyun 	/*  Size of memory reserved for graphics by the BIOS */
83*4882a593Smuzhiyun 	resource_size_t stolen_size;
84*4882a593Smuzhiyun 	/* Total number of gtt entries. */
85*4882a593Smuzhiyun 	unsigned int gtt_total_entries;
86*4882a593Smuzhiyun 	/* Part of the gtt that is mappable by the cpu, for those chips where
87*4882a593Smuzhiyun 	 * this is not the full gtt. */
88*4882a593Smuzhiyun 	unsigned int gtt_mappable_entries;
89*4882a593Smuzhiyun } intel_private;
90*4882a593Smuzhiyun 
91*4882a593Smuzhiyun #define INTEL_GTT_GEN	intel_private.driver->gen
92*4882a593Smuzhiyun #define IS_G33		intel_private.driver->is_g33
93*4882a593Smuzhiyun #define IS_PINEVIEW	intel_private.driver->is_pineview
94*4882a593Smuzhiyun #define IS_IRONLAKE	intel_private.driver->is_ironlake
95*4882a593Smuzhiyun #define HAS_PGTBL_EN	intel_private.driver->has_pgtbl_enable
96*4882a593Smuzhiyun 
97*4882a593Smuzhiyun #if IS_ENABLED(CONFIG_AGP_INTEL)
intel_gtt_map_memory(struct page ** pages,unsigned int num_entries,struct sg_table * st)98*4882a593Smuzhiyun static int intel_gtt_map_memory(struct page **pages,
99*4882a593Smuzhiyun 				unsigned int num_entries,
100*4882a593Smuzhiyun 				struct sg_table *st)
101*4882a593Smuzhiyun {
102*4882a593Smuzhiyun 	struct scatterlist *sg;
103*4882a593Smuzhiyun 	int i;
104*4882a593Smuzhiyun 
105*4882a593Smuzhiyun 	DBG("try mapping %lu pages\n", (unsigned long)num_entries);
106*4882a593Smuzhiyun 
107*4882a593Smuzhiyun 	if (sg_alloc_table(st, num_entries, GFP_KERNEL))
108*4882a593Smuzhiyun 		goto err;
109*4882a593Smuzhiyun 
110*4882a593Smuzhiyun 	for_each_sg(st->sgl, sg, num_entries, i)
111*4882a593Smuzhiyun 		sg_set_page(sg, pages[i], PAGE_SIZE, 0);
112*4882a593Smuzhiyun 
113*4882a593Smuzhiyun 	if (!pci_map_sg(intel_private.pcidev,
114*4882a593Smuzhiyun 			st->sgl, st->nents, PCI_DMA_BIDIRECTIONAL))
115*4882a593Smuzhiyun 		goto err;
116*4882a593Smuzhiyun 
117*4882a593Smuzhiyun 	return 0;
118*4882a593Smuzhiyun 
119*4882a593Smuzhiyun err:
120*4882a593Smuzhiyun 	sg_free_table(st);
121*4882a593Smuzhiyun 	return -ENOMEM;
122*4882a593Smuzhiyun }
123*4882a593Smuzhiyun 
intel_gtt_unmap_memory(struct scatterlist * sg_list,int num_sg)124*4882a593Smuzhiyun static void intel_gtt_unmap_memory(struct scatterlist *sg_list, int num_sg)
125*4882a593Smuzhiyun {
126*4882a593Smuzhiyun 	struct sg_table st;
127*4882a593Smuzhiyun 	DBG("try unmapping %lu pages\n", (unsigned long)mem->page_count);
128*4882a593Smuzhiyun 
129*4882a593Smuzhiyun 	pci_unmap_sg(intel_private.pcidev, sg_list,
130*4882a593Smuzhiyun 		     num_sg, PCI_DMA_BIDIRECTIONAL);
131*4882a593Smuzhiyun 
132*4882a593Smuzhiyun 	st.sgl = sg_list;
133*4882a593Smuzhiyun 	st.orig_nents = st.nents = num_sg;
134*4882a593Smuzhiyun 
135*4882a593Smuzhiyun 	sg_free_table(&st);
136*4882a593Smuzhiyun }
137*4882a593Smuzhiyun 
intel_fake_agp_enable(struct agp_bridge_data * bridge,u32 mode)138*4882a593Smuzhiyun static void intel_fake_agp_enable(struct agp_bridge_data *bridge, u32 mode)
139*4882a593Smuzhiyun {
140*4882a593Smuzhiyun 	return;
141*4882a593Smuzhiyun }
142*4882a593Smuzhiyun 
143*4882a593Smuzhiyun /* Exists to support ARGB cursors */
i8xx_alloc_pages(void)144*4882a593Smuzhiyun static struct page *i8xx_alloc_pages(void)
145*4882a593Smuzhiyun {
146*4882a593Smuzhiyun 	struct page *page;
147*4882a593Smuzhiyun 
148*4882a593Smuzhiyun 	page = alloc_pages(GFP_KERNEL | GFP_DMA32, 2);
149*4882a593Smuzhiyun 	if (page == NULL)
150*4882a593Smuzhiyun 		return NULL;
151*4882a593Smuzhiyun 
152*4882a593Smuzhiyun 	if (set_pages_uc(page, 4) < 0) {
153*4882a593Smuzhiyun 		set_pages_wb(page, 4);
154*4882a593Smuzhiyun 		__free_pages(page, 2);
155*4882a593Smuzhiyun 		return NULL;
156*4882a593Smuzhiyun 	}
157*4882a593Smuzhiyun 	atomic_inc(&agp_bridge->current_memory_agp);
158*4882a593Smuzhiyun 	return page;
159*4882a593Smuzhiyun }
160*4882a593Smuzhiyun 
i8xx_destroy_pages(struct page * page)161*4882a593Smuzhiyun static void i8xx_destroy_pages(struct page *page)
162*4882a593Smuzhiyun {
163*4882a593Smuzhiyun 	if (page == NULL)
164*4882a593Smuzhiyun 		return;
165*4882a593Smuzhiyun 
166*4882a593Smuzhiyun 	set_pages_wb(page, 4);
167*4882a593Smuzhiyun 	__free_pages(page, 2);
168*4882a593Smuzhiyun 	atomic_dec(&agp_bridge->current_memory_agp);
169*4882a593Smuzhiyun }
170*4882a593Smuzhiyun #endif
171*4882a593Smuzhiyun 
172*4882a593Smuzhiyun #define I810_GTT_ORDER 4
i810_setup(void)173*4882a593Smuzhiyun static int i810_setup(void)
174*4882a593Smuzhiyun {
175*4882a593Smuzhiyun 	phys_addr_t reg_addr;
176*4882a593Smuzhiyun 	char *gtt_table;
177*4882a593Smuzhiyun 
178*4882a593Smuzhiyun 	/* i81x does not preallocate the gtt. It's always 64kb in size. */
179*4882a593Smuzhiyun 	gtt_table = alloc_gatt_pages(I810_GTT_ORDER);
180*4882a593Smuzhiyun 	if (gtt_table == NULL)
181*4882a593Smuzhiyun 		return -ENOMEM;
182*4882a593Smuzhiyun 	intel_private.i81x_gtt_table = gtt_table;
183*4882a593Smuzhiyun 
184*4882a593Smuzhiyun 	reg_addr = pci_resource_start(intel_private.pcidev, I810_MMADR_BAR);
185*4882a593Smuzhiyun 
186*4882a593Smuzhiyun 	intel_private.registers = ioremap(reg_addr, KB(64));
187*4882a593Smuzhiyun 	if (!intel_private.registers)
188*4882a593Smuzhiyun 		return -ENOMEM;
189*4882a593Smuzhiyun 
190*4882a593Smuzhiyun 	writel(virt_to_phys(gtt_table) | I810_PGETBL_ENABLED,
191*4882a593Smuzhiyun 	       intel_private.registers+I810_PGETBL_CTL);
192*4882a593Smuzhiyun 
193*4882a593Smuzhiyun 	intel_private.gtt_phys_addr = reg_addr + I810_PTE_BASE;
194*4882a593Smuzhiyun 
195*4882a593Smuzhiyun 	if ((readl(intel_private.registers+I810_DRAM_CTL)
196*4882a593Smuzhiyun 		& I810_DRAM_ROW_0) == I810_DRAM_ROW_0_SDRAM) {
197*4882a593Smuzhiyun 		dev_info(&intel_private.pcidev->dev,
198*4882a593Smuzhiyun 			 "detected 4MB dedicated video ram\n");
199*4882a593Smuzhiyun 		intel_private.num_dcache_entries = 1024;
200*4882a593Smuzhiyun 	}
201*4882a593Smuzhiyun 
202*4882a593Smuzhiyun 	return 0;
203*4882a593Smuzhiyun }
204*4882a593Smuzhiyun 
i810_cleanup(void)205*4882a593Smuzhiyun static void i810_cleanup(void)
206*4882a593Smuzhiyun {
207*4882a593Smuzhiyun 	writel(0, intel_private.registers+I810_PGETBL_CTL);
208*4882a593Smuzhiyun 	free_gatt_pages(intel_private.i81x_gtt_table, I810_GTT_ORDER);
209*4882a593Smuzhiyun }
210*4882a593Smuzhiyun 
211*4882a593Smuzhiyun #if IS_ENABLED(CONFIG_AGP_INTEL)
i810_insert_dcache_entries(struct agp_memory * mem,off_t pg_start,int type)212*4882a593Smuzhiyun static int i810_insert_dcache_entries(struct agp_memory *mem, off_t pg_start,
213*4882a593Smuzhiyun 				      int type)
214*4882a593Smuzhiyun {
215*4882a593Smuzhiyun 	int i;
216*4882a593Smuzhiyun 
217*4882a593Smuzhiyun 	if ((pg_start + mem->page_count)
218*4882a593Smuzhiyun 			> intel_private.num_dcache_entries)
219*4882a593Smuzhiyun 		return -EINVAL;
220*4882a593Smuzhiyun 
221*4882a593Smuzhiyun 	if (!mem->is_flushed)
222*4882a593Smuzhiyun 		global_cache_flush();
223*4882a593Smuzhiyun 
224*4882a593Smuzhiyun 	for (i = pg_start; i < (pg_start + mem->page_count); i++) {
225*4882a593Smuzhiyun 		dma_addr_t addr = i << PAGE_SHIFT;
226*4882a593Smuzhiyun 		intel_private.driver->write_entry(addr,
227*4882a593Smuzhiyun 						  i, type);
228*4882a593Smuzhiyun 	}
229*4882a593Smuzhiyun 	wmb();
230*4882a593Smuzhiyun 
231*4882a593Smuzhiyun 	return 0;
232*4882a593Smuzhiyun }
233*4882a593Smuzhiyun 
234*4882a593Smuzhiyun /*
235*4882a593Smuzhiyun  * The i810/i830 requires a physical address to program its mouse
236*4882a593Smuzhiyun  * pointer into hardware.
237*4882a593Smuzhiyun  * However the Xserver still writes to it through the agp aperture.
238*4882a593Smuzhiyun  */
alloc_agpphysmem_i8xx(size_t pg_count,int type)239*4882a593Smuzhiyun static struct agp_memory *alloc_agpphysmem_i8xx(size_t pg_count, int type)
240*4882a593Smuzhiyun {
241*4882a593Smuzhiyun 	struct agp_memory *new;
242*4882a593Smuzhiyun 	struct page *page;
243*4882a593Smuzhiyun 
244*4882a593Smuzhiyun 	switch (pg_count) {
245*4882a593Smuzhiyun 	case 1: page = agp_bridge->driver->agp_alloc_page(agp_bridge);
246*4882a593Smuzhiyun 		break;
247*4882a593Smuzhiyun 	case 4:
248*4882a593Smuzhiyun 		/* kludge to get 4 physical pages for ARGB cursor */
249*4882a593Smuzhiyun 		page = i8xx_alloc_pages();
250*4882a593Smuzhiyun 		break;
251*4882a593Smuzhiyun 	default:
252*4882a593Smuzhiyun 		return NULL;
253*4882a593Smuzhiyun 	}
254*4882a593Smuzhiyun 
255*4882a593Smuzhiyun 	if (page == NULL)
256*4882a593Smuzhiyun 		return NULL;
257*4882a593Smuzhiyun 
258*4882a593Smuzhiyun 	new = agp_create_memory(pg_count);
259*4882a593Smuzhiyun 	if (new == NULL)
260*4882a593Smuzhiyun 		return NULL;
261*4882a593Smuzhiyun 
262*4882a593Smuzhiyun 	new->pages[0] = page;
263*4882a593Smuzhiyun 	if (pg_count == 4) {
264*4882a593Smuzhiyun 		/* kludge to get 4 physical pages for ARGB cursor */
265*4882a593Smuzhiyun 		new->pages[1] = new->pages[0] + 1;
266*4882a593Smuzhiyun 		new->pages[2] = new->pages[1] + 1;
267*4882a593Smuzhiyun 		new->pages[3] = new->pages[2] + 1;
268*4882a593Smuzhiyun 	}
269*4882a593Smuzhiyun 	new->page_count = pg_count;
270*4882a593Smuzhiyun 	new->num_scratch_pages = pg_count;
271*4882a593Smuzhiyun 	new->type = AGP_PHYS_MEMORY;
272*4882a593Smuzhiyun 	new->physical = page_to_phys(new->pages[0]);
273*4882a593Smuzhiyun 	return new;
274*4882a593Smuzhiyun }
275*4882a593Smuzhiyun 
intel_i810_free_by_type(struct agp_memory * curr)276*4882a593Smuzhiyun static void intel_i810_free_by_type(struct agp_memory *curr)
277*4882a593Smuzhiyun {
278*4882a593Smuzhiyun 	agp_free_key(curr->key);
279*4882a593Smuzhiyun 	if (curr->type == AGP_PHYS_MEMORY) {
280*4882a593Smuzhiyun 		if (curr->page_count == 4)
281*4882a593Smuzhiyun 			i8xx_destroy_pages(curr->pages[0]);
282*4882a593Smuzhiyun 		else {
283*4882a593Smuzhiyun 			agp_bridge->driver->agp_destroy_page(curr->pages[0],
284*4882a593Smuzhiyun 							     AGP_PAGE_DESTROY_UNMAP);
285*4882a593Smuzhiyun 			agp_bridge->driver->agp_destroy_page(curr->pages[0],
286*4882a593Smuzhiyun 							     AGP_PAGE_DESTROY_FREE);
287*4882a593Smuzhiyun 		}
288*4882a593Smuzhiyun 		agp_free_page_array(curr);
289*4882a593Smuzhiyun 	}
290*4882a593Smuzhiyun 	kfree(curr);
291*4882a593Smuzhiyun }
292*4882a593Smuzhiyun #endif
293*4882a593Smuzhiyun 
intel_gtt_setup_scratch_page(void)294*4882a593Smuzhiyun static int intel_gtt_setup_scratch_page(void)
295*4882a593Smuzhiyun {
296*4882a593Smuzhiyun 	struct page *page;
297*4882a593Smuzhiyun 	dma_addr_t dma_addr;
298*4882a593Smuzhiyun 
299*4882a593Smuzhiyun 	page = alloc_page(GFP_KERNEL | GFP_DMA32 | __GFP_ZERO);
300*4882a593Smuzhiyun 	if (page == NULL)
301*4882a593Smuzhiyun 		return -ENOMEM;
302*4882a593Smuzhiyun 	set_pages_uc(page, 1);
303*4882a593Smuzhiyun 
304*4882a593Smuzhiyun 	if (intel_private.needs_dmar) {
305*4882a593Smuzhiyun 		dma_addr = pci_map_page(intel_private.pcidev, page, 0,
306*4882a593Smuzhiyun 				    PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
307*4882a593Smuzhiyun 		if (pci_dma_mapping_error(intel_private.pcidev, dma_addr)) {
308*4882a593Smuzhiyun 			__free_page(page);
309*4882a593Smuzhiyun 			return -EINVAL;
310*4882a593Smuzhiyun 		}
311*4882a593Smuzhiyun 
312*4882a593Smuzhiyun 		intel_private.scratch_page_dma = dma_addr;
313*4882a593Smuzhiyun 	} else
314*4882a593Smuzhiyun 		intel_private.scratch_page_dma = page_to_phys(page);
315*4882a593Smuzhiyun 
316*4882a593Smuzhiyun 	intel_private.scratch_page = page;
317*4882a593Smuzhiyun 
318*4882a593Smuzhiyun 	return 0;
319*4882a593Smuzhiyun }
320*4882a593Smuzhiyun 
i810_write_entry(dma_addr_t addr,unsigned int entry,unsigned int flags)321*4882a593Smuzhiyun static void i810_write_entry(dma_addr_t addr, unsigned int entry,
322*4882a593Smuzhiyun 			     unsigned int flags)
323*4882a593Smuzhiyun {
324*4882a593Smuzhiyun 	u32 pte_flags = I810_PTE_VALID;
325*4882a593Smuzhiyun 
326*4882a593Smuzhiyun 	switch (flags) {
327*4882a593Smuzhiyun 	case AGP_DCACHE_MEMORY:
328*4882a593Smuzhiyun 		pte_flags |= I810_PTE_LOCAL;
329*4882a593Smuzhiyun 		break;
330*4882a593Smuzhiyun 	case AGP_USER_CACHED_MEMORY:
331*4882a593Smuzhiyun 		pte_flags |= I830_PTE_SYSTEM_CACHED;
332*4882a593Smuzhiyun 		break;
333*4882a593Smuzhiyun 	}
334*4882a593Smuzhiyun 
335*4882a593Smuzhiyun 	writel_relaxed(addr | pte_flags, intel_private.gtt + entry);
336*4882a593Smuzhiyun }
337*4882a593Smuzhiyun 
intel_gtt_stolen_size(void)338*4882a593Smuzhiyun static resource_size_t intel_gtt_stolen_size(void)
339*4882a593Smuzhiyun {
340*4882a593Smuzhiyun 	u16 gmch_ctrl;
341*4882a593Smuzhiyun 	u8 rdct;
342*4882a593Smuzhiyun 	int local = 0;
343*4882a593Smuzhiyun 	static const int ddt[4] = { 0, 16, 32, 64 };
344*4882a593Smuzhiyun 	resource_size_t stolen_size = 0;
345*4882a593Smuzhiyun 
346*4882a593Smuzhiyun 	if (INTEL_GTT_GEN == 1)
347*4882a593Smuzhiyun 		return 0; /* no stolen mem on i81x */
348*4882a593Smuzhiyun 
349*4882a593Smuzhiyun 	pci_read_config_word(intel_private.bridge_dev,
350*4882a593Smuzhiyun 			     I830_GMCH_CTRL, &gmch_ctrl);
351*4882a593Smuzhiyun 
352*4882a593Smuzhiyun 	if (intel_private.bridge_dev->device == PCI_DEVICE_ID_INTEL_82830_HB ||
353*4882a593Smuzhiyun 	    intel_private.bridge_dev->device == PCI_DEVICE_ID_INTEL_82845G_HB) {
354*4882a593Smuzhiyun 		switch (gmch_ctrl & I830_GMCH_GMS_MASK) {
355*4882a593Smuzhiyun 		case I830_GMCH_GMS_STOLEN_512:
356*4882a593Smuzhiyun 			stolen_size = KB(512);
357*4882a593Smuzhiyun 			break;
358*4882a593Smuzhiyun 		case I830_GMCH_GMS_STOLEN_1024:
359*4882a593Smuzhiyun 			stolen_size = MB(1);
360*4882a593Smuzhiyun 			break;
361*4882a593Smuzhiyun 		case I830_GMCH_GMS_STOLEN_8192:
362*4882a593Smuzhiyun 			stolen_size = MB(8);
363*4882a593Smuzhiyun 			break;
364*4882a593Smuzhiyun 		case I830_GMCH_GMS_LOCAL:
365*4882a593Smuzhiyun 			rdct = readb(intel_private.registers+I830_RDRAM_CHANNEL_TYPE);
366*4882a593Smuzhiyun 			stolen_size = (I830_RDRAM_ND(rdct) + 1) *
367*4882a593Smuzhiyun 					MB(ddt[I830_RDRAM_DDT(rdct)]);
368*4882a593Smuzhiyun 			local = 1;
369*4882a593Smuzhiyun 			break;
370*4882a593Smuzhiyun 		default:
371*4882a593Smuzhiyun 			stolen_size = 0;
372*4882a593Smuzhiyun 			break;
373*4882a593Smuzhiyun 		}
374*4882a593Smuzhiyun 	} else {
375*4882a593Smuzhiyun 		switch (gmch_ctrl & I855_GMCH_GMS_MASK) {
376*4882a593Smuzhiyun 		case I855_GMCH_GMS_STOLEN_1M:
377*4882a593Smuzhiyun 			stolen_size = MB(1);
378*4882a593Smuzhiyun 			break;
379*4882a593Smuzhiyun 		case I855_GMCH_GMS_STOLEN_4M:
380*4882a593Smuzhiyun 			stolen_size = MB(4);
381*4882a593Smuzhiyun 			break;
382*4882a593Smuzhiyun 		case I855_GMCH_GMS_STOLEN_8M:
383*4882a593Smuzhiyun 			stolen_size = MB(8);
384*4882a593Smuzhiyun 			break;
385*4882a593Smuzhiyun 		case I855_GMCH_GMS_STOLEN_16M:
386*4882a593Smuzhiyun 			stolen_size = MB(16);
387*4882a593Smuzhiyun 			break;
388*4882a593Smuzhiyun 		case I855_GMCH_GMS_STOLEN_32M:
389*4882a593Smuzhiyun 			stolen_size = MB(32);
390*4882a593Smuzhiyun 			break;
391*4882a593Smuzhiyun 		case I915_GMCH_GMS_STOLEN_48M:
392*4882a593Smuzhiyun 			stolen_size = MB(48);
393*4882a593Smuzhiyun 			break;
394*4882a593Smuzhiyun 		case I915_GMCH_GMS_STOLEN_64M:
395*4882a593Smuzhiyun 			stolen_size = MB(64);
396*4882a593Smuzhiyun 			break;
397*4882a593Smuzhiyun 		case G33_GMCH_GMS_STOLEN_128M:
398*4882a593Smuzhiyun 			stolen_size = MB(128);
399*4882a593Smuzhiyun 			break;
400*4882a593Smuzhiyun 		case G33_GMCH_GMS_STOLEN_256M:
401*4882a593Smuzhiyun 			stolen_size = MB(256);
402*4882a593Smuzhiyun 			break;
403*4882a593Smuzhiyun 		case INTEL_GMCH_GMS_STOLEN_96M:
404*4882a593Smuzhiyun 			stolen_size = MB(96);
405*4882a593Smuzhiyun 			break;
406*4882a593Smuzhiyun 		case INTEL_GMCH_GMS_STOLEN_160M:
407*4882a593Smuzhiyun 			stolen_size = MB(160);
408*4882a593Smuzhiyun 			break;
409*4882a593Smuzhiyun 		case INTEL_GMCH_GMS_STOLEN_224M:
410*4882a593Smuzhiyun 			stolen_size = MB(224);
411*4882a593Smuzhiyun 			break;
412*4882a593Smuzhiyun 		case INTEL_GMCH_GMS_STOLEN_352M:
413*4882a593Smuzhiyun 			stolen_size = MB(352);
414*4882a593Smuzhiyun 			break;
415*4882a593Smuzhiyun 		default:
416*4882a593Smuzhiyun 			stolen_size = 0;
417*4882a593Smuzhiyun 			break;
418*4882a593Smuzhiyun 		}
419*4882a593Smuzhiyun 	}
420*4882a593Smuzhiyun 
421*4882a593Smuzhiyun 	if (stolen_size > 0) {
422*4882a593Smuzhiyun 		dev_info(&intel_private.bridge_dev->dev, "detected %lluK %s memory\n",
423*4882a593Smuzhiyun 		       (u64)stolen_size / KB(1), local ? "local" : "stolen");
424*4882a593Smuzhiyun 	} else {
425*4882a593Smuzhiyun 		dev_info(&intel_private.bridge_dev->dev,
426*4882a593Smuzhiyun 		       "no pre-allocated video memory detected\n");
427*4882a593Smuzhiyun 		stolen_size = 0;
428*4882a593Smuzhiyun 	}
429*4882a593Smuzhiyun 
430*4882a593Smuzhiyun 	return stolen_size;
431*4882a593Smuzhiyun }
432*4882a593Smuzhiyun 
i965_adjust_pgetbl_size(unsigned int size_flag)433*4882a593Smuzhiyun static void i965_adjust_pgetbl_size(unsigned int size_flag)
434*4882a593Smuzhiyun {
435*4882a593Smuzhiyun 	u32 pgetbl_ctl, pgetbl_ctl2;
436*4882a593Smuzhiyun 
437*4882a593Smuzhiyun 	/* ensure that ppgtt is disabled */
438*4882a593Smuzhiyun 	pgetbl_ctl2 = readl(intel_private.registers+I965_PGETBL_CTL2);
439*4882a593Smuzhiyun 	pgetbl_ctl2 &= ~I810_PGETBL_ENABLED;
440*4882a593Smuzhiyun 	writel(pgetbl_ctl2, intel_private.registers+I965_PGETBL_CTL2);
441*4882a593Smuzhiyun 
442*4882a593Smuzhiyun 	/* write the new ggtt size */
443*4882a593Smuzhiyun 	pgetbl_ctl = readl(intel_private.registers+I810_PGETBL_CTL);
444*4882a593Smuzhiyun 	pgetbl_ctl &= ~I965_PGETBL_SIZE_MASK;
445*4882a593Smuzhiyun 	pgetbl_ctl |= size_flag;
446*4882a593Smuzhiyun 	writel(pgetbl_ctl, intel_private.registers+I810_PGETBL_CTL);
447*4882a593Smuzhiyun }
448*4882a593Smuzhiyun 
i965_gtt_total_entries(void)449*4882a593Smuzhiyun static unsigned int i965_gtt_total_entries(void)
450*4882a593Smuzhiyun {
451*4882a593Smuzhiyun 	int size;
452*4882a593Smuzhiyun 	u32 pgetbl_ctl;
453*4882a593Smuzhiyun 	u16 gmch_ctl;
454*4882a593Smuzhiyun 
455*4882a593Smuzhiyun 	pci_read_config_word(intel_private.bridge_dev,
456*4882a593Smuzhiyun 			     I830_GMCH_CTRL, &gmch_ctl);
457*4882a593Smuzhiyun 
458*4882a593Smuzhiyun 	if (INTEL_GTT_GEN == 5) {
459*4882a593Smuzhiyun 		switch (gmch_ctl & G4x_GMCH_SIZE_MASK) {
460*4882a593Smuzhiyun 		case G4x_GMCH_SIZE_1M:
461*4882a593Smuzhiyun 		case G4x_GMCH_SIZE_VT_1M:
462*4882a593Smuzhiyun 			i965_adjust_pgetbl_size(I965_PGETBL_SIZE_1MB);
463*4882a593Smuzhiyun 			break;
464*4882a593Smuzhiyun 		case G4x_GMCH_SIZE_VT_1_5M:
465*4882a593Smuzhiyun 			i965_adjust_pgetbl_size(I965_PGETBL_SIZE_1_5MB);
466*4882a593Smuzhiyun 			break;
467*4882a593Smuzhiyun 		case G4x_GMCH_SIZE_2M:
468*4882a593Smuzhiyun 		case G4x_GMCH_SIZE_VT_2M:
469*4882a593Smuzhiyun 			i965_adjust_pgetbl_size(I965_PGETBL_SIZE_2MB);
470*4882a593Smuzhiyun 			break;
471*4882a593Smuzhiyun 		}
472*4882a593Smuzhiyun 	}
473*4882a593Smuzhiyun 
474*4882a593Smuzhiyun 	pgetbl_ctl = readl(intel_private.registers+I810_PGETBL_CTL);
475*4882a593Smuzhiyun 
476*4882a593Smuzhiyun 	switch (pgetbl_ctl & I965_PGETBL_SIZE_MASK) {
477*4882a593Smuzhiyun 	case I965_PGETBL_SIZE_128KB:
478*4882a593Smuzhiyun 		size = KB(128);
479*4882a593Smuzhiyun 		break;
480*4882a593Smuzhiyun 	case I965_PGETBL_SIZE_256KB:
481*4882a593Smuzhiyun 		size = KB(256);
482*4882a593Smuzhiyun 		break;
483*4882a593Smuzhiyun 	case I965_PGETBL_SIZE_512KB:
484*4882a593Smuzhiyun 		size = KB(512);
485*4882a593Smuzhiyun 		break;
486*4882a593Smuzhiyun 	/* GTT pagetable sizes bigger than 512KB are not possible on G33! */
487*4882a593Smuzhiyun 	case I965_PGETBL_SIZE_1MB:
488*4882a593Smuzhiyun 		size = KB(1024);
489*4882a593Smuzhiyun 		break;
490*4882a593Smuzhiyun 	case I965_PGETBL_SIZE_2MB:
491*4882a593Smuzhiyun 		size = KB(2048);
492*4882a593Smuzhiyun 		break;
493*4882a593Smuzhiyun 	case I965_PGETBL_SIZE_1_5MB:
494*4882a593Smuzhiyun 		size = KB(1024 + 512);
495*4882a593Smuzhiyun 		break;
496*4882a593Smuzhiyun 	default:
497*4882a593Smuzhiyun 		dev_info(&intel_private.pcidev->dev,
498*4882a593Smuzhiyun 			 "unknown page table size, assuming 512KB\n");
499*4882a593Smuzhiyun 		size = KB(512);
500*4882a593Smuzhiyun 	}
501*4882a593Smuzhiyun 
502*4882a593Smuzhiyun 	return size/4;
503*4882a593Smuzhiyun }
504*4882a593Smuzhiyun 
intel_gtt_total_entries(void)505*4882a593Smuzhiyun static unsigned int intel_gtt_total_entries(void)
506*4882a593Smuzhiyun {
507*4882a593Smuzhiyun 	if (IS_G33 || INTEL_GTT_GEN == 4 || INTEL_GTT_GEN == 5)
508*4882a593Smuzhiyun 		return i965_gtt_total_entries();
509*4882a593Smuzhiyun 	else {
510*4882a593Smuzhiyun 		/* On previous hardware, the GTT size was just what was
511*4882a593Smuzhiyun 		 * required to map the aperture.
512*4882a593Smuzhiyun 		 */
513*4882a593Smuzhiyun 		return intel_private.gtt_mappable_entries;
514*4882a593Smuzhiyun 	}
515*4882a593Smuzhiyun }
516*4882a593Smuzhiyun 
intel_gtt_mappable_entries(void)517*4882a593Smuzhiyun static unsigned int intel_gtt_mappable_entries(void)
518*4882a593Smuzhiyun {
519*4882a593Smuzhiyun 	unsigned int aperture_size;
520*4882a593Smuzhiyun 
521*4882a593Smuzhiyun 	if (INTEL_GTT_GEN == 1) {
522*4882a593Smuzhiyun 		u32 smram_miscc;
523*4882a593Smuzhiyun 
524*4882a593Smuzhiyun 		pci_read_config_dword(intel_private.bridge_dev,
525*4882a593Smuzhiyun 				      I810_SMRAM_MISCC, &smram_miscc);
526*4882a593Smuzhiyun 
527*4882a593Smuzhiyun 		if ((smram_miscc & I810_GFX_MEM_WIN_SIZE)
528*4882a593Smuzhiyun 				== I810_GFX_MEM_WIN_32M)
529*4882a593Smuzhiyun 			aperture_size = MB(32);
530*4882a593Smuzhiyun 		else
531*4882a593Smuzhiyun 			aperture_size = MB(64);
532*4882a593Smuzhiyun 	} else if (INTEL_GTT_GEN == 2) {
533*4882a593Smuzhiyun 		u16 gmch_ctrl;
534*4882a593Smuzhiyun 
535*4882a593Smuzhiyun 		pci_read_config_word(intel_private.bridge_dev,
536*4882a593Smuzhiyun 				     I830_GMCH_CTRL, &gmch_ctrl);
537*4882a593Smuzhiyun 
538*4882a593Smuzhiyun 		if ((gmch_ctrl & I830_GMCH_MEM_MASK) == I830_GMCH_MEM_64M)
539*4882a593Smuzhiyun 			aperture_size = MB(64);
540*4882a593Smuzhiyun 		else
541*4882a593Smuzhiyun 			aperture_size = MB(128);
542*4882a593Smuzhiyun 	} else {
543*4882a593Smuzhiyun 		/* 9xx supports large sizes, just look at the length */
544*4882a593Smuzhiyun 		aperture_size = pci_resource_len(intel_private.pcidev, 2);
545*4882a593Smuzhiyun 	}
546*4882a593Smuzhiyun 
547*4882a593Smuzhiyun 	return aperture_size >> PAGE_SHIFT;
548*4882a593Smuzhiyun }
549*4882a593Smuzhiyun 
intel_gtt_teardown_scratch_page(void)550*4882a593Smuzhiyun static void intel_gtt_teardown_scratch_page(void)
551*4882a593Smuzhiyun {
552*4882a593Smuzhiyun 	set_pages_wb(intel_private.scratch_page, 1);
553*4882a593Smuzhiyun 	if (intel_private.needs_dmar)
554*4882a593Smuzhiyun 		pci_unmap_page(intel_private.pcidev,
555*4882a593Smuzhiyun 			       intel_private.scratch_page_dma,
556*4882a593Smuzhiyun 			       PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
557*4882a593Smuzhiyun 	__free_page(intel_private.scratch_page);
558*4882a593Smuzhiyun }
559*4882a593Smuzhiyun 
intel_gtt_cleanup(void)560*4882a593Smuzhiyun static void intel_gtt_cleanup(void)
561*4882a593Smuzhiyun {
562*4882a593Smuzhiyun 	intel_private.driver->cleanup();
563*4882a593Smuzhiyun 
564*4882a593Smuzhiyun 	iounmap(intel_private.gtt);
565*4882a593Smuzhiyun 	iounmap(intel_private.registers);
566*4882a593Smuzhiyun 
567*4882a593Smuzhiyun 	intel_gtt_teardown_scratch_page();
568*4882a593Smuzhiyun }
569*4882a593Smuzhiyun 
570*4882a593Smuzhiyun /* Certain Gen5 chipsets require require idling the GPU before
571*4882a593Smuzhiyun  * unmapping anything from the GTT when VT-d is enabled.
572*4882a593Smuzhiyun  */
needs_ilk_vtd_wa(void)573*4882a593Smuzhiyun static inline int needs_ilk_vtd_wa(void)
574*4882a593Smuzhiyun {
575*4882a593Smuzhiyun #ifdef CONFIG_INTEL_IOMMU
576*4882a593Smuzhiyun 	const unsigned short gpu_devid = intel_private.pcidev->device;
577*4882a593Smuzhiyun 
578*4882a593Smuzhiyun 	/* Query intel_iommu to see if we need the workaround. Presumably that
579*4882a593Smuzhiyun 	 * was loaded first.
580*4882a593Smuzhiyun 	 */
581*4882a593Smuzhiyun 	if ((gpu_devid == PCI_DEVICE_ID_INTEL_IRONLAKE_D_IG ||
582*4882a593Smuzhiyun 	     gpu_devid == PCI_DEVICE_ID_INTEL_IRONLAKE_M_IG) &&
583*4882a593Smuzhiyun 	     intel_iommu_gfx_mapped)
584*4882a593Smuzhiyun 		return 1;
585*4882a593Smuzhiyun #endif
586*4882a593Smuzhiyun 	return 0;
587*4882a593Smuzhiyun }
588*4882a593Smuzhiyun 
intel_gtt_can_wc(void)589*4882a593Smuzhiyun static bool intel_gtt_can_wc(void)
590*4882a593Smuzhiyun {
591*4882a593Smuzhiyun 	if (INTEL_GTT_GEN <= 2)
592*4882a593Smuzhiyun 		return false;
593*4882a593Smuzhiyun 
594*4882a593Smuzhiyun 	if (INTEL_GTT_GEN >= 6)
595*4882a593Smuzhiyun 		return false;
596*4882a593Smuzhiyun 
597*4882a593Smuzhiyun 	/* Reports of major corruption with ILK vt'd enabled */
598*4882a593Smuzhiyun 	if (needs_ilk_vtd_wa())
599*4882a593Smuzhiyun 		return false;
600*4882a593Smuzhiyun 
601*4882a593Smuzhiyun 	return true;
602*4882a593Smuzhiyun }
603*4882a593Smuzhiyun 
intel_gtt_init(void)604*4882a593Smuzhiyun static int intel_gtt_init(void)
605*4882a593Smuzhiyun {
606*4882a593Smuzhiyun 	u32 gtt_map_size;
607*4882a593Smuzhiyun 	int ret, bar;
608*4882a593Smuzhiyun 
609*4882a593Smuzhiyun 	ret = intel_private.driver->setup();
610*4882a593Smuzhiyun 	if (ret != 0)
611*4882a593Smuzhiyun 		return ret;
612*4882a593Smuzhiyun 
613*4882a593Smuzhiyun 	intel_private.gtt_mappable_entries = intel_gtt_mappable_entries();
614*4882a593Smuzhiyun 	intel_private.gtt_total_entries = intel_gtt_total_entries();
615*4882a593Smuzhiyun 
616*4882a593Smuzhiyun 	/* save the PGETBL reg for resume */
617*4882a593Smuzhiyun 	intel_private.PGETBL_save =
618*4882a593Smuzhiyun 		readl(intel_private.registers+I810_PGETBL_CTL)
619*4882a593Smuzhiyun 			& ~I810_PGETBL_ENABLED;
620*4882a593Smuzhiyun 	/* we only ever restore the register when enabling the PGTBL... */
621*4882a593Smuzhiyun 	if (HAS_PGTBL_EN)
622*4882a593Smuzhiyun 		intel_private.PGETBL_save |= I810_PGETBL_ENABLED;
623*4882a593Smuzhiyun 
624*4882a593Smuzhiyun 	dev_info(&intel_private.bridge_dev->dev,
625*4882a593Smuzhiyun 			"detected gtt size: %dK total, %dK mappable\n",
626*4882a593Smuzhiyun 			intel_private.gtt_total_entries * 4,
627*4882a593Smuzhiyun 			intel_private.gtt_mappable_entries * 4);
628*4882a593Smuzhiyun 
629*4882a593Smuzhiyun 	gtt_map_size = intel_private.gtt_total_entries * 4;
630*4882a593Smuzhiyun 
631*4882a593Smuzhiyun 	intel_private.gtt = NULL;
632*4882a593Smuzhiyun 	if (intel_gtt_can_wc())
633*4882a593Smuzhiyun 		intel_private.gtt = ioremap_wc(intel_private.gtt_phys_addr,
634*4882a593Smuzhiyun 					       gtt_map_size);
635*4882a593Smuzhiyun 	if (intel_private.gtt == NULL)
636*4882a593Smuzhiyun 		intel_private.gtt = ioremap(intel_private.gtt_phys_addr,
637*4882a593Smuzhiyun 					    gtt_map_size);
638*4882a593Smuzhiyun 	if (intel_private.gtt == NULL) {
639*4882a593Smuzhiyun 		intel_private.driver->cleanup();
640*4882a593Smuzhiyun 		iounmap(intel_private.registers);
641*4882a593Smuzhiyun 		return -ENOMEM;
642*4882a593Smuzhiyun 	}
643*4882a593Smuzhiyun 
644*4882a593Smuzhiyun #if IS_ENABLED(CONFIG_AGP_INTEL)
645*4882a593Smuzhiyun 	global_cache_flush();   /* FIXME: ? */
646*4882a593Smuzhiyun #endif
647*4882a593Smuzhiyun 
648*4882a593Smuzhiyun 	intel_private.stolen_size = intel_gtt_stolen_size();
649*4882a593Smuzhiyun 
650*4882a593Smuzhiyun 	intel_private.needs_dmar = USE_PCI_DMA_API && INTEL_GTT_GEN > 2;
651*4882a593Smuzhiyun 
652*4882a593Smuzhiyun 	ret = intel_gtt_setup_scratch_page();
653*4882a593Smuzhiyun 	if (ret != 0) {
654*4882a593Smuzhiyun 		intel_gtt_cleanup();
655*4882a593Smuzhiyun 		return ret;
656*4882a593Smuzhiyun 	}
657*4882a593Smuzhiyun 
658*4882a593Smuzhiyun 	if (INTEL_GTT_GEN <= 2)
659*4882a593Smuzhiyun 		bar = I810_GMADR_BAR;
660*4882a593Smuzhiyun 	else
661*4882a593Smuzhiyun 		bar = I915_GMADR_BAR;
662*4882a593Smuzhiyun 
663*4882a593Smuzhiyun 	intel_private.gma_bus_addr = pci_bus_address(intel_private.pcidev, bar);
664*4882a593Smuzhiyun 	return 0;
665*4882a593Smuzhiyun }
666*4882a593Smuzhiyun 
667*4882a593Smuzhiyun #if IS_ENABLED(CONFIG_AGP_INTEL)
668*4882a593Smuzhiyun static const struct aper_size_info_fixed intel_fake_agp_sizes[] = {
669*4882a593Smuzhiyun 	{32, 8192, 3},
670*4882a593Smuzhiyun 	{64, 16384, 4},
671*4882a593Smuzhiyun 	{128, 32768, 5},
672*4882a593Smuzhiyun 	{256, 65536, 6},
673*4882a593Smuzhiyun 	{512, 131072, 7},
674*4882a593Smuzhiyun };
675*4882a593Smuzhiyun 
intel_fake_agp_fetch_size(void)676*4882a593Smuzhiyun static int intel_fake_agp_fetch_size(void)
677*4882a593Smuzhiyun {
678*4882a593Smuzhiyun 	int num_sizes = ARRAY_SIZE(intel_fake_agp_sizes);
679*4882a593Smuzhiyun 	unsigned int aper_size;
680*4882a593Smuzhiyun 	int i;
681*4882a593Smuzhiyun 
682*4882a593Smuzhiyun 	aper_size = (intel_private.gtt_mappable_entries << PAGE_SHIFT) / MB(1);
683*4882a593Smuzhiyun 
684*4882a593Smuzhiyun 	for (i = 0; i < num_sizes; i++) {
685*4882a593Smuzhiyun 		if (aper_size == intel_fake_agp_sizes[i].size) {
686*4882a593Smuzhiyun 			agp_bridge->current_size =
687*4882a593Smuzhiyun 				(void *) (intel_fake_agp_sizes + i);
688*4882a593Smuzhiyun 			return aper_size;
689*4882a593Smuzhiyun 		}
690*4882a593Smuzhiyun 	}
691*4882a593Smuzhiyun 
692*4882a593Smuzhiyun 	return 0;
693*4882a593Smuzhiyun }
694*4882a593Smuzhiyun #endif
695*4882a593Smuzhiyun 
i830_cleanup(void)696*4882a593Smuzhiyun static void i830_cleanup(void)
697*4882a593Smuzhiyun {
698*4882a593Smuzhiyun }
699*4882a593Smuzhiyun 
700*4882a593Smuzhiyun /* The chipset_flush interface needs to get data that has already been
701*4882a593Smuzhiyun  * flushed out of the CPU all the way out to main memory, because the GPU
702*4882a593Smuzhiyun  * doesn't snoop those buffers.
703*4882a593Smuzhiyun  *
704*4882a593Smuzhiyun  * The 8xx series doesn't have the same lovely interface for flushing the
705*4882a593Smuzhiyun  * chipset write buffers that the later chips do. According to the 865
706*4882a593Smuzhiyun  * specs, it's 64 octwords, or 1KB.  So, to get those previous things in
707*4882a593Smuzhiyun  * that buffer out, we just fill 1KB and clflush it out, on the assumption
708*4882a593Smuzhiyun  * that it'll push whatever was in there out.  It appears to work.
709*4882a593Smuzhiyun  */
i830_chipset_flush(void)710*4882a593Smuzhiyun static void i830_chipset_flush(void)
711*4882a593Smuzhiyun {
712*4882a593Smuzhiyun 	unsigned long timeout = jiffies + msecs_to_jiffies(1000);
713*4882a593Smuzhiyun 
714*4882a593Smuzhiyun 	/* Forcibly evict everything from the CPU write buffers.
715*4882a593Smuzhiyun 	 * clflush appears to be insufficient.
716*4882a593Smuzhiyun 	 */
717*4882a593Smuzhiyun 	wbinvd_on_all_cpus();
718*4882a593Smuzhiyun 
719*4882a593Smuzhiyun 	/* Now we've only seen documents for this magic bit on 855GM,
720*4882a593Smuzhiyun 	 * we hope it exists for the other gen2 chipsets...
721*4882a593Smuzhiyun 	 *
722*4882a593Smuzhiyun 	 * Also works as advertised on my 845G.
723*4882a593Smuzhiyun 	 */
724*4882a593Smuzhiyun 	writel(readl(intel_private.registers+I830_HIC) | (1<<31),
725*4882a593Smuzhiyun 	       intel_private.registers+I830_HIC);
726*4882a593Smuzhiyun 
727*4882a593Smuzhiyun 	while (readl(intel_private.registers+I830_HIC) & (1<<31)) {
728*4882a593Smuzhiyun 		if (time_after(jiffies, timeout))
729*4882a593Smuzhiyun 			break;
730*4882a593Smuzhiyun 
731*4882a593Smuzhiyun 		udelay(50);
732*4882a593Smuzhiyun 	}
733*4882a593Smuzhiyun }
734*4882a593Smuzhiyun 
i830_write_entry(dma_addr_t addr,unsigned int entry,unsigned int flags)735*4882a593Smuzhiyun static void i830_write_entry(dma_addr_t addr, unsigned int entry,
736*4882a593Smuzhiyun 			     unsigned int flags)
737*4882a593Smuzhiyun {
738*4882a593Smuzhiyun 	u32 pte_flags = I810_PTE_VALID;
739*4882a593Smuzhiyun 
740*4882a593Smuzhiyun 	if (flags ==  AGP_USER_CACHED_MEMORY)
741*4882a593Smuzhiyun 		pte_flags |= I830_PTE_SYSTEM_CACHED;
742*4882a593Smuzhiyun 
743*4882a593Smuzhiyun 	writel_relaxed(addr | pte_flags, intel_private.gtt + entry);
744*4882a593Smuzhiyun }
745*4882a593Smuzhiyun 
intel_enable_gtt(void)746*4882a593Smuzhiyun bool intel_enable_gtt(void)
747*4882a593Smuzhiyun {
748*4882a593Smuzhiyun 	u8 __iomem *reg;
749*4882a593Smuzhiyun 
750*4882a593Smuzhiyun 	if (INTEL_GTT_GEN == 2) {
751*4882a593Smuzhiyun 		u16 gmch_ctrl;
752*4882a593Smuzhiyun 
753*4882a593Smuzhiyun 		pci_read_config_word(intel_private.bridge_dev,
754*4882a593Smuzhiyun 				     I830_GMCH_CTRL, &gmch_ctrl);
755*4882a593Smuzhiyun 		gmch_ctrl |= I830_GMCH_ENABLED;
756*4882a593Smuzhiyun 		pci_write_config_word(intel_private.bridge_dev,
757*4882a593Smuzhiyun 				      I830_GMCH_CTRL, gmch_ctrl);
758*4882a593Smuzhiyun 
759*4882a593Smuzhiyun 		pci_read_config_word(intel_private.bridge_dev,
760*4882a593Smuzhiyun 				     I830_GMCH_CTRL, &gmch_ctrl);
761*4882a593Smuzhiyun 		if ((gmch_ctrl & I830_GMCH_ENABLED) == 0) {
762*4882a593Smuzhiyun 			dev_err(&intel_private.pcidev->dev,
763*4882a593Smuzhiyun 				"failed to enable the GTT: GMCH_CTRL=%x\n",
764*4882a593Smuzhiyun 				gmch_ctrl);
765*4882a593Smuzhiyun 			return false;
766*4882a593Smuzhiyun 		}
767*4882a593Smuzhiyun 	}
768*4882a593Smuzhiyun 
769*4882a593Smuzhiyun 	/* On the resume path we may be adjusting the PGTBL value, so
770*4882a593Smuzhiyun 	 * be paranoid and flush all chipset write buffers...
771*4882a593Smuzhiyun 	 */
772*4882a593Smuzhiyun 	if (INTEL_GTT_GEN >= 3)
773*4882a593Smuzhiyun 		writel(0, intel_private.registers+GFX_FLSH_CNTL);
774*4882a593Smuzhiyun 
775*4882a593Smuzhiyun 	reg = intel_private.registers+I810_PGETBL_CTL;
776*4882a593Smuzhiyun 	writel(intel_private.PGETBL_save, reg);
777*4882a593Smuzhiyun 	if (HAS_PGTBL_EN && (readl(reg) & I810_PGETBL_ENABLED) == 0) {
778*4882a593Smuzhiyun 		dev_err(&intel_private.pcidev->dev,
779*4882a593Smuzhiyun 			"failed to enable the GTT: PGETBL=%x [expected %x]\n",
780*4882a593Smuzhiyun 			readl(reg), intel_private.PGETBL_save);
781*4882a593Smuzhiyun 		return false;
782*4882a593Smuzhiyun 	}
783*4882a593Smuzhiyun 
784*4882a593Smuzhiyun 	if (INTEL_GTT_GEN >= 3)
785*4882a593Smuzhiyun 		writel(0, intel_private.registers+GFX_FLSH_CNTL);
786*4882a593Smuzhiyun 
787*4882a593Smuzhiyun 	return true;
788*4882a593Smuzhiyun }
789*4882a593Smuzhiyun EXPORT_SYMBOL(intel_enable_gtt);
790*4882a593Smuzhiyun 
i830_setup(void)791*4882a593Smuzhiyun static int i830_setup(void)
792*4882a593Smuzhiyun {
793*4882a593Smuzhiyun 	phys_addr_t reg_addr;
794*4882a593Smuzhiyun 
795*4882a593Smuzhiyun 	reg_addr = pci_resource_start(intel_private.pcidev, I810_MMADR_BAR);
796*4882a593Smuzhiyun 
797*4882a593Smuzhiyun 	intel_private.registers = ioremap(reg_addr, KB(64));
798*4882a593Smuzhiyun 	if (!intel_private.registers)
799*4882a593Smuzhiyun 		return -ENOMEM;
800*4882a593Smuzhiyun 
801*4882a593Smuzhiyun 	intel_private.gtt_phys_addr = reg_addr + I810_PTE_BASE;
802*4882a593Smuzhiyun 
803*4882a593Smuzhiyun 	return 0;
804*4882a593Smuzhiyun }
805*4882a593Smuzhiyun 
806*4882a593Smuzhiyun #if IS_ENABLED(CONFIG_AGP_INTEL)
intel_fake_agp_create_gatt_table(struct agp_bridge_data * bridge)807*4882a593Smuzhiyun static int intel_fake_agp_create_gatt_table(struct agp_bridge_data *bridge)
808*4882a593Smuzhiyun {
809*4882a593Smuzhiyun 	agp_bridge->gatt_table_real = NULL;
810*4882a593Smuzhiyun 	agp_bridge->gatt_table = NULL;
811*4882a593Smuzhiyun 	agp_bridge->gatt_bus_addr = 0;
812*4882a593Smuzhiyun 
813*4882a593Smuzhiyun 	return 0;
814*4882a593Smuzhiyun }
815*4882a593Smuzhiyun 
intel_fake_agp_free_gatt_table(struct agp_bridge_data * bridge)816*4882a593Smuzhiyun static int intel_fake_agp_free_gatt_table(struct agp_bridge_data *bridge)
817*4882a593Smuzhiyun {
818*4882a593Smuzhiyun 	return 0;
819*4882a593Smuzhiyun }
820*4882a593Smuzhiyun 
intel_fake_agp_configure(void)821*4882a593Smuzhiyun static int intel_fake_agp_configure(void)
822*4882a593Smuzhiyun {
823*4882a593Smuzhiyun 	if (!intel_enable_gtt())
824*4882a593Smuzhiyun 	    return -EIO;
825*4882a593Smuzhiyun 
826*4882a593Smuzhiyun 	intel_private.clear_fake_agp = true;
827*4882a593Smuzhiyun 	agp_bridge->gart_bus_addr = intel_private.gma_bus_addr;
828*4882a593Smuzhiyun 
829*4882a593Smuzhiyun 	return 0;
830*4882a593Smuzhiyun }
831*4882a593Smuzhiyun #endif
832*4882a593Smuzhiyun 
i830_check_flags(unsigned int flags)833*4882a593Smuzhiyun static bool i830_check_flags(unsigned int flags)
834*4882a593Smuzhiyun {
835*4882a593Smuzhiyun 	switch (flags) {
836*4882a593Smuzhiyun 	case 0:
837*4882a593Smuzhiyun 	case AGP_PHYS_MEMORY:
838*4882a593Smuzhiyun 	case AGP_USER_CACHED_MEMORY:
839*4882a593Smuzhiyun 	case AGP_USER_MEMORY:
840*4882a593Smuzhiyun 		return true;
841*4882a593Smuzhiyun 	}
842*4882a593Smuzhiyun 
843*4882a593Smuzhiyun 	return false;
844*4882a593Smuzhiyun }
845*4882a593Smuzhiyun 
intel_gtt_insert_page(dma_addr_t addr,unsigned int pg,unsigned int flags)846*4882a593Smuzhiyun void intel_gtt_insert_page(dma_addr_t addr,
847*4882a593Smuzhiyun 			   unsigned int pg,
848*4882a593Smuzhiyun 			   unsigned int flags)
849*4882a593Smuzhiyun {
850*4882a593Smuzhiyun 	intel_private.driver->write_entry(addr, pg, flags);
851*4882a593Smuzhiyun 	readl(intel_private.gtt + pg);
852*4882a593Smuzhiyun 	if (intel_private.driver->chipset_flush)
853*4882a593Smuzhiyun 		intel_private.driver->chipset_flush();
854*4882a593Smuzhiyun }
855*4882a593Smuzhiyun EXPORT_SYMBOL(intel_gtt_insert_page);
856*4882a593Smuzhiyun 
intel_gtt_insert_sg_entries(struct sg_table * st,unsigned int pg_start,unsigned int flags)857*4882a593Smuzhiyun void intel_gtt_insert_sg_entries(struct sg_table *st,
858*4882a593Smuzhiyun 				 unsigned int pg_start,
859*4882a593Smuzhiyun 				 unsigned int flags)
860*4882a593Smuzhiyun {
861*4882a593Smuzhiyun 	struct scatterlist *sg;
862*4882a593Smuzhiyun 	unsigned int len, m;
863*4882a593Smuzhiyun 	int i, j;
864*4882a593Smuzhiyun 
865*4882a593Smuzhiyun 	j = pg_start;
866*4882a593Smuzhiyun 
867*4882a593Smuzhiyun 	/* sg may merge pages, but we have to separate
868*4882a593Smuzhiyun 	 * per-page addr for GTT */
869*4882a593Smuzhiyun 	for_each_sg(st->sgl, sg, st->nents, i) {
870*4882a593Smuzhiyun 		len = sg_dma_len(sg) >> PAGE_SHIFT;
871*4882a593Smuzhiyun 		for (m = 0; m < len; m++) {
872*4882a593Smuzhiyun 			dma_addr_t addr = sg_dma_address(sg) + (m << PAGE_SHIFT);
873*4882a593Smuzhiyun 			intel_private.driver->write_entry(addr, j, flags);
874*4882a593Smuzhiyun 			j++;
875*4882a593Smuzhiyun 		}
876*4882a593Smuzhiyun 	}
877*4882a593Smuzhiyun 	readl(intel_private.gtt + j - 1);
878*4882a593Smuzhiyun 	if (intel_private.driver->chipset_flush)
879*4882a593Smuzhiyun 		intel_private.driver->chipset_flush();
880*4882a593Smuzhiyun }
881*4882a593Smuzhiyun EXPORT_SYMBOL(intel_gtt_insert_sg_entries);
882*4882a593Smuzhiyun 
883*4882a593Smuzhiyun #if IS_ENABLED(CONFIG_AGP_INTEL)
intel_gtt_insert_pages(unsigned int first_entry,unsigned int num_entries,struct page ** pages,unsigned int flags)884*4882a593Smuzhiyun static void intel_gtt_insert_pages(unsigned int first_entry,
885*4882a593Smuzhiyun 				   unsigned int num_entries,
886*4882a593Smuzhiyun 				   struct page **pages,
887*4882a593Smuzhiyun 				   unsigned int flags)
888*4882a593Smuzhiyun {
889*4882a593Smuzhiyun 	int i, j;
890*4882a593Smuzhiyun 
891*4882a593Smuzhiyun 	for (i = 0, j = first_entry; i < num_entries; i++, j++) {
892*4882a593Smuzhiyun 		dma_addr_t addr = page_to_phys(pages[i]);
893*4882a593Smuzhiyun 		intel_private.driver->write_entry(addr,
894*4882a593Smuzhiyun 						  j, flags);
895*4882a593Smuzhiyun 	}
896*4882a593Smuzhiyun 	wmb();
897*4882a593Smuzhiyun }
898*4882a593Smuzhiyun 
intel_fake_agp_insert_entries(struct agp_memory * mem,off_t pg_start,int type)899*4882a593Smuzhiyun static int intel_fake_agp_insert_entries(struct agp_memory *mem,
900*4882a593Smuzhiyun 					 off_t pg_start, int type)
901*4882a593Smuzhiyun {
902*4882a593Smuzhiyun 	int ret = -EINVAL;
903*4882a593Smuzhiyun 
904*4882a593Smuzhiyun 	if (intel_private.clear_fake_agp) {
905*4882a593Smuzhiyun 		int start = intel_private.stolen_size / PAGE_SIZE;
906*4882a593Smuzhiyun 		int end = intel_private.gtt_mappable_entries;
907*4882a593Smuzhiyun 		intel_gtt_clear_range(start, end - start);
908*4882a593Smuzhiyun 		intel_private.clear_fake_agp = false;
909*4882a593Smuzhiyun 	}
910*4882a593Smuzhiyun 
911*4882a593Smuzhiyun 	if (INTEL_GTT_GEN == 1 && type == AGP_DCACHE_MEMORY)
912*4882a593Smuzhiyun 		return i810_insert_dcache_entries(mem, pg_start, type);
913*4882a593Smuzhiyun 
914*4882a593Smuzhiyun 	if (mem->page_count == 0)
915*4882a593Smuzhiyun 		goto out;
916*4882a593Smuzhiyun 
917*4882a593Smuzhiyun 	if (pg_start + mem->page_count > intel_private.gtt_total_entries)
918*4882a593Smuzhiyun 		goto out_err;
919*4882a593Smuzhiyun 
920*4882a593Smuzhiyun 	if (type != mem->type)
921*4882a593Smuzhiyun 		goto out_err;
922*4882a593Smuzhiyun 
923*4882a593Smuzhiyun 	if (!intel_private.driver->check_flags(type))
924*4882a593Smuzhiyun 		goto out_err;
925*4882a593Smuzhiyun 
926*4882a593Smuzhiyun 	if (!mem->is_flushed)
927*4882a593Smuzhiyun 		global_cache_flush();
928*4882a593Smuzhiyun 
929*4882a593Smuzhiyun 	if (intel_private.needs_dmar) {
930*4882a593Smuzhiyun 		struct sg_table st;
931*4882a593Smuzhiyun 
932*4882a593Smuzhiyun 		ret = intel_gtt_map_memory(mem->pages, mem->page_count, &st);
933*4882a593Smuzhiyun 		if (ret != 0)
934*4882a593Smuzhiyun 			return ret;
935*4882a593Smuzhiyun 
936*4882a593Smuzhiyun 		intel_gtt_insert_sg_entries(&st, pg_start, type);
937*4882a593Smuzhiyun 		mem->sg_list = st.sgl;
938*4882a593Smuzhiyun 		mem->num_sg = st.nents;
939*4882a593Smuzhiyun 	} else
940*4882a593Smuzhiyun 		intel_gtt_insert_pages(pg_start, mem->page_count, mem->pages,
941*4882a593Smuzhiyun 				       type);
942*4882a593Smuzhiyun 
943*4882a593Smuzhiyun out:
944*4882a593Smuzhiyun 	ret = 0;
945*4882a593Smuzhiyun out_err:
946*4882a593Smuzhiyun 	mem->is_flushed = true;
947*4882a593Smuzhiyun 	return ret;
948*4882a593Smuzhiyun }
949*4882a593Smuzhiyun #endif
950*4882a593Smuzhiyun 
intel_gtt_clear_range(unsigned int first_entry,unsigned int num_entries)951*4882a593Smuzhiyun void intel_gtt_clear_range(unsigned int first_entry, unsigned int num_entries)
952*4882a593Smuzhiyun {
953*4882a593Smuzhiyun 	unsigned int i;
954*4882a593Smuzhiyun 
955*4882a593Smuzhiyun 	for (i = first_entry; i < (first_entry + num_entries); i++) {
956*4882a593Smuzhiyun 		intel_private.driver->write_entry(intel_private.scratch_page_dma,
957*4882a593Smuzhiyun 						  i, 0);
958*4882a593Smuzhiyun 	}
959*4882a593Smuzhiyun 	wmb();
960*4882a593Smuzhiyun }
961*4882a593Smuzhiyun EXPORT_SYMBOL(intel_gtt_clear_range);
962*4882a593Smuzhiyun 
963*4882a593Smuzhiyun #if IS_ENABLED(CONFIG_AGP_INTEL)
intel_fake_agp_remove_entries(struct agp_memory * mem,off_t pg_start,int type)964*4882a593Smuzhiyun static int intel_fake_agp_remove_entries(struct agp_memory *mem,
965*4882a593Smuzhiyun 					 off_t pg_start, int type)
966*4882a593Smuzhiyun {
967*4882a593Smuzhiyun 	if (mem->page_count == 0)
968*4882a593Smuzhiyun 		return 0;
969*4882a593Smuzhiyun 
970*4882a593Smuzhiyun 	intel_gtt_clear_range(pg_start, mem->page_count);
971*4882a593Smuzhiyun 
972*4882a593Smuzhiyun 	if (intel_private.needs_dmar) {
973*4882a593Smuzhiyun 		intel_gtt_unmap_memory(mem->sg_list, mem->num_sg);
974*4882a593Smuzhiyun 		mem->sg_list = NULL;
975*4882a593Smuzhiyun 		mem->num_sg = 0;
976*4882a593Smuzhiyun 	}
977*4882a593Smuzhiyun 
978*4882a593Smuzhiyun 	return 0;
979*4882a593Smuzhiyun }
980*4882a593Smuzhiyun 
intel_fake_agp_alloc_by_type(size_t pg_count,int type)981*4882a593Smuzhiyun static struct agp_memory *intel_fake_agp_alloc_by_type(size_t pg_count,
982*4882a593Smuzhiyun 						       int type)
983*4882a593Smuzhiyun {
984*4882a593Smuzhiyun 	struct agp_memory *new;
985*4882a593Smuzhiyun 
986*4882a593Smuzhiyun 	if (type == AGP_DCACHE_MEMORY && INTEL_GTT_GEN == 1) {
987*4882a593Smuzhiyun 		if (pg_count != intel_private.num_dcache_entries)
988*4882a593Smuzhiyun 			return NULL;
989*4882a593Smuzhiyun 
990*4882a593Smuzhiyun 		new = agp_create_memory(1);
991*4882a593Smuzhiyun 		if (new == NULL)
992*4882a593Smuzhiyun 			return NULL;
993*4882a593Smuzhiyun 
994*4882a593Smuzhiyun 		new->type = AGP_DCACHE_MEMORY;
995*4882a593Smuzhiyun 		new->page_count = pg_count;
996*4882a593Smuzhiyun 		new->num_scratch_pages = 0;
997*4882a593Smuzhiyun 		agp_free_page_array(new);
998*4882a593Smuzhiyun 		return new;
999*4882a593Smuzhiyun 	}
1000*4882a593Smuzhiyun 	if (type == AGP_PHYS_MEMORY)
1001*4882a593Smuzhiyun 		return alloc_agpphysmem_i8xx(pg_count, type);
1002*4882a593Smuzhiyun 	/* always return NULL for other allocation types for now */
1003*4882a593Smuzhiyun 	return NULL;
1004*4882a593Smuzhiyun }
1005*4882a593Smuzhiyun #endif
1006*4882a593Smuzhiyun 
intel_alloc_chipset_flush_resource(void)1007*4882a593Smuzhiyun static int intel_alloc_chipset_flush_resource(void)
1008*4882a593Smuzhiyun {
1009*4882a593Smuzhiyun 	int ret;
1010*4882a593Smuzhiyun 	ret = pci_bus_alloc_resource(intel_private.bridge_dev->bus, &intel_private.ifp_resource, PAGE_SIZE,
1011*4882a593Smuzhiyun 				     PAGE_SIZE, PCIBIOS_MIN_MEM, 0,
1012*4882a593Smuzhiyun 				     pcibios_align_resource, intel_private.bridge_dev);
1013*4882a593Smuzhiyun 
1014*4882a593Smuzhiyun 	return ret;
1015*4882a593Smuzhiyun }
1016*4882a593Smuzhiyun 
intel_i915_setup_chipset_flush(void)1017*4882a593Smuzhiyun static void intel_i915_setup_chipset_flush(void)
1018*4882a593Smuzhiyun {
1019*4882a593Smuzhiyun 	int ret;
1020*4882a593Smuzhiyun 	u32 temp;
1021*4882a593Smuzhiyun 
1022*4882a593Smuzhiyun 	pci_read_config_dword(intel_private.bridge_dev, I915_IFPADDR, &temp);
1023*4882a593Smuzhiyun 	if (!(temp & 0x1)) {
1024*4882a593Smuzhiyun 		intel_alloc_chipset_flush_resource();
1025*4882a593Smuzhiyun 		intel_private.resource_valid = 1;
1026*4882a593Smuzhiyun 		pci_write_config_dword(intel_private.bridge_dev, I915_IFPADDR, (intel_private.ifp_resource.start & 0xffffffff) | 0x1);
1027*4882a593Smuzhiyun 	} else {
1028*4882a593Smuzhiyun 		temp &= ~1;
1029*4882a593Smuzhiyun 
1030*4882a593Smuzhiyun 		intel_private.resource_valid = 1;
1031*4882a593Smuzhiyun 		intel_private.ifp_resource.start = temp;
1032*4882a593Smuzhiyun 		intel_private.ifp_resource.end = temp + PAGE_SIZE;
1033*4882a593Smuzhiyun 		ret = request_resource(&iomem_resource, &intel_private.ifp_resource);
1034*4882a593Smuzhiyun 		/* some BIOSes reserve this area in a pnp some don't */
1035*4882a593Smuzhiyun 		if (ret)
1036*4882a593Smuzhiyun 			intel_private.resource_valid = 0;
1037*4882a593Smuzhiyun 	}
1038*4882a593Smuzhiyun }
1039*4882a593Smuzhiyun 
intel_i965_g33_setup_chipset_flush(void)1040*4882a593Smuzhiyun static void intel_i965_g33_setup_chipset_flush(void)
1041*4882a593Smuzhiyun {
1042*4882a593Smuzhiyun 	u32 temp_hi, temp_lo;
1043*4882a593Smuzhiyun 	int ret;
1044*4882a593Smuzhiyun 
1045*4882a593Smuzhiyun 	pci_read_config_dword(intel_private.bridge_dev, I965_IFPADDR + 4, &temp_hi);
1046*4882a593Smuzhiyun 	pci_read_config_dword(intel_private.bridge_dev, I965_IFPADDR, &temp_lo);
1047*4882a593Smuzhiyun 
1048*4882a593Smuzhiyun 	if (!(temp_lo & 0x1)) {
1049*4882a593Smuzhiyun 
1050*4882a593Smuzhiyun 		intel_alloc_chipset_flush_resource();
1051*4882a593Smuzhiyun 
1052*4882a593Smuzhiyun 		intel_private.resource_valid = 1;
1053*4882a593Smuzhiyun 		pci_write_config_dword(intel_private.bridge_dev, I965_IFPADDR + 4,
1054*4882a593Smuzhiyun 			upper_32_bits(intel_private.ifp_resource.start));
1055*4882a593Smuzhiyun 		pci_write_config_dword(intel_private.bridge_dev, I965_IFPADDR, (intel_private.ifp_resource.start & 0xffffffff) | 0x1);
1056*4882a593Smuzhiyun 	} else {
1057*4882a593Smuzhiyun 		u64 l64;
1058*4882a593Smuzhiyun 
1059*4882a593Smuzhiyun 		temp_lo &= ~0x1;
1060*4882a593Smuzhiyun 		l64 = ((u64)temp_hi << 32) | temp_lo;
1061*4882a593Smuzhiyun 
1062*4882a593Smuzhiyun 		intel_private.resource_valid = 1;
1063*4882a593Smuzhiyun 		intel_private.ifp_resource.start = l64;
1064*4882a593Smuzhiyun 		intel_private.ifp_resource.end = l64 + PAGE_SIZE;
1065*4882a593Smuzhiyun 		ret = request_resource(&iomem_resource, &intel_private.ifp_resource);
1066*4882a593Smuzhiyun 		/* some BIOSes reserve this area in a pnp some don't */
1067*4882a593Smuzhiyun 		if (ret)
1068*4882a593Smuzhiyun 			intel_private.resource_valid = 0;
1069*4882a593Smuzhiyun 	}
1070*4882a593Smuzhiyun }
1071*4882a593Smuzhiyun 
intel_i9xx_setup_flush(void)1072*4882a593Smuzhiyun static void intel_i9xx_setup_flush(void)
1073*4882a593Smuzhiyun {
1074*4882a593Smuzhiyun 	/* return if already configured */
1075*4882a593Smuzhiyun 	if (intel_private.ifp_resource.start)
1076*4882a593Smuzhiyun 		return;
1077*4882a593Smuzhiyun 
1078*4882a593Smuzhiyun 	if (INTEL_GTT_GEN == 6)
1079*4882a593Smuzhiyun 		return;
1080*4882a593Smuzhiyun 
1081*4882a593Smuzhiyun 	/* setup a resource for this object */
1082*4882a593Smuzhiyun 	intel_private.ifp_resource.name = "Intel Flush Page";
1083*4882a593Smuzhiyun 	intel_private.ifp_resource.flags = IORESOURCE_MEM;
1084*4882a593Smuzhiyun 
1085*4882a593Smuzhiyun 	/* Setup chipset flush for 915 */
1086*4882a593Smuzhiyun 	if (IS_G33 || INTEL_GTT_GEN >= 4) {
1087*4882a593Smuzhiyun 		intel_i965_g33_setup_chipset_flush();
1088*4882a593Smuzhiyun 	} else {
1089*4882a593Smuzhiyun 		intel_i915_setup_chipset_flush();
1090*4882a593Smuzhiyun 	}
1091*4882a593Smuzhiyun 
1092*4882a593Smuzhiyun 	if (intel_private.ifp_resource.start)
1093*4882a593Smuzhiyun 		intel_private.i9xx_flush_page = ioremap(intel_private.ifp_resource.start, PAGE_SIZE);
1094*4882a593Smuzhiyun 	if (!intel_private.i9xx_flush_page)
1095*4882a593Smuzhiyun 		dev_err(&intel_private.pcidev->dev,
1096*4882a593Smuzhiyun 			"can't ioremap flush page - no chipset flushing\n");
1097*4882a593Smuzhiyun }
1098*4882a593Smuzhiyun 
i9xx_cleanup(void)1099*4882a593Smuzhiyun static void i9xx_cleanup(void)
1100*4882a593Smuzhiyun {
1101*4882a593Smuzhiyun 	if (intel_private.i9xx_flush_page)
1102*4882a593Smuzhiyun 		iounmap(intel_private.i9xx_flush_page);
1103*4882a593Smuzhiyun 	if (intel_private.resource_valid)
1104*4882a593Smuzhiyun 		release_resource(&intel_private.ifp_resource);
1105*4882a593Smuzhiyun 	intel_private.ifp_resource.start = 0;
1106*4882a593Smuzhiyun 	intel_private.resource_valid = 0;
1107*4882a593Smuzhiyun }
1108*4882a593Smuzhiyun 
i9xx_chipset_flush(void)1109*4882a593Smuzhiyun static void i9xx_chipset_flush(void)
1110*4882a593Smuzhiyun {
1111*4882a593Smuzhiyun 	wmb();
1112*4882a593Smuzhiyun 	if (intel_private.i9xx_flush_page)
1113*4882a593Smuzhiyun 		writel(1, intel_private.i9xx_flush_page);
1114*4882a593Smuzhiyun }
1115*4882a593Smuzhiyun 
i965_write_entry(dma_addr_t addr,unsigned int entry,unsigned int flags)1116*4882a593Smuzhiyun static void i965_write_entry(dma_addr_t addr,
1117*4882a593Smuzhiyun 			     unsigned int entry,
1118*4882a593Smuzhiyun 			     unsigned int flags)
1119*4882a593Smuzhiyun {
1120*4882a593Smuzhiyun 	u32 pte_flags;
1121*4882a593Smuzhiyun 
1122*4882a593Smuzhiyun 	pte_flags = I810_PTE_VALID;
1123*4882a593Smuzhiyun 	if (flags == AGP_USER_CACHED_MEMORY)
1124*4882a593Smuzhiyun 		pte_flags |= I830_PTE_SYSTEM_CACHED;
1125*4882a593Smuzhiyun 
1126*4882a593Smuzhiyun 	/* Shift high bits down */
1127*4882a593Smuzhiyun 	addr |= (addr >> 28) & 0xf0;
1128*4882a593Smuzhiyun 	writel_relaxed(addr | pte_flags, intel_private.gtt + entry);
1129*4882a593Smuzhiyun }
1130*4882a593Smuzhiyun 
i9xx_setup(void)1131*4882a593Smuzhiyun static int i9xx_setup(void)
1132*4882a593Smuzhiyun {
1133*4882a593Smuzhiyun 	phys_addr_t reg_addr;
1134*4882a593Smuzhiyun 	int size = KB(512);
1135*4882a593Smuzhiyun 
1136*4882a593Smuzhiyun 	reg_addr = pci_resource_start(intel_private.pcidev, I915_MMADR_BAR);
1137*4882a593Smuzhiyun 
1138*4882a593Smuzhiyun 	intel_private.registers = ioremap(reg_addr, size);
1139*4882a593Smuzhiyun 	if (!intel_private.registers)
1140*4882a593Smuzhiyun 		return -ENOMEM;
1141*4882a593Smuzhiyun 
1142*4882a593Smuzhiyun 	switch (INTEL_GTT_GEN) {
1143*4882a593Smuzhiyun 	case 3:
1144*4882a593Smuzhiyun 		intel_private.gtt_phys_addr =
1145*4882a593Smuzhiyun 			pci_resource_start(intel_private.pcidev, I915_PTE_BAR);
1146*4882a593Smuzhiyun 		break;
1147*4882a593Smuzhiyun 	case 5:
1148*4882a593Smuzhiyun 		intel_private.gtt_phys_addr = reg_addr + MB(2);
1149*4882a593Smuzhiyun 		break;
1150*4882a593Smuzhiyun 	default:
1151*4882a593Smuzhiyun 		intel_private.gtt_phys_addr = reg_addr + KB(512);
1152*4882a593Smuzhiyun 		break;
1153*4882a593Smuzhiyun 	}
1154*4882a593Smuzhiyun 
1155*4882a593Smuzhiyun 	intel_i9xx_setup_flush();
1156*4882a593Smuzhiyun 
1157*4882a593Smuzhiyun 	return 0;
1158*4882a593Smuzhiyun }
1159*4882a593Smuzhiyun 
1160*4882a593Smuzhiyun #if IS_ENABLED(CONFIG_AGP_INTEL)
1161*4882a593Smuzhiyun static const struct agp_bridge_driver intel_fake_agp_driver = {
1162*4882a593Smuzhiyun 	.owner			= THIS_MODULE,
1163*4882a593Smuzhiyun 	.size_type		= FIXED_APER_SIZE,
1164*4882a593Smuzhiyun 	.aperture_sizes		= intel_fake_agp_sizes,
1165*4882a593Smuzhiyun 	.num_aperture_sizes	= ARRAY_SIZE(intel_fake_agp_sizes),
1166*4882a593Smuzhiyun 	.configure		= intel_fake_agp_configure,
1167*4882a593Smuzhiyun 	.fetch_size		= intel_fake_agp_fetch_size,
1168*4882a593Smuzhiyun 	.cleanup		= intel_gtt_cleanup,
1169*4882a593Smuzhiyun 	.agp_enable		= intel_fake_agp_enable,
1170*4882a593Smuzhiyun 	.cache_flush		= global_cache_flush,
1171*4882a593Smuzhiyun 	.create_gatt_table	= intel_fake_agp_create_gatt_table,
1172*4882a593Smuzhiyun 	.free_gatt_table	= intel_fake_agp_free_gatt_table,
1173*4882a593Smuzhiyun 	.insert_memory		= intel_fake_agp_insert_entries,
1174*4882a593Smuzhiyun 	.remove_memory		= intel_fake_agp_remove_entries,
1175*4882a593Smuzhiyun 	.alloc_by_type		= intel_fake_agp_alloc_by_type,
1176*4882a593Smuzhiyun 	.free_by_type		= intel_i810_free_by_type,
1177*4882a593Smuzhiyun 	.agp_alloc_page		= agp_generic_alloc_page,
1178*4882a593Smuzhiyun 	.agp_alloc_pages        = agp_generic_alloc_pages,
1179*4882a593Smuzhiyun 	.agp_destroy_page	= agp_generic_destroy_page,
1180*4882a593Smuzhiyun 	.agp_destroy_pages      = agp_generic_destroy_pages,
1181*4882a593Smuzhiyun };
1182*4882a593Smuzhiyun #endif
1183*4882a593Smuzhiyun 
1184*4882a593Smuzhiyun static const struct intel_gtt_driver i81x_gtt_driver = {
1185*4882a593Smuzhiyun 	.gen = 1,
1186*4882a593Smuzhiyun 	.has_pgtbl_enable = 1,
1187*4882a593Smuzhiyun 	.dma_mask_size = 32,
1188*4882a593Smuzhiyun 	.setup = i810_setup,
1189*4882a593Smuzhiyun 	.cleanup = i810_cleanup,
1190*4882a593Smuzhiyun 	.check_flags = i830_check_flags,
1191*4882a593Smuzhiyun 	.write_entry = i810_write_entry,
1192*4882a593Smuzhiyun };
1193*4882a593Smuzhiyun static const struct intel_gtt_driver i8xx_gtt_driver = {
1194*4882a593Smuzhiyun 	.gen = 2,
1195*4882a593Smuzhiyun 	.has_pgtbl_enable = 1,
1196*4882a593Smuzhiyun 	.setup = i830_setup,
1197*4882a593Smuzhiyun 	.cleanup = i830_cleanup,
1198*4882a593Smuzhiyun 	.write_entry = i830_write_entry,
1199*4882a593Smuzhiyun 	.dma_mask_size = 32,
1200*4882a593Smuzhiyun 	.check_flags = i830_check_flags,
1201*4882a593Smuzhiyun 	.chipset_flush = i830_chipset_flush,
1202*4882a593Smuzhiyun };
1203*4882a593Smuzhiyun static const struct intel_gtt_driver i915_gtt_driver = {
1204*4882a593Smuzhiyun 	.gen = 3,
1205*4882a593Smuzhiyun 	.has_pgtbl_enable = 1,
1206*4882a593Smuzhiyun 	.setup = i9xx_setup,
1207*4882a593Smuzhiyun 	.cleanup = i9xx_cleanup,
1208*4882a593Smuzhiyun 	/* i945 is the last gpu to need phys mem (for overlay and cursors). */
1209*4882a593Smuzhiyun 	.write_entry = i830_write_entry,
1210*4882a593Smuzhiyun 	.dma_mask_size = 32,
1211*4882a593Smuzhiyun 	.check_flags = i830_check_flags,
1212*4882a593Smuzhiyun 	.chipset_flush = i9xx_chipset_flush,
1213*4882a593Smuzhiyun };
1214*4882a593Smuzhiyun static const struct intel_gtt_driver g33_gtt_driver = {
1215*4882a593Smuzhiyun 	.gen = 3,
1216*4882a593Smuzhiyun 	.is_g33 = 1,
1217*4882a593Smuzhiyun 	.setup = i9xx_setup,
1218*4882a593Smuzhiyun 	.cleanup = i9xx_cleanup,
1219*4882a593Smuzhiyun 	.write_entry = i965_write_entry,
1220*4882a593Smuzhiyun 	.dma_mask_size = 36,
1221*4882a593Smuzhiyun 	.check_flags = i830_check_flags,
1222*4882a593Smuzhiyun 	.chipset_flush = i9xx_chipset_flush,
1223*4882a593Smuzhiyun };
1224*4882a593Smuzhiyun static const struct intel_gtt_driver pineview_gtt_driver = {
1225*4882a593Smuzhiyun 	.gen = 3,
1226*4882a593Smuzhiyun 	.is_pineview = 1, .is_g33 = 1,
1227*4882a593Smuzhiyun 	.setup = i9xx_setup,
1228*4882a593Smuzhiyun 	.cleanup = i9xx_cleanup,
1229*4882a593Smuzhiyun 	.write_entry = i965_write_entry,
1230*4882a593Smuzhiyun 	.dma_mask_size = 36,
1231*4882a593Smuzhiyun 	.check_flags = i830_check_flags,
1232*4882a593Smuzhiyun 	.chipset_flush = i9xx_chipset_flush,
1233*4882a593Smuzhiyun };
1234*4882a593Smuzhiyun static const struct intel_gtt_driver i965_gtt_driver = {
1235*4882a593Smuzhiyun 	.gen = 4,
1236*4882a593Smuzhiyun 	.has_pgtbl_enable = 1,
1237*4882a593Smuzhiyun 	.setup = i9xx_setup,
1238*4882a593Smuzhiyun 	.cleanup = i9xx_cleanup,
1239*4882a593Smuzhiyun 	.write_entry = i965_write_entry,
1240*4882a593Smuzhiyun 	.dma_mask_size = 36,
1241*4882a593Smuzhiyun 	.check_flags = i830_check_flags,
1242*4882a593Smuzhiyun 	.chipset_flush = i9xx_chipset_flush,
1243*4882a593Smuzhiyun };
1244*4882a593Smuzhiyun static const struct intel_gtt_driver g4x_gtt_driver = {
1245*4882a593Smuzhiyun 	.gen = 5,
1246*4882a593Smuzhiyun 	.setup = i9xx_setup,
1247*4882a593Smuzhiyun 	.cleanup = i9xx_cleanup,
1248*4882a593Smuzhiyun 	.write_entry = i965_write_entry,
1249*4882a593Smuzhiyun 	.dma_mask_size = 36,
1250*4882a593Smuzhiyun 	.check_flags = i830_check_flags,
1251*4882a593Smuzhiyun 	.chipset_flush = i9xx_chipset_flush,
1252*4882a593Smuzhiyun };
1253*4882a593Smuzhiyun static const struct intel_gtt_driver ironlake_gtt_driver = {
1254*4882a593Smuzhiyun 	.gen = 5,
1255*4882a593Smuzhiyun 	.is_ironlake = 1,
1256*4882a593Smuzhiyun 	.setup = i9xx_setup,
1257*4882a593Smuzhiyun 	.cleanup = i9xx_cleanup,
1258*4882a593Smuzhiyun 	.write_entry = i965_write_entry,
1259*4882a593Smuzhiyun 	.dma_mask_size = 36,
1260*4882a593Smuzhiyun 	.check_flags = i830_check_flags,
1261*4882a593Smuzhiyun 	.chipset_flush = i9xx_chipset_flush,
1262*4882a593Smuzhiyun };
1263*4882a593Smuzhiyun 
1264*4882a593Smuzhiyun /* Table to describe Intel GMCH and AGP/PCIE GART drivers.  At least one of
1265*4882a593Smuzhiyun  * driver and gmch_driver must be non-null, and find_gmch will determine
1266*4882a593Smuzhiyun  * which one should be used if a gmch_chip_id is present.
1267*4882a593Smuzhiyun  */
1268*4882a593Smuzhiyun static const struct intel_gtt_driver_description {
1269*4882a593Smuzhiyun 	unsigned int gmch_chip_id;
1270*4882a593Smuzhiyun 	char *name;
1271*4882a593Smuzhiyun 	const struct intel_gtt_driver *gtt_driver;
1272*4882a593Smuzhiyun } intel_gtt_chipsets[] = {
1273*4882a593Smuzhiyun 	{ PCI_DEVICE_ID_INTEL_82810_IG1, "i810",
1274*4882a593Smuzhiyun 		&i81x_gtt_driver},
1275*4882a593Smuzhiyun 	{ PCI_DEVICE_ID_INTEL_82810_IG3, "i810",
1276*4882a593Smuzhiyun 		&i81x_gtt_driver},
1277*4882a593Smuzhiyun 	{ PCI_DEVICE_ID_INTEL_82810E_IG, "i810",
1278*4882a593Smuzhiyun 		&i81x_gtt_driver},
1279*4882a593Smuzhiyun 	{ PCI_DEVICE_ID_INTEL_82815_CGC, "i815",
1280*4882a593Smuzhiyun 		&i81x_gtt_driver},
1281*4882a593Smuzhiyun 	{ PCI_DEVICE_ID_INTEL_82830_CGC, "830M",
1282*4882a593Smuzhiyun 		&i8xx_gtt_driver},
1283*4882a593Smuzhiyun 	{ PCI_DEVICE_ID_INTEL_82845G_IG, "845G",
1284*4882a593Smuzhiyun 		&i8xx_gtt_driver},
1285*4882a593Smuzhiyun 	{ PCI_DEVICE_ID_INTEL_82854_IG, "854",
1286*4882a593Smuzhiyun 		&i8xx_gtt_driver},
1287*4882a593Smuzhiyun 	{ PCI_DEVICE_ID_INTEL_82855GM_IG, "855GM",
1288*4882a593Smuzhiyun 		&i8xx_gtt_driver},
1289*4882a593Smuzhiyun 	{ PCI_DEVICE_ID_INTEL_82865_IG, "865",
1290*4882a593Smuzhiyun 		&i8xx_gtt_driver},
1291*4882a593Smuzhiyun 	{ PCI_DEVICE_ID_INTEL_E7221_IG, "E7221 (i915)",
1292*4882a593Smuzhiyun 		&i915_gtt_driver },
1293*4882a593Smuzhiyun 	{ PCI_DEVICE_ID_INTEL_82915G_IG, "915G",
1294*4882a593Smuzhiyun 		&i915_gtt_driver },
1295*4882a593Smuzhiyun 	{ PCI_DEVICE_ID_INTEL_82915GM_IG, "915GM",
1296*4882a593Smuzhiyun 		&i915_gtt_driver },
1297*4882a593Smuzhiyun 	{ PCI_DEVICE_ID_INTEL_82945G_IG, "945G",
1298*4882a593Smuzhiyun 		&i915_gtt_driver },
1299*4882a593Smuzhiyun 	{ PCI_DEVICE_ID_INTEL_82945GM_IG, "945GM",
1300*4882a593Smuzhiyun 		&i915_gtt_driver },
1301*4882a593Smuzhiyun 	{ PCI_DEVICE_ID_INTEL_82945GME_IG, "945GME",
1302*4882a593Smuzhiyun 		&i915_gtt_driver },
1303*4882a593Smuzhiyun 	{ PCI_DEVICE_ID_INTEL_82946GZ_IG, "946GZ",
1304*4882a593Smuzhiyun 		&i965_gtt_driver },
1305*4882a593Smuzhiyun 	{ PCI_DEVICE_ID_INTEL_82G35_IG, "G35",
1306*4882a593Smuzhiyun 		&i965_gtt_driver },
1307*4882a593Smuzhiyun 	{ PCI_DEVICE_ID_INTEL_82965Q_IG, "965Q",
1308*4882a593Smuzhiyun 		&i965_gtt_driver },
1309*4882a593Smuzhiyun 	{ PCI_DEVICE_ID_INTEL_82965G_IG, "965G",
1310*4882a593Smuzhiyun 		&i965_gtt_driver },
1311*4882a593Smuzhiyun 	{ PCI_DEVICE_ID_INTEL_82965GM_IG, "965GM",
1312*4882a593Smuzhiyun 		&i965_gtt_driver },
1313*4882a593Smuzhiyun 	{ PCI_DEVICE_ID_INTEL_82965GME_IG, "965GME/GLE",
1314*4882a593Smuzhiyun 		&i965_gtt_driver },
1315*4882a593Smuzhiyun 	{ PCI_DEVICE_ID_INTEL_G33_IG, "G33",
1316*4882a593Smuzhiyun 		&g33_gtt_driver },
1317*4882a593Smuzhiyun 	{ PCI_DEVICE_ID_INTEL_Q35_IG, "Q35",
1318*4882a593Smuzhiyun 		&g33_gtt_driver },
1319*4882a593Smuzhiyun 	{ PCI_DEVICE_ID_INTEL_Q33_IG, "Q33",
1320*4882a593Smuzhiyun 		&g33_gtt_driver },
1321*4882a593Smuzhiyun 	{ PCI_DEVICE_ID_INTEL_PINEVIEW_M_IG, "GMA3150",
1322*4882a593Smuzhiyun 		&pineview_gtt_driver },
1323*4882a593Smuzhiyun 	{ PCI_DEVICE_ID_INTEL_PINEVIEW_IG, "GMA3150",
1324*4882a593Smuzhiyun 		&pineview_gtt_driver },
1325*4882a593Smuzhiyun 	{ PCI_DEVICE_ID_INTEL_GM45_IG, "GM45",
1326*4882a593Smuzhiyun 		&g4x_gtt_driver },
1327*4882a593Smuzhiyun 	{ PCI_DEVICE_ID_INTEL_EAGLELAKE_IG, "Eaglelake",
1328*4882a593Smuzhiyun 		&g4x_gtt_driver },
1329*4882a593Smuzhiyun 	{ PCI_DEVICE_ID_INTEL_Q45_IG, "Q45/Q43",
1330*4882a593Smuzhiyun 		&g4x_gtt_driver },
1331*4882a593Smuzhiyun 	{ PCI_DEVICE_ID_INTEL_G45_IG, "G45/G43",
1332*4882a593Smuzhiyun 		&g4x_gtt_driver },
1333*4882a593Smuzhiyun 	{ PCI_DEVICE_ID_INTEL_B43_IG, "B43",
1334*4882a593Smuzhiyun 		&g4x_gtt_driver },
1335*4882a593Smuzhiyun 	{ PCI_DEVICE_ID_INTEL_B43_1_IG, "B43",
1336*4882a593Smuzhiyun 		&g4x_gtt_driver },
1337*4882a593Smuzhiyun 	{ PCI_DEVICE_ID_INTEL_G41_IG, "G41",
1338*4882a593Smuzhiyun 		&g4x_gtt_driver },
1339*4882a593Smuzhiyun 	{ PCI_DEVICE_ID_INTEL_IRONLAKE_D_IG,
1340*4882a593Smuzhiyun 	    "HD Graphics", &ironlake_gtt_driver },
1341*4882a593Smuzhiyun 	{ PCI_DEVICE_ID_INTEL_IRONLAKE_M_IG,
1342*4882a593Smuzhiyun 	    "HD Graphics", &ironlake_gtt_driver },
1343*4882a593Smuzhiyun 	{ 0, NULL, NULL }
1344*4882a593Smuzhiyun };
1345*4882a593Smuzhiyun 
find_gmch(u16 device)1346*4882a593Smuzhiyun static int find_gmch(u16 device)
1347*4882a593Smuzhiyun {
1348*4882a593Smuzhiyun 	struct pci_dev *gmch_device;
1349*4882a593Smuzhiyun 
1350*4882a593Smuzhiyun 	gmch_device = pci_get_device(PCI_VENDOR_ID_INTEL, device, NULL);
1351*4882a593Smuzhiyun 	if (gmch_device && PCI_FUNC(gmch_device->devfn) != 0) {
1352*4882a593Smuzhiyun 		gmch_device = pci_get_device(PCI_VENDOR_ID_INTEL,
1353*4882a593Smuzhiyun 					     device, gmch_device);
1354*4882a593Smuzhiyun 	}
1355*4882a593Smuzhiyun 
1356*4882a593Smuzhiyun 	if (!gmch_device)
1357*4882a593Smuzhiyun 		return 0;
1358*4882a593Smuzhiyun 
1359*4882a593Smuzhiyun 	intel_private.pcidev = gmch_device;
1360*4882a593Smuzhiyun 	return 1;
1361*4882a593Smuzhiyun }
1362*4882a593Smuzhiyun 
intel_gmch_probe(struct pci_dev * bridge_pdev,struct pci_dev * gpu_pdev,struct agp_bridge_data * bridge)1363*4882a593Smuzhiyun int intel_gmch_probe(struct pci_dev *bridge_pdev, struct pci_dev *gpu_pdev,
1364*4882a593Smuzhiyun 		     struct agp_bridge_data *bridge)
1365*4882a593Smuzhiyun {
1366*4882a593Smuzhiyun 	int i, mask;
1367*4882a593Smuzhiyun 
1368*4882a593Smuzhiyun 	for (i = 0; intel_gtt_chipsets[i].name != NULL; i++) {
1369*4882a593Smuzhiyun 		if (gpu_pdev) {
1370*4882a593Smuzhiyun 			if (gpu_pdev->device ==
1371*4882a593Smuzhiyun 			    intel_gtt_chipsets[i].gmch_chip_id) {
1372*4882a593Smuzhiyun 				intel_private.pcidev = pci_dev_get(gpu_pdev);
1373*4882a593Smuzhiyun 				intel_private.driver =
1374*4882a593Smuzhiyun 					intel_gtt_chipsets[i].gtt_driver;
1375*4882a593Smuzhiyun 
1376*4882a593Smuzhiyun 				break;
1377*4882a593Smuzhiyun 			}
1378*4882a593Smuzhiyun 		} else if (find_gmch(intel_gtt_chipsets[i].gmch_chip_id)) {
1379*4882a593Smuzhiyun 			intel_private.driver =
1380*4882a593Smuzhiyun 				intel_gtt_chipsets[i].gtt_driver;
1381*4882a593Smuzhiyun 			break;
1382*4882a593Smuzhiyun 		}
1383*4882a593Smuzhiyun 	}
1384*4882a593Smuzhiyun 
1385*4882a593Smuzhiyun 	if (!intel_private.driver)
1386*4882a593Smuzhiyun 		return 0;
1387*4882a593Smuzhiyun 
1388*4882a593Smuzhiyun #if IS_ENABLED(CONFIG_AGP_INTEL)
1389*4882a593Smuzhiyun 	if (bridge) {
1390*4882a593Smuzhiyun 		if (INTEL_GTT_GEN > 1)
1391*4882a593Smuzhiyun 			return 0;
1392*4882a593Smuzhiyun 
1393*4882a593Smuzhiyun 		bridge->driver = &intel_fake_agp_driver;
1394*4882a593Smuzhiyun 		bridge->dev_private_data = &intel_private;
1395*4882a593Smuzhiyun 		bridge->dev = bridge_pdev;
1396*4882a593Smuzhiyun 	}
1397*4882a593Smuzhiyun #endif
1398*4882a593Smuzhiyun 
1399*4882a593Smuzhiyun 
1400*4882a593Smuzhiyun 	/*
1401*4882a593Smuzhiyun 	 * Can be called from the fake agp driver but also directly from
1402*4882a593Smuzhiyun 	 * drm/i915.ko. Hence we need to check whether everything is set up
1403*4882a593Smuzhiyun 	 * already.
1404*4882a593Smuzhiyun 	 */
1405*4882a593Smuzhiyun 	if (intel_private.refcount++)
1406*4882a593Smuzhiyun 		return 1;
1407*4882a593Smuzhiyun 
1408*4882a593Smuzhiyun 	intel_private.bridge_dev = pci_dev_get(bridge_pdev);
1409*4882a593Smuzhiyun 
1410*4882a593Smuzhiyun 	dev_info(&bridge_pdev->dev, "Intel %s Chipset\n", intel_gtt_chipsets[i].name);
1411*4882a593Smuzhiyun 
1412*4882a593Smuzhiyun 	if (bridge) {
1413*4882a593Smuzhiyun 		mask = intel_private.driver->dma_mask_size;
1414*4882a593Smuzhiyun 		if (pci_set_dma_mask(intel_private.pcidev, DMA_BIT_MASK(mask)))
1415*4882a593Smuzhiyun 			dev_err(&intel_private.pcidev->dev,
1416*4882a593Smuzhiyun 				"set gfx device dma mask %d-bit failed!\n",
1417*4882a593Smuzhiyun 				mask);
1418*4882a593Smuzhiyun 		else
1419*4882a593Smuzhiyun 			pci_set_consistent_dma_mask(intel_private.pcidev,
1420*4882a593Smuzhiyun 						    DMA_BIT_MASK(mask));
1421*4882a593Smuzhiyun 	}
1422*4882a593Smuzhiyun 
1423*4882a593Smuzhiyun 	if (intel_gtt_init() != 0) {
1424*4882a593Smuzhiyun 		intel_gmch_remove();
1425*4882a593Smuzhiyun 
1426*4882a593Smuzhiyun 		return 0;
1427*4882a593Smuzhiyun 	}
1428*4882a593Smuzhiyun 
1429*4882a593Smuzhiyun 	return 1;
1430*4882a593Smuzhiyun }
1431*4882a593Smuzhiyun EXPORT_SYMBOL(intel_gmch_probe);
1432*4882a593Smuzhiyun 
intel_gtt_get(u64 * gtt_total,phys_addr_t * mappable_base,resource_size_t * mappable_end)1433*4882a593Smuzhiyun void intel_gtt_get(u64 *gtt_total,
1434*4882a593Smuzhiyun 		   phys_addr_t *mappable_base,
1435*4882a593Smuzhiyun 		   resource_size_t *mappable_end)
1436*4882a593Smuzhiyun {
1437*4882a593Smuzhiyun 	*gtt_total = intel_private.gtt_total_entries << PAGE_SHIFT;
1438*4882a593Smuzhiyun 	*mappable_base = intel_private.gma_bus_addr;
1439*4882a593Smuzhiyun 	*mappable_end = intel_private.gtt_mappable_entries << PAGE_SHIFT;
1440*4882a593Smuzhiyun }
1441*4882a593Smuzhiyun EXPORT_SYMBOL(intel_gtt_get);
1442*4882a593Smuzhiyun 
intel_gtt_chipset_flush(void)1443*4882a593Smuzhiyun void intel_gtt_chipset_flush(void)
1444*4882a593Smuzhiyun {
1445*4882a593Smuzhiyun 	if (intel_private.driver->chipset_flush)
1446*4882a593Smuzhiyun 		intel_private.driver->chipset_flush();
1447*4882a593Smuzhiyun }
1448*4882a593Smuzhiyun EXPORT_SYMBOL(intel_gtt_chipset_flush);
1449*4882a593Smuzhiyun 
intel_gmch_remove(void)1450*4882a593Smuzhiyun void intel_gmch_remove(void)
1451*4882a593Smuzhiyun {
1452*4882a593Smuzhiyun 	if (--intel_private.refcount)
1453*4882a593Smuzhiyun 		return;
1454*4882a593Smuzhiyun 
1455*4882a593Smuzhiyun 	if (intel_private.scratch_page)
1456*4882a593Smuzhiyun 		intel_gtt_teardown_scratch_page();
1457*4882a593Smuzhiyun 	if (intel_private.pcidev)
1458*4882a593Smuzhiyun 		pci_dev_put(intel_private.pcidev);
1459*4882a593Smuzhiyun 	if (intel_private.bridge_dev)
1460*4882a593Smuzhiyun 		pci_dev_put(intel_private.bridge_dev);
1461*4882a593Smuzhiyun 	intel_private.driver = NULL;
1462*4882a593Smuzhiyun }
1463*4882a593Smuzhiyun EXPORT_SYMBOL(intel_gmch_remove);
1464*4882a593Smuzhiyun 
1465*4882a593Smuzhiyun MODULE_AUTHOR("Dave Jones, Various @Intel");
1466*4882a593Smuzhiyun MODULE_LICENSE("GPL and additional rights");
1467