1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * HP zx1 AGPGART routines.
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * (c) Copyright 2002, 2003 Hewlett-Packard Development Company, L.P.
6*4882a593Smuzhiyun * Bjorn Helgaas <bjorn.helgaas@hp.com>
7*4882a593Smuzhiyun */
8*4882a593Smuzhiyun
9*4882a593Smuzhiyun #include <linux/acpi.h>
10*4882a593Smuzhiyun #include <linux/module.h>
11*4882a593Smuzhiyun #include <linux/pci.h>
12*4882a593Smuzhiyun #include <linux/init.h>
13*4882a593Smuzhiyun #include <linux/agp_backend.h>
14*4882a593Smuzhiyun #include <linux/log2.h>
15*4882a593Smuzhiyun #include <linux/slab.h>
16*4882a593Smuzhiyun
17*4882a593Smuzhiyun #include <asm/acpi-ext.h>
18*4882a593Smuzhiyun
19*4882a593Smuzhiyun #include "agp.h"
20*4882a593Smuzhiyun
21*4882a593Smuzhiyun #define HP_ZX1_IOC_OFFSET 0x1000 /* ACPI reports SBA, we want IOC */
22*4882a593Smuzhiyun
23*4882a593Smuzhiyun /* HP ZX1 IOC registers */
24*4882a593Smuzhiyun #define HP_ZX1_IBASE 0x300
25*4882a593Smuzhiyun #define HP_ZX1_IMASK 0x308
26*4882a593Smuzhiyun #define HP_ZX1_PCOM 0x310
27*4882a593Smuzhiyun #define HP_ZX1_TCNFG 0x318
28*4882a593Smuzhiyun #define HP_ZX1_PDIR_BASE 0x320
29*4882a593Smuzhiyun
30*4882a593Smuzhiyun #define HP_ZX1_IOVA_BASE GB(1UL)
31*4882a593Smuzhiyun #define HP_ZX1_IOVA_SIZE GB(1UL)
32*4882a593Smuzhiyun #define HP_ZX1_GART_SIZE (HP_ZX1_IOVA_SIZE / 2)
33*4882a593Smuzhiyun #define HP_ZX1_SBA_IOMMU_COOKIE 0x0000badbadc0ffeeUL
34*4882a593Smuzhiyun
35*4882a593Smuzhiyun #define HP_ZX1_PDIR_VALID_BIT 0x8000000000000000UL
36*4882a593Smuzhiyun #define HP_ZX1_IOVA_TO_PDIR(va) ((va - hp_private.iova_base) >> hp_private.io_tlb_shift)
37*4882a593Smuzhiyun
38*4882a593Smuzhiyun #define AGP8X_MODE_BIT 3
39*4882a593Smuzhiyun #define AGP8X_MODE (1 << AGP8X_MODE_BIT)
40*4882a593Smuzhiyun
41*4882a593Smuzhiyun /* AGP bridge need not be PCI device, but DRM thinks it is. */
42*4882a593Smuzhiyun static struct pci_dev fake_bridge_dev;
43*4882a593Smuzhiyun
44*4882a593Smuzhiyun static int hp_zx1_gart_found;
45*4882a593Smuzhiyun
46*4882a593Smuzhiyun static struct aper_size_info_fixed hp_zx1_sizes[] =
47*4882a593Smuzhiyun {
48*4882a593Smuzhiyun {0, 0, 0}, /* filled in by hp_zx1_fetch_size() */
49*4882a593Smuzhiyun };
50*4882a593Smuzhiyun
51*4882a593Smuzhiyun static struct gatt_mask hp_zx1_masks[] =
52*4882a593Smuzhiyun {
53*4882a593Smuzhiyun {.mask = HP_ZX1_PDIR_VALID_BIT, .type = 0}
54*4882a593Smuzhiyun };
55*4882a593Smuzhiyun
56*4882a593Smuzhiyun static struct _hp_private {
57*4882a593Smuzhiyun volatile u8 __iomem *ioc_regs;
58*4882a593Smuzhiyun volatile u8 __iomem *lba_regs;
59*4882a593Smuzhiyun int lba_cap_offset;
60*4882a593Smuzhiyun u64 *io_pdir; // PDIR for entire IOVA
61*4882a593Smuzhiyun u64 *gatt; // PDIR just for GART (subset of above)
62*4882a593Smuzhiyun u64 gatt_entries;
63*4882a593Smuzhiyun u64 iova_base;
64*4882a593Smuzhiyun u64 gart_base;
65*4882a593Smuzhiyun u64 gart_size;
66*4882a593Smuzhiyun u64 io_pdir_size;
67*4882a593Smuzhiyun int io_pdir_owner; // do we own it, or share it with sba_iommu?
68*4882a593Smuzhiyun int io_page_size;
69*4882a593Smuzhiyun int io_tlb_shift;
70*4882a593Smuzhiyun int io_tlb_ps; // IOC ps config
71*4882a593Smuzhiyun int io_pages_per_kpage;
72*4882a593Smuzhiyun } hp_private;
73*4882a593Smuzhiyun
hp_zx1_ioc_shared(void)74*4882a593Smuzhiyun static int __init hp_zx1_ioc_shared(void)
75*4882a593Smuzhiyun {
76*4882a593Smuzhiyun struct _hp_private *hp = &hp_private;
77*4882a593Smuzhiyun
78*4882a593Smuzhiyun printk(KERN_INFO PFX "HP ZX1 IOC: IOPDIR shared with sba_iommu\n");
79*4882a593Smuzhiyun
80*4882a593Smuzhiyun /*
81*4882a593Smuzhiyun * IOC already configured by sba_iommu module; just use
82*4882a593Smuzhiyun * its setup. We assume:
83*4882a593Smuzhiyun * - IOVA space is 1Gb in size
84*4882a593Smuzhiyun * - first 512Mb is IOMMU, second 512Mb is GART
85*4882a593Smuzhiyun */
86*4882a593Smuzhiyun hp->io_tlb_ps = readq(hp->ioc_regs+HP_ZX1_TCNFG);
87*4882a593Smuzhiyun switch (hp->io_tlb_ps) {
88*4882a593Smuzhiyun case 0: hp->io_tlb_shift = 12; break;
89*4882a593Smuzhiyun case 1: hp->io_tlb_shift = 13; break;
90*4882a593Smuzhiyun case 2: hp->io_tlb_shift = 14; break;
91*4882a593Smuzhiyun case 3: hp->io_tlb_shift = 16; break;
92*4882a593Smuzhiyun default:
93*4882a593Smuzhiyun printk(KERN_ERR PFX "Invalid IOTLB page size "
94*4882a593Smuzhiyun "configuration 0x%x\n", hp->io_tlb_ps);
95*4882a593Smuzhiyun hp->gatt = NULL;
96*4882a593Smuzhiyun hp->gatt_entries = 0;
97*4882a593Smuzhiyun return -ENODEV;
98*4882a593Smuzhiyun }
99*4882a593Smuzhiyun hp->io_page_size = 1 << hp->io_tlb_shift;
100*4882a593Smuzhiyun hp->io_pages_per_kpage = PAGE_SIZE / hp->io_page_size;
101*4882a593Smuzhiyun
102*4882a593Smuzhiyun hp->iova_base = readq(hp->ioc_regs+HP_ZX1_IBASE) & ~0x1;
103*4882a593Smuzhiyun hp->gart_base = hp->iova_base + HP_ZX1_IOVA_SIZE - HP_ZX1_GART_SIZE;
104*4882a593Smuzhiyun
105*4882a593Smuzhiyun hp->gart_size = HP_ZX1_GART_SIZE;
106*4882a593Smuzhiyun hp->gatt_entries = hp->gart_size / hp->io_page_size;
107*4882a593Smuzhiyun
108*4882a593Smuzhiyun hp->io_pdir = phys_to_virt(readq(hp->ioc_regs+HP_ZX1_PDIR_BASE));
109*4882a593Smuzhiyun hp->gatt = &hp->io_pdir[HP_ZX1_IOVA_TO_PDIR(hp->gart_base)];
110*4882a593Smuzhiyun
111*4882a593Smuzhiyun if (hp->gatt[0] != HP_ZX1_SBA_IOMMU_COOKIE) {
112*4882a593Smuzhiyun /* Normal case when no AGP device in system */
113*4882a593Smuzhiyun hp->gatt = NULL;
114*4882a593Smuzhiyun hp->gatt_entries = 0;
115*4882a593Smuzhiyun printk(KERN_ERR PFX "No reserved IO PDIR entry found; "
116*4882a593Smuzhiyun "GART disabled\n");
117*4882a593Smuzhiyun return -ENODEV;
118*4882a593Smuzhiyun }
119*4882a593Smuzhiyun
120*4882a593Smuzhiyun return 0;
121*4882a593Smuzhiyun }
122*4882a593Smuzhiyun
123*4882a593Smuzhiyun static int __init
hp_zx1_ioc_owner(void)124*4882a593Smuzhiyun hp_zx1_ioc_owner (void)
125*4882a593Smuzhiyun {
126*4882a593Smuzhiyun struct _hp_private *hp = &hp_private;
127*4882a593Smuzhiyun
128*4882a593Smuzhiyun printk(KERN_INFO PFX "HP ZX1 IOC: IOPDIR dedicated to GART\n");
129*4882a593Smuzhiyun
130*4882a593Smuzhiyun /*
131*4882a593Smuzhiyun * Select an IOV page size no larger than system page size.
132*4882a593Smuzhiyun */
133*4882a593Smuzhiyun if (PAGE_SIZE >= KB(64)) {
134*4882a593Smuzhiyun hp->io_tlb_shift = 16;
135*4882a593Smuzhiyun hp->io_tlb_ps = 3;
136*4882a593Smuzhiyun } else if (PAGE_SIZE >= KB(16)) {
137*4882a593Smuzhiyun hp->io_tlb_shift = 14;
138*4882a593Smuzhiyun hp->io_tlb_ps = 2;
139*4882a593Smuzhiyun } else if (PAGE_SIZE >= KB(8)) {
140*4882a593Smuzhiyun hp->io_tlb_shift = 13;
141*4882a593Smuzhiyun hp->io_tlb_ps = 1;
142*4882a593Smuzhiyun } else {
143*4882a593Smuzhiyun hp->io_tlb_shift = 12;
144*4882a593Smuzhiyun hp->io_tlb_ps = 0;
145*4882a593Smuzhiyun }
146*4882a593Smuzhiyun hp->io_page_size = 1 << hp->io_tlb_shift;
147*4882a593Smuzhiyun hp->io_pages_per_kpage = PAGE_SIZE / hp->io_page_size;
148*4882a593Smuzhiyun
149*4882a593Smuzhiyun hp->iova_base = HP_ZX1_IOVA_BASE;
150*4882a593Smuzhiyun hp->gart_size = HP_ZX1_GART_SIZE;
151*4882a593Smuzhiyun hp->gart_base = hp->iova_base + HP_ZX1_IOVA_SIZE - hp->gart_size;
152*4882a593Smuzhiyun
153*4882a593Smuzhiyun hp->gatt_entries = hp->gart_size / hp->io_page_size;
154*4882a593Smuzhiyun hp->io_pdir_size = (HP_ZX1_IOVA_SIZE / hp->io_page_size) * sizeof(u64);
155*4882a593Smuzhiyun
156*4882a593Smuzhiyun return 0;
157*4882a593Smuzhiyun }
158*4882a593Smuzhiyun
159*4882a593Smuzhiyun static int __init
hp_zx1_ioc_init(u64 hpa)160*4882a593Smuzhiyun hp_zx1_ioc_init (u64 hpa)
161*4882a593Smuzhiyun {
162*4882a593Smuzhiyun struct _hp_private *hp = &hp_private;
163*4882a593Smuzhiyun
164*4882a593Smuzhiyun hp->ioc_regs = ioremap(hpa, 1024);
165*4882a593Smuzhiyun if (!hp->ioc_regs)
166*4882a593Smuzhiyun return -ENOMEM;
167*4882a593Smuzhiyun
168*4882a593Smuzhiyun /*
169*4882a593Smuzhiyun * If the IOTLB is currently disabled, we can take it over.
170*4882a593Smuzhiyun * Otherwise, we have to share with sba_iommu.
171*4882a593Smuzhiyun */
172*4882a593Smuzhiyun hp->io_pdir_owner = (readq(hp->ioc_regs+HP_ZX1_IBASE) & 0x1) == 0;
173*4882a593Smuzhiyun
174*4882a593Smuzhiyun if (hp->io_pdir_owner)
175*4882a593Smuzhiyun return hp_zx1_ioc_owner();
176*4882a593Smuzhiyun
177*4882a593Smuzhiyun return hp_zx1_ioc_shared();
178*4882a593Smuzhiyun }
179*4882a593Smuzhiyun
180*4882a593Smuzhiyun static int
hp_zx1_lba_find_capability(volatile u8 __iomem * hpa,int cap)181*4882a593Smuzhiyun hp_zx1_lba_find_capability (volatile u8 __iomem *hpa, int cap)
182*4882a593Smuzhiyun {
183*4882a593Smuzhiyun u16 status;
184*4882a593Smuzhiyun u8 pos, id;
185*4882a593Smuzhiyun int ttl = 48;
186*4882a593Smuzhiyun
187*4882a593Smuzhiyun status = readw(hpa+PCI_STATUS);
188*4882a593Smuzhiyun if (!(status & PCI_STATUS_CAP_LIST))
189*4882a593Smuzhiyun return 0;
190*4882a593Smuzhiyun pos = readb(hpa+PCI_CAPABILITY_LIST);
191*4882a593Smuzhiyun while (ttl-- && pos >= 0x40) {
192*4882a593Smuzhiyun pos &= ~3;
193*4882a593Smuzhiyun id = readb(hpa+pos+PCI_CAP_LIST_ID);
194*4882a593Smuzhiyun if (id == 0xff)
195*4882a593Smuzhiyun break;
196*4882a593Smuzhiyun if (id == cap)
197*4882a593Smuzhiyun return pos;
198*4882a593Smuzhiyun pos = readb(hpa+pos+PCI_CAP_LIST_NEXT);
199*4882a593Smuzhiyun }
200*4882a593Smuzhiyun return 0;
201*4882a593Smuzhiyun }
202*4882a593Smuzhiyun
203*4882a593Smuzhiyun static int __init
hp_zx1_lba_init(u64 hpa)204*4882a593Smuzhiyun hp_zx1_lba_init (u64 hpa)
205*4882a593Smuzhiyun {
206*4882a593Smuzhiyun struct _hp_private *hp = &hp_private;
207*4882a593Smuzhiyun int cap;
208*4882a593Smuzhiyun
209*4882a593Smuzhiyun hp->lba_regs = ioremap(hpa, 256);
210*4882a593Smuzhiyun if (!hp->lba_regs)
211*4882a593Smuzhiyun return -ENOMEM;
212*4882a593Smuzhiyun
213*4882a593Smuzhiyun hp->lba_cap_offset = hp_zx1_lba_find_capability(hp->lba_regs, PCI_CAP_ID_AGP);
214*4882a593Smuzhiyun
215*4882a593Smuzhiyun cap = readl(hp->lba_regs+hp->lba_cap_offset) & 0xff;
216*4882a593Smuzhiyun if (cap != PCI_CAP_ID_AGP) {
217*4882a593Smuzhiyun printk(KERN_ERR PFX "Invalid capability ID 0x%02x at 0x%x\n",
218*4882a593Smuzhiyun cap, hp->lba_cap_offset);
219*4882a593Smuzhiyun iounmap(hp->lba_regs);
220*4882a593Smuzhiyun return -ENODEV;
221*4882a593Smuzhiyun }
222*4882a593Smuzhiyun
223*4882a593Smuzhiyun return 0;
224*4882a593Smuzhiyun }
225*4882a593Smuzhiyun
226*4882a593Smuzhiyun static int
hp_zx1_fetch_size(void)227*4882a593Smuzhiyun hp_zx1_fetch_size(void)
228*4882a593Smuzhiyun {
229*4882a593Smuzhiyun int size;
230*4882a593Smuzhiyun
231*4882a593Smuzhiyun size = hp_private.gart_size / MB(1);
232*4882a593Smuzhiyun hp_zx1_sizes[0].size = size;
233*4882a593Smuzhiyun agp_bridge->current_size = (void *) &hp_zx1_sizes[0];
234*4882a593Smuzhiyun return size;
235*4882a593Smuzhiyun }
236*4882a593Smuzhiyun
237*4882a593Smuzhiyun static int
hp_zx1_configure(void)238*4882a593Smuzhiyun hp_zx1_configure (void)
239*4882a593Smuzhiyun {
240*4882a593Smuzhiyun struct _hp_private *hp = &hp_private;
241*4882a593Smuzhiyun
242*4882a593Smuzhiyun agp_bridge->gart_bus_addr = hp->gart_base;
243*4882a593Smuzhiyun agp_bridge->capndx = hp->lba_cap_offset;
244*4882a593Smuzhiyun agp_bridge->mode = readl(hp->lba_regs+hp->lba_cap_offset+PCI_AGP_STATUS);
245*4882a593Smuzhiyun
246*4882a593Smuzhiyun if (hp->io_pdir_owner) {
247*4882a593Smuzhiyun writel(virt_to_phys(hp->io_pdir), hp->ioc_regs+HP_ZX1_PDIR_BASE);
248*4882a593Smuzhiyun readl(hp->ioc_regs+HP_ZX1_PDIR_BASE);
249*4882a593Smuzhiyun writel(hp->io_tlb_ps, hp->ioc_regs+HP_ZX1_TCNFG);
250*4882a593Smuzhiyun readl(hp->ioc_regs+HP_ZX1_TCNFG);
251*4882a593Smuzhiyun writel((unsigned int)(~(HP_ZX1_IOVA_SIZE-1)), hp->ioc_regs+HP_ZX1_IMASK);
252*4882a593Smuzhiyun readl(hp->ioc_regs+HP_ZX1_IMASK);
253*4882a593Smuzhiyun writel(hp->iova_base|1, hp->ioc_regs+HP_ZX1_IBASE);
254*4882a593Smuzhiyun readl(hp->ioc_regs+HP_ZX1_IBASE);
255*4882a593Smuzhiyun writel(hp->iova_base|ilog2(HP_ZX1_IOVA_SIZE), hp->ioc_regs+HP_ZX1_PCOM);
256*4882a593Smuzhiyun readl(hp->ioc_regs+HP_ZX1_PCOM);
257*4882a593Smuzhiyun }
258*4882a593Smuzhiyun
259*4882a593Smuzhiyun return 0;
260*4882a593Smuzhiyun }
261*4882a593Smuzhiyun
262*4882a593Smuzhiyun static void
hp_zx1_cleanup(void)263*4882a593Smuzhiyun hp_zx1_cleanup (void)
264*4882a593Smuzhiyun {
265*4882a593Smuzhiyun struct _hp_private *hp = &hp_private;
266*4882a593Smuzhiyun
267*4882a593Smuzhiyun if (hp->ioc_regs) {
268*4882a593Smuzhiyun if (hp->io_pdir_owner) {
269*4882a593Smuzhiyun writeq(0, hp->ioc_regs+HP_ZX1_IBASE);
270*4882a593Smuzhiyun readq(hp->ioc_regs+HP_ZX1_IBASE);
271*4882a593Smuzhiyun }
272*4882a593Smuzhiyun iounmap(hp->ioc_regs);
273*4882a593Smuzhiyun }
274*4882a593Smuzhiyun if (hp->lba_regs)
275*4882a593Smuzhiyun iounmap(hp->lba_regs);
276*4882a593Smuzhiyun }
277*4882a593Smuzhiyun
278*4882a593Smuzhiyun static void
hp_zx1_tlbflush(struct agp_memory * mem)279*4882a593Smuzhiyun hp_zx1_tlbflush (struct agp_memory *mem)
280*4882a593Smuzhiyun {
281*4882a593Smuzhiyun struct _hp_private *hp = &hp_private;
282*4882a593Smuzhiyun
283*4882a593Smuzhiyun writeq(hp->gart_base | ilog2(hp->gart_size), hp->ioc_regs+HP_ZX1_PCOM);
284*4882a593Smuzhiyun readq(hp->ioc_regs+HP_ZX1_PCOM);
285*4882a593Smuzhiyun }
286*4882a593Smuzhiyun
287*4882a593Smuzhiyun static int
hp_zx1_create_gatt_table(struct agp_bridge_data * bridge)288*4882a593Smuzhiyun hp_zx1_create_gatt_table (struct agp_bridge_data *bridge)
289*4882a593Smuzhiyun {
290*4882a593Smuzhiyun struct _hp_private *hp = &hp_private;
291*4882a593Smuzhiyun int i;
292*4882a593Smuzhiyun
293*4882a593Smuzhiyun if (hp->io_pdir_owner) {
294*4882a593Smuzhiyun hp->io_pdir = (u64 *) __get_free_pages(GFP_KERNEL,
295*4882a593Smuzhiyun get_order(hp->io_pdir_size));
296*4882a593Smuzhiyun if (!hp->io_pdir) {
297*4882a593Smuzhiyun printk(KERN_ERR PFX "Couldn't allocate contiguous "
298*4882a593Smuzhiyun "memory for I/O PDIR\n");
299*4882a593Smuzhiyun hp->gatt = NULL;
300*4882a593Smuzhiyun hp->gatt_entries = 0;
301*4882a593Smuzhiyun return -ENOMEM;
302*4882a593Smuzhiyun }
303*4882a593Smuzhiyun memset(hp->io_pdir, 0, hp->io_pdir_size);
304*4882a593Smuzhiyun
305*4882a593Smuzhiyun hp->gatt = &hp->io_pdir[HP_ZX1_IOVA_TO_PDIR(hp->gart_base)];
306*4882a593Smuzhiyun }
307*4882a593Smuzhiyun
308*4882a593Smuzhiyun for (i = 0; i < hp->gatt_entries; i++) {
309*4882a593Smuzhiyun hp->gatt[i] = (unsigned long) agp_bridge->scratch_page;
310*4882a593Smuzhiyun }
311*4882a593Smuzhiyun
312*4882a593Smuzhiyun return 0;
313*4882a593Smuzhiyun }
314*4882a593Smuzhiyun
315*4882a593Smuzhiyun static int
hp_zx1_free_gatt_table(struct agp_bridge_data * bridge)316*4882a593Smuzhiyun hp_zx1_free_gatt_table (struct agp_bridge_data *bridge)
317*4882a593Smuzhiyun {
318*4882a593Smuzhiyun struct _hp_private *hp = &hp_private;
319*4882a593Smuzhiyun
320*4882a593Smuzhiyun if (hp->io_pdir_owner)
321*4882a593Smuzhiyun free_pages((unsigned long) hp->io_pdir,
322*4882a593Smuzhiyun get_order(hp->io_pdir_size));
323*4882a593Smuzhiyun else
324*4882a593Smuzhiyun hp->gatt[0] = HP_ZX1_SBA_IOMMU_COOKIE;
325*4882a593Smuzhiyun return 0;
326*4882a593Smuzhiyun }
327*4882a593Smuzhiyun
328*4882a593Smuzhiyun static int
hp_zx1_insert_memory(struct agp_memory * mem,off_t pg_start,int type)329*4882a593Smuzhiyun hp_zx1_insert_memory (struct agp_memory *mem, off_t pg_start, int type)
330*4882a593Smuzhiyun {
331*4882a593Smuzhiyun struct _hp_private *hp = &hp_private;
332*4882a593Smuzhiyun int i, k;
333*4882a593Smuzhiyun off_t j, io_pg_start;
334*4882a593Smuzhiyun int io_pg_count;
335*4882a593Smuzhiyun
336*4882a593Smuzhiyun if (type != mem->type ||
337*4882a593Smuzhiyun agp_bridge->driver->agp_type_to_mask_type(agp_bridge, type)) {
338*4882a593Smuzhiyun return -EINVAL;
339*4882a593Smuzhiyun }
340*4882a593Smuzhiyun
341*4882a593Smuzhiyun io_pg_start = hp->io_pages_per_kpage * pg_start;
342*4882a593Smuzhiyun io_pg_count = hp->io_pages_per_kpage * mem->page_count;
343*4882a593Smuzhiyun if ((io_pg_start + io_pg_count) > hp->gatt_entries) {
344*4882a593Smuzhiyun return -EINVAL;
345*4882a593Smuzhiyun }
346*4882a593Smuzhiyun
347*4882a593Smuzhiyun j = io_pg_start;
348*4882a593Smuzhiyun while (j < (io_pg_start + io_pg_count)) {
349*4882a593Smuzhiyun if (hp->gatt[j]) {
350*4882a593Smuzhiyun return -EBUSY;
351*4882a593Smuzhiyun }
352*4882a593Smuzhiyun j++;
353*4882a593Smuzhiyun }
354*4882a593Smuzhiyun
355*4882a593Smuzhiyun if (!mem->is_flushed) {
356*4882a593Smuzhiyun global_cache_flush();
357*4882a593Smuzhiyun mem->is_flushed = true;
358*4882a593Smuzhiyun }
359*4882a593Smuzhiyun
360*4882a593Smuzhiyun for (i = 0, j = io_pg_start; i < mem->page_count; i++) {
361*4882a593Smuzhiyun unsigned long paddr;
362*4882a593Smuzhiyun
363*4882a593Smuzhiyun paddr = page_to_phys(mem->pages[i]);
364*4882a593Smuzhiyun for (k = 0;
365*4882a593Smuzhiyun k < hp->io_pages_per_kpage;
366*4882a593Smuzhiyun k++, j++, paddr += hp->io_page_size) {
367*4882a593Smuzhiyun hp->gatt[j] = HP_ZX1_PDIR_VALID_BIT | paddr;
368*4882a593Smuzhiyun }
369*4882a593Smuzhiyun }
370*4882a593Smuzhiyun
371*4882a593Smuzhiyun agp_bridge->driver->tlb_flush(mem);
372*4882a593Smuzhiyun return 0;
373*4882a593Smuzhiyun }
374*4882a593Smuzhiyun
375*4882a593Smuzhiyun static int
hp_zx1_remove_memory(struct agp_memory * mem,off_t pg_start,int type)376*4882a593Smuzhiyun hp_zx1_remove_memory (struct agp_memory *mem, off_t pg_start, int type)
377*4882a593Smuzhiyun {
378*4882a593Smuzhiyun struct _hp_private *hp = &hp_private;
379*4882a593Smuzhiyun int i, io_pg_start, io_pg_count;
380*4882a593Smuzhiyun
381*4882a593Smuzhiyun if (type != mem->type ||
382*4882a593Smuzhiyun agp_bridge->driver->agp_type_to_mask_type(agp_bridge, type)) {
383*4882a593Smuzhiyun return -EINVAL;
384*4882a593Smuzhiyun }
385*4882a593Smuzhiyun
386*4882a593Smuzhiyun io_pg_start = hp->io_pages_per_kpage * pg_start;
387*4882a593Smuzhiyun io_pg_count = hp->io_pages_per_kpage * mem->page_count;
388*4882a593Smuzhiyun for (i = io_pg_start; i < io_pg_count + io_pg_start; i++) {
389*4882a593Smuzhiyun hp->gatt[i] = agp_bridge->scratch_page;
390*4882a593Smuzhiyun }
391*4882a593Smuzhiyun
392*4882a593Smuzhiyun agp_bridge->driver->tlb_flush(mem);
393*4882a593Smuzhiyun return 0;
394*4882a593Smuzhiyun }
395*4882a593Smuzhiyun
396*4882a593Smuzhiyun static unsigned long
hp_zx1_mask_memory(struct agp_bridge_data * bridge,dma_addr_t addr,int type)397*4882a593Smuzhiyun hp_zx1_mask_memory (struct agp_bridge_data *bridge, dma_addr_t addr, int type)
398*4882a593Smuzhiyun {
399*4882a593Smuzhiyun return HP_ZX1_PDIR_VALID_BIT | addr;
400*4882a593Smuzhiyun }
401*4882a593Smuzhiyun
402*4882a593Smuzhiyun static void
hp_zx1_enable(struct agp_bridge_data * bridge,u32 mode)403*4882a593Smuzhiyun hp_zx1_enable (struct agp_bridge_data *bridge, u32 mode)
404*4882a593Smuzhiyun {
405*4882a593Smuzhiyun struct _hp_private *hp = &hp_private;
406*4882a593Smuzhiyun u32 command;
407*4882a593Smuzhiyun
408*4882a593Smuzhiyun command = readl(hp->lba_regs+hp->lba_cap_offset+PCI_AGP_STATUS);
409*4882a593Smuzhiyun command = agp_collect_device_status(bridge, mode, command);
410*4882a593Smuzhiyun command |= 0x00000100;
411*4882a593Smuzhiyun
412*4882a593Smuzhiyun writel(command, hp->lba_regs+hp->lba_cap_offset+PCI_AGP_COMMAND);
413*4882a593Smuzhiyun
414*4882a593Smuzhiyun agp_device_command(command, (mode & AGP8X_MODE) != 0);
415*4882a593Smuzhiyun }
416*4882a593Smuzhiyun
417*4882a593Smuzhiyun const struct agp_bridge_driver hp_zx1_driver = {
418*4882a593Smuzhiyun .owner = THIS_MODULE,
419*4882a593Smuzhiyun .size_type = FIXED_APER_SIZE,
420*4882a593Smuzhiyun .configure = hp_zx1_configure,
421*4882a593Smuzhiyun .fetch_size = hp_zx1_fetch_size,
422*4882a593Smuzhiyun .cleanup = hp_zx1_cleanup,
423*4882a593Smuzhiyun .tlb_flush = hp_zx1_tlbflush,
424*4882a593Smuzhiyun .mask_memory = hp_zx1_mask_memory,
425*4882a593Smuzhiyun .masks = hp_zx1_masks,
426*4882a593Smuzhiyun .agp_enable = hp_zx1_enable,
427*4882a593Smuzhiyun .cache_flush = global_cache_flush,
428*4882a593Smuzhiyun .create_gatt_table = hp_zx1_create_gatt_table,
429*4882a593Smuzhiyun .free_gatt_table = hp_zx1_free_gatt_table,
430*4882a593Smuzhiyun .insert_memory = hp_zx1_insert_memory,
431*4882a593Smuzhiyun .remove_memory = hp_zx1_remove_memory,
432*4882a593Smuzhiyun .alloc_by_type = agp_generic_alloc_by_type,
433*4882a593Smuzhiyun .free_by_type = agp_generic_free_by_type,
434*4882a593Smuzhiyun .agp_alloc_page = agp_generic_alloc_page,
435*4882a593Smuzhiyun .agp_alloc_pages = agp_generic_alloc_pages,
436*4882a593Smuzhiyun .agp_destroy_page = agp_generic_destroy_page,
437*4882a593Smuzhiyun .agp_destroy_pages = agp_generic_destroy_pages,
438*4882a593Smuzhiyun .agp_type_to_mask_type = agp_generic_type_to_mask_type,
439*4882a593Smuzhiyun .cant_use_aperture = true,
440*4882a593Smuzhiyun };
441*4882a593Smuzhiyun
442*4882a593Smuzhiyun static int __init
hp_zx1_setup(u64 ioc_hpa,u64 lba_hpa)443*4882a593Smuzhiyun hp_zx1_setup (u64 ioc_hpa, u64 lba_hpa)
444*4882a593Smuzhiyun {
445*4882a593Smuzhiyun struct agp_bridge_data *bridge;
446*4882a593Smuzhiyun int error = 0;
447*4882a593Smuzhiyun
448*4882a593Smuzhiyun error = hp_zx1_ioc_init(ioc_hpa);
449*4882a593Smuzhiyun if (error)
450*4882a593Smuzhiyun goto fail;
451*4882a593Smuzhiyun
452*4882a593Smuzhiyun error = hp_zx1_lba_init(lba_hpa);
453*4882a593Smuzhiyun if (error)
454*4882a593Smuzhiyun goto fail;
455*4882a593Smuzhiyun
456*4882a593Smuzhiyun bridge = agp_alloc_bridge();
457*4882a593Smuzhiyun if (!bridge) {
458*4882a593Smuzhiyun error = -ENOMEM;
459*4882a593Smuzhiyun goto fail;
460*4882a593Smuzhiyun }
461*4882a593Smuzhiyun bridge->driver = &hp_zx1_driver;
462*4882a593Smuzhiyun
463*4882a593Smuzhiyun fake_bridge_dev.vendor = PCI_VENDOR_ID_HP;
464*4882a593Smuzhiyun fake_bridge_dev.device = PCI_DEVICE_ID_HP_PCIX_LBA;
465*4882a593Smuzhiyun bridge->dev = &fake_bridge_dev;
466*4882a593Smuzhiyun
467*4882a593Smuzhiyun error = agp_add_bridge(bridge);
468*4882a593Smuzhiyun fail:
469*4882a593Smuzhiyun if (error)
470*4882a593Smuzhiyun hp_zx1_cleanup();
471*4882a593Smuzhiyun return error;
472*4882a593Smuzhiyun }
473*4882a593Smuzhiyun
474*4882a593Smuzhiyun static acpi_status __init
zx1_gart_probe(acpi_handle obj,u32 depth,void * context,void ** ret)475*4882a593Smuzhiyun zx1_gart_probe (acpi_handle obj, u32 depth, void *context, void **ret)
476*4882a593Smuzhiyun {
477*4882a593Smuzhiyun acpi_handle handle, parent;
478*4882a593Smuzhiyun acpi_status status;
479*4882a593Smuzhiyun struct acpi_device_info *info;
480*4882a593Smuzhiyun u64 lba_hpa, sba_hpa, length;
481*4882a593Smuzhiyun int match;
482*4882a593Smuzhiyun
483*4882a593Smuzhiyun status = hp_acpi_csr_space(obj, &lba_hpa, &length);
484*4882a593Smuzhiyun if (ACPI_FAILURE(status))
485*4882a593Smuzhiyun return AE_OK; /* keep looking for another bridge */
486*4882a593Smuzhiyun
487*4882a593Smuzhiyun /* Look for an enclosing IOC scope and find its CSR space */
488*4882a593Smuzhiyun handle = obj;
489*4882a593Smuzhiyun do {
490*4882a593Smuzhiyun status = acpi_get_object_info(handle, &info);
491*4882a593Smuzhiyun if (ACPI_SUCCESS(status) && (info->valid & ACPI_VALID_HID)) {
492*4882a593Smuzhiyun /* TBD check _CID also */
493*4882a593Smuzhiyun match = (strcmp(info->hardware_id.string, "HWP0001") == 0);
494*4882a593Smuzhiyun kfree(info);
495*4882a593Smuzhiyun if (match) {
496*4882a593Smuzhiyun status = hp_acpi_csr_space(handle, &sba_hpa, &length);
497*4882a593Smuzhiyun if (ACPI_SUCCESS(status))
498*4882a593Smuzhiyun break;
499*4882a593Smuzhiyun else {
500*4882a593Smuzhiyun printk(KERN_ERR PFX "Detected HP ZX1 "
501*4882a593Smuzhiyun "AGP LBA but no IOC.\n");
502*4882a593Smuzhiyun return AE_OK;
503*4882a593Smuzhiyun }
504*4882a593Smuzhiyun }
505*4882a593Smuzhiyun }
506*4882a593Smuzhiyun
507*4882a593Smuzhiyun status = acpi_get_parent(handle, &parent);
508*4882a593Smuzhiyun handle = parent;
509*4882a593Smuzhiyun } while (ACPI_SUCCESS(status));
510*4882a593Smuzhiyun
511*4882a593Smuzhiyun if (ACPI_FAILURE(status))
512*4882a593Smuzhiyun return AE_OK; /* found no enclosing IOC */
513*4882a593Smuzhiyun
514*4882a593Smuzhiyun if (hp_zx1_setup(sba_hpa + HP_ZX1_IOC_OFFSET, lba_hpa))
515*4882a593Smuzhiyun return AE_OK;
516*4882a593Smuzhiyun
517*4882a593Smuzhiyun printk(KERN_INFO PFX "Detected HP ZX1 %s AGP chipset "
518*4882a593Smuzhiyun "(ioc=%llx, lba=%llx)\n", (char *)context,
519*4882a593Smuzhiyun sba_hpa + HP_ZX1_IOC_OFFSET, lba_hpa);
520*4882a593Smuzhiyun
521*4882a593Smuzhiyun hp_zx1_gart_found = 1;
522*4882a593Smuzhiyun return AE_CTRL_TERMINATE; /* we only support one bridge; quit looking */
523*4882a593Smuzhiyun }
524*4882a593Smuzhiyun
525*4882a593Smuzhiyun static int __init
agp_hp_init(void)526*4882a593Smuzhiyun agp_hp_init (void)
527*4882a593Smuzhiyun {
528*4882a593Smuzhiyun if (agp_off)
529*4882a593Smuzhiyun return -EINVAL;
530*4882a593Smuzhiyun
531*4882a593Smuzhiyun acpi_get_devices("HWP0003", zx1_gart_probe, "HWP0003", NULL);
532*4882a593Smuzhiyun if (hp_zx1_gart_found)
533*4882a593Smuzhiyun return 0;
534*4882a593Smuzhiyun
535*4882a593Smuzhiyun acpi_get_devices("HWP0007", zx1_gart_probe, "HWP0007", NULL);
536*4882a593Smuzhiyun if (hp_zx1_gart_found)
537*4882a593Smuzhiyun return 0;
538*4882a593Smuzhiyun
539*4882a593Smuzhiyun return -ENODEV;
540*4882a593Smuzhiyun }
541*4882a593Smuzhiyun
542*4882a593Smuzhiyun static void __exit
agp_hp_cleanup(void)543*4882a593Smuzhiyun agp_hp_cleanup (void)
544*4882a593Smuzhiyun {
545*4882a593Smuzhiyun }
546*4882a593Smuzhiyun
547*4882a593Smuzhiyun module_init(agp_hp_init);
548*4882a593Smuzhiyun module_exit(agp_hp_cleanup);
549*4882a593Smuzhiyun
550*4882a593Smuzhiyun MODULE_LICENSE("GPL and additional rights");
551