1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * AMD K7 AGPGART routines.
3*4882a593Smuzhiyun */
4*4882a593Smuzhiyun
5*4882a593Smuzhiyun #include <linux/module.h>
6*4882a593Smuzhiyun #include <linux/pci.h>
7*4882a593Smuzhiyun #include <linux/init.h>
8*4882a593Smuzhiyun #include <linux/agp_backend.h>
9*4882a593Smuzhiyun #include <linux/page-flags.h>
10*4882a593Smuzhiyun #include <linux/mm.h>
11*4882a593Smuzhiyun #include <linux/slab.h>
12*4882a593Smuzhiyun #include <asm/set_memory.h>
13*4882a593Smuzhiyun #include "agp.h"
14*4882a593Smuzhiyun
15*4882a593Smuzhiyun #define AMD_MMBASE_BAR 1
16*4882a593Smuzhiyun #define AMD_APSIZE 0xac
17*4882a593Smuzhiyun #define AMD_MODECNTL 0xb0
18*4882a593Smuzhiyun #define AMD_MODECNTL2 0xb2
19*4882a593Smuzhiyun #define AMD_GARTENABLE 0x02 /* In mmio region (16-bit register) */
20*4882a593Smuzhiyun #define AMD_ATTBASE 0x04 /* In mmio region (32-bit register) */
21*4882a593Smuzhiyun #define AMD_TLBFLUSH 0x0c /* In mmio region (32-bit register) */
22*4882a593Smuzhiyun #define AMD_CACHEENTRY 0x10 /* In mmio region (32-bit register) */
23*4882a593Smuzhiyun
24*4882a593Smuzhiyun static const struct pci_device_id agp_amdk7_pci_table[];
25*4882a593Smuzhiyun
26*4882a593Smuzhiyun struct amd_page_map {
27*4882a593Smuzhiyun unsigned long *real;
28*4882a593Smuzhiyun unsigned long __iomem *remapped;
29*4882a593Smuzhiyun };
30*4882a593Smuzhiyun
31*4882a593Smuzhiyun static struct _amd_irongate_private {
32*4882a593Smuzhiyun volatile u8 __iomem *registers;
33*4882a593Smuzhiyun struct amd_page_map **gatt_pages;
34*4882a593Smuzhiyun int num_tables;
35*4882a593Smuzhiyun } amd_irongate_private;
36*4882a593Smuzhiyun
amd_create_page_map(struct amd_page_map * page_map)37*4882a593Smuzhiyun static int amd_create_page_map(struct amd_page_map *page_map)
38*4882a593Smuzhiyun {
39*4882a593Smuzhiyun int i;
40*4882a593Smuzhiyun
41*4882a593Smuzhiyun page_map->real = (unsigned long *) __get_free_page(GFP_KERNEL);
42*4882a593Smuzhiyun if (page_map->real == NULL)
43*4882a593Smuzhiyun return -ENOMEM;
44*4882a593Smuzhiyun
45*4882a593Smuzhiyun set_memory_uc((unsigned long)page_map->real, 1);
46*4882a593Smuzhiyun page_map->remapped = page_map->real;
47*4882a593Smuzhiyun
48*4882a593Smuzhiyun for (i = 0; i < PAGE_SIZE / sizeof(unsigned long); i++) {
49*4882a593Smuzhiyun writel(agp_bridge->scratch_page, page_map->remapped+i);
50*4882a593Smuzhiyun readl(page_map->remapped+i); /* PCI Posting. */
51*4882a593Smuzhiyun }
52*4882a593Smuzhiyun
53*4882a593Smuzhiyun return 0;
54*4882a593Smuzhiyun }
55*4882a593Smuzhiyun
amd_free_page_map(struct amd_page_map * page_map)56*4882a593Smuzhiyun static void amd_free_page_map(struct amd_page_map *page_map)
57*4882a593Smuzhiyun {
58*4882a593Smuzhiyun set_memory_wb((unsigned long)page_map->real, 1);
59*4882a593Smuzhiyun free_page((unsigned long) page_map->real);
60*4882a593Smuzhiyun }
61*4882a593Smuzhiyun
amd_free_gatt_pages(void)62*4882a593Smuzhiyun static void amd_free_gatt_pages(void)
63*4882a593Smuzhiyun {
64*4882a593Smuzhiyun int i;
65*4882a593Smuzhiyun struct amd_page_map **tables;
66*4882a593Smuzhiyun struct amd_page_map *entry;
67*4882a593Smuzhiyun
68*4882a593Smuzhiyun tables = amd_irongate_private.gatt_pages;
69*4882a593Smuzhiyun for (i = 0; i < amd_irongate_private.num_tables; i++) {
70*4882a593Smuzhiyun entry = tables[i];
71*4882a593Smuzhiyun if (entry != NULL) {
72*4882a593Smuzhiyun if (entry->real != NULL)
73*4882a593Smuzhiyun amd_free_page_map(entry);
74*4882a593Smuzhiyun kfree(entry);
75*4882a593Smuzhiyun }
76*4882a593Smuzhiyun }
77*4882a593Smuzhiyun kfree(tables);
78*4882a593Smuzhiyun amd_irongate_private.gatt_pages = NULL;
79*4882a593Smuzhiyun }
80*4882a593Smuzhiyun
amd_create_gatt_pages(int nr_tables)81*4882a593Smuzhiyun static int amd_create_gatt_pages(int nr_tables)
82*4882a593Smuzhiyun {
83*4882a593Smuzhiyun struct amd_page_map **tables;
84*4882a593Smuzhiyun struct amd_page_map *entry;
85*4882a593Smuzhiyun int retval = 0;
86*4882a593Smuzhiyun int i;
87*4882a593Smuzhiyun
88*4882a593Smuzhiyun tables = kcalloc(nr_tables + 1, sizeof(struct amd_page_map *),
89*4882a593Smuzhiyun GFP_KERNEL);
90*4882a593Smuzhiyun if (tables == NULL)
91*4882a593Smuzhiyun return -ENOMEM;
92*4882a593Smuzhiyun
93*4882a593Smuzhiyun for (i = 0; i < nr_tables; i++) {
94*4882a593Smuzhiyun entry = kzalloc(sizeof(struct amd_page_map), GFP_KERNEL);
95*4882a593Smuzhiyun tables[i] = entry;
96*4882a593Smuzhiyun if (entry == NULL) {
97*4882a593Smuzhiyun retval = -ENOMEM;
98*4882a593Smuzhiyun break;
99*4882a593Smuzhiyun }
100*4882a593Smuzhiyun retval = amd_create_page_map(entry);
101*4882a593Smuzhiyun if (retval != 0)
102*4882a593Smuzhiyun break;
103*4882a593Smuzhiyun }
104*4882a593Smuzhiyun amd_irongate_private.num_tables = i;
105*4882a593Smuzhiyun amd_irongate_private.gatt_pages = tables;
106*4882a593Smuzhiyun
107*4882a593Smuzhiyun if (retval != 0)
108*4882a593Smuzhiyun amd_free_gatt_pages();
109*4882a593Smuzhiyun
110*4882a593Smuzhiyun return retval;
111*4882a593Smuzhiyun }
112*4882a593Smuzhiyun
113*4882a593Smuzhiyun /* Since we don't need contiguous memory we just try
114*4882a593Smuzhiyun * to get the gatt table once
115*4882a593Smuzhiyun */
116*4882a593Smuzhiyun
117*4882a593Smuzhiyun #define GET_PAGE_DIR_OFF(addr) (addr >> 22)
118*4882a593Smuzhiyun #define GET_PAGE_DIR_IDX(addr) (GET_PAGE_DIR_OFF(addr) - \
119*4882a593Smuzhiyun GET_PAGE_DIR_OFF(agp_bridge->gart_bus_addr))
120*4882a593Smuzhiyun #define GET_GATT_OFF(addr) ((addr & 0x003ff000) >> 12)
121*4882a593Smuzhiyun #define GET_GATT(addr) (amd_irongate_private.gatt_pages[\
122*4882a593Smuzhiyun GET_PAGE_DIR_IDX(addr)]->remapped)
123*4882a593Smuzhiyun
amd_create_gatt_table(struct agp_bridge_data * bridge)124*4882a593Smuzhiyun static int amd_create_gatt_table(struct agp_bridge_data *bridge)
125*4882a593Smuzhiyun {
126*4882a593Smuzhiyun struct aper_size_info_lvl2 *value;
127*4882a593Smuzhiyun struct amd_page_map page_dir;
128*4882a593Smuzhiyun unsigned long __iomem *cur_gatt;
129*4882a593Smuzhiyun unsigned long addr;
130*4882a593Smuzhiyun int retval;
131*4882a593Smuzhiyun int i;
132*4882a593Smuzhiyun
133*4882a593Smuzhiyun value = A_SIZE_LVL2(agp_bridge->current_size);
134*4882a593Smuzhiyun retval = amd_create_page_map(&page_dir);
135*4882a593Smuzhiyun if (retval != 0)
136*4882a593Smuzhiyun return retval;
137*4882a593Smuzhiyun
138*4882a593Smuzhiyun retval = amd_create_gatt_pages(value->num_entries / 1024);
139*4882a593Smuzhiyun if (retval != 0) {
140*4882a593Smuzhiyun amd_free_page_map(&page_dir);
141*4882a593Smuzhiyun return retval;
142*4882a593Smuzhiyun }
143*4882a593Smuzhiyun
144*4882a593Smuzhiyun agp_bridge->gatt_table_real = (u32 *)page_dir.real;
145*4882a593Smuzhiyun agp_bridge->gatt_table = (u32 __iomem *)page_dir.remapped;
146*4882a593Smuzhiyun agp_bridge->gatt_bus_addr = virt_to_phys(page_dir.real);
147*4882a593Smuzhiyun
148*4882a593Smuzhiyun /* Get the address for the gart region.
149*4882a593Smuzhiyun * This is a bus address even on the alpha, b/c its
150*4882a593Smuzhiyun * used to program the agp master not the cpu
151*4882a593Smuzhiyun */
152*4882a593Smuzhiyun
153*4882a593Smuzhiyun addr = pci_bus_address(agp_bridge->dev, AGP_APERTURE_BAR);
154*4882a593Smuzhiyun agp_bridge->gart_bus_addr = addr;
155*4882a593Smuzhiyun
156*4882a593Smuzhiyun /* Calculate the agp offset */
157*4882a593Smuzhiyun for (i = 0; i < value->num_entries / 1024; i++, addr += 0x00400000) {
158*4882a593Smuzhiyun writel(virt_to_phys(amd_irongate_private.gatt_pages[i]->real) | 1,
159*4882a593Smuzhiyun page_dir.remapped+GET_PAGE_DIR_OFF(addr));
160*4882a593Smuzhiyun readl(page_dir.remapped+GET_PAGE_DIR_OFF(addr)); /* PCI Posting. */
161*4882a593Smuzhiyun }
162*4882a593Smuzhiyun
163*4882a593Smuzhiyun for (i = 0; i < value->num_entries; i++) {
164*4882a593Smuzhiyun addr = (i * PAGE_SIZE) + agp_bridge->gart_bus_addr;
165*4882a593Smuzhiyun cur_gatt = GET_GATT(addr);
166*4882a593Smuzhiyun writel(agp_bridge->scratch_page, cur_gatt+GET_GATT_OFF(addr));
167*4882a593Smuzhiyun readl(cur_gatt+GET_GATT_OFF(addr)); /* PCI Posting. */
168*4882a593Smuzhiyun }
169*4882a593Smuzhiyun
170*4882a593Smuzhiyun return 0;
171*4882a593Smuzhiyun }
172*4882a593Smuzhiyun
amd_free_gatt_table(struct agp_bridge_data * bridge)173*4882a593Smuzhiyun static int amd_free_gatt_table(struct agp_bridge_data *bridge)
174*4882a593Smuzhiyun {
175*4882a593Smuzhiyun struct amd_page_map page_dir;
176*4882a593Smuzhiyun
177*4882a593Smuzhiyun page_dir.real = (unsigned long *)agp_bridge->gatt_table_real;
178*4882a593Smuzhiyun page_dir.remapped = (unsigned long __iomem *)agp_bridge->gatt_table;
179*4882a593Smuzhiyun
180*4882a593Smuzhiyun amd_free_gatt_pages();
181*4882a593Smuzhiyun amd_free_page_map(&page_dir);
182*4882a593Smuzhiyun return 0;
183*4882a593Smuzhiyun }
184*4882a593Smuzhiyun
amd_irongate_fetch_size(void)185*4882a593Smuzhiyun static int amd_irongate_fetch_size(void)
186*4882a593Smuzhiyun {
187*4882a593Smuzhiyun int i;
188*4882a593Smuzhiyun u32 temp;
189*4882a593Smuzhiyun struct aper_size_info_lvl2 *values;
190*4882a593Smuzhiyun
191*4882a593Smuzhiyun pci_read_config_dword(agp_bridge->dev, AMD_APSIZE, &temp);
192*4882a593Smuzhiyun temp = (temp & 0x0000000e);
193*4882a593Smuzhiyun values = A_SIZE_LVL2(agp_bridge->driver->aperture_sizes);
194*4882a593Smuzhiyun for (i = 0; i < agp_bridge->driver->num_aperture_sizes; i++) {
195*4882a593Smuzhiyun if (temp == values[i].size_value) {
196*4882a593Smuzhiyun agp_bridge->previous_size =
197*4882a593Smuzhiyun agp_bridge->current_size = (void *) (values + i);
198*4882a593Smuzhiyun
199*4882a593Smuzhiyun agp_bridge->aperture_size_idx = i;
200*4882a593Smuzhiyun return values[i].size;
201*4882a593Smuzhiyun }
202*4882a593Smuzhiyun }
203*4882a593Smuzhiyun
204*4882a593Smuzhiyun return 0;
205*4882a593Smuzhiyun }
206*4882a593Smuzhiyun
amd_irongate_configure(void)207*4882a593Smuzhiyun static int amd_irongate_configure(void)
208*4882a593Smuzhiyun {
209*4882a593Smuzhiyun struct aper_size_info_lvl2 *current_size;
210*4882a593Smuzhiyun phys_addr_t reg;
211*4882a593Smuzhiyun u32 temp;
212*4882a593Smuzhiyun u16 enable_reg;
213*4882a593Smuzhiyun
214*4882a593Smuzhiyun current_size = A_SIZE_LVL2(agp_bridge->current_size);
215*4882a593Smuzhiyun
216*4882a593Smuzhiyun if (!amd_irongate_private.registers) {
217*4882a593Smuzhiyun /* Get the memory mapped registers */
218*4882a593Smuzhiyun reg = pci_resource_start(agp_bridge->dev, AMD_MMBASE_BAR);
219*4882a593Smuzhiyun amd_irongate_private.registers = (volatile u8 __iomem *) ioremap(reg, 4096);
220*4882a593Smuzhiyun if (!amd_irongate_private.registers)
221*4882a593Smuzhiyun return -ENOMEM;
222*4882a593Smuzhiyun }
223*4882a593Smuzhiyun
224*4882a593Smuzhiyun /* Write out the address of the gatt table */
225*4882a593Smuzhiyun writel(agp_bridge->gatt_bus_addr, amd_irongate_private.registers+AMD_ATTBASE);
226*4882a593Smuzhiyun readl(amd_irongate_private.registers+AMD_ATTBASE); /* PCI Posting. */
227*4882a593Smuzhiyun
228*4882a593Smuzhiyun /* Write the Sync register */
229*4882a593Smuzhiyun pci_write_config_byte(agp_bridge->dev, AMD_MODECNTL, 0x80);
230*4882a593Smuzhiyun
231*4882a593Smuzhiyun /* Set indexing mode */
232*4882a593Smuzhiyun pci_write_config_byte(agp_bridge->dev, AMD_MODECNTL2, 0x00);
233*4882a593Smuzhiyun
234*4882a593Smuzhiyun /* Write the enable register */
235*4882a593Smuzhiyun enable_reg = readw(amd_irongate_private.registers+AMD_GARTENABLE);
236*4882a593Smuzhiyun enable_reg = (enable_reg | 0x0004);
237*4882a593Smuzhiyun writew(enable_reg, amd_irongate_private.registers+AMD_GARTENABLE);
238*4882a593Smuzhiyun readw(amd_irongate_private.registers+AMD_GARTENABLE); /* PCI Posting. */
239*4882a593Smuzhiyun
240*4882a593Smuzhiyun /* Write out the size register */
241*4882a593Smuzhiyun pci_read_config_dword(agp_bridge->dev, AMD_APSIZE, &temp);
242*4882a593Smuzhiyun temp = (((temp & ~(0x0000000e)) | current_size->size_value) | 1);
243*4882a593Smuzhiyun pci_write_config_dword(agp_bridge->dev, AMD_APSIZE, temp);
244*4882a593Smuzhiyun
245*4882a593Smuzhiyun /* Flush the tlb */
246*4882a593Smuzhiyun writel(1, amd_irongate_private.registers+AMD_TLBFLUSH);
247*4882a593Smuzhiyun readl(amd_irongate_private.registers+AMD_TLBFLUSH); /* PCI Posting.*/
248*4882a593Smuzhiyun return 0;
249*4882a593Smuzhiyun }
250*4882a593Smuzhiyun
amd_irongate_cleanup(void)251*4882a593Smuzhiyun static void amd_irongate_cleanup(void)
252*4882a593Smuzhiyun {
253*4882a593Smuzhiyun struct aper_size_info_lvl2 *previous_size;
254*4882a593Smuzhiyun u32 temp;
255*4882a593Smuzhiyun u16 enable_reg;
256*4882a593Smuzhiyun
257*4882a593Smuzhiyun previous_size = A_SIZE_LVL2(agp_bridge->previous_size);
258*4882a593Smuzhiyun
259*4882a593Smuzhiyun enable_reg = readw(amd_irongate_private.registers+AMD_GARTENABLE);
260*4882a593Smuzhiyun enable_reg = (enable_reg & ~(0x0004));
261*4882a593Smuzhiyun writew(enable_reg, amd_irongate_private.registers+AMD_GARTENABLE);
262*4882a593Smuzhiyun readw(amd_irongate_private.registers+AMD_GARTENABLE); /* PCI Posting. */
263*4882a593Smuzhiyun
264*4882a593Smuzhiyun /* Write back the previous size and disable gart translation */
265*4882a593Smuzhiyun pci_read_config_dword(agp_bridge->dev, AMD_APSIZE, &temp);
266*4882a593Smuzhiyun temp = ((temp & ~(0x0000000f)) | previous_size->size_value);
267*4882a593Smuzhiyun pci_write_config_dword(agp_bridge->dev, AMD_APSIZE, temp);
268*4882a593Smuzhiyun iounmap((void __iomem *) amd_irongate_private.registers);
269*4882a593Smuzhiyun }
270*4882a593Smuzhiyun
271*4882a593Smuzhiyun /*
272*4882a593Smuzhiyun * This routine could be implemented by taking the addresses
273*4882a593Smuzhiyun * written to the GATT, and flushing them individually. However
274*4882a593Smuzhiyun * currently it just flushes the whole table. Which is probably
275*4882a593Smuzhiyun * more efficient, since agp_memory blocks can be a large number of
276*4882a593Smuzhiyun * entries.
277*4882a593Smuzhiyun */
278*4882a593Smuzhiyun
amd_irongate_tlbflush(struct agp_memory * temp)279*4882a593Smuzhiyun static void amd_irongate_tlbflush(struct agp_memory *temp)
280*4882a593Smuzhiyun {
281*4882a593Smuzhiyun writel(1, amd_irongate_private.registers+AMD_TLBFLUSH);
282*4882a593Smuzhiyun readl(amd_irongate_private.registers+AMD_TLBFLUSH); /* PCI Posting. */
283*4882a593Smuzhiyun }
284*4882a593Smuzhiyun
amd_insert_memory(struct agp_memory * mem,off_t pg_start,int type)285*4882a593Smuzhiyun static int amd_insert_memory(struct agp_memory *mem, off_t pg_start, int type)
286*4882a593Smuzhiyun {
287*4882a593Smuzhiyun int i, j, num_entries;
288*4882a593Smuzhiyun unsigned long __iomem *cur_gatt;
289*4882a593Smuzhiyun unsigned long addr;
290*4882a593Smuzhiyun
291*4882a593Smuzhiyun num_entries = A_SIZE_LVL2(agp_bridge->current_size)->num_entries;
292*4882a593Smuzhiyun
293*4882a593Smuzhiyun if (type != mem->type ||
294*4882a593Smuzhiyun agp_bridge->driver->agp_type_to_mask_type(agp_bridge, type))
295*4882a593Smuzhiyun return -EINVAL;
296*4882a593Smuzhiyun
297*4882a593Smuzhiyun if ((pg_start + mem->page_count) > num_entries)
298*4882a593Smuzhiyun return -EINVAL;
299*4882a593Smuzhiyun
300*4882a593Smuzhiyun j = pg_start;
301*4882a593Smuzhiyun while (j < (pg_start + mem->page_count)) {
302*4882a593Smuzhiyun addr = (j * PAGE_SIZE) + agp_bridge->gart_bus_addr;
303*4882a593Smuzhiyun cur_gatt = GET_GATT(addr);
304*4882a593Smuzhiyun if (!PGE_EMPTY(agp_bridge, readl(cur_gatt+GET_GATT_OFF(addr))))
305*4882a593Smuzhiyun return -EBUSY;
306*4882a593Smuzhiyun j++;
307*4882a593Smuzhiyun }
308*4882a593Smuzhiyun
309*4882a593Smuzhiyun if (!mem->is_flushed) {
310*4882a593Smuzhiyun global_cache_flush();
311*4882a593Smuzhiyun mem->is_flushed = true;
312*4882a593Smuzhiyun }
313*4882a593Smuzhiyun
314*4882a593Smuzhiyun for (i = 0, j = pg_start; i < mem->page_count; i++, j++) {
315*4882a593Smuzhiyun addr = (j * PAGE_SIZE) + agp_bridge->gart_bus_addr;
316*4882a593Smuzhiyun cur_gatt = GET_GATT(addr);
317*4882a593Smuzhiyun writel(agp_generic_mask_memory(agp_bridge,
318*4882a593Smuzhiyun page_to_phys(mem->pages[i]),
319*4882a593Smuzhiyun mem->type),
320*4882a593Smuzhiyun cur_gatt+GET_GATT_OFF(addr));
321*4882a593Smuzhiyun readl(cur_gatt+GET_GATT_OFF(addr)); /* PCI Posting. */
322*4882a593Smuzhiyun }
323*4882a593Smuzhiyun amd_irongate_tlbflush(mem);
324*4882a593Smuzhiyun return 0;
325*4882a593Smuzhiyun }
326*4882a593Smuzhiyun
amd_remove_memory(struct agp_memory * mem,off_t pg_start,int type)327*4882a593Smuzhiyun static int amd_remove_memory(struct agp_memory *mem, off_t pg_start, int type)
328*4882a593Smuzhiyun {
329*4882a593Smuzhiyun int i;
330*4882a593Smuzhiyun unsigned long __iomem *cur_gatt;
331*4882a593Smuzhiyun unsigned long addr;
332*4882a593Smuzhiyun
333*4882a593Smuzhiyun if (type != mem->type ||
334*4882a593Smuzhiyun agp_bridge->driver->agp_type_to_mask_type(agp_bridge, type))
335*4882a593Smuzhiyun return -EINVAL;
336*4882a593Smuzhiyun
337*4882a593Smuzhiyun for (i = pg_start; i < (mem->page_count + pg_start); i++) {
338*4882a593Smuzhiyun addr = (i * PAGE_SIZE) + agp_bridge->gart_bus_addr;
339*4882a593Smuzhiyun cur_gatt = GET_GATT(addr);
340*4882a593Smuzhiyun writel(agp_bridge->scratch_page, cur_gatt+GET_GATT_OFF(addr));
341*4882a593Smuzhiyun readl(cur_gatt+GET_GATT_OFF(addr)); /* PCI Posting. */
342*4882a593Smuzhiyun }
343*4882a593Smuzhiyun
344*4882a593Smuzhiyun amd_irongate_tlbflush(mem);
345*4882a593Smuzhiyun return 0;
346*4882a593Smuzhiyun }
347*4882a593Smuzhiyun
348*4882a593Smuzhiyun static const struct aper_size_info_lvl2 amd_irongate_sizes[7] =
349*4882a593Smuzhiyun {
350*4882a593Smuzhiyun {2048, 524288, 0x0000000c},
351*4882a593Smuzhiyun {1024, 262144, 0x0000000a},
352*4882a593Smuzhiyun {512, 131072, 0x00000008},
353*4882a593Smuzhiyun {256, 65536, 0x00000006},
354*4882a593Smuzhiyun {128, 32768, 0x00000004},
355*4882a593Smuzhiyun {64, 16384, 0x00000002},
356*4882a593Smuzhiyun {32, 8192, 0x00000000}
357*4882a593Smuzhiyun };
358*4882a593Smuzhiyun
359*4882a593Smuzhiyun static const struct gatt_mask amd_irongate_masks[] =
360*4882a593Smuzhiyun {
361*4882a593Smuzhiyun {.mask = 1, .type = 0}
362*4882a593Smuzhiyun };
363*4882a593Smuzhiyun
364*4882a593Smuzhiyun static const struct agp_bridge_driver amd_irongate_driver = {
365*4882a593Smuzhiyun .owner = THIS_MODULE,
366*4882a593Smuzhiyun .aperture_sizes = amd_irongate_sizes,
367*4882a593Smuzhiyun .size_type = LVL2_APER_SIZE,
368*4882a593Smuzhiyun .num_aperture_sizes = 7,
369*4882a593Smuzhiyun .needs_scratch_page = true,
370*4882a593Smuzhiyun .configure = amd_irongate_configure,
371*4882a593Smuzhiyun .fetch_size = amd_irongate_fetch_size,
372*4882a593Smuzhiyun .cleanup = amd_irongate_cleanup,
373*4882a593Smuzhiyun .tlb_flush = amd_irongate_tlbflush,
374*4882a593Smuzhiyun .mask_memory = agp_generic_mask_memory,
375*4882a593Smuzhiyun .masks = amd_irongate_masks,
376*4882a593Smuzhiyun .agp_enable = agp_generic_enable,
377*4882a593Smuzhiyun .cache_flush = global_cache_flush,
378*4882a593Smuzhiyun .create_gatt_table = amd_create_gatt_table,
379*4882a593Smuzhiyun .free_gatt_table = amd_free_gatt_table,
380*4882a593Smuzhiyun .insert_memory = amd_insert_memory,
381*4882a593Smuzhiyun .remove_memory = amd_remove_memory,
382*4882a593Smuzhiyun .alloc_by_type = agp_generic_alloc_by_type,
383*4882a593Smuzhiyun .free_by_type = agp_generic_free_by_type,
384*4882a593Smuzhiyun .agp_alloc_page = agp_generic_alloc_page,
385*4882a593Smuzhiyun .agp_alloc_pages = agp_generic_alloc_pages,
386*4882a593Smuzhiyun .agp_destroy_page = agp_generic_destroy_page,
387*4882a593Smuzhiyun .agp_destroy_pages = agp_generic_destroy_pages,
388*4882a593Smuzhiyun .agp_type_to_mask_type = agp_generic_type_to_mask_type,
389*4882a593Smuzhiyun };
390*4882a593Smuzhiyun
391*4882a593Smuzhiyun static struct agp_device_ids amd_agp_device_ids[] =
392*4882a593Smuzhiyun {
393*4882a593Smuzhiyun {
394*4882a593Smuzhiyun .device_id = PCI_DEVICE_ID_AMD_FE_GATE_7006,
395*4882a593Smuzhiyun .chipset_name = "Irongate",
396*4882a593Smuzhiyun },
397*4882a593Smuzhiyun {
398*4882a593Smuzhiyun .device_id = PCI_DEVICE_ID_AMD_FE_GATE_700E,
399*4882a593Smuzhiyun .chipset_name = "761",
400*4882a593Smuzhiyun },
401*4882a593Smuzhiyun {
402*4882a593Smuzhiyun .device_id = PCI_DEVICE_ID_AMD_FE_GATE_700C,
403*4882a593Smuzhiyun .chipset_name = "760MP",
404*4882a593Smuzhiyun },
405*4882a593Smuzhiyun { }, /* dummy final entry, always present */
406*4882a593Smuzhiyun };
407*4882a593Smuzhiyun
agp_amdk7_probe(struct pci_dev * pdev,const struct pci_device_id * ent)408*4882a593Smuzhiyun static int agp_amdk7_probe(struct pci_dev *pdev,
409*4882a593Smuzhiyun const struct pci_device_id *ent)
410*4882a593Smuzhiyun {
411*4882a593Smuzhiyun struct agp_bridge_data *bridge;
412*4882a593Smuzhiyun u8 cap_ptr;
413*4882a593Smuzhiyun int j;
414*4882a593Smuzhiyun
415*4882a593Smuzhiyun cap_ptr = pci_find_capability(pdev, PCI_CAP_ID_AGP);
416*4882a593Smuzhiyun if (!cap_ptr)
417*4882a593Smuzhiyun return -ENODEV;
418*4882a593Smuzhiyun
419*4882a593Smuzhiyun j = ent - agp_amdk7_pci_table;
420*4882a593Smuzhiyun dev_info(&pdev->dev, "AMD %s chipset\n",
421*4882a593Smuzhiyun amd_agp_device_ids[j].chipset_name);
422*4882a593Smuzhiyun
423*4882a593Smuzhiyun bridge = agp_alloc_bridge();
424*4882a593Smuzhiyun if (!bridge)
425*4882a593Smuzhiyun return -ENOMEM;
426*4882a593Smuzhiyun
427*4882a593Smuzhiyun bridge->driver = &amd_irongate_driver;
428*4882a593Smuzhiyun bridge->dev_private_data = &amd_irongate_private;
429*4882a593Smuzhiyun bridge->dev = pdev;
430*4882a593Smuzhiyun bridge->capndx = cap_ptr;
431*4882a593Smuzhiyun
432*4882a593Smuzhiyun /* 751 Errata (22564_B-1.PDF)
433*4882a593Smuzhiyun erratum 20: strobe glitch with Nvidia NV10 GeForce cards.
434*4882a593Smuzhiyun system controller may experience noise due to strong drive strengths
435*4882a593Smuzhiyun */
436*4882a593Smuzhiyun if (agp_bridge->dev->device == PCI_DEVICE_ID_AMD_FE_GATE_7006) {
437*4882a593Smuzhiyun struct pci_dev *gfxcard=NULL;
438*4882a593Smuzhiyun
439*4882a593Smuzhiyun cap_ptr = 0;
440*4882a593Smuzhiyun while (!cap_ptr) {
441*4882a593Smuzhiyun gfxcard = pci_get_class(PCI_CLASS_DISPLAY_VGA<<8, gfxcard);
442*4882a593Smuzhiyun if (!gfxcard) {
443*4882a593Smuzhiyun dev_info(&pdev->dev, "no AGP VGA controller\n");
444*4882a593Smuzhiyun return -ENODEV;
445*4882a593Smuzhiyun }
446*4882a593Smuzhiyun cap_ptr = pci_find_capability(gfxcard, PCI_CAP_ID_AGP);
447*4882a593Smuzhiyun }
448*4882a593Smuzhiyun
449*4882a593Smuzhiyun /* With so many variants of NVidia cards, it's simpler just
450*4882a593Smuzhiyun to blacklist them all, and then whitelist them as needed
451*4882a593Smuzhiyun (if necessary at all). */
452*4882a593Smuzhiyun if (gfxcard->vendor == PCI_VENDOR_ID_NVIDIA) {
453*4882a593Smuzhiyun agp_bridge->flags |= AGP_ERRATA_1X;
454*4882a593Smuzhiyun dev_info(&pdev->dev, "AMD 751 chipset with NVidia GeForce; forcing 1X due to errata\n");
455*4882a593Smuzhiyun }
456*4882a593Smuzhiyun pci_dev_put(gfxcard);
457*4882a593Smuzhiyun }
458*4882a593Smuzhiyun
459*4882a593Smuzhiyun /* 761 Errata (23613_F.pdf)
460*4882a593Smuzhiyun * Revisions B0/B1 were a disaster.
461*4882a593Smuzhiyun * erratum 44: SYSCLK/AGPCLK skew causes 2X failures -- Force mode to 1X
462*4882a593Smuzhiyun * erratum 45: Timing problem prevents fast writes -- Disable fast write.
463*4882a593Smuzhiyun * erratum 46: Setup violation on AGP SBA pins - Disable side band addressing.
464*4882a593Smuzhiyun * With this lot disabled, we should prevent lockups. */
465*4882a593Smuzhiyun if (agp_bridge->dev->device == PCI_DEVICE_ID_AMD_FE_GATE_700E) {
466*4882a593Smuzhiyun if (pdev->revision == 0x10 || pdev->revision == 0x11) {
467*4882a593Smuzhiyun agp_bridge->flags = AGP_ERRATA_FASTWRITES;
468*4882a593Smuzhiyun agp_bridge->flags |= AGP_ERRATA_SBA;
469*4882a593Smuzhiyun agp_bridge->flags |= AGP_ERRATA_1X;
470*4882a593Smuzhiyun dev_info(&pdev->dev, "AMD 761 chipset with errata; disabling AGP fast writes & SBA and forcing to 1X\n");
471*4882a593Smuzhiyun }
472*4882a593Smuzhiyun }
473*4882a593Smuzhiyun
474*4882a593Smuzhiyun /* Fill in the mode register */
475*4882a593Smuzhiyun pci_read_config_dword(pdev,
476*4882a593Smuzhiyun bridge->capndx+PCI_AGP_STATUS,
477*4882a593Smuzhiyun &bridge->mode);
478*4882a593Smuzhiyun
479*4882a593Smuzhiyun pci_set_drvdata(pdev, bridge);
480*4882a593Smuzhiyun return agp_add_bridge(bridge);
481*4882a593Smuzhiyun }
482*4882a593Smuzhiyun
agp_amdk7_remove(struct pci_dev * pdev)483*4882a593Smuzhiyun static void agp_amdk7_remove(struct pci_dev *pdev)
484*4882a593Smuzhiyun {
485*4882a593Smuzhiyun struct agp_bridge_data *bridge = pci_get_drvdata(pdev);
486*4882a593Smuzhiyun
487*4882a593Smuzhiyun agp_remove_bridge(bridge);
488*4882a593Smuzhiyun agp_put_bridge(bridge);
489*4882a593Smuzhiyun }
490*4882a593Smuzhiyun
491*4882a593Smuzhiyun #ifdef CONFIG_PM
492*4882a593Smuzhiyun
agp_amdk7_suspend(struct pci_dev * pdev,pm_message_t state)493*4882a593Smuzhiyun static int agp_amdk7_suspend(struct pci_dev *pdev, pm_message_t state)
494*4882a593Smuzhiyun {
495*4882a593Smuzhiyun pci_save_state(pdev);
496*4882a593Smuzhiyun pci_set_power_state(pdev, pci_choose_state(pdev, state));
497*4882a593Smuzhiyun
498*4882a593Smuzhiyun return 0;
499*4882a593Smuzhiyun }
500*4882a593Smuzhiyun
agp_amdk7_resume(struct pci_dev * pdev)501*4882a593Smuzhiyun static int agp_amdk7_resume(struct pci_dev *pdev)
502*4882a593Smuzhiyun {
503*4882a593Smuzhiyun pci_set_power_state(pdev, PCI_D0);
504*4882a593Smuzhiyun pci_restore_state(pdev);
505*4882a593Smuzhiyun
506*4882a593Smuzhiyun return amd_irongate_driver.configure();
507*4882a593Smuzhiyun }
508*4882a593Smuzhiyun
509*4882a593Smuzhiyun #endif /* CONFIG_PM */
510*4882a593Smuzhiyun
511*4882a593Smuzhiyun /* must be the same order as name table above */
512*4882a593Smuzhiyun static const struct pci_device_id agp_amdk7_pci_table[] = {
513*4882a593Smuzhiyun {
514*4882a593Smuzhiyun .class = (PCI_CLASS_BRIDGE_HOST << 8),
515*4882a593Smuzhiyun .class_mask = ~0,
516*4882a593Smuzhiyun .vendor = PCI_VENDOR_ID_AMD,
517*4882a593Smuzhiyun .device = PCI_DEVICE_ID_AMD_FE_GATE_7006,
518*4882a593Smuzhiyun .subvendor = PCI_ANY_ID,
519*4882a593Smuzhiyun .subdevice = PCI_ANY_ID,
520*4882a593Smuzhiyun },
521*4882a593Smuzhiyun {
522*4882a593Smuzhiyun .class = (PCI_CLASS_BRIDGE_HOST << 8),
523*4882a593Smuzhiyun .class_mask = ~0,
524*4882a593Smuzhiyun .vendor = PCI_VENDOR_ID_AMD,
525*4882a593Smuzhiyun .device = PCI_DEVICE_ID_AMD_FE_GATE_700E,
526*4882a593Smuzhiyun .subvendor = PCI_ANY_ID,
527*4882a593Smuzhiyun .subdevice = PCI_ANY_ID,
528*4882a593Smuzhiyun },
529*4882a593Smuzhiyun {
530*4882a593Smuzhiyun .class = (PCI_CLASS_BRIDGE_HOST << 8),
531*4882a593Smuzhiyun .class_mask = ~0,
532*4882a593Smuzhiyun .vendor = PCI_VENDOR_ID_AMD,
533*4882a593Smuzhiyun .device = PCI_DEVICE_ID_AMD_FE_GATE_700C,
534*4882a593Smuzhiyun .subvendor = PCI_ANY_ID,
535*4882a593Smuzhiyun .subdevice = PCI_ANY_ID,
536*4882a593Smuzhiyun },
537*4882a593Smuzhiyun { }
538*4882a593Smuzhiyun };
539*4882a593Smuzhiyun
540*4882a593Smuzhiyun MODULE_DEVICE_TABLE(pci, agp_amdk7_pci_table);
541*4882a593Smuzhiyun
542*4882a593Smuzhiyun static struct pci_driver agp_amdk7_pci_driver = {
543*4882a593Smuzhiyun .name = "agpgart-amdk7",
544*4882a593Smuzhiyun .id_table = agp_amdk7_pci_table,
545*4882a593Smuzhiyun .probe = agp_amdk7_probe,
546*4882a593Smuzhiyun .remove = agp_amdk7_remove,
547*4882a593Smuzhiyun #ifdef CONFIG_PM
548*4882a593Smuzhiyun .suspend = agp_amdk7_suspend,
549*4882a593Smuzhiyun .resume = agp_amdk7_resume,
550*4882a593Smuzhiyun #endif
551*4882a593Smuzhiyun };
552*4882a593Smuzhiyun
agp_amdk7_init(void)553*4882a593Smuzhiyun static int __init agp_amdk7_init(void)
554*4882a593Smuzhiyun {
555*4882a593Smuzhiyun if (agp_off)
556*4882a593Smuzhiyun return -EINVAL;
557*4882a593Smuzhiyun return pci_register_driver(&agp_amdk7_pci_driver);
558*4882a593Smuzhiyun }
559*4882a593Smuzhiyun
agp_amdk7_cleanup(void)560*4882a593Smuzhiyun static void __exit agp_amdk7_cleanup(void)
561*4882a593Smuzhiyun {
562*4882a593Smuzhiyun pci_unregister_driver(&agp_amdk7_pci_driver);
563*4882a593Smuzhiyun }
564*4882a593Smuzhiyun
565*4882a593Smuzhiyun module_init(agp_amdk7_init);
566*4882a593Smuzhiyun module_exit(agp_amdk7_cleanup);
567*4882a593Smuzhiyun
568*4882a593Smuzhiyun MODULE_LICENSE("GPL and additional rights");
569