1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * EIM driver for Freescale's i.MX chips
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * Copyright (C) 2013 Freescale Semiconductor, Inc.
5*4882a593Smuzhiyun *
6*4882a593Smuzhiyun * This file is licensed under the terms of the GNU General Public
7*4882a593Smuzhiyun * License version 2. This program is licensed "as is" without any
8*4882a593Smuzhiyun * warranty of any kind, whether express or implied.
9*4882a593Smuzhiyun */
10*4882a593Smuzhiyun #include <linux/module.h>
11*4882a593Smuzhiyun #include <linux/clk.h>
12*4882a593Smuzhiyun #include <linux/io.h>
13*4882a593Smuzhiyun #include <linux/of_device.h>
14*4882a593Smuzhiyun #include <linux/mfd/syscon.h>
15*4882a593Smuzhiyun #include <linux/mfd/syscon/imx6q-iomuxc-gpr.h>
16*4882a593Smuzhiyun #include <linux/regmap.h>
17*4882a593Smuzhiyun
18*4882a593Smuzhiyun struct imx_weim_devtype {
19*4882a593Smuzhiyun unsigned int cs_count;
20*4882a593Smuzhiyun unsigned int cs_regs_count;
21*4882a593Smuzhiyun unsigned int cs_stride;
22*4882a593Smuzhiyun unsigned int wcr_offset;
23*4882a593Smuzhiyun unsigned int wcr_bcm;
24*4882a593Smuzhiyun };
25*4882a593Smuzhiyun
26*4882a593Smuzhiyun static const struct imx_weim_devtype imx1_weim_devtype = {
27*4882a593Smuzhiyun .cs_count = 6,
28*4882a593Smuzhiyun .cs_regs_count = 2,
29*4882a593Smuzhiyun .cs_stride = 0x08,
30*4882a593Smuzhiyun };
31*4882a593Smuzhiyun
32*4882a593Smuzhiyun static const struct imx_weim_devtype imx27_weim_devtype = {
33*4882a593Smuzhiyun .cs_count = 6,
34*4882a593Smuzhiyun .cs_regs_count = 3,
35*4882a593Smuzhiyun .cs_stride = 0x10,
36*4882a593Smuzhiyun };
37*4882a593Smuzhiyun
38*4882a593Smuzhiyun static const struct imx_weim_devtype imx50_weim_devtype = {
39*4882a593Smuzhiyun .cs_count = 4,
40*4882a593Smuzhiyun .cs_regs_count = 6,
41*4882a593Smuzhiyun .cs_stride = 0x18,
42*4882a593Smuzhiyun .wcr_offset = 0x90,
43*4882a593Smuzhiyun .wcr_bcm = BIT(0),
44*4882a593Smuzhiyun };
45*4882a593Smuzhiyun
46*4882a593Smuzhiyun static const struct imx_weim_devtype imx51_weim_devtype = {
47*4882a593Smuzhiyun .cs_count = 6,
48*4882a593Smuzhiyun .cs_regs_count = 6,
49*4882a593Smuzhiyun .cs_stride = 0x18,
50*4882a593Smuzhiyun };
51*4882a593Smuzhiyun
52*4882a593Smuzhiyun #define MAX_CS_REGS_COUNT 6
53*4882a593Smuzhiyun #define MAX_CS_COUNT 6
54*4882a593Smuzhiyun #define OF_REG_SIZE 3
55*4882a593Smuzhiyun
56*4882a593Smuzhiyun struct cs_timing {
57*4882a593Smuzhiyun bool is_applied;
58*4882a593Smuzhiyun u32 regs[MAX_CS_REGS_COUNT];
59*4882a593Smuzhiyun };
60*4882a593Smuzhiyun
61*4882a593Smuzhiyun struct cs_timing_state {
62*4882a593Smuzhiyun struct cs_timing cs[MAX_CS_COUNT];
63*4882a593Smuzhiyun };
64*4882a593Smuzhiyun
65*4882a593Smuzhiyun static const struct of_device_id weim_id_table[] = {
66*4882a593Smuzhiyun /* i.MX1/21 */
67*4882a593Smuzhiyun { .compatible = "fsl,imx1-weim", .data = &imx1_weim_devtype, },
68*4882a593Smuzhiyun /* i.MX25/27/31/35 */
69*4882a593Smuzhiyun { .compatible = "fsl,imx27-weim", .data = &imx27_weim_devtype, },
70*4882a593Smuzhiyun /* i.MX50/53/6Q */
71*4882a593Smuzhiyun { .compatible = "fsl,imx50-weim", .data = &imx50_weim_devtype, },
72*4882a593Smuzhiyun { .compatible = "fsl,imx6q-weim", .data = &imx50_weim_devtype, },
73*4882a593Smuzhiyun /* i.MX51 */
74*4882a593Smuzhiyun { .compatible = "fsl,imx51-weim", .data = &imx51_weim_devtype, },
75*4882a593Smuzhiyun { }
76*4882a593Smuzhiyun };
77*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, weim_id_table);
78*4882a593Smuzhiyun
imx_weim_gpr_setup(struct platform_device * pdev)79*4882a593Smuzhiyun static int imx_weim_gpr_setup(struct platform_device *pdev)
80*4882a593Smuzhiyun {
81*4882a593Smuzhiyun struct device_node *np = pdev->dev.of_node;
82*4882a593Smuzhiyun struct property *prop;
83*4882a593Smuzhiyun const __be32 *p;
84*4882a593Smuzhiyun struct regmap *gpr;
85*4882a593Smuzhiyun u32 gprvals[4] = {
86*4882a593Smuzhiyun 05, /* CS0(128M) CS1(0M) CS2(0M) CS3(0M) */
87*4882a593Smuzhiyun 033, /* CS0(64M) CS1(64M) CS2(0M) CS3(0M) */
88*4882a593Smuzhiyun 0113, /* CS0(64M) CS1(32M) CS2(32M) CS3(0M) */
89*4882a593Smuzhiyun 01111, /* CS0(32M) CS1(32M) CS2(32M) CS3(32M) */
90*4882a593Smuzhiyun };
91*4882a593Smuzhiyun u32 gprval = 0;
92*4882a593Smuzhiyun u32 val;
93*4882a593Smuzhiyun int cs = 0;
94*4882a593Smuzhiyun int i = 0;
95*4882a593Smuzhiyun
96*4882a593Smuzhiyun gpr = syscon_regmap_lookup_by_phandle(np, "fsl,weim-cs-gpr");
97*4882a593Smuzhiyun if (IS_ERR(gpr)) {
98*4882a593Smuzhiyun dev_dbg(&pdev->dev, "failed to find weim-cs-gpr\n");
99*4882a593Smuzhiyun return 0;
100*4882a593Smuzhiyun }
101*4882a593Smuzhiyun
102*4882a593Smuzhiyun of_property_for_each_u32(np, "ranges", prop, p, val) {
103*4882a593Smuzhiyun if (i % 4 == 0) {
104*4882a593Smuzhiyun cs = val;
105*4882a593Smuzhiyun } else if (i % 4 == 3 && val) {
106*4882a593Smuzhiyun val = (val / SZ_32M) | 1;
107*4882a593Smuzhiyun gprval |= val << cs * 3;
108*4882a593Smuzhiyun }
109*4882a593Smuzhiyun i++;
110*4882a593Smuzhiyun }
111*4882a593Smuzhiyun
112*4882a593Smuzhiyun if (i == 0 || i % 4)
113*4882a593Smuzhiyun goto err;
114*4882a593Smuzhiyun
115*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(gprvals); i++) {
116*4882a593Smuzhiyun if (gprval == gprvals[i]) {
117*4882a593Smuzhiyun /* Found it. Set up IOMUXC_GPR1[11:0] with it. */
118*4882a593Smuzhiyun regmap_update_bits(gpr, IOMUXC_GPR1, 0xfff, gprval);
119*4882a593Smuzhiyun return 0;
120*4882a593Smuzhiyun }
121*4882a593Smuzhiyun }
122*4882a593Smuzhiyun
123*4882a593Smuzhiyun err:
124*4882a593Smuzhiyun dev_err(&pdev->dev, "Invalid 'ranges' configuration\n");
125*4882a593Smuzhiyun return -EINVAL;
126*4882a593Smuzhiyun }
127*4882a593Smuzhiyun
128*4882a593Smuzhiyun /* Parse and set the timing for this device. */
weim_timing_setup(struct device * dev,struct device_node * np,void __iomem * base,const struct imx_weim_devtype * devtype,struct cs_timing_state * ts)129*4882a593Smuzhiyun static int weim_timing_setup(struct device *dev,
130*4882a593Smuzhiyun struct device_node *np, void __iomem *base,
131*4882a593Smuzhiyun const struct imx_weim_devtype *devtype,
132*4882a593Smuzhiyun struct cs_timing_state *ts)
133*4882a593Smuzhiyun {
134*4882a593Smuzhiyun u32 cs_idx, value[MAX_CS_REGS_COUNT];
135*4882a593Smuzhiyun int i, ret;
136*4882a593Smuzhiyun int reg_idx, num_regs;
137*4882a593Smuzhiyun struct cs_timing *cst;
138*4882a593Smuzhiyun
139*4882a593Smuzhiyun if (WARN_ON(devtype->cs_regs_count > MAX_CS_REGS_COUNT))
140*4882a593Smuzhiyun return -EINVAL;
141*4882a593Smuzhiyun if (WARN_ON(devtype->cs_count > MAX_CS_COUNT))
142*4882a593Smuzhiyun return -EINVAL;
143*4882a593Smuzhiyun
144*4882a593Smuzhiyun ret = of_property_read_u32_array(np, "fsl,weim-cs-timing",
145*4882a593Smuzhiyun value, devtype->cs_regs_count);
146*4882a593Smuzhiyun if (ret)
147*4882a593Smuzhiyun return ret;
148*4882a593Smuzhiyun
149*4882a593Smuzhiyun /*
150*4882a593Smuzhiyun * the child node's "reg" property may contain multiple address ranges,
151*4882a593Smuzhiyun * extract the chip select for each.
152*4882a593Smuzhiyun */
153*4882a593Smuzhiyun num_regs = of_property_count_elems_of_size(np, "reg", OF_REG_SIZE);
154*4882a593Smuzhiyun if (num_regs < 0)
155*4882a593Smuzhiyun return num_regs;
156*4882a593Smuzhiyun if (!num_regs)
157*4882a593Smuzhiyun return -EINVAL;
158*4882a593Smuzhiyun for (reg_idx = 0; reg_idx < num_regs; reg_idx++) {
159*4882a593Smuzhiyun /* get the CS index from this child node's "reg" property. */
160*4882a593Smuzhiyun ret = of_property_read_u32_index(np, "reg",
161*4882a593Smuzhiyun reg_idx * OF_REG_SIZE, &cs_idx);
162*4882a593Smuzhiyun if (ret)
163*4882a593Smuzhiyun break;
164*4882a593Smuzhiyun
165*4882a593Smuzhiyun if (cs_idx >= devtype->cs_count)
166*4882a593Smuzhiyun return -EINVAL;
167*4882a593Smuzhiyun
168*4882a593Smuzhiyun /* prevent re-configuring a CS that's already been configured */
169*4882a593Smuzhiyun cst = &ts->cs[cs_idx];
170*4882a593Smuzhiyun if (cst->is_applied && memcmp(value, cst->regs,
171*4882a593Smuzhiyun devtype->cs_regs_count * sizeof(u32))) {
172*4882a593Smuzhiyun dev_err(dev, "fsl,weim-cs-timing conflict on %pOF", np);
173*4882a593Smuzhiyun return -EINVAL;
174*4882a593Smuzhiyun }
175*4882a593Smuzhiyun
176*4882a593Smuzhiyun /* set the timing for WEIM */
177*4882a593Smuzhiyun for (i = 0; i < devtype->cs_regs_count; i++)
178*4882a593Smuzhiyun writel(value[i],
179*4882a593Smuzhiyun base + cs_idx * devtype->cs_stride + i * 4);
180*4882a593Smuzhiyun if (!cst->is_applied) {
181*4882a593Smuzhiyun cst->is_applied = true;
182*4882a593Smuzhiyun memcpy(cst->regs, value,
183*4882a593Smuzhiyun devtype->cs_regs_count * sizeof(u32));
184*4882a593Smuzhiyun }
185*4882a593Smuzhiyun }
186*4882a593Smuzhiyun
187*4882a593Smuzhiyun return 0;
188*4882a593Smuzhiyun }
189*4882a593Smuzhiyun
weim_parse_dt(struct platform_device * pdev,void __iomem * base)190*4882a593Smuzhiyun static int weim_parse_dt(struct platform_device *pdev, void __iomem *base)
191*4882a593Smuzhiyun {
192*4882a593Smuzhiyun const struct of_device_id *of_id = of_match_device(weim_id_table,
193*4882a593Smuzhiyun &pdev->dev);
194*4882a593Smuzhiyun const struct imx_weim_devtype *devtype = of_id->data;
195*4882a593Smuzhiyun struct device_node *child;
196*4882a593Smuzhiyun int ret, have_child = 0;
197*4882a593Smuzhiyun struct cs_timing_state ts = {};
198*4882a593Smuzhiyun u32 reg;
199*4882a593Smuzhiyun
200*4882a593Smuzhiyun if (devtype == &imx50_weim_devtype) {
201*4882a593Smuzhiyun ret = imx_weim_gpr_setup(pdev);
202*4882a593Smuzhiyun if (ret)
203*4882a593Smuzhiyun return ret;
204*4882a593Smuzhiyun }
205*4882a593Smuzhiyun
206*4882a593Smuzhiyun if (of_property_read_bool(pdev->dev.of_node, "fsl,burst-clk-enable")) {
207*4882a593Smuzhiyun if (devtype->wcr_bcm) {
208*4882a593Smuzhiyun reg = readl(base + devtype->wcr_offset);
209*4882a593Smuzhiyun writel(reg | devtype->wcr_bcm,
210*4882a593Smuzhiyun base + devtype->wcr_offset);
211*4882a593Smuzhiyun } else {
212*4882a593Smuzhiyun dev_err(&pdev->dev, "burst clk mode not supported.\n");
213*4882a593Smuzhiyun return -EINVAL;
214*4882a593Smuzhiyun }
215*4882a593Smuzhiyun }
216*4882a593Smuzhiyun
217*4882a593Smuzhiyun for_each_available_child_of_node(pdev->dev.of_node, child) {
218*4882a593Smuzhiyun ret = weim_timing_setup(&pdev->dev, child, base, devtype, &ts);
219*4882a593Smuzhiyun if (ret)
220*4882a593Smuzhiyun dev_warn(&pdev->dev, "%pOF set timing failed.\n",
221*4882a593Smuzhiyun child);
222*4882a593Smuzhiyun else
223*4882a593Smuzhiyun have_child = 1;
224*4882a593Smuzhiyun }
225*4882a593Smuzhiyun
226*4882a593Smuzhiyun if (have_child)
227*4882a593Smuzhiyun ret = of_platform_default_populate(pdev->dev.of_node,
228*4882a593Smuzhiyun NULL, &pdev->dev);
229*4882a593Smuzhiyun if (ret)
230*4882a593Smuzhiyun dev_err(&pdev->dev, "%pOF fail to create devices.\n",
231*4882a593Smuzhiyun pdev->dev.of_node);
232*4882a593Smuzhiyun return ret;
233*4882a593Smuzhiyun }
234*4882a593Smuzhiyun
weim_probe(struct platform_device * pdev)235*4882a593Smuzhiyun static int weim_probe(struct platform_device *pdev)
236*4882a593Smuzhiyun {
237*4882a593Smuzhiyun struct resource *res;
238*4882a593Smuzhiyun struct clk *clk;
239*4882a593Smuzhiyun void __iomem *base;
240*4882a593Smuzhiyun int ret;
241*4882a593Smuzhiyun
242*4882a593Smuzhiyun /* get the resource */
243*4882a593Smuzhiyun res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
244*4882a593Smuzhiyun base = devm_ioremap_resource(&pdev->dev, res);
245*4882a593Smuzhiyun if (IS_ERR(base))
246*4882a593Smuzhiyun return PTR_ERR(base);
247*4882a593Smuzhiyun
248*4882a593Smuzhiyun /* get the clock */
249*4882a593Smuzhiyun clk = devm_clk_get(&pdev->dev, NULL);
250*4882a593Smuzhiyun if (IS_ERR(clk))
251*4882a593Smuzhiyun return PTR_ERR(clk);
252*4882a593Smuzhiyun
253*4882a593Smuzhiyun ret = clk_prepare_enable(clk);
254*4882a593Smuzhiyun if (ret)
255*4882a593Smuzhiyun return ret;
256*4882a593Smuzhiyun
257*4882a593Smuzhiyun /* parse the device node */
258*4882a593Smuzhiyun ret = weim_parse_dt(pdev, base);
259*4882a593Smuzhiyun if (ret)
260*4882a593Smuzhiyun clk_disable_unprepare(clk);
261*4882a593Smuzhiyun else
262*4882a593Smuzhiyun dev_info(&pdev->dev, "Driver registered.\n");
263*4882a593Smuzhiyun
264*4882a593Smuzhiyun return ret;
265*4882a593Smuzhiyun }
266*4882a593Smuzhiyun
267*4882a593Smuzhiyun static struct platform_driver weim_driver = {
268*4882a593Smuzhiyun .driver = {
269*4882a593Smuzhiyun .name = "imx-weim",
270*4882a593Smuzhiyun .of_match_table = weim_id_table,
271*4882a593Smuzhiyun },
272*4882a593Smuzhiyun .probe = weim_probe,
273*4882a593Smuzhiyun };
274*4882a593Smuzhiyun module_platform_driver(weim_driver);
275*4882a593Smuzhiyun
276*4882a593Smuzhiyun MODULE_AUTHOR("Freescale Semiconductor Inc.");
277*4882a593Smuzhiyun MODULE_DESCRIPTION("i.MX EIM Controller Driver");
278*4882a593Smuzhiyun MODULE_LICENSE("GPL");
279