xref: /OK3568_Linux_fs/kernel/drivers/bus/brcmstb_gisb.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Copyright (C) 2014-2017 Broadcom
4*4882a593Smuzhiyun  */
5*4882a593Smuzhiyun 
6*4882a593Smuzhiyun #include <linux/init.h>
7*4882a593Smuzhiyun #include <linux/types.h>
8*4882a593Smuzhiyun #include <linux/module.h>
9*4882a593Smuzhiyun #include <linux/platform_device.h>
10*4882a593Smuzhiyun #include <linux/interrupt.h>
11*4882a593Smuzhiyun #include <linux/sysfs.h>
12*4882a593Smuzhiyun #include <linux/io.h>
13*4882a593Smuzhiyun #include <linux/string.h>
14*4882a593Smuzhiyun #include <linux/device.h>
15*4882a593Smuzhiyun #include <linux/list.h>
16*4882a593Smuzhiyun #include <linux/of.h>
17*4882a593Smuzhiyun #include <linux/bitops.h>
18*4882a593Smuzhiyun #include <linux/pm.h>
19*4882a593Smuzhiyun #include <linux/kernel.h>
20*4882a593Smuzhiyun #include <linux/kdebug.h>
21*4882a593Smuzhiyun #include <linux/notifier.h>
22*4882a593Smuzhiyun 
23*4882a593Smuzhiyun #ifdef CONFIG_MIPS
24*4882a593Smuzhiyun #include <asm/traps.h>
25*4882a593Smuzhiyun #endif
26*4882a593Smuzhiyun 
27*4882a593Smuzhiyun #define  ARB_ERR_CAP_CLEAR		(1 << 0)
28*4882a593Smuzhiyun #define  ARB_ERR_CAP_STATUS_TIMEOUT	(1 << 12)
29*4882a593Smuzhiyun #define  ARB_ERR_CAP_STATUS_TEA		(1 << 11)
30*4882a593Smuzhiyun #define  ARB_ERR_CAP_STATUS_WRITE	(1 << 1)
31*4882a593Smuzhiyun #define  ARB_ERR_CAP_STATUS_VALID	(1 << 0)
32*4882a593Smuzhiyun 
33*4882a593Smuzhiyun #define  ARB_BP_CAP_CLEAR		(1 << 0)
34*4882a593Smuzhiyun #define  ARB_BP_CAP_STATUS_PROT_SHIFT	14
35*4882a593Smuzhiyun #define  ARB_BP_CAP_STATUS_TYPE		(1 << 13)
36*4882a593Smuzhiyun #define  ARB_BP_CAP_STATUS_RSP_SHIFT	10
37*4882a593Smuzhiyun #define  ARB_BP_CAP_STATUS_MASK		GENMASK(1, 0)
38*4882a593Smuzhiyun #define  ARB_BP_CAP_STATUS_BS_SHIFT	2
39*4882a593Smuzhiyun #define  ARB_BP_CAP_STATUS_WRITE	(1 << 1)
40*4882a593Smuzhiyun #define  ARB_BP_CAP_STATUS_VALID	(1 << 0)
41*4882a593Smuzhiyun 
42*4882a593Smuzhiyun enum {
43*4882a593Smuzhiyun 	ARB_TIMER,
44*4882a593Smuzhiyun 	ARB_BP_CAP_CLR,
45*4882a593Smuzhiyun 	ARB_BP_CAP_HI_ADDR,
46*4882a593Smuzhiyun 	ARB_BP_CAP_ADDR,
47*4882a593Smuzhiyun 	ARB_BP_CAP_STATUS,
48*4882a593Smuzhiyun 	ARB_BP_CAP_MASTER,
49*4882a593Smuzhiyun 	ARB_ERR_CAP_CLR,
50*4882a593Smuzhiyun 	ARB_ERR_CAP_HI_ADDR,
51*4882a593Smuzhiyun 	ARB_ERR_CAP_ADDR,
52*4882a593Smuzhiyun 	ARB_ERR_CAP_STATUS,
53*4882a593Smuzhiyun 	ARB_ERR_CAP_MASTER,
54*4882a593Smuzhiyun };
55*4882a593Smuzhiyun 
56*4882a593Smuzhiyun static const int gisb_offsets_bcm7038[] = {
57*4882a593Smuzhiyun 	[ARB_TIMER]		= 0x00c,
58*4882a593Smuzhiyun 	[ARB_BP_CAP_CLR]	= 0x014,
59*4882a593Smuzhiyun 	[ARB_BP_CAP_HI_ADDR]	= -1,
60*4882a593Smuzhiyun 	[ARB_BP_CAP_ADDR]	= 0x0b8,
61*4882a593Smuzhiyun 	[ARB_BP_CAP_STATUS]	= 0x0c0,
62*4882a593Smuzhiyun 	[ARB_BP_CAP_MASTER]	= -1,
63*4882a593Smuzhiyun 	[ARB_ERR_CAP_CLR]	= 0x0c4,
64*4882a593Smuzhiyun 	[ARB_ERR_CAP_HI_ADDR]	= -1,
65*4882a593Smuzhiyun 	[ARB_ERR_CAP_ADDR]	= 0x0c8,
66*4882a593Smuzhiyun 	[ARB_ERR_CAP_STATUS]	= 0x0d0,
67*4882a593Smuzhiyun 	[ARB_ERR_CAP_MASTER]	= -1,
68*4882a593Smuzhiyun };
69*4882a593Smuzhiyun 
70*4882a593Smuzhiyun static const int gisb_offsets_bcm7278[] = {
71*4882a593Smuzhiyun 	[ARB_TIMER]		= 0x008,
72*4882a593Smuzhiyun 	[ARB_BP_CAP_CLR]	= 0x01c,
73*4882a593Smuzhiyun 	[ARB_BP_CAP_HI_ADDR]	= -1,
74*4882a593Smuzhiyun 	[ARB_BP_CAP_ADDR]	= 0x220,
75*4882a593Smuzhiyun 	[ARB_BP_CAP_STATUS]	= 0x230,
76*4882a593Smuzhiyun 	[ARB_BP_CAP_MASTER]	= 0x234,
77*4882a593Smuzhiyun 	[ARB_ERR_CAP_CLR]	= 0x7f8,
78*4882a593Smuzhiyun 	[ARB_ERR_CAP_HI_ADDR]	= -1,
79*4882a593Smuzhiyun 	[ARB_ERR_CAP_ADDR]	= 0x7e0,
80*4882a593Smuzhiyun 	[ARB_ERR_CAP_STATUS]	= 0x7f0,
81*4882a593Smuzhiyun 	[ARB_ERR_CAP_MASTER]	= 0x7f4,
82*4882a593Smuzhiyun };
83*4882a593Smuzhiyun 
84*4882a593Smuzhiyun static const int gisb_offsets_bcm7400[] = {
85*4882a593Smuzhiyun 	[ARB_TIMER]		= 0x00c,
86*4882a593Smuzhiyun 	[ARB_BP_CAP_CLR]	= 0x014,
87*4882a593Smuzhiyun 	[ARB_BP_CAP_HI_ADDR]	= -1,
88*4882a593Smuzhiyun 	[ARB_BP_CAP_ADDR]	= 0x0b8,
89*4882a593Smuzhiyun 	[ARB_BP_CAP_STATUS]	= 0x0c0,
90*4882a593Smuzhiyun 	[ARB_BP_CAP_MASTER]	= 0x0c4,
91*4882a593Smuzhiyun 	[ARB_ERR_CAP_CLR]	= 0x0c8,
92*4882a593Smuzhiyun 	[ARB_ERR_CAP_HI_ADDR]	= -1,
93*4882a593Smuzhiyun 	[ARB_ERR_CAP_ADDR]	= 0x0cc,
94*4882a593Smuzhiyun 	[ARB_ERR_CAP_STATUS]	= 0x0d4,
95*4882a593Smuzhiyun 	[ARB_ERR_CAP_MASTER]	= 0x0d8,
96*4882a593Smuzhiyun };
97*4882a593Smuzhiyun 
98*4882a593Smuzhiyun static const int gisb_offsets_bcm7435[] = {
99*4882a593Smuzhiyun 	[ARB_TIMER]		= 0x00c,
100*4882a593Smuzhiyun 	[ARB_BP_CAP_CLR]	= 0x014,
101*4882a593Smuzhiyun 	[ARB_BP_CAP_HI_ADDR]	= -1,
102*4882a593Smuzhiyun 	[ARB_BP_CAP_ADDR]	= 0x158,
103*4882a593Smuzhiyun 	[ARB_BP_CAP_STATUS]	= 0x160,
104*4882a593Smuzhiyun 	[ARB_BP_CAP_MASTER]	= 0x164,
105*4882a593Smuzhiyun 	[ARB_ERR_CAP_CLR]	= 0x168,
106*4882a593Smuzhiyun 	[ARB_ERR_CAP_HI_ADDR]	= -1,
107*4882a593Smuzhiyun 	[ARB_ERR_CAP_ADDR]	= 0x16c,
108*4882a593Smuzhiyun 	[ARB_ERR_CAP_STATUS]	= 0x174,
109*4882a593Smuzhiyun 	[ARB_ERR_CAP_MASTER]	= 0x178,
110*4882a593Smuzhiyun };
111*4882a593Smuzhiyun 
112*4882a593Smuzhiyun static const int gisb_offsets_bcm7445[] = {
113*4882a593Smuzhiyun 	[ARB_TIMER]		= 0x008,
114*4882a593Smuzhiyun 	[ARB_BP_CAP_CLR]	= 0x010,
115*4882a593Smuzhiyun 	[ARB_BP_CAP_HI_ADDR]	= -1,
116*4882a593Smuzhiyun 	[ARB_BP_CAP_ADDR]	= 0x1d8,
117*4882a593Smuzhiyun 	[ARB_BP_CAP_STATUS]	= 0x1e0,
118*4882a593Smuzhiyun 	[ARB_BP_CAP_MASTER]	= 0x1e4,
119*4882a593Smuzhiyun 	[ARB_ERR_CAP_CLR]	= 0x7e4,
120*4882a593Smuzhiyun 	[ARB_ERR_CAP_HI_ADDR]	= 0x7e8,
121*4882a593Smuzhiyun 	[ARB_ERR_CAP_ADDR]	= 0x7ec,
122*4882a593Smuzhiyun 	[ARB_ERR_CAP_STATUS]	= 0x7f4,
123*4882a593Smuzhiyun 	[ARB_ERR_CAP_MASTER]	= 0x7f8,
124*4882a593Smuzhiyun };
125*4882a593Smuzhiyun 
126*4882a593Smuzhiyun struct brcmstb_gisb_arb_device {
127*4882a593Smuzhiyun 	void __iomem	*base;
128*4882a593Smuzhiyun 	const int	*gisb_offsets;
129*4882a593Smuzhiyun 	bool		big_endian;
130*4882a593Smuzhiyun 	struct mutex	lock;
131*4882a593Smuzhiyun 	struct list_head next;
132*4882a593Smuzhiyun 	u32 valid_mask;
133*4882a593Smuzhiyun 	const char *master_names[sizeof(u32) * BITS_PER_BYTE];
134*4882a593Smuzhiyun 	u32 saved_timeout;
135*4882a593Smuzhiyun };
136*4882a593Smuzhiyun 
137*4882a593Smuzhiyun static LIST_HEAD(brcmstb_gisb_arb_device_list);
138*4882a593Smuzhiyun 
gisb_read(struct brcmstb_gisb_arb_device * gdev,int reg)139*4882a593Smuzhiyun static u32 gisb_read(struct brcmstb_gisb_arb_device *gdev, int reg)
140*4882a593Smuzhiyun {
141*4882a593Smuzhiyun 	int offset = gdev->gisb_offsets[reg];
142*4882a593Smuzhiyun 
143*4882a593Smuzhiyun 	if (offset < 0) {
144*4882a593Smuzhiyun 		/* return 1 if the hardware doesn't have ARB_ERR_CAP_MASTER */
145*4882a593Smuzhiyun 		if (reg == ARB_ERR_CAP_MASTER)
146*4882a593Smuzhiyun 			return 1;
147*4882a593Smuzhiyun 		else
148*4882a593Smuzhiyun 			return 0;
149*4882a593Smuzhiyun 	}
150*4882a593Smuzhiyun 
151*4882a593Smuzhiyun 	if (gdev->big_endian)
152*4882a593Smuzhiyun 		return ioread32be(gdev->base + offset);
153*4882a593Smuzhiyun 	else
154*4882a593Smuzhiyun 		return ioread32(gdev->base + offset);
155*4882a593Smuzhiyun }
156*4882a593Smuzhiyun 
gisb_read_address(struct brcmstb_gisb_arb_device * gdev)157*4882a593Smuzhiyun static u64 gisb_read_address(struct brcmstb_gisb_arb_device *gdev)
158*4882a593Smuzhiyun {
159*4882a593Smuzhiyun 	u64 value;
160*4882a593Smuzhiyun 
161*4882a593Smuzhiyun 	value = gisb_read(gdev, ARB_ERR_CAP_ADDR);
162*4882a593Smuzhiyun 	value |= (u64)gisb_read(gdev, ARB_ERR_CAP_HI_ADDR) << 32;
163*4882a593Smuzhiyun 
164*4882a593Smuzhiyun 	return value;
165*4882a593Smuzhiyun }
166*4882a593Smuzhiyun 
gisb_read_bp_address(struct brcmstb_gisb_arb_device * gdev)167*4882a593Smuzhiyun static u64 gisb_read_bp_address(struct brcmstb_gisb_arb_device *gdev)
168*4882a593Smuzhiyun {
169*4882a593Smuzhiyun 	u64 value;
170*4882a593Smuzhiyun 
171*4882a593Smuzhiyun 	value = gisb_read(gdev, ARB_BP_CAP_ADDR);
172*4882a593Smuzhiyun 	value |= (u64)gisb_read(gdev, ARB_BP_CAP_HI_ADDR) << 32;
173*4882a593Smuzhiyun 
174*4882a593Smuzhiyun 	return value;
175*4882a593Smuzhiyun }
176*4882a593Smuzhiyun 
gisb_write(struct brcmstb_gisb_arb_device * gdev,u32 val,int reg)177*4882a593Smuzhiyun static void gisb_write(struct brcmstb_gisb_arb_device *gdev, u32 val, int reg)
178*4882a593Smuzhiyun {
179*4882a593Smuzhiyun 	int offset = gdev->gisb_offsets[reg];
180*4882a593Smuzhiyun 
181*4882a593Smuzhiyun 	if (offset == -1)
182*4882a593Smuzhiyun 		return;
183*4882a593Smuzhiyun 
184*4882a593Smuzhiyun 	if (gdev->big_endian)
185*4882a593Smuzhiyun 		iowrite32be(val, gdev->base + offset);
186*4882a593Smuzhiyun 	else
187*4882a593Smuzhiyun 		iowrite32(val, gdev->base + offset);
188*4882a593Smuzhiyun }
189*4882a593Smuzhiyun 
gisb_arb_get_timeout(struct device * dev,struct device_attribute * attr,char * buf)190*4882a593Smuzhiyun static ssize_t gisb_arb_get_timeout(struct device *dev,
191*4882a593Smuzhiyun 				    struct device_attribute *attr,
192*4882a593Smuzhiyun 				    char *buf)
193*4882a593Smuzhiyun {
194*4882a593Smuzhiyun 	struct brcmstb_gisb_arb_device *gdev = dev_get_drvdata(dev);
195*4882a593Smuzhiyun 	u32 timeout;
196*4882a593Smuzhiyun 
197*4882a593Smuzhiyun 	mutex_lock(&gdev->lock);
198*4882a593Smuzhiyun 	timeout = gisb_read(gdev, ARB_TIMER);
199*4882a593Smuzhiyun 	mutex_unlock(&gdev->lock);
200*4882a593Smuzhiyun 
201*4882a593Smuzhiyun 	return sprintf(buf, "%d", timeout);
202*4882a593Smuzhiyun }
203*4882a593Smuzhiyun 
gisb_arb_set_timeout(struct device * dev,struct device_attribute * attr,const char * buf,size_t count)204*4882a593Smuzhiyun static ssize_t gisb_arb_set_timeout(struct device *dev,
205*4882a593Smuzhiyun 				    struct device_attribute *attr,
206*4882a593Smuzhiyun 				    const char *buf, size_t count)
207*4882a593Smuzhiyun {
208*4882a593Smuzhiyun 	struct brcmstb_gisb_arb_device *gdev = dev_get_drvdata(dev);
209*4882a593Smuzhiyun 	int val, ret;
210*4882a593Smuzhiyun 
211*4882a593Smuzhiyun 	ret = kstrtoint(buf, 10, &val);
212*4882a593Smuzhiyun 	if (ret < 0)
213*4882a593Smuzhiyun 		return ret;
214*4882a593Smuzhiyun 
215*4882a593Smuzhiyun 	if (val == 0 || val >= 0xffffffff)
216*4882a593Smuzhiyun 		return -EINVAL;
217*4882a593Smuzhiyun 
218*4882a593Smuzhiyun 	mutex_lock(&gdev->lock);
219*4882a593Smuzhiyun 	gisb_write(gdev, val, ARB_TIMER);
220*4882a593Smuzhiyun 	mutex_unlock(&gdev->lock);
221*4882a593Smuzhiyun 
222*4882a593Smuzhiyun 	return count;
223*4882a593Smuzhiyun }
224*4882a593Smuzhiyun 
225*4882a593Smuzhiyun static const char *
brcmstb_gisb_master_to_str(struct brcmstb_gisb_arb_device * gdev,u32 masters)226*4882a593Smuzhiyun brcmstb_gisb_master_to_str(struct brcmstb_gisb_arb_device *gdev,
227*4882a593Smuzhiyun 						u32 masters)
228*4882a593Smuzhiyun {
229*4882a593Smuzhiyun 	u32 mask = gdev->valid_mask & masters;
230*4882a593Smuzhiyun 
231*4882a593Smuzhiyun 	if (hweight_long(mask) != 1)
232*4882a593Smuzhiyun 		return NULL;
233*4882a593Smuzhiyun 
234*4882a593Smuzhiyun 	return gdev->master_names[ffs(mask) - 1];
235*4882a593Smuzhiyun }
236*4882a593Smuzhiyun 
brcmstb_gisb_arb_decode_addr(struct brcmstb_gisb_arb_device * gdev,const char * reason)237*4882a593Smuzhiyun static int brcmstb_gisb_arb_decode_addr(struct brcmstb_gisb_arb_device *gdev,
238*4882a593Smuzhiyun 					const char *reason)
239*4882a593Smuzhiyun {
240*4882a593Smuzhiyun 	u32 cap_status;
241*4882a593Smuzhiyun 	u64 arb_addr;
242*4882a593Smuzhiyun 	u32 master;
243*4882a593Smuzhiyun 	const char *m_name;
244*4882a593Smuzhiyun 	char m_fmt[11];
245*4882a593Smuzhiyun 
246*4882a593Smuzhiyun 	cap_status = gisb_read(gdev, ARB_ERR_CAP_STATUS);
247*4882a593Smuzhiyun 
248*4882a593Smuzhiyun 	/* Invalid captured address, bail out */
249*4882a593Smuzhiyun 	if (!(cap_status & ARB_ERR_CAP_STATUS_VALID))
250*4882a593Smuzhiyun 		return 1;
251*4882a593Smuzhiyun 
252*4882a593Smuzhiyun 	/* Read the address and master */
253*4882a593Smuzhiyun 	arb_addr = gisb_read_address(gdev);
254*4882a593Smuzhiyun 	master = gisb_read(gdev, ARB_ERR_CAP_MASTER);
255*4882a593Smuzhiyun 
256*4882a593Smuzhiyun 	m_name = brcmstb_gisb_master_to_str(gdev, master);
257*4882a593Smuzhiyun 	if (!m_name) {
258*4882a593Smuzhiyun 		snprintf(m_fmt, sizeof(m_fmt), "0x%08x", master);
259*4882a593Smuzhiyun 		m_name = m_fmt;
260*4882a593Smuzhiyun 	}
261*4882a593Smuzhiyun 
262*4882a593Smuzhiyun 	pr_crit("GISB: %s at 0x%llx [%c %s], core: %s\n",
263*4882a593Smuzhiyun 		reason, arb_addr,
264*4882a593Smuzhiyun 		cap_status & ARB_ERR_CAP_STATUS_WRITE ? 'W' : 'R',
265*4882a593Smuzhiyun 		cap_status & ARB_ERR_CAP_STATUS_TIMEOUT ? "timeout" : "",
266*4882a593Smuzhiyun 		m_name);
267*4882a593Smuzhiyun 
268*4882a593Smuzhiyun 	/* clear the GISB error */
269*4882a593Smuzhiyun 	gisb_write(gdev, ARB_ERR_CAP_CLEAR, ARB_ERR_CAP_CLR);
270*4882a593Smuzhiyun 
271*4882a593Smuzhiyun 	return 0;
272*4882a593Smuzhiyun }
273*4882a593Smuzhiyun 
274*4882a593Smuzhiyun #ifdef CONFIG_MIPS
brcmstb_bus_error_handler(struct pt_regs * regs,int is_fixup)275*4882a593Smuzhiyun static int brcmstb_bus_error_handler(struct pt_regs *regs, int is_fixup)
276*4882a593Smuzhiyun {
277*4882a593Smuzhiyun 	int ret = 0;
278*4882a593Smuzhiyun 	struct brcmstb_gisb_arb_device *gdev;
279*4882a593Smuzhiyun 	u32 cap_status;
280*4882a593Smuzhiyun 
281*4882a593Smuzhiyun 	list_for_each_entry(gdev, &brcmstb_gisb_arb_device_list, next) {
282*4882a593Smuzhiyun 		cap_status = gisb_read(gdev, ARB_ERR_CAP_STATUS);
283*4882a593Smuzhiyun 
284*4882a593Smuzhiyun 		/* Invalid captured address, bail out */
285*4882a593Smuzhiyun 		if (!(cap_status & ARB_ERR_CAP_STATUS_VALID)) {
286*4882a593Smuzhiyun 			is_fixup = 1;
287*4882a593Smuzhiyun 			goto out;
288*4882a593Smuzhiyun 		}
289*4882a593Smuzhiyun 
290*4882a593Smuzhiyun 		ret |= brcmstb_gisb_arb_decode_addr(gdev, "bus error");
291*4882a593Smuzhiyun 	}
292*4882a593Smuzhiyun out:
293*4882a593Smuzhiyun 	return is_fixup ? MIPS_BE_FIXUP : MIPS_BE_FATAL;
294*4882a593Smuzhiyun }
295*4882a593Smuzhiyun #endif
296*4882a593Smuzhiyun 
brcmstb_gisb_timeout_handler(int irq,void * dev_id)297*4882a593Smuzhiyun static irqreturn_t brcmstb_gisb_timeout_handler(int irq, void *dev_id)
298*4882a593Smuzhiyun {
299*4882a593Smuzhiyun 	brcmstb_gisb_arb_decode_addr(dev_id, "timeout");
300*4882a593Smuzhiyun 
301*4882a593Smuzhiyun 	return IRQ_HANDLED;
302*4882a593Smuzhiyun }
303*4882a593Smuzhiyun 
brcmstb_gisb_tea_handler(int irq,void * dev_id)304*4882a593Smuzhiyun static irqreturn_t brcmstb_gisb_tea_handler(int irq, void *dev_id)
305*4882a593Smuzhiyun {
306*4882a593Smuzhiyun 	brcmstb_gisb_arb_decode_addr(dev_id, "target abort");
307*4882a593Smuzhiyun 
308*4882a593Smuzhiyun 	return IRQ_HANDLED;
309*4882a593Smuzhiyun }
310*4882a593Smuzhiyun 
brcmstb_gisb_bp_handler(int irq,void * dev_id)311*4882a593Smuzhiyun static irqreturn_t brcmstb_gisb_bp_handler(int irq, void *dev_id)
312*4882a593Smuzhiyun {
313*4882a593Smuzhiyun 	struct brcmstb_gisb_arb_device *gdev = dev_id;
314*4882a593Smuzhiyun 	const char *m_name;
315*4882a593Smuzhiyun 	u32 bp_status;
316*4882a593Smuzhiyun 	u64 arb_addr;
317*4882a593Smuzhiyun 	u32 master;
318*4882a593Smuzhiyun 	char m_fmt[11];
319*4882a593Smuzhiyun 
320*4882a593Smuzhiyun 	bp_status = gisb_read(gdev, ARB_BP_CAP_STATUS);
321*4882a593Smuzhiyun 
322*4882a593Smuzhiyun 	/* Invalid captured address, bail out */
323*4882a593Smuzhiyun 	if (!(bp_status & ARB_BP_CAP_STATUS_VALID))
324*4882a593Smuzhiyun 		return IRQ_HANDLED;
325*4882a593Smuzhiyun 
326*4882a593Smuzhiyun 	/* Read the address and master */
327*4882a593Smuzhiyun 	arb_addr = gisb_read_bp_address(gdev);
328*4882a593Smuzhiyun 	master = gisb_read(gdev, ARB_BP_CAP_MASTER);
329*4882a593Smuzhiyun 
330*4882a593Smuzhiyun 	m_name = brcmstb_gisb_master_to_str(gdev, master);
331*4882a593Smuzhiyun 	if (!m_name) {
332*4882a593Smuzhiyun 		snprintf(m_fmt, sizeof(m_fmt), "0x%08x", master);
333*4882a593Smuzhiyun 		m_name = m_fmt;
334*4882a593Smuzhiyun 	}
335*4882a593Smuzhiyun 
336*4882a593Smuzhiyun 	pr_crit("GISB: breakpoint at 0x%llx [%c], core: %s\n",
337*4882a593Smuzhiyun 		arb_addr, bp_status & ARB_BP_CAP_STATUS_WRITE ? 'W' : 'R',
338*4882a593Smuzhiyun 		m_name);
339*4882a593Smuzhiyun 
340*4882a593Smuzhiyun 	/* clear the GISB error */
341*4882a593Smuzhiyun 	gisb_write(gdev, ARB_ERR_CAP_CLEAR, ARB_ERR_CAP_CLR);
342*4882a593Smuzhiyun 
343*4882a593Smuzhiyun 	return IRQ_HANDLED;
344*4882a593Smuzhiyun }
345*4882a593Smuzhiyun 
346*4882a593Smuzhiyun /*
347*4882a593Smuzhiyun  * Dump out gisb errors on die or panic.
348*4882a593Smuzhiyun  */
349*4882a593Smuzhiyun static int dump_gisb_error(struct notifier_block *self, unsigned long v,
350*4882a593Smuzhiyun 			   void *p);
351*4882a593Smuzhiyun 
352*4882a593Smuzhiyun static struct notifier_block gisb_die_notifier = {
353*4882a593Smuzhiyun 	.notifier_call = dump_gisb_error,
354*4882a593Smuzhiyun };
355*4882a593Smuzhiyun 
356*4882a593Smuzhiyun static struct notifier_block gisb_panic_notifier = {
357*4882a593Smuzhiyun 	.notifier_call = dump_gisb_error,
358*4882a593Smuzhiyun };
359*4882a593Smuzhiyun 
dump_gisb_error(struct notifier_block * self,unsigned long v,void * p)360*4882a593Smuzhiyun static int dump_gisb_error(struct notifier_block *self, unsigned long v,
361*4882a593Smuzhiyun 			   void *p)
362*4882a593Smuzhiyun {
363*4882a593Smuzhiyun 	struct brcmstb_gisb_arb_device *gdev;
364*4882a593Smuzhiyun 	const char *reason = "panic";
365*4882a593Smuzhiyun 
366*4882a593Smuzhiyun 	if (self == &gisb_die_notifier)
367*4882a593Smuzhiyun 		reason = "die";
368*4882a593Smuzhiyun 
369*4882a593Smuzhiyun 	/* iterate over each GISB arb registered handlers */
370*4882a593Smuzhiyun 	list_for_each_entry(gdev, &brcmstb_gisb_arb_device_list, next)
371*4882a593Smuzhiyun 		brcmstb_gisb_arb_decode_addr(gdev, reason);
372*4882a593Smuzhiyun 
373*4882a593Smuzhiyun 	return NOTIFY_DONE;
374*4882a593Smuzhiyun }
375*4882a593Smuzhiyun 
376*4882a593Smuzhiyun static DEVICE_ATTR(gisb_arb_timeout, S_IWUSR | S_IRUGO,
377*4882a593Smuzhiyun 		gisb_arb_get_timeout, gisb_arb_set_timeout);
378*4882a593Smuzhiyun 
379*4882a593Smuzhiyun static struct attribute *gisb_arb_sysfs_attrs[] = {
380*4882a593Smuzhiyun 	&dev_attr_gisb_arb_timeout.attr,
381*4882a593Smuzhiyun 	NULL,
382*4882a593Smuzhiyun };
383*4882a593Smuzhiyun 
384*4882a593Smuzhiyun static struct attribute_group gisb_arb_sysfs_attr_group = {
385*4882a593Smuzhiyun 	.attrs = gisb_arb_sysfs_attrs,
386*4882a593Smuzhiyun };
387*4882a593Smuzhiyun 
388*4882a593Smuzhiyun static const struct of_device_id brcmstb_gisb_arb_of_match[] = {
389*4882a593Smuzhiyun 	{ .compatible = "brcm,gisb-arb",         .data = gisb_offsets_bcm7445 },
390*4882a593Smuzhiyun 	{ .compatible = "brcm,bcm7445-gisb-arb", .data = gisb_offsets_bcm7445 },
391*4882a593Smuzhiyun 	{ .compatible = "brcm,bcm7435-gisb-arb", .data = gisb_offsets_bcm7435 },
392*4882a593Smuzhiyun 	{ .compatible = "brcm,bcm7400-gisb-arb", .data = gisb_offsets_bcm7400 },
393*4882a593Smuzhiyun 	{ .compatible = "brcm,bcm7278-gisb-arb", .data = gisb_offsets_bcm7278 },
394*4882a593Smuzhiyun 	{ .compatible = "brcm,bcm7038-gisb-arb", .data = gisb_offsets_bcm7038 },
395*4882a593Smuzhiyun 	{ },
396*4882a593Smuzhiyun };
397*4882a593Smuzhiyun 
brcmstb_gisb_arb_probe(struct platform_device * pdev)398*4882a593Smuzhiyun static int __init brcmstb_gisb_arb_probe(struct platform_device *pdev)
399*4882a593Smuzhiyun {
400*4882a593Smuzhiyun 	struct device_node *dn = pdev->dev.of_node;
401*4882a593Smuzhiyun 	struct brcmstb_gisb_arb_device *gdev;
402*4882a593Smuzhiyun 	const struct of_device_id *of_id;
403*4882a593Smuzhiyun 	struct resource *r;
404*4882a593Smuzhiyun 	int err, timeout_irq, tea_irq, bp_irq;
405*4882a593Smuzhiyun 	unsigned int num_masters, j = 0;
406*4882a593Smuzhiyun 	int i, first, last;
407*4882a593Smuzhiyun 
408*4882a593Smuzhiyun 	r = platform_get_resource(pdev, IORESOURCE_MEM, 0);
409*4882a593Smuzhiyun 	timeout_irq = platform_get_irq(pdev, 0);
410*4882a593Smuzhiyun 	tea_irq = platform_get_irq(pdev, 1);
411*4882a593Smuzhiyun 	bp_irq = platform_get_irq(pdev, 2);
412*4882a593Smuzhiyun 
413*4882a593Smuzhiyun 	gdev = devm_kzalloc(&pdev->dev, sizeof(*gdev), GFP_KERNEL);
414*4882a593Smuzhiyun 	if (!gdev)
415*4882a593Smuzhiyun 		return -ENOMEM;
416*4882a593Smuzhiyun 
417*4882a593Smuzhiyun 	mutex_init(&gdev->lock);
418*4882a593Smuzhiyun 	INIT_LIST_HEAD(&gdev->next);
419*4882a593Smuzhiyun 
420*4882a593Smuzhiyun 	gdev->base = devm_ioremap_resource(&pdev->dev, r);
421*4882a593Smuzhiyun 	if (IS_ERR(gdev->base))
422*4882a593Smuzhiyun 		return PTR_ERR(gdev->base);
423*4882a593Smuzhiyun 
424*4882a593Smuzhiyun 	of_id = of_match_node(brcmstb_gisb_arb_of_match, dn);
425*4882a593Smuzhiyun 	if (!of_id) {
426*4882a593Smuzhiyun 		pr_err("failed to look up compatible string\n");
427*4882a593Smuzhiyun 		return -EINVAL;
428*4882a593Smuzhiyun 	}
429*4882a593Smuzhiyun 	gdev->gisb_offsets = of_id->data;
430*4882a593Smuzhiyun 	gdev->big_endian = of_device_is_big_endian(dn);
431*4882a593Smuzhiyun 
432*4882a593Smuzhiyun 	err = devm_request_irq(&pdev->dev, timeout_irq,
433*4882a593Smuzhiyun 				brcmstb_gisb_timeout_handler, 0, pdev->name,
434*4882a593Smuzhiyun 				gdev);
435*4882a593Smuzhiyun 	if (err < 0)
436*4882a593Smuzhiyun 		return err;
437*4882a593Smuzhiyun 
438*4882a593Smuzhiyun 	err = devm_request_irq(&pdev->dev, tea_irq,
439*4882a593Smuzhiyun 				brcmstb_gisb_tea_handler, 0, pdev->name,
440*4882a593Smuzhiyun 				gdev);
441*4882a593Smuzhiyun 	if (err < 0)
442*4882a593Smuzhiyun 		return err;
443*4882a593Smuzhiyun 
444*4882a593Smuzhiyun 	/* Interrupt is optional */
445*4882a593Smuzhiyun 	if (bp_irq > 0) {
446*4882a593Smuzhiyun 		err = devm_request_irq(&pdev->dev, bp_irq,
447*4882a593Smuzhiyun 				       brcmstb_gisb_bp_handler, 0, pdev->name,
448*4882a593Smuzhiyun 				       gdev);
449*4882a593Smuzhiyun 		if (err < 0)
450*4882a593Smuzhiyun 			return err;
451*4882a593Smuzhiyun 	}
452*4882a593Smuzhiyun 
453*4882a593Smuzhiyun 	/* If we do not have a valid mask, assume all masters are enabled */
454*4882a593Smuzhiyun 	if (of_property_read_u32(dn, "brcm,gisb-arb-master-mask",
455*4882a593Smuzhiyun 				&gdev->valid_mask))
456*4882a593Smuzhiyun 		gdev->valid_mask = 0xffffffff;
457*4882a593Smuzhiyun 
458*4882a593Smuzhiyun 	/* Proceed with reading the litteral names if we agree on the
459*4882a593Smuzhiyun 	 * number of masters
460*4882a593Smuzhiyun 	 */
461*4882a593Smuzhiyun 	num_masters = of_property_count_strings(dn,
462*4882a593Smuzhiyun 			"brcm,gisb-arb-master-names");
463*4882a593Smuzhiyun 	if (hweight_long(gdev->valid_mask) == num_masters) {
464*4882a593Smuzhiyun 		first = ffs(gdev->valid_mask) - 1;
465*4882a593Smuzhiyun 		last = fls(gdev->valid_mask) - 1;
466*4882a593Smuzhiyun 
467*4882a593Smuzhiyun 		for (i = first; i < last; i++) {
468*4882a593Smuzhiyun 			if (!(gdev->valid_mask & BIT(i)))
469*4882a593Smuzhiyun 				continue;
470*4882a593Smuzhiyun 
471*4882a593Smuzhiyun 			of_property_read_string_index(dn,
472*4882a593Smuzhiyun 					"brcm,gisb-arb-master-names", j,
473*4882a593Smuzhiyun 					&gdev->master_names[i]);
474*4882a593Smuzhiyun 			j++;
475*4882a593Smuzhiyun 		}
476*4882a593Smuzhiyun 	}
477*4882a593Smuzhiyun 
478*4882a593Smuzhiyun 	err = sysfs_create_group(&pdev->dev.kobj, &gisb_arb_sysfs_attr_group);
479*4882a593Smuzhiyun 	if (err)
480*4882a593Smuzhiyun 		return err;
481*4882a593Smuzhiyun 
482*4882a593Smuzhiyun 	platform_set_drvdata(pdev, gdev);
483*4882a593Smuzhiyun 
484*4882a593Smuzhiyun 	list_add_tail(&gdev->next, &brcmstb_gisb_arb_device_list);
485*4882a593Smuzhiyun 
486*4882a593Smuzhiyun #ifdef CONFIG_MIPS
487*4882a593Smuzhiyun 	board_be_handler = brcmstb_bus_error_handler;
488*4882a593Smuzhiyun #endif
489*4882a593Smuzhiyun 
490*4882a593Smuzhiyun 	if (list_is_singular(&brcmstb_gisb_arb_device_list)) {
491*4882a593Smuzhiyun 		register_die_notifier(&gisb_die_notifier);
492*4882a593Smuzhiyun 		atomic_notifier_chain_register(&panic_notifier_list,
493*4882a593Smuzhiyun 					       &gisb_panic_notifier);
494*4882a593Smuzhiyun 	}
495*4882a593Smuzhiyun 
496*4882a593Smuzhiyun 	dev_info(&pdev->dev, "registered irqs: %d, %d\n",
497*4882a593Smuzhiyun 		 timeout_irq, tea_irq);
498*4882a593Smuzhiyun 
499*4882a593Smuzhiyun 	return 0;
500*4882a593Smuzhiyun }
501*4882a593Smuzhiyun 
502*4882a593Smuzhiyun #ifdef CONFIG_PM_SLEEP
brcmstb_gisb_arb_suspend(struct device * dev)503*4882a593Smuzhiyun static int brcmstb_gisb_arb_suspend(struct device *dev)
504*4882a593Smuzhiyun {
505*4882a593Smuzhiyun 	struct brcmstb_gisb_arb_device *gdev = dev_get_drvdata(dev);
506*4882a593Smuzhiyun 
507*4882a593Smuzhiyun 	gdev->saved_timeout = gisb_read(gdev, ARB_TIMER);
508*4882a593Smuzhiyun 
509*4882a593Smuzhiyun 	return 0;
510*4882a593Smuzhiyun }
511*4882a593Smuzhiyun 
512*4882a593Smuzhiyun /* Make sure we provide the same timeout value that was configured before, and
513*4882a593Smuzhiyun  * do this before the GISB timeout interrupt handler has any chance to run.
514*4882a593Smuzhiyun  */
brcmstb_gisb_arb_resume_noirq(struct device * dev)515*4882a593Smuzhiyun static int brcmstb_gisb_arb_resume_noirq(struct device *dev)
516*4882a593Smuzhiyun {
517*4882a593Smuzhiyun 	struct brcmstb_gisb_arb_device *gdev = dev_get_drvdata(dev);
518*4882a593Smuzhiyun 
519*4882a593Smuzhiyun 	gisb_write(gdev, gdev->saved_timeout, ARB_TIMER);
520*4882a593Smuzhiyun 
521*4882a593Smuzhiyun 	return 0;
522*4882a593Smuzhiyun }
523*4882a593Smuzhiyun #else
524*4882a593Smuzhiyun #define brcmstb_gisb_arb_suspend       NULL
525*4882a593Smuzhiyun #define brcmstb_gisb_arb_resume_noirq  NULL
526*4882a593Smuzhiyun #endif
527*4882a593Smuzhiyun 
528*4882a593Smuzhiyun static const struct dev_pm_ops brcmstb_gisb_arb_pm_ops = {
529*4882a593Smuzhiyun 	.suspend	= brcmstb_gisb_arb_suspend,
530*4882a593Smuzhiyun 	.resume_noirq	= brcmstb_gisb_arb_resume_noirq,
531*4882a593Smuzhiyun };
532*4882a593Smuzhiyun 
533*4882a593Smuzhiyun static struct platform_driver brcmstb_gisb_arb_driver = {
534*4882a593Smuzhiyun 	.driver = {
535*4882a593Smuzhiyun 		.name	= "brcm-gisb-arb",
536*4882a593Smuzhiyun 		.of_match_table = brcmstb_gisb_arb_of_match,
537*4882a593Smuzhiyun 		.pm	= &brcmstb_gisb_arb_pm_ops,
538*4882a593Smuzhiyun 	},
539*4882a593Smuzhiyun };
540*4882a593Smuzhiyun 
brcm_gisb_driver_init(void)541*4882a593Smuzhiyun static int __init brcm_gisb_driver_init(void)
542*4882a593Smuzhiyun {
543*4882a593Smuzhiyun 	return platform_driver_probe(&brcmstb_gisb_arb_driver,
544*4882a593Smuzhiyun 				     brcmstb_gisb_arb_probe);
545*4882a593Smuzhiyun }
546*4882a593Smuzhiyun 
547*4882a593Smuzhiyun module_init(brcm_gisb_driver_init);
548