xref: /OK3568_Linux_fs/kernel/drivers/block/skd_s1120.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0-only */
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Copyright 2012 STEC, Inc.
4*4882a593Smuzhiyun  * Copyright (c) 2017 Western Digital Corporation or its affiliates.
5*4882a593Smuzhiyun  */
6*4882a593Smuzhiyun 
7*4882a593Smuzhiyun 
8*4882a593Smuzhiyun #ifndef SKD_S1120_H
9*4882a593Smuzhiyun #define SKD_S1120_H
10*4882a593Smuzhiyun 
11*4882a593Smuzhiyun /*
12*4882a593Smuzhiyun  * Q-channel, 64-bit r/w
13*4882a593Smuzhiyun  */
14*4882a593Smuzhiyun #define FIT_Q_COMMAND			0x400u
15*4882a593Smuzhiyun #define FIT_QCMD_QID_MASK		(0x3 << 1)
16*4882a593Smuzhiyun #define  FIT_QCMD_QID0			(0x0 << 1)
17*4882a593Smuzhiyun #define  FIT_QCMD_QID_NORMAL		FIT_QCMD_QID0
18*4882a593Smuzhiyun #define  FIT_QCMD_QID1			(0x1 << 1)
19*4882a593Smuzhiyun #define  FIT_QCMD_QID2			(0x2 << 1)
20*4882a593Smuzhiyun #define  FIT_QCMD_QID3			(0x3 << 1)
21*4882a593Smuzhiyun #define  FIT_QCMD_FLUSH_QUEUE		(0ull)	/* add QID */
22*4882a593Smuzhiyun #define  FIT_QCMD_MSGSIZE_MASK		(0x3 << 4)
23*4882a593Smuzhiyun #define  FIT_QCMD_MSGSIZE_64		(0x0 << 4)
24*4882a593Smuzhiyun #define  FIT_QCMD_MSGSIZE_128		(0x1 << 4)
25*4882a593Smuzhiyun #define  FIT_QCMD_MSGSIZE_256		(0x2 << 4)
26*4882a593Smuzhiyun #define  FIT_QCMD_MSGSIZE_512		(0x3 << 4)
27*4882a593Smuzhiyun #define  FIT_QCMD_ALIGN			L1_CACHE_BYTES
28*4882a593Smuzhiyun 
29*4882a593Smuzhiyun /*
30*4882a593Smuzhiyun  * Control, 32-bit r/w
31*4882a593Smuzhiyun  */
32*4882a593Smuzhiyun #define FIT_CONTROL			0x500u
33*4882a593Smuzhiyun #define  FIT_CR_HARD_RESET		(1u << 0u)
34*4882a593Smuzhiyun #define  FIT_CR_SOFT_RESET		(1u << 1u)
35*4882a593Smuzhiyun #define  FIT_CR_DIS_TIMESTAMPS		(1u << 6u)
36*4882a593Smuzhiyun #define  FIT_CR_ENABLE_INTERRUPTS	(1u << 7u)
37*4882a593Smuzhiyun 
38*4882a593Smuzhiyun /*
39*4882a593Smuzhiyun  * Status, 32-bit, r/o
40*4882a593Smuzhiyun  */
41*4882a593Smuzhiyun #define FIT_STATUS			0x510u
42*4882a593Smuzhiyun #define FIT_SR_DRIVE_STATE_MASK		0x000000FFu
43*4882a593Smuzhiyun #define	FIT_SR_SIGNATURE		(0xFF << 8)
44*4882a593Smuzhiyun #define	FIT_SR_PIO_DMA			(1 << 16)
45*4882a593Smuzhiyun #define FIT_SR_DRIVE_OFFLINE		0x00
46*4882a593Smuzhiyun #define FIT_SR_DRIVE_INIT		0x01
47*4882a593Smuzhiyun /* #define FIT_SR_DRIVE_READY		0x02 */
48*4882a593Smuzhiyun #define FIT_SR_DRIVE_ONLINE		0x03
49*4882a593Smuzhiyun #define FIT_SR_DRIVE_BUSY		0x04
50*4882a593Smuzhiyun #define FIT_SR_DRIVE_FAULT		0x05
51*4882a593Smuzhiyun #define FIT_SR_DRIVE_DEGRADED		0x06
52*4882a593Smuzhiyun #define FIT_SR_PCIE_LINK_DOWN		0x07
53*4882a593Smuzhiyun #define FIT_SR_DRIVE_SOFT_RESET		0x08
54*4882a593Smuzhiyun #define FIT_SR_DRIVE_INIT_FAULT		0x09
55*4882a593Smuzhiyun #define FIT_SR_DRIVE_BUSY_SANITIZE	0x0A
56*4882a593Smuzhiyun #define FIT_SR_DRIVE_BUSY_ERASE		0x0B
57*4882a593Smuzhiyun #define FIT_SR_DRIVE_FW_BOOTING		0x0C
58*4882a593Smuzhiyun #define FIT_SR_DRIVE_NEED_FW_DOWNLOAD	0xFE
59*4882a593Smuzhiyun #define FIT_SR_DEVICE_MISSING		0xFF
60*4882a593Smuzhiyun #define FIT_SR__RESERVED		0xFFFFFF00u
61*4882a593Smuzhiyun 
62*4882a593Smuzhiyun /*
63*4882a593Smuzhiyun  * FIT_STATUS - Status register data definition
64*4882a593Smuzhiyun  */
65*4882a593Smuzhiyun #define FIT_SR_STATE_MASK		(0xFF << 0)
66*4882a593Smuzhiyun #define FIT_SR_SIGNATURE		(0xFF << 8)
67*4882a593Smuzhiyun #define FIT_SR_PIO_DMA			(1 << 16)
68*4882a593Smuzhiyun 
69*4882a593Smuzhiyun /*
70*4882a593Smuzhiyun  * Interrupt status, 32-bit r/w1c (w1c ==> write 1 to clear)
71*4882a593Smuzhiyun  */
72*4882a593Smuzhiyun #define FIT_INT_STATUS_HOST		0x520u
73*4882a593Smuzhiyun #define  FIT_ISH_FW_STATE_CHANGE	(1u << 0u)
74*4882a593Smuzhiyun #define  FIT_ISH_COMPLETION_POSTED	(1u << 1u)
75*4882a593Smuzhiyun #define  FIT_ISH_MSG_FROM_DEV		(1u << 2u)
76*4882a593Smuzhiyun #define  FIT_ISH_UNDEFINED_3		(1u << 3u)
77*4882a593Smuzhiyun #define  FIT_ISH_UNDEFINED_4		(1u << 4u)
78*4882a593Smuzhiyun #define  FIT_ISH_Q0_FULL		(1u << 5u)
79*4882a593Smuzhiyun #define  FIT_ISH_Q1_FULL		(1u << 6u)
80*4882a593Smuzhiyun #define  FIT_ISH_Q2_FULL		(1u << 7u)
81*4882a593Smuzhiyun #define  FIT_ISH_Q3_FULL		(1u << 8u)
82*4882a593Smuzhiyun #define  FIT_ISH_QCMD_FIFO_OVERRUN	(1u << 9u)
83*4882a593Smuzhiyun #define  FIT_ISH_BAD_EXP_ROM_READ	(1u << 10u)
84*4882a593Smuzhiyun 
85*4882a593Smuzhiyun #define FIT_INT_DEF_MASK \
86*4882a593Smuzhiyun 	(FIT_ISH_FW_STATE_CHANGE | \
87*4882a593Smuzhiyun 	 FIT_ISH_COMPLETION_POSTED | \
88*4882a593Smuzhiyun 	 FIT_ISH_MSG_FROM_DEV | \
89*4882a593Smuzhiyun 	 FIT_ISH_Q0_FULL | \
90*4882a593Smuzhiyun 	 FIT_ISH_Q1_FULL | \
91*4882a593Smuzhiyun 	 FIT_ISH_Q2_FULL | \
92*4882a593Smuzhiyun 	 FIT_ISH_Q3_FULL | \
93*4882a593Smuzhiyun 	 FIT_ISH_QCMD_FIFO_OVERRUN | \
94*4882a593Smuzhiyun 	 FIT_ISH_BAD_EXP_ROM_READ)
95*4882a593Smuzhiyun 
96*4882a593Smuzhiyun #define FIT_INT_QUEUE_FULL \
97*4882a593Smuzhiyun 	(FIT_ISH_Q0_FULL | \
98*4882a593Smuzhiyun 	 FIT_ISH_Q1_FULL | \
99*4882a593Smuzhiyun 	 FIT_ISH_Q2_FULL | \
100*4882a593Smuzhiyun 	 FIT_ISH_Q3_FULL)
101*4882a593Smuzhiyun 
102*4882a593Smuzhiyun #define MSI_MSG_NWL_ERROR_0		0x00000000
103*4882a593Smuzhiyun #define MSI_MSG_NWL_ERROR_1		0x00000001
104*4882a593Smuzhiyun #define MSI_MSG_NWL_ERROR_2		0x00000002
105*4882a593Smuzhiyun #define MSI_MSG_NWL_ERROR_3		0x00000003
106*4882a593Smuzhiyun #define MSI_MSG_STATE_CHANGE		0x00000004
107*4882a593Smuzhiyun #define MSI_MSG_COMPLETION_POSTED	0x00000005
108*4882a593Smuzhiyun #define MSI_MSG_MSG_FROM_DEV		0x00000006
109*4882a593Smuzhiyun #define MSI_MSG_RESERVED_0		0x00000007
110*4882a593Smuzhiyun #define MSI_MSG_RESERVED_1		0x00000008
111*4882a593Smuzhiyun #define MSI_MSG_QUEUE_0_FULL		0x00000009
112*4882a593Smuzhiyun #define MSI_MSG_QUEUE_1_FULL		0x0000000A
113*4882a593Smuzhiyun #define MSI_MSG_QUEUE_2_FULL		0x0000000B
114*4882a593Smuzhiyun #define MSI_MSG_QUEUE_3_FULL		0x0000000C
115*4882a593Smuzhiyun 
116*4882a593Smuzhiyun #define FIT_INT_RESERVED_MASK \
117*4882a593Smuzhiyun 	(FIT_ISH_UNDEFINED_3 | \
118*4882a593Smuzhiyun 	 FIT_ISH_UNDEFINED_4)
119*4882a593Smuzhiyun 
120*4882a593Smuzhiyun /*
121*4882a593Smuzhiyun  * Interrupt mask, 32-bit r/w
122*4882a593Smuzhiyun  * Bit definitions are the same as FIT_INT_STATUS_HOST
123*4882a593Smuzhiyun  */
124*4882a593Smuzhiyun #define FIT_INT_MASK_HOST		0x528u
125*4882a593Smuzhiyun 
126*4882a593Smuzhiyun /*
127*4882a593Smuzhiyun  * Message to device, 32-bit r/w
128*4882a593Smuzhiyun  */
129*4882a593Smuzhiyun #define FIT_MSG_TO_DEVICE		0x540u
130*4882a593Smuzhiyun 
131*4882a593Smuzhiyun /*
132*4882a593Smuzhiyun  * Message from device, 32-bit, r/o
133*4882a593Smuzhiyun  */
134*4882a593Smuzhiyun #define FIT_MSG_FROM_DEVICE		0x548u
135*4882a593Smuzhiyun 
136*4882a593Smuzhiyun /*
137*4882a593Smuzhiyun  * 32-bit messages to/from device, composition/extraction macros
138*4882a593Smuzhiyun  */
139*4882a593Smuzhiyun #define FIT_MXD_CONS(TYPE, PARAM, DATA) \
140*4882a593Smuzhiyun 	((((TYPE)  & 0xFFu) << 24u) | \
141*4882a593Smuzhiyun 	(((PARAM) & 0xFFu) << 16u) | \
142*4882a593Smuzhiyun 	(((DATA)  & 0xFFFFu) << 0u))
143*4882a593Smuzhiyun #define FIT_MXD_TYPE(MXD)		(((MXD) >> 24u) & 0xFFu)
144*4882a593Smuzhiyun #define FIT_MXD_PARAM(MXD)		(((MXD) >> 16u) & 0xFFu)
145*4882a593Smuzhiyun #define FIT_MXD_DATA(MXD)		(((MXD) >> 0u) & 0xFFFFu)
146*4882a593Smuzhiyun 
147*4882a593Smuzhiyun /*
148*4882a593Smuzhiyun  * Types of messages to/from device
149*4882a593Smuzhiyun  */
150*4882a593Smuzhiyun #define FIT_MTD_FITFW_INIT		0x01u
151*4882a593Smuzhiyun #define FIT_MTD_GET_CMDQ_DEPTH		0x02u
152*4882a593Smuzhiyun #define FIT_MTD_SET_COMPQ_DEPTH		0x03u
153*4882a593Smuzhiyun #define FIT_MTD_SET_COMPQ_ADDR		0x04u
154*4882a593Smuzhiyun #define FIT_MTD_ARM_QUEUE		0x05u
155*4882a593Smuzhiyun #define FIT_MTD_CMD_LOG_HOST_ID		0x07u
156*4882a593Smuzhiyun #define FIT_MTD_CMD_LOG_TIME_STAMP_LO	0x08u
157*4882a593Smuzhiyun #define FIT_MTD_CMD_LOG_TIME_STAMP_HI	0x09u
158*4882a593Smuzhiyun #define FIT_MFD_SMART_EXCEEDED		0x10u
159*4882a593Smuzhiyun #define FIT_MFD_POWER_DOWN		0x11u
160*4882a593Smuzhiyun #define FIT_MFD_OFFLINE			0x12u
161*4882a593Smuzhiyun #define FIT_MFD_ONLINE			0x13u
162*4882a593Smuzhiyun #define FIT_MFD_FW_RESTARTING		0x14u
163*4882a593Smuzhiyun #define FIT_MFD_PM_ACTIVE		0x15u
164*4882a593Smuzhiyun #define FIT_MFD_PM_STANDBY		0x16u
165*4882a593Smuzhiyun #define FIT_MFD_PM_SLEEP		0x17u
166*4882a593Smuzhiyun #define FIT_MFD_CMD_PROGRESS		0x18u
167*4882a593Smuzhiyun 
168*4882a593Smuzhiyun #define FIT_MTD_DEBUG			0xFEu
169*4882a593Smuzhiyun #define FIT_MFD_DEBUG			0xFFu
170*4882a593Smuzhiyun 
171*4882a593Smuzhiyun #define FIT_MFD_MASK			(0xFFu)
172*4882a593Smuzhiyun #define FIT_MFD_DATA_MASK		(0xFFu)
173*4882a593Smuzhiyun #define FIT_MFD_MSG(x)			(((x) >> 24) & FIT_MFD_MASK)
174*4882a593Smuzhiyun #define FIT_MFD_DATA(x)			((x) & FIT_MFD_MASK)
175*4882a593Smuzhiyun 
176*4882a593Smuzhiyun /*
177*4882a593Smuzhiyun  * Extra arg to FIT_MSG_TO_DEVICE, 64-bit r/w
178*4882a593Smuzhiyun  * Used to set completion queue address (FIT_MTD_SET_COMPQ_ADDR)
179*4882a593Smuzhiyun  * (was Response buffer in docs)
180*4882a593Smuzhiyun  */
181*4882a593Smuzhiyun #define FIT_MSG_TO_DEVICE_ARG		0x580u
182*4882a593Smuzhiyun 
183*4882a593Smuzhiyun /*
184*4882a593Smuzhiyun  * Hardware (ASIC) version, 32-bit r/o
185*4882a593Smuzhiyun  */
186*4882a593Smuzhiyun #define FIT_HW_VERSION			0x588u
187*4882a593Smuzhiyun 
188*4882a593Smuzhiyun /*
189*4882a593Smuzhiyun  * Scatter/gather list descriptor.
190*4882a593Smuzhiyun  * 32-bytes and must be aligned on a 32-byte boundary.
191*4882a593Smuzhiyun  * All fields are in little endian order.
192*4882a593Smuzhiyun  */
193*4882a593Smuzhiyun struct fit_sg_descriptor {
194*4882a593Smuzhiyun 	uint32_t control;
195*4882a593Smuzhiyun 	uint32_t byte_count;
196*4882a593Smuzhiyun 	uint64_t host_side_addr;
197*4882a593Smuzhiyun 	uint64_t dev_side_addr;
198*4882a593Smuzhiyun 	uint64_t next_desc_ptr;
199*4882a593Smuzhiyun };
200*4882a593Smuzhiyun 
201*4882a593Smuzhiyun #define FIT_SGD_CONTROL_NOT_LAST	0x000u
202*4882a593Smuzhiyun #define FIT_SGD_CONTROL_LAST		0x40Eu
203*4882a593Smuzhiyun 
204*4882a593Smuzhiyun /*
205*4882a593Smuzhiyun  * Header at the beginning of a FIT message. The header
206*4882a593Smuzhiyun  * is followed by SSDI requests each 64 bytes.
207*4882a593Smuzhiyun  * A FIT message can be up to 512 bytes long and must start
208*4882a593Smuzhiyun  * on a 64-byte boundary.
209*4882a593Smuzhiyun  */
210*4882a593Smuzhiyun struct fit_msg_hdr {
211*4882a593Smuzhiyun 	uint8_t protocol_id;
212*4882a593Smuzhiyun 	uint8_t num_protocol_cmds_coalesced;
213*4882a593Smuzhiyun 	uint8_t _reserved[62];
214*4882a593Smuzhiyun };
215*4882a593Smuzhiyun 
216*4882a593Smuzhiyun #define FIT_PROTOCOL_ID_FIT	1
217*4882a593Smuzhiyun #define FIT_PROTOCOL_ID_SSDI	2
218*4882a593Smuzhiyun #define FIT_PROTOCOL_ID_SOFIT	3
219*4882a593Smuzhiyun 
220*4882a593Smuzhiyun 
221*4882a593Smuzhiyun #define FIT_PROTOCOL_MINOR_VER(mtd_val) ((mtd_val >> 16) & 0xF)
222*4882a593Smuzhiyun #define FIT_PROTOCOL_MAJOR_VER(mtd_val) ((mtd_val >> 20) & 0xF)
223*4882a593Smuzhiyun 
224*4882a593Smuzhiyun /*
225*4882a593Smuzhiyun  * Format of a completion entry. The completion queue is circular
226*4882a593Smuzhiyun  * and must have at least as many entries as the maximum number
227*4882a593Smuzhiyun  * of commands that may be issued to the device.
228*4882a593Smuzhiyun  *
229*4882a593Smuzhiyun  * There are no head/tail pointers. The cycle value is used to
230*4882a593Smuzhiyun  * infer the presence of new completion records.
231*4882a593Smuzhiyun  * Initially the cycle in all entries is 0, the index is 0, and
232*4882a593Smuzhiyun  * the cycle value to expect is 1. When completions are added
233*4882a593Smuzhiyun  * their cycle values are set to 1. When the index wraps the
234*4882a593Smuzhiyun  * cycle value to expect is incremented.
235*4882a593Smuzhiyun  *
236*4882a593Smuzhiyun  * Command_context is opaque and taken verbatim from the SSDI command.
237*4882a593Smuzhiyun  * All other fields are big endian.
238*4882a593Smuzhiyun  */
239*4882a593Smuzhiyun #define FIT_PROTOCOL_VERSION_0		0
240*4882a593Smuzhiyun 
241*4882a593Smuzhiyun /*
242*4882a593Smuzhiyun  *  Protocol major version 1 completion entry.
243*4882a593Smuzhiyun  *  The major protocol version is found in bits
244*4882a593Smuzhiyun  *  20-23 of the FIT_MTD_FITFW_INIT response.
245*4882a593Smuzhiyun  */
246*4882a593Smuzhiyun struct fit_completion_entry_v1 {
247*4882a593Smuzhiyun 	__be32		num_returned_bytes;
248*4882a593Smuzhiyun 	uint16_t	tag;
249*4882a593Smuzhiyun 	uint8_t		status;  /* SCSI status */
250*4882a593Smuzhiyun 	uint8_t		cycle;
251*4882a593Smuzhiyun };
252*4882a593Smuzhiyun #define FIT_PROTOCOL_VERSION_1		1
253*4882a593Smuzhiyun #define FIT_PROTOCOL_VERSION_CURRENT	FIT_PROTOCOL_VERSION_1
254*4882a593Smuzhiyun 
255*4882a593Smuzhiyun struct fit_comp_error_info {
256*4882a593Smuzhiyun 	uint8_t		type:7; /* 00: Bits0-6 indicates the type of sense data. */
257*4882a593Smuzhiyun 	uint8_t		valid:1; /* 00: Bit 7 := 1 ==> info field is valid. */
258*4882a593Smuzhiyun 	uint8_t		reserved0; /* 01: Obsolete field */
259*4882a593Smuzhiyun 	uint8_t		key:4; /* 02: Bits0-3 indicate the sense key. */
260*4882a593Smuzhiyun 	uint8_t		reserved2:1; /* 02: Reserved bit. */
261*4882a593Smuzhiyun 	uint8_t		bad_length:1; /* 02: Incorrect Length Indicator */
262*4882a593Smuzhiyun 	uint8_t		end_medium:1; /* 02: End of Medium */
263*4882a593Smuzhiyun 	uint8_t		file_mark:1; /* 02: Filemark */
264*4882a593Smuzhiyun 	uint8_t		info[4]; /* 03: */
265*4882a593Smuzhiyun 	uint8_t		reserved1; /* 07: Additional Sense Length */
266*4882a593Smuzhiyun 	uint8_t		cmd_spec[4]; /* 08: Command Specific Information */
267*4882a593Smuzhiyun 	uint8_t		code; /* 0C: Additional Sense Code */
268*4882a593Smuzhiyun 	uint8_t		qual; /* 0D: Additional Sense Code Qualifier */
269*4882a593Smuzhiyun 	uint8_t		fruc; /* 0E: Field Replaceable Unit Code */
270*4882a593Smuzhiyun 	uint8_t		sks_high:7; /* 0F: Sense Key Specific (MSB) */
271*4882a593Smuzhiyun 	uint8_t		sks_valid:1; /* 0F: Sense Key Specific Valid */
272*4882a593Smuzhiyun 	uint16_t	sks_low; /* 10: Sense Key Specific (LSW) */
273*4882a593Smuzhiyun 	uint16_t	reserved3; /* 12: Part of additional sense bytes (unused) */
274*4882a593Smuzhiyun 	uint16_t	uec; /* 14: Additional Sense Bytes */
275*4882a593Smuzhiyun 	uint64_t	per __packed; /* 16: Additional Sense Bytes */
276*4882a593Smuzhiyun 	uint8_t		reserved4[2]; /* 1E: Additional Sense Bytes (unused) */
277*4882a593Smuzhiyun };
278*4882a593Smuzhiyun 
279*4882a593Smuzhiyun 
280*4882a593Smuzhiyun /* Task management constants */
281*4882a593Smuzhiyun #define SOFT_TASK_SIMPLE		0x00
282*4882a593Smuzhiyun #define SOFT_TASK_HEAD_OF_QUEUE		0x01
283*4882a593Smuzhiyun #define SOFT_TASK_ORDERED		0x02
284*4882a593Smuzhiyun 
285*4882a593Smuzhiyun /* Version zero has the last 32 bits reserved,
286*4882a593Smuzhiyun  * Version one has the last 32 bits sg_list_len_bytes;
287*4882a593Smuzhiyun  */
288*4882a593Smuzhiyun struct skd_command_header {
289*4882a593Smuzhiyun 	__be64		sg_list_dma_address;
290*4882a593Smuzhiyun 	uint16_t	tag;
291*4882a593Smuzhiyun 	uint8_t		attribute;
292*4882a593Smuzhiyun 	uint8_t		add_cdb_len;     /* In 32 bit words */
293*4882a593Smuzhiyun 	__be32		sg_list_len_bytes;
294*4882a593Smuzhiyun };
295*4882a593Smuzhiyun 
296*4882a593Smuzhiyun struct skd_scsi_request {
297*4882a593Smuzhiyun 	struct		skd_command_header hdr;
298*4882a593Smuzhiyun 	unsigned char	cdb[16];
299*4882a593Smuzhiyun /*	unsigned char _reserved[16]; */
300*4882a593Smuzhiyun };
301*4882a593Smuzhiyun 
302*4882a593Smuzhiyun struct driver_inquiry_data {
303*4882a593Smuzhiyun 	uint8_t		peripheral_device_type:5;
304*4882a593Smuzhiyun 	uint8_t		qualifier:3;
305*4882a593Smuzhiyun 	uint8_t		page_code;
306*4882a593Smuzhiyun 	__be16		page_length;
307*4882a593Smuzhiyun 	__be16		pcie_bus_number;
308*4882a593Smuzhiyun 	uint8_t		pcie_device_number;
309*4882a593Smuzhiyun 	uint8_t		pcie_function_number;
310*4882a593Smuzhiyun 	uint8_t		pcie_link_speed;
311*4882a593Smuzhiyun 	uint8_t		pcie_link_lanes;
312*4882a593Smuzhiyun 	__be16		pcie_vendor_id;
313*4882a593Smuzhiyun 	__be16		pcie_device_id;
314*4882a593Smuzhiyun 	__be16		pcie_subsystem_vendor_id;
315*4882a593Smuzhiyun 	__be16		pcie_subsystem_device_id;
316*4882a593Smuzhiyun 	uint8_t		reserved1[2];
317*4882a593Smuzhiyun 	uint8_t		reserved2[3];
318*4882a593Smuzhiyun 	uint8_t		driver_version_length;
319*4882a593Smuzhiyun 	uint8_t		driver_version[0x14];
320*4882a593Smuzhiyun };
321*4882a593Smuzhiyun 
322*4882a593Smuzhiyun #endif /* SKD_S1120_H */
323