1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun on26.c (c) 1997-8 Grant R. Guenther <grant@torque.net>
3*4882a593Smuzhiyun Under the terms of the GNU General Public License.
4*4882a593Smuzhiyun
5*4882a593Smuzhiyun on26.c is a low-level protocol driver for the
6*4882a593Smuzhiyun OnSpec 90c26 parallel to IDE adapter chip.
7*4882a593Smuzhiyun
8*4882a593Smuzhiyun */
9*4882a593Smuzhiyun
10*4882a593Smuzhiyun /* Changes:
11*4882a593Smuzhiyun
12*4882a593Smuzhiyun 1.01 GRG 1998.05.06 init_proto, release_proto
13*4882a593Smuzhiyun 1.02 GRG 1998.09.23 updates for the -E rev chip
14*4882a593Smuzhiyun 1.03 GRG 1998.12.14 fix for slave drives
15*4882a593Smuzhiyun 1.04 GRG 1998.12.20 yet another bug fix
16*4882a593Smuzhiyun
17*4882a593Smuzhiyun */
18*4882a593Smuzhiyun
19*4882a593Smuzhiyun #define ON26_VERSION "1.04"
20*4882a593Smuzhiyun
21*4882a593Smuzhiyun #include <linux/module.h>
22*4882a593Smuzhiyun #include <linux/init.h>
23*4882a593Smuzhiyun #include <linux/delay.h>
24*4882a593Smuzhiyun #include <linux/kernel.h>
25*4882a593Smuzhiyun #include <linux/types.h>
26*4882a593Smuzhiyun #include <linux/wait.h>
27*4882a593Smuzhiyun #include <asm/io.h>
28*4882a593Smuzhiyun
29*4882a593Smuzhiyun #include "paride.h"
30*4882a593Smuzhiyun
31*4882a593Smuzhiyun /* mode codes: 0 nybble reads, 8-bit writes
32*4882a593Smuzhiyun 1 8-bit reads and writes
33*4882a593Smuzhiyun 2 8-bit EPP mode
34*4882a593Smuzhiyun 3 EPP-16
35*4882a593Smuzhiyun 4 EPP-32
36*4882a593Smuzhiyun */
37*4882a593Smuzhiyun
38*4882a593Smuzhiyun #define j44(a,b) (((a>>4)&0x0f)|(b&0xf0))
39*4882a593Smuzhiyun
40*4882a593Smuzhiyun #define P1 w2(5);w2(0xd);w2(5);w2(0xd);w2(5);w2(4);
41*4882a593Smuzhiyun #define P2 w2(5);w2(7);w2(5);w2(4);
42*4882a593Smuzhiyun
43*4882a593Smuzhiyun /* cont = 0 - access the IDE register file
44*4882a593Smuzhiyun cont = 1 - access the IDE command set
45*4882a593Smuzhiyun */
46*4882a593Smuzhiyun
on26_read_regr(PIA * pi,int cont,int regr)47*4882a593Smuzhiyun static int on26_read_regr( PIA *pi, int cont, int regr )
48*4882a593Smuzhiyun
49*4882a593Smuzhiyun { int a, b, r;
50*4882a593Smuzhiyun
51*4882a593Smuzhiyun r = (regr<<2) + 1 + cont;
52*4882a593Smuzhiyun
53*4882a593Smuzhiyun switch (pi->mode) {
54*4882a593Smuzhiyun
55*4882a593Smuzhiyun case 0: w0(1); P1; w0(r); P2; w0(0); P1;
56*4882a593Smuzhiyun w2(6); a = r1(); w2(4);
57*4882a593Smuzhiyun w2(6); b = r1(); w2(4);
58*4882a593Smuzhiyun w2(6); w2(4); w2(6); w2(4);
59*4882a593Smuzhiyun return j44(a,b);
60*4882a593Smuzhiyun
61*4882a593Smuzhiyun case 1: w0(1); P1; w0(r); P2; w0(0); P1;
62*4882a593Smuzhiyun w2(0x26); a = r0(); w2(4); w2(0x26); w2(4);
63*4882a593Smuzhiyun return a;
64*4882a593Smuzhiyun
65*4882a593Smuzhiyun case 2:
66*4882a593Smuzhiyun case 3:
67*4882a593Smuzhiyun case 4: w3(1); w3(1); w2(5); w4(r); w2(4);
68*4882a593Smuzhiyun w3(0); w3(0); w2(0x24); a = r4(); w2(4);
69*4882a593Smuzhiyun w2(0x24); (void)r4(); w2(4);
70*4882a593Smuzhiyun return a;
71*4882a593Smuzhiyun
72*4882a593Smuzhiyun }
73*4882a593Smuzhiyun return -1;
74*4882a593Smuzhiyun }
75*4882a593Smuzhiyun
on26_write_regr(PIA * pi,int cont,int regr,int val)76*4882a593Smuzhiyun static void on26_write_regr( PIA *pi, int cont, int regr, int val )
77*4882a593Smuzhiyun
78*4882a593Smuzhiyun { int r;
79*4882a593Smuzhiyun
80*4882a593Smuzhiyun r = (regr<<2) + 1 + cont;
81*4882a593Smuzhiyun
82*4882a593Smuzhiyun switch (pi->mode) {
83*4882a593Smuzhiyun
84*4882a593Smuzhiyun case 0:
85*4882a593Smuzhiyun case 1: w0(1); P1; w0(r); P2; w0(0); P1;
86*4882a593Smuzhiyun w0(val); P2; w0(val); P2;
87*4882a593Smuzhiyun break;
88*4882a593Smuzhiyun
89*4882a593Smuzhiyun case 2:
90*4882a593Smuzhiyun case 3:
91*4882a593Smuzhiyun case 4: w3(1); w3(1); w2(5); w4(r); w2(4);
92*4882a593Smuzhiyun w3(0); w3(0);
93*4882a593Smuzhiyun w2(5); w4(val); w2(4);
94*4882a593Smuzhiyun w2(5); w4(val); w2(4);
95*4882a593Smuzhiyun break;
96*4882a593Smuzhiyun }
97*4882a593Smuzhiyun }
98*4882a593Smuzhiyun
99*4882a593Smuzhiyun #define CCP(x) w0(0xfe);w0(0xaa);w0(0x55);w0(0);w0(0xff);\
100*4882a593Smuzhiyun w0(0x87);w0(0x78);w0(x);w2(4);w2(5);w2(4);w0(0xff);
101*4882a593Smuzhiyun
on26_connect(PIA * pi)102*4882a593Smuzhiyun static void on26_connect ( PIA *pi )
103*4882a593Smuzhiyun
104*4882a593Smuzhiyun { int x;
105*4882a593Smuzhiyun
106*4882a593Smuzhiyun pi->saved_r0 = r0();
107*4882a593Smuzhiyun pi->saved_r2 = r2();
108*4882a593Smuzhiyun
109*4882a593Smuzhiyun CCP(0x20);
110*4882a593Smuzhiyun x = 8; if (pi->mode) x = 9;
111*4882a593Smuzhiyun
112*4882a593Smuzhiyun w0(2); P1; w0(8); P2;
113*4882a593Smuzhiyun w0(2); P1; w0(x); P2;
114*4882a593Smuzhiyun }
115*4882a593Smuzhiyun
on26_disconnect(PIA * pi)116*4882a593Smuzhiyun static void on26_disconnect ( PIA *pi )
117*4882a593Smuzhiyun
118*4882a593Smuzhiyun { if (pi->mode >= 2) { w3(4); w3(4); w3(4); w3(4); }
119*4882a593Smuzhiyun else { w0(4); P1; w0(4); P1; }
120*4882a593Smuzhiyun CCP(0x30);
121*4882a593Smuzhiyun w0(pi->saved_r0);
122*4882a593Smuzhiyun w2(pi->saved_r2);
123*4882a593Smuzhiyun }
124*4882a593Smuzhiyun
125*4882a593Smuzhiyun #define RESET_WAIT 200
126*4882a593Smuzhiyun
on26_test_port(PIA * pi)127*4882a593Smuzhiyun static int on26_test_port( PIA *pi) /* hard reset */
128*4882a593Smuzhiyun
129*4882a593Smuzhiyun { int i, m, d, x=0, y=0;
130*4882a593Smuzhiyun
131*4882a593Smuzhiyun pi->saved_r0 = r0();
132*4882a593Smuzhiyun pi->saved_r2 = r2();
133*4882a593Smuzhiyun
134*4882a593Smuzhiyun d = pi->delay;
135*4882a593Smuzhiyun m = pi->mode;
136*4882a593Smuzhiyun pi->delay = 5;
137*4882a593Smuzhiyun pi->mode = 0;
138*4882a593Smuzhiyun
139*4882a593Smuzhiyun w2(0xc);
140*4882a593Smuzhiyun
141*4882a593Smuzhiyun CCP(0x30); CCP(0);
142*4882a593Smuzhiyun
143*4882a593Smuzhiyun w0(0xfe);w0(0xaa);w0(0x55);w0(0);w0(0xff);
144*4882a593Smuzhiyun i = ((r1() & 0xf0) << 4); w0(0x87);
145*4882a593Smuzhiyun i |= (r1() & 0xf0); w0(0x78);
146*4882a593Smuzhiyun w0(0x20);w2(4);w2(5);
147*4882a593Smuzhiyun i |= ((r1() & 0xf0) >> 4);
148*4882a593Smuzhiyun w2(4);w0(0xff);
149*4882a593Smuzhiyun
150*4882a593Smuzhiyun if (i == 0xb5f) {
151*4882a593Smuzhiyun
152*4882a593Smuzhiyun w0(2); P1; w0(0); P2;
153*4882a593Smuzhiyun w0(3); P1; w0(0); P2;
154*4882a593Smuzhiyun w0(2); P1; w0(8); P2; udelay(100);
155*4882a593Smuzhiyun w0(2); P1; w0(0xa); P2; udelay(100);
156*4882a593Smuzhiyun w0(2); P1; w0(8); P2; udelay(1000);
157*4882a593Smuzhiyun
158*4882a593Smuzhiyun on26_write_regr(pi,0,6,0xa0);
159*4882a593Smuzhiyun
160*4882a593Smuzhiyun for (i=0;i<RESET_WAIT;i++) {
161*4882a593Smuzhiyun on26_write_regr(pi,0,6,0xa0);
162*4882a593Smuzhiyun x = on26_read_regr(pi,0,7);
163*4882a593Smuzhiyun on26_write_regr(pi,0,6,0xb0);
164*4882a593Smuzhiyun y = on26_read_regr(pi,0,7);
165*4882a593Smuzhiyun if (!((x&0x80)||(y&0x80))) break;
166*4882a593Smuzhiyun mdelay(100);
167*4882a593Smuzhiyun }
168*4882a593Smuzhiyun
169*4882a593Smuzhiyun if (i == RESET_WAIT)
170*4882a593Smuzhiyun printk("on26: Device reset failed (%x,%x)\n",x,y);
171*4882a593Smuzhiyun
172*4882a593Smuzhiyun w0(4); P1; w0(4); P1;
173*4882a593Smuzhiyun }
174*4882a593Smuzhiyun
175*4882a593Smuzhiyun CCP(0x30);
176*4882a593Smuzhiyun
177*4882a593Smuzhiyun pi->delay = d;
178*4882a593Smuzhiyun pi->mode = m;
179*4882a593Smuzhiyun w0(pi->saved_r0);
180*4882a593Smuzhiyun w2(pi->saved_r2);
181*4882a593Smuzhiyun
182*4882a593Smuzhiyun return 5;
183*4882a593Smuzhiyun }
184*4882a593Smuzhiyun
185*4882a593Smuzhiyun
on26_read_block(PIA * pi,char * buf,int count)186*4882a593Smuzhiyun static void on26_read_block( PIA *pi, char * buf, int count )
187*4882a593Smuzhiyun
188*4882a593Smuzhiyun { int k, a, b;
189*4882a593Smuzhiyun
190*4882a593Smuzhiyun switch (pi->mode) {
191*4882a593Smuzhiyun
192*4882a593Smuzhiyun case 0: w0(1); P1; w0(1); P2; w0(2); P1; w0(0x18); P2; w0(0); P1;
193*4882a593Smuzhiyun udelay(10);
194*4882a593Smuzhiyun for (k=0;k<count;k++) {
195*4882a593Smuzhiyun w2(6); a = r1();
196*4882a593Smuzhiyun w2(4); b = r1();
197*4882a593Smuzhiyun buf[k] = j44(a,b);
198*4882a593Smuzhiyun }
199*4882a593Smuzhiyun w0(2); P1; w0(8); P2;
200*4882a593Smuzhiyun break;
201*4882a593Smuzhiyun
202*4882a593Smuzhiyun case 1: w0(1); P1; w0(1); P2; w0(2); P1; w0(0x19); P2; w0(0); P1;
203*4882a593Smuzhiyun udelay(10);
204*4882a593Smuzhiyun for (k=0;k<count/2;k++) {
205*4882a593Smuzhiyun w2(0x26); buf[2*k] = r0();
206*4882a593Smuzhiyun w2(0x24); buf[2*k+1] = r0();
207*4882a593Smuzhiyun }
208*4882a593Smuzhiyun w0(2); P1; w0(9); P2;
209*4882a593Smuzhiyun break;
210*4882a593Smuzhiyun
211*4882a593Smuzhiyun case 2: w3(1); w3(1); w2(5); w4(1); w2(4);
212*4882a593Smuzhiyun w3(0); w3(0); w2(0x24);
213*4882a593Smuzhiyun udelay(10);
214*4882a593Smuzhiyun for (k=0;k<count;k++) buf[k] = r4();
215*4882a593Smuzhiyun w2(4);
216*4882a593Smuzhiyun break;
217*4882a593Smuzhiyun
218*4882a593Smuzhiyun case 3: w3(1); w3(1); w2(5); w4(1); w2(4);
219*4882a593Smuzhiyun w3(0); w3(0); w2(0x24);
220*4882a593Smuzhiyun udelay(10);
221*4882a593Smuzhiyun for (k=0;k<count/2;k++) ((u16 *)buf)[k] = r4w();
222*4882a593Smuzhiyun w2(4);
223*4882a593Smuzhiyun break;
224*4882a593Smuzhiyun
225*4882a593Smuzhiyun case 4: w3(1); w3(1); w2(5); w4(1); w2(4);
226*4882a593Smuzhiyun w3(0); w3(0); w2(0x24);
227*4882a593Smuzhiyun udelay(10);
228*4882a593Smuzhiyun for (k=0;k<count/4;k++) ((u32 *)buf)[k] = r4l();
229*4882a593Smuzhiyun w2(4);
230*4882a593Smuzhiyun break;
231*4882a593Smuzhiyun
232*4882a593Smuzhiyun }
233*4882a593Smuzhiyun }
234*4882a593Smuzhiyun
on26_write_block(PIA * pi,char * buf,int count)235*4882a593Smuzhiyun static void on26_write_block( PIA *pi, char * buf, int count )
236*4882a593Smuzhiyun
237*4882a593Smuzhiyun { int k;
238*4882a593Smuzhiyun
239*4882a593Smuzhiyun switch (pi->mode) {
240*4882a593Smuzhiyun
241*4882a593Smuzhiyun case 0:
242*4882a593Smuzhiyun case 1: w0(1); P1; w0(1); P2;
243*4882a593Smuzhiyun w0(2); P1; w0(0x18+pi->mode); P2; w0(0); P1;
244*4882a593Smuzhiyun udelay(10);
245*4882a593Smuzhiyun for (k=0;k<count/2;k++) {
246*4882a593Smuzhiyun w2(5); w0(buf[2*k]);
247*4882a593Smuzhiyun w2(7); w0(buf[2*k+1]);
248*4882a593Smuzhiyun }
249*4882a593Smuzhiyun w2(5); w2(4);
250*4882a593Smuzhiyun w0(2); P1; w0(8+pi->mode); P2;
251*4882a593Smuzhiyun break;
252*4882a593Smuzhiyun
253*4882a593Smuzhiyun case 2: w3(1); w3(1); w2(5); w4(1); w2(4);
254*4882a593Smuzhiyun w3(0); w3(0); w2(0xc5);
255*4882a593Smuzhiyun udelay(10);
256*4882a593Smuzhiyun for (k=0;k<count;k++) w4(buf[k]);
257*4882a593Smuzhiyun w2(0xc4);
258*4882a593Smuzhiyun break;
259*4882a593Smuzhiyun
260*4882a593Smuzhiyun case 3: w3(1); w3(1); w2(5); w4(1); w2(4);
261*4882a593Smuzhiyun w3(0); w3(0); w2(0xc5);
262*4882a593Smuzhiyun udelay(10);
263*4882a593Smuzhiyun for (k=0;k<count/2;k++) w4w(((u16 *)buf)[k]);
264*4882a593Smuzhiyun w2(0xc4);
265*4882a593Smuzhiyun break;
266*4882a593Smuzhiyun
267*4882a593Smuzhiyun case 4: w3(1); w3(1); w2(5); w4(1); w2(4);
268*4882a593Smuzhiyun w3(0); w3(0); w2(0xc5);
269*4882a593Smuzhiyun udelay(10);
270*4882a593Smuzhiyun for (k=0;k<count/4;k++) w4l(((u32 *)buf)[k]);
271*4882a593Smuzhiyun w2(0xc4);
272*4882a593Smuzhiyun break;
273*4882a593Smuzhiyun
274*4882a593Smuzhiyun }
275*4882a593Smuzhiyun
276*4882a593Smuzhiyun }
277*4882a593Smuzhiyun
on26_log_adapter(PIA * pi,char * scratch,int verbose)278*4882a593Smuzhiyun static void on26_log_adapter( PIA *pi, char * scratch, int verbose )
279*4882a593Smuzhiyun
280*4882a593Smuzhiyun { char *mode_string[5] = {"4-bit","8-bit","EPP-8",
281*4882a593Smuzhiyun "EPP-16","EPP-32"};
282*4882a593Smuzhiyun
283*4882a593Smuzhiyun printk("%s: on26 %s, OnSpec 90c26 at 0x%x, ",
284*4882a593Smuzhiyun pi->device,ON26_VERSION,pi->port);
285*4882a593Smuzhiyun printk("mode %d (%s), delay %d\n",pi->mode,
286*4882a593Smuzhiyun mode_string[pi->mode],pi->delay);
287*4882a593Smuzhiyun
288*4882a593Smuzhiyun }
289*4882a593Smuzhiyun
290*4882a593Smuzhiyun static struct pi_protocol on26 = {
291*4882a593Smuzhiyun .owner = THIS_MODULE,
292*4882a593Smuzhiyun .name = "on26",
293*4882a593Smuzhiyun .max_mode = 5,
294*4882a593Smuzhiyun .epp_first = 2,
295*4882a593Smuzhiyun .default_delay = 1,
296*4882a593Smuzhiyun .max_units = 1,
297*4882a593Smuzhiyun .write_regr = on26_write_regr,
298*4882a593Smuzhiyun .read_regr = on26_read_regr,
299*4882a593Smuzhiyun .write_block = on26_write_block,
300*4882a593Smuzhiyun .read_block = on26_read_block,
301*4882a593Smuzhiyun .connect = on26_connect,
302*4882a593Smuzhiyun .disconnect = on26_disconnect,
303*4882a593Smuzhiyun .test_port = on26_test_port,
304*4882a593Smuzhiyun .log_adapter = on26_log_adapter,
305*4882a593Smuzhiyun };
306*4882a593Smuzhiyun
on26_init(void)307*4882a593Smuzhiyun static int __init on26_init(void)
308*4882a593Smuzhiyun {
309*4882a593Smuzhiyun return paride_register(&on26);
310*4882a593Smuzhiyun }
311*4882a593Smuzhiyun
on26_exit(void)312*4882a593Smuzhiyun static void __exit on26_exit(void)
313*4882a593Smuzhiyun {
314*4882a593Smuzhiyun paride_unregister(&on26);
315*4882a593Smuzhiyun }
316*4882a593Smuzhiyun
317*4882a593Smuzhiyun MODULE_LICENSE("GPL");
318*4882a593Smuzhiyun module_init(on26_init)
319*4882a593Smuzhiyun module_exit(on26_exit)
320