xref: /OK3568_Linux_fs/kernel/drivers/block/paride/frpw.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun 	frpw.c	(c) 1996-8  Grant R. Guenther <grant@torque.net>
3*4882a593Smuzhiyun 		            Under the terms of the GNU General Public License
4*4882a593Smuzhiyun 
5*4882a593Smuzhiyun 	frpw.c is a low-level protocol driver for the Freecom "Power"
6*4882a593Smuzhiyun 	parallel port IDE adapter.
7*4882a593Smuzhiyun 
8*4882a593Smuzhiyun 	Some applications of this adapter may require a "printer" reset
9*4882a593Smuzhiyun 	prior to loading the driver.  This can be done by loading and
10*4882a593Smuzhiyun 	unloading the "lp" driver, or it can be done by this driver
11*4882a593Smuzhiyun 	if you define FRPW_HARD_RESET.  The latter is not recommended
12*4882a593Smuzhiyun 	as it may upset devices on other ports.
13*4882a593Smuzhiyun 
14*4882a593Smuzhiyun */
15*4882a593Smuzhiyun 
16*4882a593Smuzhiyun /* Changes:
17*4882a593Smuzhiyun 
18*4882a593Smuzhiyun         1.01    GRG 1998.05.06 init_proto, release_proto
19*4882a593Smuzhiyun 			       fix chip detect
20*4882a593Smuzhiyun 			       added EPP-16 and EPP-32
21*4882a593Smuzhiyun 	1.02    GRG 1998.09.23 added hard reset to initialisation process
22*4882a593Smuzhiyun 	1.03    GRG 1998.12.14 made hard reset conditional
23*4882a593Smuzhiyun 
24*4882a593Smuzhiyun */
25*4882a593Smuzhiyun 
26*4882a593Smuzhiyun #define	FRPW_VERSION	"1.03"
27*4882a593Smuzhiyun 
28*4882a593Smuzhiyun #include <linux/module.h>
29*4882a593Smuzhiyun #include <linux/init.h>
30*4882a593Smuzhiyun #include <linux/delay.h>
31*4882a593Smuzhiyun #include <linux/kernel.h>
32*4882a593Smuzhiyun #include <linux/types.h>
33*4882a593Smuzhiyun #include <linux/wait.h>
34*4882a593Smuzhiyun #include <asm/io.h>
35*4882a593Smuzhiyun 
36*4882a593Smuzhiyun #include "paride.h"
37*4882a593Smuzhiyun 
38*4882a593Smuzhiyun #define cec4		w2(0xc);w2(0xe);w2(0xe);w2(0xc);w2(4);w2(4);w2(4);
39*4882a593Smuzhiyun #define j44(l,h)	(((l>>4)&0x0f)|(h&0xf0))
40*4882a593Smuzhiyun 
41*4882a593Smuzhiyun /* cont = 0 - access the IDE register file
42*4882a593Smuzhiyun    cont = 1 - access the IDE command set
43*4882a593Smuzhiyun */
44*4882a593Smuzhiyun 
45*4882a593Smuzhiyun static int  cont_map[2] = { 0x08, 0x10 };
46*4882a593Smuzhiyun 
frpw_read_regr(PIA * pi,int cont,int regr)47*4882a593Smuzhiyun static int frpw_read_regr( PIA *pi, int cont, int regr )
48*4882a593Smuzhiyun 
49*4882a593Smuzhiyun {	int	h,l,r;
50*4882a593Smuzhiyun 
51*4882a593Smuzhiyun 	r = regr + cont_map[cont];
52*4882a593Smuzhiyun 
53*4882a593Smuzhiyun 	w2(4);
54*4882a593Smuzhiyun 	w0(r); cec4;
55*4882a593Smuzhiyun 	w2(6); l = r1();
56*4882a593Smuzhiyun 	w2(4); h = r1();
57*4882a593Smuzhiyun 	w2(4);
58*4882a593Smuzhiyun 
59*4882a593Smuzhiyun 	return j44(l,h);
60*4882a593Smuzhiyun 
61*4882a593Smuzhiyun }
62*4882a593Smuzhiyun 
frpw_write_regr(PIA * pi,int cont,int regr,int val)63*4882a593Smuzhiyun static void frpw_write_regr( PIA *pi, int cont, int regr, int val)
64*4882a593Smuzhiyun 
65*4882a593Smuzhiyun {	int r;
66*4882a593Smuzhiyun 
67*4882a593Smuzhiyun         r = regr + cont_map[cont];
68*4882a593Smuzhiyun 
69*4882a593Smuzhiyun 	w2(4); w0(r); cec4;
70*4882a593Smuzhiyun 	w0(val);
71*4882a593Smuzhiyun 	w2(5);w2(7);w2(5);w2(4);
72*4882a593Smuzhiyun }
73*4882a593Smuzhiyun 
frpw_read_block_int(PIA * pi,char * buf,int count,int regr)74*4882a593Smuzhiyun static void frpw_read_block_int( PIA *pi, char * buf, int count, int regr )
75*4882a593Smuzhiyun 
76*4882a593Smuzhiyun {       int     h, l, k, ph;
77*4882a593Smuzhiyun 
78*4882a593Smuzhiyun         switch(pi->mode) {
79*4882a593Smuzhiyun 
80*4882a593Smuzhiyun         case 0: w2(4); w0(regr); cec4;
81*4882a593Smuzhiyun                 for (k=0;k<count;k++) {
82*4882a593Smuzhiyun                         w2(6); l = r1();
83*4882a593Smuzhiyun                         w2(4); h = r1();
84*4882a593Smuzhiyun                         buf[k] = j44(l,h);
85*4882a593Smuzhiyun                 }
86*4882a593Smuzhiyun                 w2(4);
87*4882a593Smuzhiyun                 break;
88*4882a593Smuzhiyun 
89*4882a593Smuzhiyun         case 1: ph = 2;
90*4882a593Smuzhiyun                 w2(4); w0(regr + 0xc0); cec4;
91*4882a593Smuzhiyun                 w0(0xff);
92*4882a593Smuzhiyun                 for (k=0;k<count;k++) {
93*4882a593Smuzhiyun                         w2(0xa4 + ph);
94*4882a593Smuzhiyun                         buf[k] = r0();
95*4882a593Smuzhiyun                         ph = 2 - ph;
96*4882a593Smuzhiyun                 }
97*4882a593Smuzhiyun                 w2(0xac); w2(0xa4); w2(4);
98*4882a593Smuzhiyun                 break;
99*4882a593Smuzhiyun 
100*4882a593Smuzhiyun         case 2: w2(4); w0(regr + 0x80); cec4;
101*4882a593Smuzhiyun                 for (k=0;k<count;k++) buf[k] = r4();
102*4882a593Smuzhiyun                 w2(0xac); w2(0xa4);
103*4882a593Smuzhiyun                 w2(4);
104*4882a593Smuzhiyun                 break;
105*4882a593Smuzhiyun 
106*4882a593Smuzhiyun 	case 3: w2(4); w0(regr + 0x80); cec4;
107*4882a593Smuzhiyun 		for (k=0;k<count-2;k++) buf[k] = r4();
108*4882a593Smuzhiyun 		w2(0xac); w2(0xa4);
109*4882a593Smuzhiyun 		buf[count-2] = r4();
110*4882a593Smuzhiyun 		buf[count-1] = r4();
111*4882a593Smuzhiyun 		w2(4);
112*4882a593Smuzhiyun 		break;
113*4882a593Smuzhiyun 
114*4882a593Smuzhiyun 	case 4: w2(4); w0(regr + 0x80); cec4;
115*4882a593Smuzhiyun                 for (k=0;k<(count/2)-1;k++) ((u16 *)buf)[k] = r4w();
116*4882a593Smuzhiyun                 w2(0xac); w2(0xa4);
117*4882a593Smuzhiyun                 buf[count-2] = r4();
118*4882a593Smuzhiyun                 buf[count-1] = r4();
119*4882a593Smuzhiyun                 w2(4);
120*4882a593Smuzhiyun                 break;
121*4882a593Smuzhiyun 
122*4882a593Smuzhiyun 	case 5: w2(4); w0(regr + 0x80); cec4;
123*4882a593Smuzhiyun                 for (k=0;k<(count/4)-1;k++) ((u32 *)buf)[k] = r4l();
124*4882a593Smuzhiyun                 buf[count-4] = r4();
125*4882a593Smuzhiyun                 buf[count-3] = r4();
126*4882a593Smuzhiyun                 w2(0xac); w2(0xa4);
127*4882a593Smuzhiyun                 buf[count-2] = r4();
128*4882a593Smuzhiyun                 buf[count-1] = r4();
129*4882a593Smuzhiyun                 w2(4);
130*4882a593Smuzhiyun                 break;
131*4882a593Smuzhiyun 
132*4882a593Smuzhiyun         }
133*4882a593Smuzhiyun }
134*4882a593Smuzhiyun 
frpw_read_block(PIA * pi,char * buf,int count)135*4882a593Smuzhiyun static void frpw_read_block( PIA *pi, char * buf, int count)
136*4882a593Smuzhiyun 
137*4882a593Smuzhiyun {	frpw_read_block_int(pi,buf,count,0x08);
138*4882a593Smuzhiyun }
139*4882a593Smuzhiyun 
frpw_write_block(PIA * pi,char * buf,int count)140*4882a593Smuzhiyun static void frpw_write_block( PIA *pi, char * buf, int count )
141*4882a593Smuzhiyun 
142*4882a593Smuzhiyun {	int	k;
143*4882a593Smuzhiyun 
144*4882a593Smuzhiyun 	switch(pi->mode) {
145*4882a593Smuzhiyun 
146*4882a593Smuzhiyun 	case 0:
147*4882a593Smuzhiyun 	case 1:
148*4882a593Smuzhiyun 	case 2: w2(4); w0(8); cec4; w2(5);
149*4882a593Smuzhiyun         	for (k=0;k<count;k++) {
150*4882a593Smuzhiyun 			w0(buf[k]);
151*4882a593Smuzhiyun 			w2(7);w2(5);
152*4882a593Smuzhiyun 		}
153*4882a593Smuzhiyun 		w2(4);
154*4882a593Smuzhiyun 		break;
155*4882a593Smuzhiyun 
156*4882a593Smuzhiyun 	case 3: w2(4); w0(0xc8); cec4; w2(5);
157*4882a593Smuzhiyun 		for (k=0;k<count;k++) w4(buf[k]);
158*4882a593Smuzhiyun 		w2(4);
159*4882a593Smuzhiyun 		break;
160*4882a593Smuzhiyun 
161*4882a593Smuzhiyun         case 4: w2(4); w0(0xc8); cec4; w2(5);
162*4882a593Smuzhiyun                 for (k=0;k<count/2;k++) w4w(((u16 *)buf)[k]);
163*4882a593Smuzhiyun                 w2(4);
164*4882a593Smuzhiyun                 break;
165*4882a593Smuzhiyun 
166*4882a593Smuzhiyun         case 5: w2(4); w0(0xc8); cec4; w2(5);
167*4882a593Smuzhiyun                 for (k=0;k<count/4;k++) w4l(((u32 *)buf)[k]);
168*4882a593Smuzhiyun                 w2(4);
169*4882a593Smuzhiyun                 break;
170*4882a593Smuzhiyun 	}
171*4882a593Smuzhiyun }
172*4882a593Smuzhiyun 
frpw_connect(PIA * pi)173*4882a593Smuzhiyun static void frpw_connect ( PIA *pi  )
174*4882a593Smuzhiyun 
175*4882a593Smuzhiyun {       pi->saved_r0 = r0();
176*4882a593Smuzhiyun         pi->saved_r2 = r2();
177*4882a593Smuzhiyun 	w2(4);
178*4882a593Smuzhiyun }
179*4882a593Smuzhiyun 
frpw_disconnect(PIA * pi)180*4882a593Smuzhiyun static void frpw_disconnect ( PIA *pi )
181*4882a593Smuzhiyun 
182*4882a593Smuzhiyun {       w2(4); w0(0x20); cec4;
183*4882a593Smuzhiyun 	w0(pi->saved_r0);
184*4882a593Smuzhiyun         w2(pi->saved_r2);
185*4882a593Smuzhiyun }
186*4882a593Smuzhiyun 
187*4882a593Smuzhiyun /* Stub logic to see if PNP string is available - used to distinguish
188*4882a593Smuzhiyun    between the Xilinx and ASIC implementations of the Freecom adapter.
189*4882a593Smuzhiyun */
190*4882a593Smuzhiyun 
frpw_test_pnp(PIA * pi)191*4882a593Smuzhiyun static int frpw_test_pnp ( PIA *pi )
192*4882a593Smuzhiyun 
193*4882a593Smuzhiyun /*  returns chip_type:   0 = Xilinx, 1 = ASIC   */
194*4882a593Smuzhiyun 
195*4882a593Smuzhiyun {	int olddelay, a, b;
196*4882a593Smuzhiyun 
197*4882a593Smuzhiyun #ifdef FRPW_HARD_RESET
198*4882a593Smuzhiyun         w0(0); w2(8); udelay(50); w2(0xc);   /* parallel bus reset */
199*4882a593Smuzhiyun         mdelay(1500);
200*4882a593Smuzhiyun #endif
201*4882a593Smuzhiyun 
202*4882a593Smuzhiyun 	olddelay = pi->delay;
203*4882a593Smuzhiyun 	pi->delay = 10;
204*4882a593Smuzhiyun 
205*4882a593Smuzhiyun 	pi->saved_r0 = r0();
206*4882a593Smuzhiyun         pi->saved_r2 = r2();
207*4882a593Smuzhiyun 
208*4882a593Smuzhiyun 	w2(4); w0(4); w2(6); w2(7);
209*4882a593Smuzhiyun 	a = r1() & 0xff; w2(4); b = r1() & 0xff;
210*4882a593Smuzhiyun 	w2(0xc); w2(0xe); w2(4);
211*4882a593Smuzhiyun 
212*4882a593Smuzhiyun 	pi->delay = olddelay;
213*4882a593Smuzhiyun         w0(pi->saved_r0);
214*4882a593Smuzhiyun         w2(pi->saved_r2);
215*4882a593Smuzhiyun 
216*4882a593Smuzhiyun 	return ((~a&0x40) && (b&0x40));
217*4882a593Smuzhiyun }
218*4882a593Smuzhiyun 
219*4882a593Smuzhiyun /* We use the pi->private to remember the result of the PNP test.
220*4882a593Smuzhiyun    To make this work, private = port*2 + chip.  Yes, I know it's
221*4882a593Smuzhiyun    a hack :-(
222*4882a593Smuzhiyun */
223*4882a593Smuzhiyun 
frpw_test_proto(PIA * pi,char * scratch,int verbose)224*4882a593Smuzhiyun static int frpw_test_proto( PIA *pi, char * scratch, int verbose )
225*4882a593Smuzhiyun 
226*4882a593Smuzhiyun {       int     j, k, r;
227*4882a593Smuzhiyun 	int	e[2] = {0,0};
228*4882a593Smuzhiyun 
229*4882a593Smuzhiyun 	if ((pi->private>>1) != pi->port)
230*4882a593Smuzhiyun 	   pi->private = frpw_test_pnp(pi) + 2*pi->port;
231*4882a593Smuzhiyun 
232*4882a593Smuzhiyun 	if (((pi->private%2) == 0) && (pi->mode > 2)) {
233*4882a593Smuzhiyun 	   if (verbose)
234*4882a593Smuzhiyun 		printk("%s: frpw: Xilinx does not support mode %d\n",
235*4882a593Smuzhiyun 			pi->device, pi->mode);
236*4882a593Smuzhiyun 	   return 1;
237*4882a593Smuzhiyun 	}
238*4882a593Smuzhiyun 
239*4882a593Smuzhiyun 	if (((pi->private%2) == 1) && (pi->mode == 2)) {
240*4882a593Smuzhiyun 	   if (verbose)
241*4882a593Smuzhiyun 		printk("%s: frpw: ASIC does not support mode 2\n",
242*4882a593Smuzhiyun 			pi->device);
243*4882a593Smuzhiyun 	   return 1;
244*4882a593Smuzhiyun 	}
245*4882a593Smuzhiyun 
246*4882a593Smuzhiyun 	frpw_connect(pi);
247*4882a593Smuzhiyun 	for (j=0;j<2;j++) {
248*4882a593Smuzhiyun                 frpw_write_regr(pi,0,6,0xa0+j*0x10);
249*4882a593Smuzhiyun                 for (k=0;k<256;k++) {
250*4882a593Smuzhiyun                         frpw_write_regr(pi,0,2,k^0xaa);
251*4882a593Smuzhiyun                         frpw_write_regr(pi,0,3,k^0x55);
252*4882a593Smuzhiyun                         if (frpw_read_regr(pi,0,2) != (k^0xaa)) e[j]++;
253*4882a593Smuzhiyun                         }
254*4882a593Smuzhiyun                 }
255*4882a593Smuzhiyun 	frpw_disconnect(pi);
256*4882a593Smuzhiyun 
257*4882a593Smuzhiyun 	frpw_connect(pi);
258*4882a593Smuzhiyun         frpw_read_block_int(pi,scratch,512,0x10);
259*4882a593Smuzhiyun         r = 0;
260*4882a593Smuzhiyun         for (k=0;k<128;k++) if (scratch[k] != k) r++;
261*4882a593Smuzhiyun 	frpw_disconnect(pi);
262*4882a593Smuzhiyun 
263*4882a593Smuzhiyun         if (verbose)  {
264*4882a593Smuzhiyun             printk("%s: frpw: port 0x%x, chip %ld, mode %d, test=(%d,%d,%d)\n",
265*4882a593Smuzhiyun                    pi->device,pi->port,(pi->private%2),pi->mode,e[0],e[1],r);
266*4882a593Smuzhiyun         }
267*4882a593Smuzhiyun 
268*4882a593Smuzhiyun         return (r || (e[0] && e[1]));
269*4882a593Smuzhiyun }
270*4882a593Smuzhiyun 
271*4882a593Smuzhiyun 
frpw_log_adapter(PIA * pi,char * scratch,int verbose)272*4882a593Smuzhiyun static void frpw_log_adapter( PIA *pi, char * scratch, int verbose )
273*4882a593Smuzhiyun 
274*4882a593Smuzhiyun {       char    *mode_string[6] = {"4-bit","8-bit","EPP",
275*4882a593Smuzhiyun 				   "EPP-8","EPP-16","EPP-32"};
276*4882a593Smuzhiyun 
277*4882a593Smuzhiyun         printk("%s: frpw %s, Freecom (%s) adapter at 0x%x, ", pi->device,
278*4882a593Smuzhiyun 		FRPW_VERSION,((pi->private%2) == 0)?"Xilinx":"ASIC",pi->port);
279*4882a593Smuzhiyun         printk("mode %d (%s), delay %d\n",pi->mode,
280*4882a593Smuzhiyun 		mode_string[pi->mode],pi->delay);
281*4882a593Smuzhiyun 
282*4882a593Smuzhiyun }
283*4882a593Smuzhiyun 
284*4882a593Smuzhiyun static struct pi_protocol frpw = {
285*4882a593Smuzhiyun 	.owner		= THIS_MODULE,
286*4882a593Smuzhiyun 	.name		= "frpw",
287*4882a593Smuzhiyun 	.max_mode	= 6,
288*4882a593Smuzhiyun 	.epp_first	= 2,
289*4882a593Smuzhiyun 	.default_delay	= 2,
290*4882a593Smuzhiyun 	.max_units	= 1,
291*4882a593Smuzhiyun 	.write_regr	= frpw_write_regr,
292*4882a593Smuzhiyun 	.read_regr	= frpw_read_regr,
293*4882a593Smuzhiyun 	.write_block	= frpw_write_block,
294*4882a593Smuzhiyun 	.read_block	= frpw_read_block,
295*4882a593Smuzhiyun 	.connect	= frpw_connect,
296*4882a593Smuzhiyun 	.disconnect	= frpw_disconnect,
297*4882a593Smuzhiyun 	.test_proto	= frpw_test_proto,
298*4882a593Smuzhiyun 	.log_adapter	= frpw_log_adapter,
299*4882a593Smuzhiyun };
300*4882a593Smuzhiyun 
frpw_init(void)301*4882a593Smuzhiyun static int __init frpw_init(void)
302*4882a593Smuzhiyun {
303*4882a593Smuzhiyun 	return paride_register(&frpw);
304*4882a593Smuzhiyun }
305*4882a593Smuzhiyun 
frpw_exit(void)306*4882a593Smuzhiyun static void __exit frpw_exit(void)
307*4882a593Smuzhiyun {
308*4882a593Smuzhiyun 	paride_unregister(&frpw);
309*4882a593Smuzhiyun }
310*4882a593Smuzhiyun 
311*4882a593Smuzhiyun MODULE_LICENSE("GPL");
312*4882a593Smuzhiyun module_init(frpw_init)
313*4882a593Smuzhiyun module_exit(frpw_exit)
314