1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * Broadcom specific AMBA
3*4882a593Smuzhiyun * ChipCommon core driver
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright 2005, Broadcom Corporation
6*4882a593Smuzhiyun * Copyright 2006, 2007, Michael Buesch <m@bues.ch>
7*4882a593Smuzhiyun * Copyright 2012, Hauke Mehrtens <hauke@hauke-m.de>
8*4882a593Smuzhiyun *
9*4882a593Smuzhiyun * Licensed under the GNU/GPL. See COPYING for details.
10*4882a593Smuzhiyun */
11*4882a593Smuzhiyun
12*4882a593Smuzhiyun #include "bcma_private.h"
13*4882a593Smuzhiyun #include <linux/bcm47xx_wdt.h>
14*4882a593Smuzhiyun #include <linux/export.h>
15*4882a593Smuzhiyun #include <linux/platform_device.h>
16*4882a593Smuzhiyun #include <linux/bcma/bcma.h>
17*4882a593Smuzhiyun
bcma_cc_write32_masked(struct bcma_drv_cc * cc,u16 offset,u32 mask,u32 value)18*4882a593Smuzhiyun static inline u32 bcma_cc_write32_masked(struct bcma_drv_cc *cc, u16 offset,
19*4882a593Smuzhiyun u32 mask, u32 value)
20*4882a593Smuzhiyun {
21*4882a593Smuzhiyun value &= mask;
22*4882a593Smuzhiyun value |= bcma_cc_read32(cc, offset) & ~mask;
23*4882a593Smuzhiyun bcma_cc_write32(cc, offset, value);
24*4882a593Smuzhiyun
25*4882a593Smuzhiyun return value;
26*4882a593Smuzhiyun }
27*4882a593Smuzhiyun
bcma_chipco_get_alp_clock(struct bcma_drv_cc * cc)28*4882a593Smuzhiyun u32 bcma_chipco_get_alp_clock(struct bcma_drv_cc *cc)
29*4882a593Smuzhiyun {
30*4882a593Smuzhiyun if (cc->capabilities & BCMA_CC_CAP_PMU)
31*4882a593Smuzhiyun return bcma_pmu_get_alp_clock(cc);
32*4882a593Smuzhiyun
33*4882a593Smuzhiyun return 20000000;
34*4882a593Smuzhiyun }
35*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(bcma_chipco_get_alp_clock);
36*4882a593Smuzhiyun
bcma_core_cc_has_pmu_watchdog(struct bcma_drv_cc * cc)37*4882a593Smuzhiyun static bool bcma_core_cc_has_pmu_watchdog(struct bcma_drv_cc *cc)
38*4882a593Smuzhiyun {
39*4882a593Smuzhiyun struct bcma_bus *bus = cc->core->bus;
40*4882a593Smuzhiyun
41*4882a593Smuzhiyun if (cc->capabilities & BCMA_CC_CAP_PMU) {
42*4882a593Smuzhiyun if (bus->chipinfo.id == BCMA_CHIP_ID_BCM53573) {
43*4882a593Smuzhiyun WARN(bus->chipinfo.rev <= 1, "No watchdog available\n");
44*4882a593Smuzhiyun /* 53573B0 and 53573B1 have bugged PMU watchdog. It can
45*4882a593Smuzhiyun * be enabled but timer can't be bumped. Use CC one
46*4882a593Smuzhiyun * instead.
47*4882a593Smuzhiyun */
48*4882a593Smuzhiyun return false;
49*4882a593Smuzhiyun }
50*4882a593Smuzhiyun return true;
51*4882a593Smuzhiyun } else {
52*4882a593Smuzhiyun return false;
53*4882a593Smuzhiyun }
54*4882a593Smuzhiyun }
55*4882a593Smuzhiyun
bcma_chipco_watchdog_get_max_timer(struct bcma_drv_cc * cc)56*4882a593Smuzhiyun static u32 bcma_chipco_watchdog_get_max_timer(struct bcma_drv_cc *cc)
57*4882a593Smuzhiyun {
58*4882a593Smuzhiyun struct bcma_bus *bus = cc->core->bus;
59*4882a593Smuzhiyun u32 nb;
60*4882a593Smuzhiyun
61*4882a593Smuzhiyun if (bcma_core_cc_has_pmu_watchdog(cc)) {
62*4882a593Smuzhiyun if (bus->chipinfo.id == BCMA_CHIP_ID_BCM4706)
63*4882a593Smuzhiyun nb = 32;
64*4882a593Smuzhiyun else if (cc->core->id.rev < 26)
65*4882a593Smuzhiyun nb = 16;
66*4882a593Smuzhiyun else
67*4882a593Smuzhiyun nb = (cc->core->id.rev >= 37) ? 32 : 24;
68*4882a593Smuzhiyun } else {
69*4882a593Smuzhiyun nb = 28;
70*4882a593Smuzhiyun }
71*4882a593Smuzhiyun if (nb == 32)
72*4882a593Smuzhiyun return 0xffffffff;
73*4882a593Smuzhiyun else
74*4882a593Smuzhiyun return (1 << nb) - 1;
75*4882a593Smuzhiyun }
76*4882a593Smuzhiyun
bcma_chipco_watchdog_timer_set_wdt(struct bcm47xx_wdt * wdt,u32 ticks)77*4882a593Smuzhiyun static u32 bcma_chipco_watchdog_timer_set_wdt(struct bcm47xx_wdt *wdt,
78*4882a593Smuzhiyun u32 ticks)
79*4882a593Smuzhiyun {
80*4882a593Smuzhiyun struct bcma_drv_cc *cc = bcm47xx_wdt_get_drvdata(wdt);
81*4882a593Smuzhiyun
82*4882a593Smuzhiyun return bcma_chipco_watchdog_timer_set(cc, ticks);
83*4882a593Smuzhiyun }
84*4882a593Smuzhiyun
bcma_chipco_watchdog_timer_set_ms_wdt(struct bcm47xx_wdt * wdt,u32 ms)85*4882a593Smuzhiyun static u32 bcma_chipco_watchdog_timer_set_ms_wdt(struct bcm47xx_wdt *wdt,
86*4882a593Smuzhiyun u32 ms)
87*4882a593Smuzhiyun {
88*4882a593Smuzhiyun struct bcma_drv_cc *cc = bcm47xx_wdt_get_drvdata(wdt);
89*4882a593Smuzhiyun u32 ticks;
90*4882a593Smuzhiyun
91*4882a593Smuzhiyun ticks = bcma_chipco_watchdog_timer_set(cc, cc->ticks_per_ms * ms);
92*4882a593Smuzhiyun return ticks / cc->ticks_per_ms;
93*4882a593Smuzhiyun }
94*4882a593Smuzhiyun
bcma_chipco_watchdog_ticks_per_ms(struct bcma_drv_cc * cc)95*4882a593Smuzhiyun static int bcma_chipco_watchdog_ticks_per_ms(struct bcma_drv_cc *cc)
96*4882a593Smuzhiyun {
97*4882a593Smuzhiyun struct bcma_bus *bus = cc->core->bus;
98*4882a593Smuzhiyun
99*4882a593Smuzhiyun if (cc->capabilities & BCMA_CC_CAP_PMU) {
100*4882a593Smuzhiyun if (bus->chipinfo.id == BCMA_CHIP_ID_BCM4706)
101*4882a593Smuzhiyun /* 4706 CC and PMU watchdogs are clocked at 1/4 of ALP
102*4882a593Smuzhiyun * clock
103*4882a593Smuzhiyun */
104*4882a593Smuzhiyun return bcma_chipco_get_alp_clock(cc) / 4000;
105*4882a593Smuzhiyun else
106*4882a593Smuzhiyun /* based on 32KHz ILP clock */
107*4882a593Smuzhiyun return 32;
108*4882a593Smuzhiyun } else {
109*4882a593Smuzhiyun return bcma_chipco_get_alp_clock(cc) / 1000;
110*4882a593Smuzhiyun }
111*4882a593Smuzhiyun }
112*4882a593Smuzhiyun
bcma_chipco_watchdog_register(struct bcma_drv_cc * cc)113*4882a593Smuzhiyun int bcma_chipco_watchdog_register(struct bcma_drv_cc *cc)
114*4882a593Smuzhiyun {
115*4882a593Smuzhiyun struct bcma_bus *bus = cc->core->bus;
116*4882a593Smuzhiyun struct bcm47xx_wdt wdt = {};
117*4882a593Smuzhiyun struct platform_device *pdev;
118*4882a593Smuzhiyun
119*4882a593Smuzhiyun if (bus->chipinfo.id == BCMA_CHIP_ID_BCM53573 &&
120*4882a593Smuzhiyun bus->chipinfo.rev <= 1) {
121*4882a593Smuzhiyun pr_debug("No watchdog on 53573A0 / 53573A1\n");
122*4882a593Smuzhiyun return 0;
123*4882a593Smuzhiyun }
124*4882a593Smuzhiyun
125*4882a593Smuzhiyun wdt.driver_data = cc;
126*4882a593Smuzhiyun wdt.timer_set = bcma_chipco_watchdog_timer_set_wdt;
127*4882a593Smuzhiyun wdt.timer_set_ms = bcma_chipco_watchdog_timer_set_ms_wdt;
128*4882a593Smuzhiyun wdt.max_timer_ms =
129*4882a593Smuzhiyun bcma_chipco_watchdog_get_max_timer(cc) / cc->ticks_per_ms;
130*4882a593Smuzhiyun
131*4882a593Smuzhiyun pdev = platform_device_register_data(NULL, "bcm47xx-wdt",
132*4882a593Smuzhiyun bus->num, &wdt,
133*4882a593Smuzhiyun sizeof(wdt));
134*4882a593Smuzhiyun if (IS_ERR(pdev))
135*4882a593Smuzhiyun return PTR_ERR(pdev);
136*4882a593Smuzhiyun
137*4882a593Smuzhiyun cc->watchdog = pdev;
138*4882a593Smuzhiyun
139*4882a593Smuzhiyun return 0;
140*4882a593Smuzhiyun }
141*4882a593Smuzhiyun
bcma_core_chipcommon_flash_detect(struct bcma_drv_cc * cc)142*4882a593Smuzhiyun static void bcma_core_chipcommon_flash_detect(struct bcma_drv_cc *cc)
143*4882a593Smuzhiyun {
144*4882a593Smuzhiyun struct bcma_bus *bus = cc->core->bus;
145*4882a593Smuzhiyun
146*4882a593Smuzhiyun switch (cc->capabilities & BCMA_CC_CAP_FLASHT) {
147*4882a593Smuzhiyun case BCMA_CC_FLASHT_STSER:
148*4882a593Smuzhiyun case BCMA_CC_FLASHT_ATSER:
149*4882a593Smuzhiyun bcma_debug(bus, "Found serial flash\n");
150*4882a593Smuzhiyun bcma_sflash_init(cc);
151*4882a593Smuzhiyun break;
152*4882a593Smuzhiyun case BCMA_CC_FLASHT_PARA:
153*4882a593Smuzhiyun bcma_debug(bus, "Found parallel flash\n");
154*4882a593Smuzhiyun bcma_pflash_init(cc);
155*4882a593Smuzhiyun break;
156*4882a593Smuzhiyun default:
157*4882a593Smuzhiyun bcma_err(bus, "Flash type not supported\n");
158*4882a593Smuzhiyun }
159*4882a593Smuzhiyun
160*4882a593Smuzhiyun if (cc->core->id.rev == 38 ||
161*4882a593Smuzhiyun bus->chipinfo.id == BCMA_CHIP_ID_BCM4706) {
162*4882a593Smuzhiyun if (cc->capabilities & BCMA_CC_CAP_NFLASH) {
163*4882a593Smuzhiyun bcma_debug(bus, "Found NAND flash\n");
164*4882a593Smuzhiyun bcma_nflash_init(cc);
165*4882a593Smuzhiyun }
166*4882a593Smuzhiyun }
167*4882a593Smuzhiyun }
168*4882a593Smuzhiyun
bcma_core_chipcommon_early_init(struct bcma_drv_cc * cc)169*4882a593Smuzhiyun void bcma_core_chipcommon_early_init(struct bcma_drv_cc *cc)
170*4882a593Smuzhiyun {
171*4882a593Smuzhiyun struct bcma_bus *bus = cc->core->bus;
172*4882a593Smuzhiyun
173*4882a593Smuzhiyun if (cc->early_setup_done)
174*4882a593Smuzhiyun return;
175*4882a593Smuzhiyun
176*4882a593Smuzhiyun spin_lock_init(&cc->gpio_lock);
177*4882a593Smuzhiyun
178*4882a593Smuzhiyun if (cc->core->id.rev >= 11)
179*4882a593Smuzhiyun cc->status = bcma_cc_read32(cc, BCMA_CC_CHIPSTAT);
180*4882a593Smuzhiyun cc->capabilities = bcma_cc_read32(cc, BCMA_CC_CAP);
181*4882a593Smuzhiyun if (cc->core->id.rev >= 35)
182*4882a593Smuzhiyun cc->capabilities_ext = bcma_cc_read32(cc, BCMA_CC_CAP_EXT);
183*4882a593Smuzhiyun
184*4882a593Smuzhiyun if (cc->capabilities & BCMA_CC_CAP_PMU)
185*4882a593Smuzhiyun bcma_pmu_early_init(cc);
186*4882a593Smuzhiyun
187*4882a593Smuzhiyun if (bus->hosttype == BCMA_HOSTTYPE_SOC)
188*4882a593Smuzhiyun bcma_core_chipcommon_flash_detect(cc);
189*4882a593Smuzhiyun
190*4882a593Smuzhiyun cc->early_setup_done = true;
191*4882a593Smuzhiyun }
192*4882a593Smuzhiyun
bcma_core_chipcommon_init(struct bcma_drv_cc * cc)193*4882a593Smuzhiyun void bcma_core_chipcommon_init(struct bcma_drv_cc *cc)
194*4882a593Smuzhiyun {
195*4882a593Smuzhiyun u32 leddc_on = 10;
196*4882a593Smuzhiyun u32 leddc_off = 90;
197*4882a593Smuzhiyun
198*4882a593Smuzhiyun if (cc->setup_done)
199*4882a593Smuzhiyun return;
200*4882a593Smuzhiyun
201*4882a593Smuzhiyun bcma_core_chipcommon_early_init(cc);
202*4882a593Smuzhiyun
203*4882a593Smuzhiyun if (cc->core->id.rev >= 20) {
204*4882a593Smuzhiyun u32 pullup = 0, pulldown = 0;
205*4882a593Smuzhiyun
206*4882a593Smuzhiyun if (cc->core->bus->chipinfo.id == BCMA_CHIP_ID_BCM43142) {
207*4882a593Smuzhiyun pullup = 0x402e0;
208*4882a593Smuzhiyun pulldown = 0x20500;
209*4882a593Smuzhiyun }
210*4882a593Smuzhiyun
211*4882a593Smuzhiyun bcma_cc_write32(cc, BCMA_CC_GPIOPULLUP, pullup);
212*4882a593Smuzhiyun bcma_cc_write32(cc, BCMA_CC_GPIOPULLDOWN, pulldown);
213*4882a593Smuzhiyun }
214*4882a593Smuzhiyun
215*4882a593Smuzhiyun if (cc->capabilities & BCMA_CC_CAP_PMU)
216*4882a593Smuzhiyun bcma_pmu_init(cc);
217*4882a593Smuzhiyun if (cc->capabilities & BCMA_CC_CAP_PCTL)
218*4882a593Smuzhiyun bcma_err(cc->core->bus, "Power control not implemented!\n");
219*4882a593Smuzhiyun
220*4882a593Smuzhiyun if (cc->core->id.rev >= 16) {
221*4882a593Smuzhiyun if (cc->core->bus->sprom.leddc_on_time &&
222*4882a593Smuzhiyun cc->core->bus->sprom.leddc_off_time) {
223*4882a593Smuzhiyun leddc_on = cc->core->bus->sprom.leddc_on_time;
224*4882a593Smuzhiyun leddc_off = cc->core->bus->sprom.leddc_off_time;
225*4882a593Smuzhiyun }
226*4882a593Smuzhiyun bcma_cc_write32(cc, BCMA_CC_GPIOTIMER,
227*4882a593Smuzhiyun ((leddc_on << BCMA_CC_GPIOTIMER_ONTIME_SHIFT) |
228*4882a593Smuzhiyun (leddc_off << BCMA_CC_GPIOTIMER_OFFTIME_SHIFT)));
229*4882a593Smuzhiyun }
230*4882a593Smuzhiyun cc->ticks_per_ms = bcma_chipco_watchdog_ticks_per_ms(cc);
231*4882a593Smuzhiyun
232*4882a593Smuzhiyun cc->setup_done = true;
233*4882a593Smuzhiyun }
234*4882a593Smuzhiyun
235*4882a593Smuzhiyun /* Set chip watchdog reset timer to fire in 'ticks' backplane cycles */
bcma_chipco_watchdog_timer_set(struct bcma_drv_cc * cc,u32 ticks)236*4882a593Smuzhiyun u32 bcma_chipco_watchdog_timer_set(struct bcma_drv_cc *cc, u32 ticks)
237*4882a593Smuzhiyun {
238*4882a593Smuzhiyun u32 maxt;
239*4882a593Smuzhiyun
240*4882a593Smuzhiyun maxt = bcma_chipco_watchdog_get_max_timer(cc);
241*4882a593Smuzhiyun if (bcma_core_cc_has_pmu_watchdog(cc)) {
242*4882a593Smuzhiyun if (ticks == 1)
243*4882a593Smuzhiyun ticks = 2;
244*4882a593Smuzhiyun else if (ticks > maxt)
245*4882a593Smuzhiyun ticks = maxt;
246*4882a593Smuzhiyun bcma_pmu_write32(cc, BCMA_CC_PMU_WATCHDOG, ticks);
247*4882a593Smuzhiyun } else {
248*4882a593Smuzhiyun struct bcma_bus *bus = cc->core->bus;
249*4882a593Smuzhiyun
250*4882a593Smuzhiyun if (bus->chipinfo.id != BCMA_CHIP_ID_BCM4707 &&
251*4882a593Smuzhiyun bus->chipinfo.id != BCMA_CHIP_ID_BCM47094 &&
252*4882a593Smuzhiyun bus->chipinfo.id != BCMA_CHIP_ID_BCM53018)
253*4882a593Smuzhiyun bcma_core_set_clockmode(cc->core,
254*4882a593Smuzhiyun ticks ? BCMA_CLKMODE_FAST : BCMA_CLKMODE_DYNAMIC);
255*4882a593Smuzhiyun
256*4882a593Smuzhiyun if (ticks > maxt)
257*4882a593Smuzhiyun ticks = maxt;
258*4882a593Smuzhiyun /* instant NMI */
259*4882a593Smuzhiyun bcma_cc_write32(cc, BCMA_CC_WATCHDOG, ticks);
260*4882a593Smuzhiyun }
261*4882a593Smuzhiyun return ticks;
262*4882a593Smuzhiyun }
263*4882a593Smuzhiyun
bcma_chipco_irq_mask(struct bcma_drv_cc * cc,u32 mask,u32 value)264*4882a593Smuzhiyun void bcma_chipco_irq_mask(struct bcma_drv_cc *cc, u32 mask, u32 value)
265*4882a593Smuzhiyun {
266*4882a593Smuzhiyun bcma_cc_write32_masked(cc, BCMA_CC_IRQMASK, mask, value);
267*4882a593Smuzhiyun }
268*4882a593Smuzhiyun
bcma_chipco_irq_status(struct bcma_drv_cc * cc,u32 mask)269*4882a593Smuzhiyun u32 bcma_chipco_irq_status(struct bcma_drv_cc *cc, u32 mask)
270*4882a593Smuzhiyun {
271*4882a593Smuzhiyun return bcma_cc_read32(cc, BCMA_CC_IRQSTAT) & mask;
272*4882a593Smuzhiyun }
273*4882a593Smuzhiyun
bcma_chipco_gpio_in(struct bcma_drv_cc * cc,u32 mask)274*4882a593Smuzhiyun u32 bcma_chipco_gpio_in(struct bcma_drv_cc *cc, u32 mask)
275*4882a593Smuzhiyun {
276*4882a593Smuzhiyun return bcma_cc_read32(cc, BCMA_CC_GPIOIN) & mask;
277*4882a593Smuzhiyun }
278*4882a593Smuzhiyun
bcma_chipco_gpio_out(struct bcma_drv_cc * cc,u32 mask,u32 value)279*4882a593Smuzhiyun u32 bcma_chipco_gpio_out(struct bcma_drv_cc *cc, u32 mask, u32 value)
280*4882a593Smuzhiyun {
281*4882a593Smuzhiyun unsigned long flags;
282*4882a593Smuzhiyun u32 res;
283*4882a593Smuzhiyun
284*4882a593Smuzhiyun spin_lock_irqsave(&cc->gpio_lock, flags);
285*4882a593Smuzhiyun res = bcma_cc_write32_masked(cc, BCMA_CC_GPIOOUT, mask, value);
286*4882a593Smuzhiyun spin_unlock_irqrestore(&cc->gpio_lock, flags);
287*4882a593Smuzhiyun
288*4882a593Smuzhiyun return res;
289*4882a593Smuzhiyun }
290*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(bcma_chipco_gpio_out);
291*4882a593Smuzhiyun
bcma_chipco_gpio_outen(struct bcma_drv_cc * cc,u32 mask,u32 value)292*4882a593Smuzhiyun u32 bcma_chipco_gpio_outen(struct bcma_drv_cc *cc, u32 mask, u32 value)
293*4882a593Smuzhiyun {
294*4882a593Smuzhiyun unsigned long flags;
295*4882a593Smuzhiyun u32 res;
296*4882a593Smuzhiyun
297*4882a593Smuzhiyun spin_lock_irqsave(&cc->gpio_lock, flags);
298*4882a593Smuzhiyun res = bcma_cc_write32_masked(cc, BCMA_CC_GPIOOUTEN, mask, value);
299*4882a593Smuzhiyun spin_unlock_irqrestore(&cc->gpio_lock, flags);
300*4882a593Smuzhiyun
301*4882a593Smuzhiyun return res;
302*4882a593Smuzhiyun }
303*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(bcma_chipco_gpio_outen);
304*4882a593Smuzhiyun
305*4882a593Smuzhiyun /*
306*4882a593Smuzhiyun * If the bit is set to 0, chipcommon controlls this GPIO,
307*4882a593Smuzhiyun * if the bit is set to 1, it is used by some part of the chip and not our code.
308*4882a593Smuzhiyun */
bcma_chipco_gpio_control(struct bcma_drv_cc * cc,u32 mask,u32 value)309*4882a593Smuzhiyun u32 bcma_chipco_gpio_control(struct bcma_drv_cc *cc, u32 mask, u32 value)
310*4882a593Smuzhiyun {
311*4882a593Smuzhiyun unsigned long flags;
312*4882a593Smuzhiyun u32 res;
313*4882a593Smuzhiyun
314*4882a593Smuzhiyun spin_lock_irqsave(&cc->gpio_lock, flags);
315*4882a593Smuzhiyun res = bcma_cc_write32_masked(cc, BCMA_CC_GPIOCTL, mask, value);
316*4882a593Smuzhiyun spin_unlock_irqrestore(&cc->gpio_lock, flags);
317*4882a593Smuzhiyun
318*4882a593Smuzhiyun return res;
319*4882a593Smuzhiyun }
320*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(bcma_chipco_gpio_control);
321*4882a593Smuzhiyun
bcma_chipco_gpio_intmask(struct bcma_drv_cc * cc,u32 mask,u32 value)322*4882a593Smuzhiyun u32 bcma_chipco_gpio_intmask(struct bcma_drv_cc *cc, u32 mask, u32 value)
323*4882a593Smuzhiyun {
324*4882a593Smuzhiyun unsigned long flags;
325*4882a593Smuzhiyun u32 res;
326*4882a593Smuzhiyun
327*4882a593Smuzhiyun spin_lock_irqsave(&cc->gpio_lock, flags);
328*4882a593Smuzhiyun res = bcma_cc_write32_masked(cc, BCMA_CC_GPIOIRQ, mask, value);
329*4882a593Smuzhiyun spin_unlock_irqrestore(&cc->gpio_lock, flags);
330*4882a593Smuzhiyun
331*4882a593Smuzhiyun return res;
332*4882a593Smuzhiyun }
333*4882a593Smuzhiyun
bcma_chipco_gpio_polarity(struct bcma_drv_cc * cc,u32 mask,u32 value)334*4882a593Smuzhiyun u32 bcma_chipco_gpio_polarity(struct bcma_drv_cc *cc, u32 mask, u32 value)
335*4882a593Smuzhiyun {
336*4882a593Smuzhiyun unsigned long flags;
337*4882a593Smuzhiyun u32 res;
338*4882a593Smuzhiyun
339*4882a593Smuzhiyun spin_lock_irqsave(&cc->gpio_lock, flags);
340*4882a593Smuzhiyun res = bcma_cc_write32_masked(cc, BCMA_CC_GPIOPOL, mask, value);
341*4882a593Smuzhiyun spin_unlock_irqrestore(&cc->gpio_lock, flags);
342*4882a593Smuzhiyun
343*4882a593Smuzhiyun return res;
344*4882a593Smuzhiyun }
345*4882a593Smuzhiyun
bcma_chipco_gpio_pullup(struct bcma_drv_cc * cc,u32 mask,u32 value)346*4882a593Smuzhiyun u32 bcma_chipco_gpio_pullup(struct bcma_drv_cc *cc, u32 mask, u32 value)
347*4882a593Smuzhiyun {
348*4882a593Smuzhiyun unsigned long flags;
349*4882a593Smuzhiyun u32 res;
350*4882a593Smuzhiyun
351*4882a593Smuzhiyun if (cc->core->id.rev < 20)
352*4882a593Smuzhiyun return 0;
353*4882a593Smuzhiyun
354*4882a593Smuzhiyun spin_lock_irqsave(&cc->gpio_lock, flags);
355*4882a593Smuzhiyun res = bcma_cc_write32_masked(cc, BCMA_CC_GPIOPULLUP, mask, value);
356*4882a593Smuzhiyun spin_unlock_irqrestore(&cc->gpio_lock, flags);
357*4882a593Smuzhiyun
358*4882a593Smuzhiyun return res;
359*4882a593Smuzhiyun }
360*4882a593Smuzhiyun
bcma_chipco_gpio_pulldown(struct bcma_drv_cc * cc,u32 mask,u32 value)361*4882a593Smuzhiyun u32 bcma_chipco_gpio_pulldown(struct bcma_drv_cc *cc, u32 mask, u32 value)
362*4882a593Smuzhiyun {
363*4882a593Smuzhiyun unsigned long flags;
364*4882a593Smuzhiyun u32 res;
365*4882a593Smuzhiyun
366*4882a593Smuzhiyun if (cc->core->id.rev < 20)
367*4882a593Smuzhiyun return 0;
368*4882a593Smuzhiyun
369*4882a593Smuzhiyun spin_lock_irqsave(&cc->gpio_lock, flags);
370*4882a593Smuzhiyun res = bcma_cc_write32_masked(cc, BCMA_CC_GPIOPULLDOWN, mask, value);
371*4882a593Smuzhiyun spin_unlock_irqrestore(&cc->gpio_lock, flags);
372*4882a593Smuzhiyun
373*4882a593Smuzhiyun return res;
374*4882a593Smuzhiyun }
375*4882a593Smuzhiyun
376*4882a593Smuzhiyun #ifdef CONFIG_BCMA_DRIVER_MIPS
bcma_chipco_serial_init(struct bcma_drv_cc * cc)377*4882a593Smuzhiyun void bcma_chipco_serial_init(struct bcma_drv_cc *cc)
378*4882a593Smuzhiyun {
379*4882a593Smuzhiyun unsigned int irq;
380*4882a593Smuzhiyun u32 baud_base;
381*4882a593Smuzhiyun u32 i;
382*4882a593Smuzhiyun unsigned int ccrev = cc->core->id.rev;
383*4882a593Smuzhiyun struct bcma_serial_port *ports = cc->serial_ports;
384*4882a593Smuzhiyun
385*4882a593Smuzhiyun if (ccrev >= 11 && ccrev != 15) {
386*4882a593Smuzhiyun baud_base = bcma_chipco_get_alp_clock(cc);
387*4882a593Smuzhiyun if (ccrev >= 21) {
388*4882a593Smuzhiyun /* Turn off UART clock before switching clocksource. */
389*4882a593Smuzhiyun bcma_cc_write32(cc, BCMA_CC_CORECTL,
390*4882a593Smuzhiyun bcma_cc_read32(cc, BCMA_CC_CORECTL)
391*4882a593Smuzhiyun & ~BCMA_CC_CORECTL_UARTCLKEN);
392*4882a593Smuzhiyun }
393*4882a593Smuzhiyun /* Set the override bit so we don't divide it */
394*4882a593Smuzhiyun bcma_cc_write32(cc, BCMA_CC_CORECTL,
395*4882a593Smuzhiyun bcma_cc_read32(cc, BCMA_CC_CORECTL)
396*4882a593Smuzhiyun | BCMA_CC_CORECTL_UARTCLK0);
397*4882a593Smuzhiyun if (ccrev >= 21) {
398*4882a593Smuzhiyun /* Re-enable the UART clock. */
399*4882a593Smuzhiyun bcma_cc_write32(cc, BCMA_CC_CORECTL,
400*4882a593Smuzhiyun bcma_cc_read32(cc, BCMA_CC_CORECTL)
401*4882a593Smuzhiyun | BCMA_CC_CORECTL_UARTCLKEN);
402*4882a593Smuzhiyun }
403*4882a593Smuzhiyun } else {
404*4882a593Smuzhiyun bcma_err(cc->core->bus, "serial not supported on this device ccrev: 0x%x\n",
405*4882a593Smuzhiyun ccrev);
406*4882a593Smuzhiyun return;
407*4882a593Smuzhiyun }
408*4882a593Smuzhiyun
409*4882a593Smuzhiyun irq = bcma_core_irq(cc->core, 0);
410*4882a593Smuzhiyun
411*4882a593Smuzhiyun /* Determine the registers of the UARTs */
412*4882a593Smuzhiyun cc->nr_serial_ports = (cc->capabilities & BCMA_CC_CAP_NRUART);
413*4882a593Smuzhiyun for (i = 0; i < cc->nr_serial_ports; i++) {
414*4882a593Smuzhiyun ports[i].regs = cc->core->io_addr + BCMA_CC_UART0_DATA +
415*4882a593Smuzhiyun (i * 256);
416*4882a593Smuzhiyun ports[i].irq = irq;
417*4882a593Smuzhiyun ports[i].baud_base = baud_base;
418*4882a593Smuzhiyun ports[i].reg_shift = 0;
419*4882a593Smuzhiyun }
420*4882a593Smuzhiyun }
421*4882a593Smuzhiyun #endif /* CONFIG_BCMA_DRIVER_MIPS */
422