xref: /OK3568_Linux_fs/kernel/drivers/bcma/core.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * Broadcom specific AMBA
3*4882a593Smuzhiyun  * Core ops
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Licensed under the GNU/GPL. See COPYING for details.
6*4882a593Smuzhiyun  */
7*4882a593Smuzhiyun 
8*4882a593Smuzhiyun #include "bcma_private.h"
9*4882a593Smuzhiyun #include <linux/export.h>
10*4882a593Smuzhiyun #include <linux/bcma/bcma.h>
11*4882a593Smuzhiyun 
bcma_core_wait_value(struct bcma_device * core,u16 reg,u32 mask,u32 value,int timeout)12*4882a593Smuzhiyun static bool bcma_core_wait_value(struct bcma_device *core, u16 reg, u32 mask,
13*4882a593Smuzhiyun 				 u32 value, int timeout)
14*4882a593Smuzhiyun {
15*4882a593Smuzhiyun 	unsigned long deadline = jiffies + timeout;
16*4882a593Smuzhiyun 	u32 val;
17*4882a593Smuzhiyun 
18*4882a593Smuzhiyun 	do {
19*4882a593Smuzhiyun 		val = bcma_aread32(core, reg);
20*4882a593Smuzhiyun 		if ((val & mask) == value)
21*4882a593Smuzhiyun 			return true;
22*4882a593Smuzhiyun 		cpu_relax();
23*4882a593Smuzhiyun 		udelay(10);
24*4882a593Smuzhiyun 	} while (!time_after_eq(jiffies, deadline));
25*4882a593Smuzhiyun 
26*4882a593Smuzhiyun 	bcma_warn(core->bus, "Timeout waiting for register 0x%04X!\n", reg);
27*4882a593Smuzhiyun 
28*4882a593Smuzhiyun 	return false;
29*4882a593Smuzhiyun }
30*4882a593Smuzhiyun 
bcma_core_is_enabled(struct bcma_device * core)31*4882a593Smuzhiyun bool bcma_core_is_enabled(struct bcma_device *core)
32*4882a593Smuzhiyun {
33*4882a593Smuzhiyun 	if ((bcma_aread32(core, BCMA_IOCTL) & (BCMA_IOCTL_CLK | BCMA_IOCTL_FGC))
34*4882a593Smuzhiyun 	    != BCMA_IOCTL_CLK)
35*4882a593Smuzhiyun 		return false;
36*4882a593Smuzhiyun 	if (bcma_aread32(core, BCMA_RESET_CTL) & BCMA_RESET_CTL_RESET)
37*4882a593Smuzhiyun 		return false;
38*4882a593Smuzhiyun 	return true;
39*4882a593Smuzhiyun }
40*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(bcma_core_is_enabled);
41*4882a593Smuzhiyun 
bcma_core_disable(struct bcma_device * core,u32 flags)42*4882a593Smuzhiyun void bcma_core_disable(struct bcma_device *core, u32 flags)
43*4882a593Smuzhiyun {
44*4882a593Smuzhiyun 	if (bcma_aread32(core, BCMA_RESET_CTL) & BCMA_RESET_CTL_RESET)
45*4882a593Smuzhiyun 		return;
46*4882a593Smuzhiyun 
47*4882a593Smuzhiyun 	bcma_core_wait_value(core, BCMA_RESET_ST, ~0, 0, 300);
48*4882a593Smuzhiyun 
49*4882a593Smuzhiyun 	bcma_awrite32(core, BCMA_RESET_CTL, BCMA_RESET_CTL_RESET);
50*4882a593Smuzhiyun 	bcma_aread32(core, BCMA_RESET_CTL);
51*4882a593Smuzhiyun 	udelay(1);
52*4882a593Smuzhiyun 
53*4882a593Smuzhiyun 	bcma_awrite32(core, BCMA_IOCTL, flags);
54*4882a593Smuzhiyun 	bcma_aread32(core, BCMA_IOCTL);
55*4882a593Smuzhiyun 	udelay(10);
56*4882a593Smuzhiyun }
57*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(bcma_core_disable);
58*4882a593Smuzhiyun 
bcma_core_enable(struct bcma_device * core,u32 flags)59*4882a593Smuzhiyun int bcma_core_enable(struct bcma_device *core, u32 flags)
60*4882a593Smuzhiyun {
61*4882a593Smuzhiyun 	bcma_core_disable(core, flags);
62*4882a593Smuzhiyun 
63*4882a593Smuzhiyun 	bcma_awrite32(core, BCMA_IOCTL, (BCMA_IOCTL_CLK | BCMA_IOCTL_FGC | flags));
64*4882a593Smuzhiyun 	bcma_aread32(core, BCMA_IOCTL);
65*4882a593Smuzhiyun 
66*4882a593Smuzhiyun 	bcma_awrite32(core, BCMA_RESET_CTL, 0);
67*4882a593Smuzhiyun 	bcma_aread32(core, BCMA_RESET_CTL);
68*4882a593Smuzhiyun 	udelay(1);
69*4882a593Smuzhiyun 
70*4882a593Smuzhiyun 	bcma_awrite32(core, BCMA_IOCTL, (BCMA_IOCTL_CLK | flags));
71*4882a593Smuzhiyun 	bcma_aread32(core, BCMA_IOCTL);
72*4882a593Smuzhiyun 	udelay(1);
73*4882a593Smuzhiyun 
74*4882a593Smuzhiyun 	return 0;
75*4882a593Smuzhiyun }
76*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(bcma_core_enable);
77*4882a593Smuzhiyun 
bcma_core_set_clockmode(struct bcma_device * core,enum bcma_clkmode clkmode)78*4882a593Smuzhiyun void bcma_core_set_clockmode(struct bcma_device *core,
79*4882a593Smuzhiyun 			     enum bcma_clkmode clkmode)
80*4882a593Smuzhiyun {
81*4882a593Smuzhiyun 	u16 i;
82*4882a593Smuzhiyun 
83*4882a593Smuzhiyun 	WARN_ON(core->id.id != BCMA_CORE_CHIPCOMMON &&
84*4882a593Smuzhiyun 		core->id.id != BCMA_CORE_PCIE &&
85*4882a593Smuzhiyun 		core->id.id != BCMA_CORE_80211);
86*4882a593Smuzhiyun 
87*4882a593Smuzhiyun 	switch (clkmode) {
88*4882a593Smuzhiyun 	case BCMA_CLKMODE_FAST:
89*4882a593Smuzhiyun 		bcma_set32(core, BCMA_CLKCTLST, BCMA_CLKCTLST_FORCEHT);
90*4882a593Smuzhiyun 		usleep_range(64, 300);
91*4882a593Smuzhiyun 		for (i = 0; i < 1500; i++) {
92*4882a593Smuzhiyun 			if (bcma_read32(core, BCMA_CLKCTLST) &
93*4882a593Smuzhiyun 			    BCMA_CLKCTLST_HAVEHT) {
94*4882a593Smuzhiyun 				i = 0;
95*4882a593Smuzhiyun 				break;
96*4882a593Smuzhiyun 			}
97*4882a593Smuzhiyun 			udelay(10);
98*4882a593Smuzhiyun 		}
99*4882a593Smuzhiyun 		if (i)
100*4882a593Smuzhiyun 			bcma_err(core->bus, "HT force timeout\n");
101*4882a593Smuzhiyun 		break;
102*4882a593Smuzhiyun 	case BCMA_CLKMODE_DYNAMIC:
103*4882a593Smuzhiyun 		bcma_set32(core, BCMA_CLKCTLST, ~BCMA_CLKCTLST_FORCEHT);
104*4882a593Smuzhiyun 		break;
105*4882a593Smuzhiyun 	}
106*4882a593Smuzhiyun }
107*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(bcma_core_set_clockmode);
108*4882a593Smuzhiyun 
bcma_core_pll_ctl(struct bcma_device * core,u32 req,u32 status,bool on)109*4882a593Smuzhiyun void bcma_core_pll_ctl(struct bcma_device *core, u32 req, u32 status, bool on)
110*4882a593Smuzhiyun {
111*4882a593Smuzhiyun 	u16 i;
112*4882a593Smuzhiyun 
113*4882a593Smuzhiyun 	WARN_ON(req & ~BCMA_CLKCTLST_EXTRESREQ);
114*4882a593Smuzhiyun 	WARN_ON(status & ~BCMA_CLKCTLST_EXTRESST);
115*4882a593Smuzhiyun 
116*4882a593Smuzhiyun 	if (on) {
117*4882a593Smuzhiyun 		bcma_set32(core, BCMA_CLKCTLST, req);
118*4882a593Smuzhiyun 		for (i = 0; i < 10000; i++) {
119*4882a593Smuzhiyun 			if ((bcma_read32(core, BCMA_CLKCTLST) & status) ==
120*4882a593Smuzhiyun 			    status) {
121*4882a593Smuzhiyun 				i = 0;
122*4882a593Smuzhiyun 				break;
123*4882a593Smuzhiyun 			}
124*4882a593Smuzhiyun 			udelay(10);
125*4882a593Smuzhiyun 		}
126*4882a593Smuzhiyun 		if (i)
127*4882a593Smuzhiyun 			bcma_err(core->bus, "PLL enable timeout\n");
128*4882a593Smuzhiyun 	} else {
129*4882a593Smuzhiyun 		/*
130*4882a593Smuzhiyun 		 * Mask the PLL but don't wait for it to be disabled. PLL may be
131*4882a593Smuzhiyun 		 * shared between cores and will be still up if there is another
132*4882a593Smuzhiyun 		 * core using it.
133*4882a593Smuzhiyun 		 */
134*4882a593Smuzhiyun 		bcma_mask32(core, BCMA_CLKCTLST, ~req);
135*4882a593Smuzhiyun 		bcma_read32(core, BCMA_CLKCTLST);
136*4882a593Smuzhiyun 	}
137*4882a593Smuzhiyun }
138*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(bcma_core_pll_ctl);
139*4882a593Smuzhiyun 
bcma_core_dma_translation(struct bcma_device * core)140*4882a593Smuzhiyun u32 bcma_core_dma_translation(struct bcma_device *core)
141*4882a593Smuzhiyun {
142*4882a593Smuzhiyun 	switch (core->bus->hosttype) {
143*4882a593Smuzhiyun 	case BCMA_HOSTTYPE_SOC:
144*4882a593Smuzhiyun 		return 0;
145*4882a593Smuzhiyun 	case BCMA_HOSTTYPE_PCI:
146*4882a593Smuzhiyun 		if (bcma_aread32(core, BCMA_IOST) & BCMA_IOST_DMA64)
147*4882a593Smuzhiyun 			return BCMA_DMA_TRANSLATION_DMA64_CMT;
148*4882a593Smuzhiyun 		else
149*4882a593Smuzhiyun 			return BCMA_DMA_TRANSLATION_DMA32_CMT;
150*4882a593Smuzhiyun 	default:
151*4882a593Smuzhiyun 		bcma_err(core->bus, "DMA translation unknown for host %d\n",
152*4882a593Smuzhiyun 			 core->bus->hosttype);
153*4882a593Smuzhiyun 	}
154*4882a593Smuzhiyun 	return BCMA_DMA_TRANSLATION_NONE;
155*4882a593Smuzhiyun }
156*4882a593Smuzhiyun EXPORT_SYMBOL(bcma_core_dma_translation);
157