xref: /OK3568_Linux_fs/kernel/drivers/atm/uPD98401.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0 */
2*4882a593Smuzhiyun /* drivers/atm/uPD98401.h - NEC uPD98401 (SAR) declarations */
3*4882a593Smuzhiyun 
4*4882a593Smuzhiyun /* Written 1995 by Werner Almesberger, EPFL LRC */
5*4882a593Smuzhiyun 
6*4882a593Smuzhiyun 
7*4882a593Smuzhiyun #ifndef DRIVERS_ATM_uPD98401_H
8*4882a593Smuzhiyun #define DRIVERS_ATM_uPD98401_H
9*4882a593Smuzhiyun 
10*4882a593Smuzhiyun 
11*4882a593Smuzhiyun #define MAX_CRAM_SIZE	(1 << 18)	/* 2^18 words */
12*4882a593Smuzhiyun #define RAM_INCREMENT	1024		/* check in 4 kB increments */
13*4882a593Smuzhiyun 
14*4882a593Smuzhiyun #define uPD98401_PORTS	0x24		/* probably more ? */
15*4882a593Smuzhiyun 
16*4882a593Smuzhiyun 
17*4882a593Smuzhiyun /*
18*4882a593Smuzhiyun  * Commands
19*4882a593Smuzhiyun  */
20*4882a593Smuzhiyun 
21*4882a593Smuzhiyun #define uPD98401_OPEN_CHAN	0x20000000 /* open channel */
22*4882a593Smuzhiyun #define uPD98401_CHAN_ADDR	0x0003fff8 /*	channel address */
23*4882a593Smuzhiyun #define uPD98401_CHAN_ADDR_SHIFT 3
24*4882a593Smuzhiyun #define uPD98401_CLOSE_CHAN	0x24000000 /* close channel */
25*4882a593Smuzhiyun #define uPD98401_CHAN_RT	0x02000000 /*	RX/TX (0 TX, 1 RX) */
26*4882a593Smuzhiyun #define uPD98401_DEACT_CHAN	0x28000000 /* deactivate channel */
27*4882a593Smuzhiyun #define uPD98401_TX_READY	0x30000000 /* TX ready */
28*4882a593Smuzhiyun #define uPD98401_ADD_BAT	0x34000000 /* add batches */
29*4882a593Smuzhiyun #define uPD98401_POOL		0x000f0000 /* pool number */
30*4882a593Smuzhiyun #define uPD98401_POOL_SHIFT	16
31*4882a593Smuzhiyun #define uPD98401_POOL_NUMBAT	0x0000ffff /* number of batches */
32*4882a593Smuzhiyun #define uPD98401_NOP		0x3f000000 /* NOP */
33*4882a593Smuzhiyun #define uPD98401_IND_ACC	0x00000000 /* Indirect Access */
34*4882a593Smuzhiyun #define uPD98401_IA_RW		0x10000000 /*	Read/Write (0 W, 1 R) */
35*4882a593Smuzhiyun #define uPD98401_IA_B3		0x08000000 /*	Byte select, 1 enable */
36*4882a593Smuzhiyun #define uPD98401_IA_B2		0x04000000
37*4882a593Smuzhiyun #define uPD98401_IA_B1		0x02000000
38*4882a593Smuzhiyun #define uPD98401_IA_B0		0x01000000
39*4882a593Smuzhiyun #define uPD98401_IA_BALL	0x0f000000 /*   whole longword */
40*4882a593Smuzhiyun #define uPD98401_IA_TGT		0x000c0000 /*	Target */
41*4882a593Smuzhiyun #define uPD98401_IA_TGT_SHIFT	18
42*4882a593Smuzhiyun #define uPD98401_IA_TGT_CM	0	   /*	- Control Memory */
43*4882a593Smuzhiyun #define uPD98401_IA_TGT_SAR	1	   /*	- uPD98401 registers */
44*4882a593Smuzhiyun #define uPD98401_IA_TGT_PHY	3	   /*   - PHY device */
45*4882a593Smuzhiyun #define uPD98401_IA_ADDR	0x0003ffff
46*4882a593Smuzhiyun 
47*4882a593Smuzhiyun /*
48*4882a593Smuzhiyun  * Command Register Status
49*4882a593Smuzhiyun  */
50*4882a593Smuzhiyun 
51*4882a593Smuzhiyun #define uPD98401_BUSY		0x80000000 /* SAR is busy */
52*4882a593Smuzhiyun #define uPD98401_LOCKED		0x40000000 /* SAR is locked by other CPU */
53*4882a593Smuzhiyun 
54*4882a593Smuzhiyun /*
55*4882a593Smuzhiyun  * Indications
56*4882a593Smuzhiyun  */
57*4882a593Smuzhiyun 
58*4882a593Smuzhiyun /* Normal (AAL5) Receive Indication */
59*4882a593Smuzhiyun #define uPD98401_AAL5_UINFO	0xffff0000 /* user-supplied information */
60*4882a593Smuzhiyun #define uPD98401_AAL5_UINFO_SHIFT 16
61*4882a593Smuzhiyun #define uPD98401_AAL5_SIZE	0x0000ffff /* PDU size (in _CELLS_ !!) */
62*4882a593Smuzhiyun #define uPD98401_AAL5_CHAN	0x7fff0000 /* Channel number */
63*4882a593Smuzhiyun #define uPD98401_AAL5_CHAN_SHIFT	16
64*4882a593Smuzhiyun #define uPD98401_AAL5_ERR	0x00008000 /* Error indication */
65*4882a593Smuzhiyun #define uPD98401_AAL5_CI	0x00004000 /* Congestion Indication */
66*4882a593Smuzhiyun #define uPD98401_AAL5_CLP	0x00002000 /* CLP (>= 1 cell had CLP=1) */
67*4882a593Smuzhiyun #define uPD98401_AAL5_ES	0x00000f00 /* Error Status */
68*4882a593Smuzhiyun #define uPD98401_AAL5_ES_SHIFT	8
69*4882a593Smuzhiyun #define uPD98401_AAL5_ES_NONE	0	   /*	No error */
70*4882a593Smuzhiyun #define uPD98401_AAL5_ES_FREE	1	   /*	Receiver free buf underflow */
71*4882a593Smuzhiyun #define uPD98401_AAL5_ES_FIFO	2	   /*	Receiver FIFO overrun */
72*4882a593Smuzhiyun #define uPD98401_AAL5_ES_TOOBIG	3	   /*	Maximum length violation */
73*4882a593Smuzhiyun #define uPD98401_AAL5_ES_CRC	4	   /*	CRC error */
74*4882a593Smuzhiyun #define uPD98401_AAL5_ES_ABORT	5	   /*	User abort */
75*4882a593Smuzhiyun #define uPD98401_AAL5_ES_LENGTH	6	   /*   Length violation */
76*4882a593Smuzhiyun #define uPD98401_AAL5_ES_T1	7	   /*	T1 error (timeout) */
77*4882a593Smuzhiyun #define uPD98401_AAL5_ES_DEACT	8	   /*	Deactivated with DEACT_CHAN */
78*4882a593Smuzhiyun #define uPD98401_AAL5_POOL	0x0000001f /* Free buffer pool number */
79*4882a593Smuzhiyun 
80*4882a593Smuzhiyun /* Raw Cell Indication */
81*4882a593Smuzhiyun #define uPD98401_RAW_UINFO	uPD98401_AAL5_UINFO
82*4882a593Smuzhiyun #define uPD98401_RAW_UINFO_SHIFT uPD98401_AAL5_UINFO_SHIFT
83*4882a593Smuzhiyun #define uPD98401_RAW_HEC	0x000000ff /* HEC */
84*4882a593Smuzhiyun #define uPD98401_RAW_CHAN	uPD98401_AAL5_CHAN
85*4882a593Smuzhiyun #define uPD98401_RAW_CHAN_SHIFT uPD98401_AAL5_CHAN_SHIFT
86*4882a593Smuzhiyun 
87*4882a593Smuzhiyun /* Transmit Indication */
88*4882a593Smuzhiyun #define uPD98401_TXI_CONN	0x7fff0000 /* Connection Number */
89*4882a593Smuzhiyun #define uPD98401_TXI_CONN_SHIFT	16
90*4882a593Smuzhiyun #define uPD98401_TXI_ACTIVE	0x00008000 /* Channel remains active */
91*4882a593Smuzhiyun #define uPD98401_TXI_PQP	0x00007fff /* Packet Queue Pointer */
92*4882a593Smuzhiyun 
93*4882a593Smuzhiyun /*
94*4882a593Smuzhiyun  * Directly Addressable Registers
95*4882a593Smuzhiyun  */
96*4882a593Smuzhiyun 
97*4882a593Smuzhiyun #define uPD98401_GMR	0x00	/* General Mode Register */
98*4882a593Smuzhiyun #define uPD98401_GSR	0x01	/* General Status Register */
99*4882a593Smuzhiyun #define uPD98401_IMR	0x02	/* Interrupt Mask Register */
100*4882a593Smuzhiyun #define uPD98401_RQU	0x03	/* Receive Queue Underrun */
101*4882a593Smuzhiyun #define uPD98401_RQA	0x04	/* Receive Queue Alert */
102*4882a593Smuzhiyun #define uPD98401_ADDR	0x05	/* Last Burst Address */
103*4882a593Smuzhiyun #define uPD98401_VER	0x06	/* Version Number */
104*4882a593Smuzhiyun #define uPD98401_SWR	0x07	/* Software Reset */
105*4882a593Smuzhiyun #define uPD98401_CMR	0x08	/* Command Register */
106*4882a593Smuzhiyun #define uPD98401_CMR_L	0x09	/* Command Register and Lock/Unlock */
107*4882a593Smuzhiyun #define uPD98401_CER	0x0a	/* Command Extension Register */
108*4882a593Smuzhiyun #define uPD98401_CER_L	0x0b	/* Command Ext Reg and Lock/Unlock */
109*4882a593Smuzhiyun 
110*4882a593Smuzhiyun #define uPD98401_MSH(n) (0x10+(n))	/* Mailbox n Start Address High */
111*4882a593Smuzhiyun #define uPD98401_MSL(n) (0x14+(n))	/* Mailbox n Start Address High */
112*4882a593Smuzhiyun #define uPD98401_MBA(n) (0x18+(n))	/* Mailbox n Bottom Address */
113*4882a593Smuzhiyun #define uPD98401_MTA(n) (0x1c+(n))	/* Mailbox n Tail Address */
114*4882a593Smuzhiyun #define uPD98401_MWA(n) (0x20+(n))	/* Mailbox n Write Address */
115*4882a593Smuzhiyun 
116*4882a593Smuzhiyun /* GMR is at 0x00 */
117*4882a593Smuzhiyun #define uPD98401_GMR_ONE	0x80000000 /* Must be set to one */
118*4882a593Smuzhiyun #define uPD98401_GMR_SLM	0x40000000 /* Address mode (0 word, 1 byte) */
119*4882a593Smuzhiyun #define uPD98401_GMR_CPE	0x00008000 /* Control Memory Parity Enable */
120*4882a593Smuzhiyun #define uPD98401_GMR_LP		0x00004000 /* Loopback */
121*4882a593Smuzhiyun #define uPD98401_GMR_WA		0x00002000 /* Early Bus Write Abort/RDY */
122*4882a593Smuzhiyun #define uPD98401_GMR_RA		0x00001000 /* Early Read Abort/RDY */
123*4882a593Smuzhiyun #define uPD98401_GMR_SZ		0x00000f00 /* Burst Size Enable */
124*4882a593Smuzhiyun #define uPD98401_BURST16	0x00000800 /*	16-word burst */
125*4882a593Smuzhiyun #define uPD98401_BURST8		0x00000400 /*	 8-word burst */
126*4882a593Smuzhiyun #define uPD98401_BURST4		0x00000200 /*	 4-word burst */
127*4882a593Smuzhiyun #define uPD98401_BURST2		0x00000100 /*	 2-word burst */
128*4882a593Smuzhiyun #define uPD98401_GMR_AD		0x00000080 /* Address (burst resolution) Disable */
129*4882a593Smuzhiyun #define uPD98401_GMR_BO		0x00000040 /* Byte Order (0 little, 1 big) */
130*4882a593Smuzhiyun #define uPD98401_GMR_PM		0x00000020 /* Bus Parity Mode (0 byte, 1 word)*/
131*4882a593Smuzhiyun #define uPD98401_GMR_PC		0x00000010 /* Bus Parity Control (0even,1odd) */
132*4882a593Smuzhiyun #define uPD98401_GMR_BPE	0x00000008 /* Bus Parity Enable */
133*4882a593Smuzhiyun #define uPD98401_GMR_DR		0x00000004 /* Receive Drop Mode (0drop,1don't)*/
134*4882a593Smuzhiyun #define uPD98401_GMR_SE		0x00000002 /* Shapers Enable */
135*4882a593Smuzhiyun #define uPD98401_GMR_RE		0x00000001 /* Receiver Enable */
136*4882a593Smuzhiyun 
137*4882a593Smuzhiyun /* GSR is at 0x01, IMR is at 0x02 */
138*4882a593Smuzhiyun #define uPD98401_INT_PI		0x80000000 /* PHY interrupt */
139*4882a593Smuzhiyun #define uPD98401_INT_RQA	0x40000000 /* Receive Queue Alert */
140*4882a593Smuzhiyun #define uPD98401_INT_RQU	0x20000000 /* Receive Queue Underrun */
141*4882a593Smuzhiyun #define uPD98401_INT_RD		0x10000000 /* Receiver Deactivated */
142*4882a593Smuzhiyun #define uPD98401_INT_SPE	0x08000000 /* System Parity Error */
143*4882a593Smuzhiyun #define uPD98401_INT_CPE	0x04000000 /* Control Memory Parity Error */
144*4882a593Smuzhiyun #define uPD98401_INT_SBE	0x02000000 /* System Bus Error */
145*4882a593Smuzhiyun #define uPD98401_INT_IND	0x01000000 /* Initialization Done */
146*4882a593Smuzhiyun #define uPD98401_INT_RCR	0x0000ff00 /* Raw Cell Received */
147*4882a593Smuzhiyun #define uPD98401_INT_RCR_SHIFT	8
148*4882a593Smuzhiyun #define uPD98401_INT_MF		0x000000f0 /* Mailbox Full */
149*4882a593Smuzhiyun #define uPD98401_INT_MF_SHIFT	4
150*4882a593Smuzhiyun #define uPD98401_INT_MM		0x0000000f /* Mailbox Modified */
151*4882a593Smuzhiyun 
152*4882a593Smuzhiyun /* VER is at 0x06 */
153*4882a593Smuzhiyun #define uPD98401_MAJOR		0x0000ff00 /* Major revision */
154*4882a593Smuzhiyun #define uPD98401_MAJOR_SHIFT	8
155*4882a593Smuzhiyun #define uPD98401_MINOR		0x000000ff /* Minor revision */
156*4882a593Smuzhiyun 
157*4882a593Smuzhiyun /*
158*4882a593Smuzhiyun  * Indirectly Addressable Registers
159*4882a593Smuzhiyun  */
160*4882a593Smuzhiyun 
161*4882a593Smuzhiyun #define uPD98401_IM(n)	(0x40000+(n))	/* Scheduler n I and M */
162*4882a593Smuzhiyun #define uPD98401_X(n)	(0x40010+(n))	/* Scheduler n X */
163*4882a593Smuzhiyun #define uPD98401_Y(n)	(0x40020+(n))	/* Scheduler n Y */
164*4882a593Smuzhiyun #define uPD98401_PC(n)	(0x40030+(n))	/* Scheduler n P, C, p and c */
165*4882a593Smuzhiyun #define uPD98401_PS(n)	(0x40040+(n))	/* Scheduler n priority and status */
166*4882a593Smuzhiyun 
167*4882a593Smuzhiyun /* IM contents */
168*4882a593Smuzhiyun #define uPD98401_IM_I		0xff000000 /* I */
169*4882a593Smuzhiyun #define uPD98401_IM_I_SHIFT	24
170*4882a593Smuzhiyun #define uPD98401_IM_M		0x00ffffff /* M */
171*4882a593Smuzhiyun 
172*4882a593Smuzhiyun /* PC contents */
173*4882a593Smuzhiyun #define uPD98401_PC_P		0xff000000 /* P */
174*4882a593Smuzhiyun #define uPD98401_PC_P_SHIFT	24
175*4882a593Smuzhiyun #define uPD98401_PC_C		0x00ff0000 /* C */
176*4882a593Smuzhiyun #define uPD98401_PC_C_SHIFT	16
177*4882a593Smuzhiyun #define uPD98401_PC_p		0x0000ff00 /* p */
178*4882a593Smuzhiyun #define uPD98401_PC_p_SHIFT	8
179*4882a593Smuzhiyun #define uPD98401_PC_c		0x000000ff /* c */
180*4882a593Smuzhiyun 
181*4882a593Smuzhiyun /* PS contents */
182*4882a593Smuzhiyun #define uPD98401_PS_PRIO	0xf0	/* Priority level (0 high, 15 low) */
183*4882a593Smuzhiyun #define uPD98401_PS_PRIO_SHIFT	4
184*4882a593Smuzhiyun #define uPD98401_PS_S		0x08	/* Scan - must be 0 (internal) */
185*4882a593Smuzhiyun #define uPD98401_PS_R		0x04	/* Round Robin (internal) */
186*4882a593Smuzhiyun #define uPD98401_PS_A		0x02	/* Active (internal) */
187*4882a593Smuzhiyun #define uPD98401_PS_E		0x01	/* Enabled */
188*4882a593Smuzhiyun 
189*4882a593Smuzhiyun #define uPD98401_TOS	0x40100	/* Top of Stack Control Memory Address */
190*4882a593Smuzhiyun #define uPD98401_SMA	0x40200	/* Shapers Control Memory Start Address */
191*4882a593Smuzhiyun #define uPD98401_PMA	0x40201	/* Receive Pool Control Memory Start Address */
192*4882a593Smuzhiyun #define uPD98401_T1R	0x40300	/* T1 Register */
193*4882a593Smuzhiyun #define uPD98401_VRR	0x40301	/* VPI/VCI Reduction Register/Recv. Shutdown */
194*4882a593Smuzhiyun #define uPD98401_TSR	0x40302	/* Time-Stamp Register */
195*4882a593Smuzhiyun 
196*4882a593Smuzhiyun /* VRR is at 0x40301 */
197*4882a593Smuzhiyun #define uPD98401_VRR_SDM	0x80000000 /* Shutdown Mode */
198*4882a593Smuzhiyun #define uPD98401_VRR_SHIFT	0x000f0000 /* VPI/VCI Shift */
199*4882a593Smuzhiyun #define uPD98401_VRR_SHIFT_SHIFT 16
200*4882a593Smuzhiyun #define uPD98401_VRR_MASK	0x0000ffff /* VPI/VCI mask */
201*4882a593Smuzhiyun 
202*4882a593Smuzhiyun /*
203*4882a593Smuzhiyun  * TX packet descriptor
204*4882a593Smuzhiyun  */
205*4882a593Smuzhiyun 
206*4882a593Smuzhiyun #define uPD98401_TXPD_SIZE	16	   /* descriptor size (in bytes) */
207*4882a593Smuzhiyun 
208*4882a593Smuzhiyun #define uPD98401_TXPD_V		0x80000000 /* Valid bit */
209*4882a593Smuzhiyun #define uPD98401_TXPD_DP	0x40000000 /* Descriptor (1) or Pointer (0) */
210*4882a593Smuzhiyun #define uPD98401_TXPD_SM	0x20000000 /* Single (1) or Multiple (0) */
211*4882a593Smuzhiyun #define uPD98401_TXPD_CLPM	0x18000000 /* CLP mode */
212*4882a593Smuzhiyun #define uPD98401_CLPM_0		0	   /*	00 CLP = 0 */
213*4882a593Smuzhiyun #define uPD98401_CLPM_1		3	   /*	11 CLP = 1 */
214*4882a593Smuzhiyun #define uPD98401_CLPM_LAST	1	   /*	01 CLP unless last cell */
215*4882a593Smuzhiyun #define uPD98401_TXPD_CLPM_SHIFT 27
216*4882a593Smuzhiyun #define uPD98401_TXPD_PTI	0x07000000 /* PTI pattern */
217*4882a593Smuzhiyun #define uPD98401_TXPD_PTI_SHIFT	24
218*4882a593Smuzhiyun #define uPD98401_TXPD_GFC	0x00f00000 /* GFC pattern */
219*4882a593Smuzhiyun #define uPD98401_TXPD_GFC_SHIFT	20
220*4882a593Smuzhiyun #define uPD98401_TXPD_C10	0x00040000 /* insert CRC-10 */
221*4882a593Smuzhiyun #define uPD98401_TXPD_AAL5	0x00020000 /* AAL5 processing */
222*4882a593Smuzhiyun #define uPD98401_TXPD_MB	0x00010000 /* TX mailbox number */
223*4882a593Smuzhiyun #define uPD98401_TXPD_UU	0x0000ff00 /* CPCS-UU */
224*4882a593Smuzhiyun #define uPD98401_TXPD_UU_SHIFT	8
225*4882a593Smuzhiyun #define uPD98401_TXPD_CPI	0x000000ff /* CPI */
226*4882a593Smuzhiyun 
227*4882a593Smuzhiyun /*
228*4882a593Smuzhiyun  * TX buffer descriptor
229*4882a593Smuzhiyun  */
230*4882a593Smuzhiyun 
231*4882a593Smuzhiyun #define uPD98401_TXBD_SIZE	8	   /* descriptor size (in bytes) */
232*4882a593Smuzhiyun 
233*4882a593Smuzhiyun #define uPD98401_TXBD_LAST	0x80000000 /* last buffer in packet */
234*4882a593Smuzhiyun 
235*4882a593Smuzhiyun /*
236*4882a593Smuzhiyun  * TX VC table
237*4882a593Smuzhiyun  */
238*4882a593Smuzhiyun 
239*4882a593Smuzhiyun /* 1st word has the same structure as in a TX packet descriptor */
240*4882a593Smuzhiyun #define uPD98401_TXVC_L		0x80000000 /* last buffer */
241*4882a593Smuzhiyun #define uPD98401_TXVC_SHP	0x0f000000 /* shaper number */
242*4882a593Smuzhiyun #define uPD98401_TXVC_SHP_SHIFT	24
243*4882a593Smuzhiyun #define uPD98401_TXVC_VPI	0x00ff0000 /* VPI */
244*4882a593Smuzhiyun #define uPD98401_TXVC_VPI_SHIFT	16
245*4882a593Smuzhiyun #define uPD98401_TXVC_VCI	0x0000ffff /* VCI */
246*4882a593Smuzhiyun #define uPD98401_TXVC_QRP	6	   /* Queue Read Pointer is in word 6 */
247*4882a593Smuzhiyun 
248*4882a593Smuzhiyun /*
249*4882a593Smuzhiyun  * RX free buffer pools descriptor
250*4882a593Smuzhiyun  */
251*4882a593Smuzhiyun 
252*4882a593Smuzhiyun #define uPD98401_RXFP_ALERT	0x70000000 /* low water mark */
253*4882a593Smuzhiyun #define uPD98401_RXFP_ALERT_SHIFT 28
254*4882a593Smuzhiyun #define uPD98401_RXFP_BFSZ	0x0f000000 /* buffer size, 64*2^n */
255*4882a593Smuzhiyun #define uPD98401_RXFP_BFSZ_SHIFT 24
256*4882a593Smuzhiyun #define uPD98401_RXFP_BTSZ	0x00ff0000 /* batch size, n+1 */
257*4882a593Smuzhiyun #define uPD98401_RXFP_BTSZ_SHIFT 16
258*4882a593Smuzhiyun #define uPD98401_RXFP_REMAIN	0x0000ffff /* remaining batches in pool */
259*4882a593Smuzhiyun 
260*4882a593Smuzhiyun /*
261*4882a593Smuzhiyun  * RX VC table
262*4882a593Smuzhiyun  */
263*4882a593Smuzhiyun 
264*4882a593Smuzhiyun #define uPD98401_RXVC_BTSZ	0xff000000 /* remaining free buffers in batch */
265*4882a593Smuzhiyun #define uPD98401_RXVC_BTSZ_SHIFT 24
266*4882a593Smuzhiyun #define uPD98401_RXVC_MB	0x00200000 /* RX mailbox number */
267*4882a593Smuzhiyun #define uPD98401_RXVC_POOL	0x001f0000 /* free buffer pool number */
268*4882a593Smuzhiyun #define uPD98401_RXVC_POOL_SHIFT 16
269*4882a593Smuzhiyun #define uPD98401_RXVC_UINFO	0x0000ffff /* user-supplied information */
270*4882a593Smuzhiyun #define uPD98401_RXVC_T1	0xffff0000 /* T1 timestamp */
271*4882a593Smuzhiyun #define uPD98401_RXVC_T1_SHIFT	16
272*4882a593Smuzhiyun #define uPD98401_RXVC_PR	0x00008000 /* Packet Reception, 1 if busy */
273*4882a593Smuzhiyun #define uPD98401_RXVC_DR	0x00004000 /* FIFO Drop */
274*4882a593Smuzhiyun #define uPD98401_RXVC_OD	0x00001000 /* Drop OAM cells */
275*4882a593Smuzhiyun #define uPD98401_RXVC_AR	0x00000800 /* AAL5 or raw cell; 1 if AAL5 */
276*4882a593Smuzhiyun #define uPD98401_RXVC_MAXSEG	0x000007ff /* max number of segments per PDU */
277*4882a593Smuzhiyun #define uPD98401_RXVC_REM	0xfffe0000 /* remaining words in curr buffer */
278*4882a593Smuzhiyun #define uPD98401_RXVC_REM_SHIFT	17
279*4882a593Smuzhiyun #define uPD98401_RXVC_CLP	0x00010000 /* CLP received */
280*4882a593Smuzhiyun #define uPD98401_RXVC_BFA	0x00008000 /* Buffer Assigned */
281*4882a593Smuzhiyun #define uPD98401_RXVC_BTA	0x00004000 /* Batch Assigned */
282*4882a593Smuzhiyun #define uPD98401_RXVC_CI	0x00002000 /* Congestion Indication */
283*4882a593Smuzhiyun #define uPD98401_RXVC_DD	0x00001000 /* Dropping incoming cells */
284*4882a593Smuzhiyun #define uPD98401_RXVC_DP	0x00000800 /* like PR ? */
285*4882a593Smuzhiyun #define uPD98401_RXVC_CURSEG	0x000007ff /* Current Segment count */
286*4882a593Smuzhiyun 
287*4882a593Smuzhiyun /*
288*4882a593Smuzhiyun  * RX lookup table
289*4882a593Smuzhiyun  */
290*4882a593Smuzhiyun 
291*4882a593Smuzhiyun #define uPD98401_RXLT_ENBL	0x8000	   /* Enable */
292*4882a593Smuzhiyun 
293*4882a593Smuzhiyun #endif
294