1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * this file included by nicstar.c
4*4882a593Smuzhiyun */
5*4882a593Smuzhiyun
6*4882a593Smuzhiyun /*
7*4882a593Smuzhiyun * nicstarmac.c
8*4882a593Smuzhiyun * Read this ForeRunner's MAC address from eprom/eeprom
9*4882a593Smuzhiyun */
10*4882a593Smuzhiyun
11*4882a593Smuzhiyun #include <linux/kernel.h>
12*4882a593Smuzhiyun
13*4882a593Smuzhiyun typedef void __iomem *virt_addr_t;
14*4882a593Smuzhiyun
15*4882a593Smuzhiyun #define CYCLE_DELAY 5
16*4882a593Smuzhiyun
17*4882a593Smuzhiyun /*
18*4882a593Smuzhiyun This was the original definition
19*4882a593Smuzhiyun #define osp_MicroDelay(microsec) \
20*4882a593Smuzhiyun do { int _i = 4*microsec; while (--_i > 0) { __SLOW_DOWN_IO; }} while (0)
21*4882a593Smuzhiyun */
22*4882a593Smuzhiyun #define osp_MicroDelay(microsec) {unsigned long useconds = (microsec); \
23*4882a593Smuzhiyun udelay((useconds));}
24*4882a593Smuzhiyun /*
25*4882a593Smuzhiyun * The following tables represent the timing diagrams found in
26*4882a593Smuzhiyun * the Data Sheet for the Xicor X25020 EEProm. The #defines below
27*4882a593Smuzhiyun * represent the bits in the NICStAR's General Purpose register
28*4882a593Smuzhiyun * that must be toggled for the corresponding actions on the EEProm
29*4882a593Smuzhiyun * to occur.
30*4882a593Smuzhiyun */
31*4882a593Smuzhiyun
32*4882a593Smuzhiyun /* Write Data To EEProm from SI line on rising edge of CLK */
33*4882a593Smuzhiyun /* Read Data From EEProm on falling edge of CLK */
34*4882a593Smuzhiyun
35*4882a593Smuzhiyun #define CS_HIGH 0x0002 /* Chip select high */
36*4882a593Smuzhiyun #define CS_LOW 0x0000 /* Chip select low (active low) */
37*4882a593Smuzhiyun #define CLK_HIGH 0x0004 /* Clock high */
38*4882a593Smuzhiyun #define CLK_LOW 0x0000 /* Clock low */
39*4882a593Smuzhiyun #define SI_HIGH 0x0001 /* Serial input data high */
40*4882a593Smuzhiyun #define SI_LOW 0x0000 /* Serial input data low */
41*4882a593Smuzhiyun
42*4882a593Smuzhiyun /* Read Status Register = 0000 0101b */
43*4882a593Smuzhiyun #if 0
44*4882a593Smuzhiyun static u_int32_t rdsrtab[] = {
45*4882a593Smuzhiyun CS_HIGH | CLK_HIGH,
46*4882a593Smuzhiyun CS_LOW | CLK_LOW,
47*4882a593Smuzhiyun CLK_HIGH, /* 0 */
48*4882a593Smuzhiyun CLK_LOW,
49*4882a593Smuzhiyun CLK_HIGH, /* 0 */
50*4882a593Smuzhiyun CLK_LOW,
51*4882a593Smuzhiyun CLK_HIGH, /* 0 */
52*4882a593Smuzhiyun CLK_LOW,
53*4882a593Smuzhiyun CLK_HIGH, /* 0 */
54*4882a593Smuzhiyun CLK_LOW,
55*4882a593Smuzhiyun CLK_HIGH, /* 0 */
56*4882a593Smuzhiyun CLK_LOW | SI_HIGH,
57*4882a593Smuzhiyun CLK_HIGH | SI_HIGH, /* 1 */
58*4882a593Smuzhiyun CLK_LOW | SI_LOW,
59*4882a593Smuzhiyun CLK_HIGH, /* 0 */
60*4882a593Smuzhiyun CLK_LOW | SI_HIGH,
61*4882a593Smuzhiyun CLK_HIGH | SI_HIGH /* 1 */
62*4882a593Smuzhiyun };
63*4882a593Smuzhiyun #endif /* 0 */
64*4882a593Smuzhiyun
65*4882a593Smuzhiyun /* Read from EEPROM = 0000 0011b */
66*4882a593Smuzhiyun static u_int32_t readtab[] = {
67*4882a593Smuzhiyun /*
68*4882a593Smuzhiyun CS_HIGH | CLK_HIGH,
69*4882a593Smuzhiyun */
70*4882a593Smuzhiyun CS_LOW | CLK_LOW,
71*4882a593Smuzhiyun CLK_HIGH, /* 0 */
72*4882a593Smuzhiyun CLK_LOW,
73*4882a593Smuzhiyun CLK_HIGH, /* 0 */
74*4882a593Smuzhiyun CLK_LOW,
75*4882a593Smuzhiyun CLK_HIGH, /* 0 */
76*4882a593Smuzhiyun CLK_LOW,
77*4882a593Smuzhiyun CLK_HIGH, /* 0 */
78*4882a593Smuzhiyun CLK_LOW,
79*4882a593Smuzhiyun CLK_HIGH, /* 0 */
80*4882a593Smuzhiyun CLK_LOW,
81*4882a593Smuzhiyun CLK_HIGH, /* 0 */
82*4882a593Smuzhiyun CLK_LOW | SI_HIGH,
83*4882a593Smuzhiyun CLK_HIGH | SI_HIGH, /* 1 */
84*4882a593Smuzhiyun CLK_LOW | SI_HIGH,
85*4882a593Smuzhiyun CLK_HIGH | SI_HIGH /* 1 */
86*4882a593Smuzhiyun };
87*4882a593Smuzhiyun
88*4882a593Smuzhiyun /* Clock to read from/write to the eeprom */
89*4882a593Smuzhiyun static u_int32_t clocktab[] = {
90*4882a593Smuzhiyun CLK_LOW,
91*4882a593Smuzhiyun CLK_HIGH,
92*4882a593Smuzhiyun CLK_LOW,
93*4882a593Smuzhiyun CLK_HIGH,
94*4882a593Smuzhiyun CLK_LOW,
95*4882a593Smuzhiyun CLK_HIGH,
96*4882a593Smuzhiyun CLK_LOW,
97*4882a593Smuzhiyun CLK_HIGH,
98*4882a593Smuzhiyun CLK_LOW,
99*4882a593Smuzhiyun CLK_HIGH,
100*4882a593Smuzhiyun CLK_LOW,
101*4882a593Smuzhiyun CLK_HIGH,
102*4882a593Smuzhiyun CLK_LOW,
103*4882a593Smuzhiyun CLK_HIGH,
104*4882a593Smuzhiyun CLK_LOW,
105*4882a593Smuzhiyun CLK_HIGH,
106*4882a593Smuzhiyun CLK_LOW
107*4882a593Smuzhiyun };
108*4882a593Smuzhiyun
109*4882a593Smuzhiyun #define NICSTAR_REG_WRITE(bs, reg, val) \
110*4882a593Smuzhiyun while ( readl(bs + STAT) & 0x0200 ) ; \
111*4882a593Smuzhiyun writel((val),(base)+(reg))
112*4882a593Smuzhiyun #define NICSTAR_REG_READ(bs, reg) \
113*4882a593Smuzhiyun readl((base)+(reg))
114*4882a593Smuzhiyun #define NICSTAR_REG_GENERAL_PURPOSE GP
115*4882a593Smuzhiyun
116*4882a593Smuzhiyun /*
117*4882a593Smuzhiyun * This routine will clock the Read_Status_reg function into the X2520
118*4882a593Smuzhiyun * eeprom, then pull the result from bit 16 of the NicSTaR's General Purpose
119*4882a593Smuzhiyun * register.
120*4882a593Smuzhiyun */
121*4882a593Smuzhiyun #if 0
122*4882a593Smuzhiyun u_int32_t nicstar_read_eprom_status(virt_addr_t base)
123*4882a593Smuzhiyun {
124*4882a593Smuzhiyun u_int32_t val;
125*4882a593Smuzhiyun u_int32_t rbyte;
126*4882a593Smuzhiyun int32_t i, j;
127*4882a593Smuzhiyun
128*4882a593Smuzhiyun /* Send read instruction */
129*4882a593Smuzhiyun val = NICSTAR_REG_READ(base, NICSTAR_REG_GENERAL_PURPOSE) & 0xFFFFFFF0;
130*4882a593Smuzhiyun
131*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(rdsrtab); i++) {
132*4882a593Smuzhiyun NICSTAR_REG_WRITE(base, NICSTAR_REG_GENERAL_PURPOSE,
133*4882a593Smuzhiyun (val | rdsrtab[i]));
134*4882a593Smuzhiyun osp_MicroDelay(CYCLE_DELAY);
135*4882a593Smuzhiyun }
136*4882a593Smuzhiyun
137*4882a593Smuzhiyun /* Done sending instruction - now pull data off of bit 16, MSB first */
138*4882a593Smuzhiyun /* Data clocked out of eeprom on falling edge of clock */
139*4882a593Smuzhiyun
140*4882a593Smuzhiyun rbyte = 0;
141*4882a593Smuzhiyun for (i = 7, j = 0; i >= 0; i--) {
142*4882a593Smuzhiyun NICSTAR_REG_WRITE(base, NICSTAR_REG_GENERAL_PURPOSE,
143*4882a593Smuzhiyun (val | clocktab[j++]));
144*4882a593Smuzhiyun rbyte |= (((NICSTAR_REG_READ(base, NICSTAR_REG_GENERAL_PURPOSE)
145*4882a593Smuzhiyun & 0x00010000) >> 16) << i);
146*4882a593Smuzhiyun NICSTAR_REG_WRITE(base, NICSTAR_REG_GENERAL_PURPOSE,
147*4882a593Smuzhiyun (val | clocktab[j++]));
148*4882a593Smuzhiyun osp_MicroDelay(CYCLE_DELAY);
149*4882a593Smuzhiyun }
150*4882a593Smuzhiyun NICSTAR_REG_WRITE(base, NICSTAR_REG_GENERAL_PURPOSE, 2);
151*4882a593Smuzhiyun osp_MicroDelay(CYCLE_DELAY);
152*4882a593Smuzhiyun return rbyte;
153*4882a593Smuzhiyun }
154*4882a593Smuzhiyun #endif /* 0 */
155*4882a593Smuzhiyun
156*4882a593Smuzhiyun /*
157*4882a593Smuzhiyun * This routine will clock the Read_data function into the X2520
158*4882a593Smuzhiyun * eeprom, followed by the address to read from, through the NicSTaR's General
159*4882a593Smuzhiyun * Purpose register.
160*4882a593Smuzhiyun */
161*4882a593Smuzhiyun
read_eprom_byte(virt_addr_t base,u_int8_t offset)162*4882a593Smuzhiyun static u_int8_t read_eprom_byte(virt_addr_t base, u_int8_t offset)
163*4882a593Smuzhiyun {
164*4882a593Smuzhiyun u_int32_t val = 0;
165*4882a593Smuzhiyun int i, j = 0;
166*4882a593Smuzhiyun u_int8_t tempread = 0;
167*4882a593Smuzhiyun
168*4882a593Smuzhiyun val = NICSTAR_REG_READ(base, NICSTAR_REG_GENERAL_PURPOSE) & 0xFFFFFFF0;
169*4882a593Smuzhiyun
170*4882a593Smuzhiyun /* Send READ instruction */
171*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(readtab); i++) {
172*4882a593Smuzhiyun NICSTAR_REG_WRITE(base, NICSTAR_REG_GENERAL_PURPOSE,
173*4882a593Smuzhiyun (val | readtab[i]));
174*4882a593Smuzhiyun osp_MicroDelay(CYCLE_DELAY);
175*4882a593Smuzhiyun }
176*4882a593Smuzhiyun
177*4882a593Smuzhiyun /* Next, we need to send the byte address to read from */
178*4882a593Smuzhiyun for (i = 7; i >= 0; i--) {
179*4882a593Smuzhiyun NICSTAR_REG_WRITE(base, NICSTAR_REG_GENERAL_PURPOSE,
180*4882a593Smuzhiyun (val | clocktab[j++] | ((offset >> i) & 1)));
181*4882a593Smuzhiyun osp_MicroDelay(CYCLE_DELAY);
182*4882a593Smuzhiyun NICSTAR_REG_WRITE(base, NICSTAR_REG_GENERAL_PURPOSE,
183*4882a593Smuzhiyun (val | clocktab[j++] | ((offset >> i) & 1)));
184*4882a593Smuzhiyun osp_MicroDelay(CYCLE_DELAY);
185*4882a593Smuzhiyun }
186*4882a593Smuzhiyun
187*4882a593Smuzhiyun j = 0;
188*4882a593Smuzhiyun
189*4882a593Smuzhiyun /* Now, we can read data from the eeprom by clocking it in */
190*4882a593Smuzhiyun for (i = 7; i >= 0; i--) {
191*4882a593Smuzhiyun NICSTAR_REG_WRITE(base, NICSTAR_REG_GENERAL_PURPOSE,
192*4882a593Smuzhiyun (val | clocktab[j++]));
193*4882a593Smuzhiyun osp_MicroDelay(CYCLE_DELAY);
194*4882a593Smuzhiyun tempread |=
195*4882a593Smuzhiyun (((NICSTAR_REG_READ(base, NICSTAR_REG_GENERAL_PURPOSE)
196*4882a593Smuzhiyun & 0x00010000) >> 16) << i);
197*4882a593Smuzhiyun NICSTAR_REG_WRITE(base, NICSTAR_REG_GENERAL_PURPOSE,
198*4882a593Smuzhiyun (val | clocktab[j++]));
199*4882a593Smuzhiyun osp_MicroDelay(CYCLE_DELAY);
200*4882a593Smuzhiyun }
201*4882a593Smuzhiyun
202*4882a593Smuzhiyun NICSTAR_REG_WRITE(base, NICSTAR_REG_GENERAL_PURPOSE, 2);
203*4882a593Smuzhiyun osp_MicroDelay(CYCLE_DELAY);
204*4882a593Smuzhiyun return tempread;
205*4882a593Smuzhiyun }
206*4882a593Smuzhiyun
nicstar_init_eprom(virt_addr_t base)207*4882a593Smuzhiyun static void nicstar_init_eprom(virt_addr_t base)
208*4882a593Smuzhiyun {
209*4882a593Smuzhiyun u_int32_t val;
210*4882a593Smuzhiyun
211*4882a593Smuzhiyun /*
212*4882a593Smuzhiyun * turn chip select off
213*4882a593Smuzhiyun */
214*4882a593Smuzhiyun val = NICSTAR_REG_READ(base, NICSTAR_REG_GENERAL_PURPOSE) & 0xFFFFFFF0;
215*4882a593Smuzhiyun
216*4882a593Smuzhiyun NICSTAR_REG_WRITE(base, NICSTAR_REG_GENERAL_PURPOSE,
217*4882a593Smuzhiyun (val | CS_HIGH | CLK_HIGH));
218*4882a593Smuzhiyun osp_MicroDelay(CYCLE_DELAY);
219*4882a593Smuzhiyun
220*4882a593Smuzhiyun NICSTAR_REG_WRITE(base, NICSTAR_REG_GENERAL_PURPOSE,
221*4882a593Smuzhiyun (val | CS_HIGH | CLK_LOW));
222*4882a593Smuzhiyun osp_MicroDelay(CYCLE_DELAY);
223*4882a593Smuzhiyun
224*4882a593Smuzhiyun NICSTAR_REG_WRITE(base, NICSTAR_REG_GENERAL_PURPOSE,
225*4882a593Smuzhiyun (val | CS_HIGH | CLK_HIGH));
226*4882a593Smuzhiyun osp_MicroDelay(CYCLE_DELAY);
227*4882a593Smuzhiyun
228*4882a593Smuzhiyun NICSTAR_REG_WRITE(base, NICSTAR_REG_GENERAL_PURPOSE,
229*4882a593Smuzhiyun (val | CS_HIGH | CLK_LOW));
230*4882a593Smuzhiyun osp_MicroDelay(CYCLE_DELAY);
231*4882a593Smuzhiyun }
232*4882a593Smuzhiyun
233*4882a593Smuzhiyun /*
234*4882a593Smuzhiyun * This routine will be the interface to the ReadPromByte function
235*4882a593Smuzhiyun * above.
236*4882a593Smuzhiyun */
237*4882a593Smuzhiyun
238*4882a593Smuzhiyun static void
nicstar_read_eprom(virt_addr_t base,u_int8_t prom_offset,u_int8_t * buffer,u_int32_t nbytes)239*4882a593Smuzhiyun nicstar_read_eprom(virt_addr_t base,
240*4882a593Smuzhiyun u_int8_t prom_offset, u_int8_t * buffer, u_int32_t nbytes)
241*4882a593Smuzhiyun {
242*4882a593Smuzhiyun u_int i;
243*4882a593Smuzhiyun
244*4882a593Smuzhiyun for (i = 0; i < nbytes; i++) {
245*4882a593Smuzhiyun buffer[i] = read_eprom_byte(base, prom_offset);
246*4882a593Smuzhiyun ++prom_offset;
247*4882a593Smuzhiyun osp_MicroDelay(CYCLE_DELAY);
248*4882a593Smuzhiyun }
249*4882a593Smuzhiyun }
250