1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0 */ 2*4882a593Smuzhiyun /* 3*4882a593Smuzhiyun * nicstar.h 4*4882a593Smuzhiyun * 5*4882a593Smuzhiyun * Header file for the nicstar device driver. 6*4882a593Smuzhiyun * 7*4882a593Smuzhiyun * Author: Rui Prior (rprior@inescn.pt) 8*4882a593Smuzhiyun * PowerPC support by Jay Talbott (jay_talbott@mcg.mot.com) April 1999 9*4882a593Smuzhiyun * 10*4882a593Smuzhiyun * (C) INESC 1998 11*4882a593Smuzhiyun */ 12*4882a593Smuzhiyun 13*4882a593Smuzhiyun #ifndef _LINUX_NICSTAR_H_ 14*4882a593Smuzhiyun #define _LINUX_NICSTAR_H_ 15*4882a593Smuzhiyun 16*4882a593Smuzhiyun /* Includes */ 17*4882a593Smuzhiyun 18*4882a593Smuzhiyun #include <linux/types.h> 19*4882a593Smuzhiyun #include <linux/pci.h> 20*4882a593Smuzhiyun #include <linux/idr.h> 21*4882a593Smuzhiyun #include <linux/uio.h> 22*4882a593Smuzhiyun #include <linux/skbuff.h> 23*4882a593Smuzhiyun #include <linux/atmdev.h> 24*4882a593Smuzhiyun #include <linux/atm_nicstar.h> 25*4882a593Smuzhiyun 26*4882a593Smuzhiyun /* Options */ 27*4882a593Smuzhiyun 28*4882a593Smuzhiyun #define NS_MAX_CARDS 4 /* Maximum number of NICStAR based cards 29*4882a593Smuzhiyun controlled by the device driver. Must 30*4882a593Smuzhiyun be <= 5 */ 31*4882a593Smuzhiyun 32*4882a593Smuzhiyun #undef RCQ_SUPPORT /* Do not define this for now */ 33*4882a593Smuzhiyun 34*4882a593Smuzhiyun #define NS_TST_NUM_ENTRIES 2340 /* + 1 for return */ 35*4882a593Smuzhiyun #define NS_TST_RESERVED 340 /* N. entries reserved for UBR/ABR/VBR */ 36*4882a593Smuzhiyun 37*4882a593Smuzhiyun #define NS_SMBUFSIZE 48 /* 48, 96, 240 or 2048 */ 38*4882a593Smuzhiyun #define NS_LGBUFSIZE 16384 /* 2048, 4096, 8192 or 16384 */ 39*4882a593Smuzhiyun #define NS_RSQSIZE 8192 /* 2048, 4096 or 8192 */ 40*4882a593Smuzhiyun #define NS_VPIBITS 2 /* 0, 1, 2, or 8 */ 41*4882a593Smuzhiyun 42*4882a593Smuzhiyun #define NS_MAX_RCTSIZE 4096 /* Number of entries. 4096 or 16384. 43*4882a593Smuzhiyun Define 4096 only if (all) your card(s) 44*4882a593Smuzhiyun have 32K x 32bit SRAM, in which case 45*4882a593Smuzhiyun setting this to 16384 will just waste a 46*4882a593Smuzhiyun lot of memory. 47*4882a593Smuzhiyun Setting this to 4096 for a card with 48*4882a593Smuzhiyun 128K x 32bit SRAM will limit the maximum 49*4882a593Smuzhiyun VCI. */ 50*4882a593Smuzhiyun 51*4882a593Smuzhiyun /*#define NS_PCI_LATENCY 64*//* Must be a multiple of 32 */ 52*4882a593Smuzhiyun 53*4882a593Smuzhiyun /* Number of buffers initially allocated */ 54*4882a593Smuzhiyun #define NUM_SB 32 /* Must be even */ 55*4882a593Smuzhiyun #define NUM_LB 24 /* Must be even */ 56*4882a593Smuzhiyun #define NUM_HB 8 /* Pre-allocated huge buffers */ 57*4882a593Smuzhiyun #define NUM_IOVB 48 /* Iovec buffers */ 58*4882a593Smuzhiyun 59*4882a593Smuzhiyun /* Lower level for count of buffers */ 60*4882a593Smuzhiyun #define MIN_SB 8 /* Must be even */ 61*4882a593Smuzhiyun #define MIN_LB 8 /* Must be even */ 62*4882a593Smuzhiyun #define MIN_HB 6 63*4882a593Smuzhiyun #define MIN_IOVB 8 64*4882a593Smuzhiyun 65*4882a593Smuzhiyun /* Upper level for count of buffers */ 66*4882a593Smuzhiyun #define MAX_SB 64 /* Must be even, <= 508 */ 67*4882a593Smuzhiyun #define MAX_LB 48 /* Must be even, <= 508 */ 68*4882a593Smuzhiyun #define MAX_HB 10 69*4882a593Smuzhiyun #define MAX_IOVB 80 70*4882a593Smuzhiyun 71*4882a593Smuzhiyun /* These are the absolute maximum allowed for the ioctl() */ 72*4882a593Smuzhiyun #define TOP_SB 256 /* Must be even, <= 508 */ 73*4882a593Smuzhiyun #define TOP_LB 128 /* Must be even, <= 508 */ 74*4882a593Smuzhiyun #define TOP_HB 64 75*4882a593Smuzhiyun #define TOP_IOVB 256 76*4882a593Smuzhiyun 77*4882a593Smuzhiyun #define MAX_TBD_PER_VC 1 /* Number of TBDs before a TSR */ 78*4882a593Smuzhiyun #define MAX_TBD_PER_SCQ 10 /* Only meaningful for variable rate SCQs */ 79*4882a593Smuzhiyun 80*4882a593Smuzhiyun #undef ENABLE_TSQFIE 81*4882a593Smuzhiyun 82*4882a593Smuzhiyun #define SCQFULL_TIMEOUT (5 * HZ) 83*4882a593Smuzhiyun 84*4882a593Smuzhiyun #define NS_POLL_PERIOD (HZ) 85*4882a593Smuzhiyun 86*4882a593Smuzhiyun #define PCR_TOLERANCE (1.0001) 87*4882a593Smuzhiyun 88*4882a593Smuzhiyun /* ESI stuff */ 89*4882a593Smuzhiyun 90*4882a593Smuzhiyun #define NICSTAR_EPROM_MAC_ADDR_OFFSET 0x6C 91*4882a593Smuzhiyun #define NICSTAR_EPROM_MAC_ADDR_OFFSET_ALT 0xF6 92*4882a593Smuzhiyun 93*4882a593Smuzhiyun /* #defines */ 94*4882a593Smuzhiyun 95*4882a593Smuzhiyun #define NS_IOREMAP_SIZE 4096 96*4882a593Smuzhiyun 97*4882a593Smuzhiyun /* 98*4882a593Smuzhiyun * BUF_XX distinguish the Rx buffers depending on their (small/large) size. 99*4882a593Smuzhiyun * BUG_SM and BUG_LG are both used by the driver and the device. 100*4882a593Smuzhiyun * BUF_NONE is only used by the driver. 101*4882a593Smuzhiyun */ 102*4882a593Smuzhiyun #define BUF_SM 0x00000000 /* These two are used for push_rxbufs() */ 103*4882a593Smuzhiyun #define BUF_LG 0x00000001 /* CMD, Write_FreeBufQ, LBUF bit */ 104*4882a593Smuzhiyun #define BUF_NONE 0xffffffff /* Software only: */ 105*4882a593Smuzhiyun 106*4882a593Smuzhiyun #define NS_HBUFSIZE 65568 /* Size of max. AAL5 PDU */ 107*4882a593Smuzhiyun #define NS_MAX_IOVECS (2 + (65568 - NS_SMBUFSIZE) / \ 108*4882a593Smuzhiyun (NS_LGBUFSIZE - (NS_LGBUFSIZE % 48))) 109*4882a593Smuzhiyun #define NS_IOVBUFSIZE (NS_MAX_IOVECS * (sizeof(struct iovec))) 110*4882a593Smuzhiyun 111*4882a593Smuzhiyun #define NS_SMBUFSIZE_USABLE (NS_SMBUFSIZE - NS_SMBUFSIZE % 48) 112*4882a593Smuzhiyun #define NS_LGBUFSIZE_USABLE (NS_LGBUFSIZE - NS_LGBUFSIZE % 48) 113*4882a593Smuzhiyun 114*4882a593Smuzhiyun #define NS_AAL0_HEADER (ATM_AAL0_SDU - ATM_CELL_PAYLOAD) /* 4 bytes */ 115*4882a593Smuzhiyun 116*4882a593Smuzhiyun #define NS_SMSKBSIZE (NS_SMBUFSIZE + NS_AAL0_HEADER) 117*4882a593Smuzhiyun #define NS_LGSKBSIZE (NS_SMBUFSIZE + NS_LGBUFSIZE) 118*4882a593Smuzhiyun 119*4882a593Smuzhiyun /* NICStAR structures located in host memory */ 120*4882a593Smuzhiyun 121*4882a593Smuzhiyun /* 122*4882a593Smuzhiyun * RSQ - Receive Status Queue 123*4882a593Smuzhiyun * 124*4882a593Smuzhiyun * Written by the NICStAR, read by the device driver. 125*4882a593Smuzhiyun */ 126*4882a593Smuzhiyun 127*4882a593Smuzhiyun typedef struct ns_rsqe { 128*4882a593Smuzhiyun u32 word_1; 129*4882a593Smuzhiyun u32 buffer_handle; 130*4882a593Smuzhiyun u32 final_aal5_crc32; 131*4882a593Smuzhiyun u32 word_4; 132*4882a593Smuzhiyun } ns_rsqe; 133*4882a593Smuzhiyun 134*4882a593Smuzhiyun #define ns_rsqe_vpi(ns_rsqep) \ 135*4882a593Smuzhiyun ((le32_to_cpu((ns_rsqep)->word_1) & 0x00FF0000) >> 16) 136*4882a593Smuzhiyun #define ns_rsqe_vci(ns_rsqep) \ 137*4882a593Smuzhiyun (le32_to_cpu((ns_rsqep)->word_1) & 0x0000FFFF) 138*4882a593Smuzhiyun 139*4882a593Smuzhiyun #define NS_RSQE_VALID 0x80000000 140*4882a593Smuzhiyun #define NS_RSQE_NZGFC 0x00004000 141*4882a593Smuzhiyun #define NS_RSQE_EOPDU 0x00002000 142*4882a593Smuzhiyun #define NS_RSQE_BUFSIZE 0x00001000 143*4882a593Smuzhiyun #define NS_RSQE_CONGESTION 0x00000800 144*4882a593Smuzhiyun #define NS_RSQE_CLP 0x00000400 145*4882a593Smuzhiyun #define NS_RSQE_CRCERR 0x00000200 146*4882a593Smuzhiyun 147*4882a593Smuzhiyun #define NS_RSQE_BUFSIZE_SM 0x00000000 148*4882a593Smuzhiyun #define NS_RSQE_BUFSIZE_LG 0x00001000 149*4882a593Smuzhiyun 150*4882a593Smuzhiyun #define ns_rsqe_valid(ns_rsqep) \ 151*4882a593Smuzhiyun (le32_to_cpu((ns_rsqep)->word_4) & NS_RSQE_VALID) 152*4882a593Smuzhiyun #define ns_rsqe_nzgfc(ns_rsqep) \ 153*4882a593Smuzhiyun (le32_to_cpu((ns_rsqep)->word_4) & NS_RSQE_NZGFC) 154*4882a593Smuzhiyun #define ns_rsqe_eopdu(ns_rsqep) \ 155*4882a593Smuzhiyun (le32_to_cpu((ns_rsqep)->word_4) & NS_RSQE_EOPDU) 156*4882a593Smuzhiyun #define ns_rsqe_bufsize(ns_rsqep) \ 157*4882a593Smuzhiyun (le32_to_cpu((ns_rsqep)->word_4) & NS_RSQE_BUFSIZE) 158*4882a593Smuzhiyun #define ns_rsqe_congestion(ns_rsqep) \ 159*4882a593Smuzhiyun (le32_to_cpu((ns_rsqep)->word_4) & NS_RSQE_CONGESTION) 160*4882a593Smuzhiyun #define ns_rsqe_clp(ns_rsqep) \ 161*4882a593Smuzhiyun (le32_to_cpu((ns_rsqep)->word_4) & NS_RSQE_CLP) 162*4882a593Smuzhiyun #define ns_rsqe_crcerr(ns_rsqep) \ 163*4882a593Smuzhiyun (le32_to_cpu((ns_rsqep)->word_4) & NS_RSQE_CRCERR) 164*4882a593Smuzhiyun 165*4882a593Smuzhiyun #define ns_rsqe_cellcount(ns_rsqep) \ 166*4882a593Smuzhiyun (le32_to_cpu((ns_rsqep)->word_4) & 0x000001FF) 167*4882a593Smuzhiyun #define ns_rsqe_init(ns_rsqep) \ 168*4882a593Smuzhiyun ((ns_rsqep)->word_4 = cpu_to_le32(0x00000000)) 169*4882a593Smuzhiyun 170*4882a593Smuzhiyun #define NS_RSQ_NUM_ENTRIES (NS_RSQSIZE / 16) 171*4882a593Smuzhiyun #define NS_RSQ_ALIGNMENT NS_RSQSIZE 172*4882a593Smuzhiyun 173*4882a593Smuzhiyun /* 174*4882a593Smuzhiyun * RCQ - Raw Cell Queue 175*4882a593Smuzhiyun * 176*4882a593Smuzhiyun * Written by the NICStAR, read by the device driver. 177*4882a593Smuzhiyun */ 178*4882a593Smuzhiyun 179*4882a593Smuzhiyun typedef struct cell_payload { 180*4882a593Smuzhiyun u32 word[12]; 181*4882a593Smuzhiyun } cell_payload; 182*4882a593Smuzhiyun 183*4882a593Smuzhiyun typedef struct ns_rcqe { 184*4882a593Smuzhiyun u32 word_1; 185*4882a593Smuzhiyun u32 word_2; 186*4882a593Smuzhiyun u32 word_3; 187*4882a593Smuzhiyun u32 word_4; 188*4882a593Smuzhiyun cell_payload payload; 189*4882a593Smuzhiyun } ns_rcqe; 190*4882a593Smuzhiyun 191*4882a593Smuzhiyun #define NS_RCQE_SIZE 64 /* bytes */ 192*4882a593Smuzhiyun 193*4882a593Smuzhiyun #define ns_rcqe_islast(ns_rcqep) \ 194*4882a593Smuzhiyun (le32_to_cpu((ns_rcqep)->word_2) != 0x00000000) 195*4882a593Smuzhiyun #define ns_rcqe_cellheader(ns_rcqep) \ 196*4882a593Smuzhiyun (le32_to_cpu((ns_rcqep)->word_1)) 197*4882a593Smuzhiyun #define ns_rcqe_nextbufhandle(ns_rcqep) \ 198*4882a593Smuzhiyun (le32_to_cpu((ns_rcqep)->word_2)) 199*4882a593Smuzhiyun 200*4882a593Smuzhiyun /* 201*4882a593Smuzhiyun * SCQ - Segmentation Channel Queue 202*4882a593Smuzhiyun * 203*4882a593Smuzhiyun * Written by the device driver, read by the NICStAR. 204*4882a593Smuzhiyun */ 205*4882a593Smuzhiyun 206*4882a593Smuzhiyun typedef struct ns_scqe { 207*4882a593Smuzhiyun u32 word_1; 208*4882a593Smuzhiyun u32 word_2; 209*4882a593Smuzhiyun u32 word_3; 210*4882a593Smuzhiyun u32 word_4; 211*4882a593Smuzhiyun } ns_scqe; 212*4882a593Smuzhiyun 213*4882a593Smuzhiyun /* NOTE: SCQ entries can be either a TBD (Transmit Buffer Descriptors) 214*4882a593Smuzhiyun or TSR (Transmit Status Requests) */ 215*4882a593Smuzhiyun 216*4882a593Smuzhiyun #define NS_SCQE_TYPE_TBD 0x00000000 217*4882a593Smuzhiyun #define NS_SCQE_TYPE_TSR 0x80000000 218*4882a593Smuzhiyun 219*4882a593Smuzhiyun #define NS_TBD_EOPDU 0x40000000 220*4882a593Smuzhiyun #define NS_TBD_AAL0 0x00000000 221*4882a593Smuzhiyun #define NS_TBD_AAL34 0x04000000 222*4882a593Smuzhiyun #define NS_TBD_AAL5 0x08000000 223*4882a593Smuzhiyun 224*4882a593Smuzhiyun #define NS_TBD_VPI_MASK 0x0FF00000 225*4882a593Smuzhiyun #define NS_TBD_VCI_MASK 0x000FFFF0 226*4882a593Smuzhiyun #define NS_TBD_VC_MASK (NS_TBD_VPI_MASK | NS_TBD_VCI_MASK) 227*4882a593Smuzhiyun 228*4882a593Smuzhiyun #define NS_TBD_VPI_SHIFT 20 229*4882a593Smuzhiyun #define NS_TBD_VCI_SHIFT 4 230*4882a593Smuzhiyun 231*4882a593Smuzhiyun #define ns_tbd_mkword_1(flags, m, n, buflen) \ 232*4882a593Smuzhiyun (cpu_to_le32((flags) | (m) << 23 | (n) << 16 | (buflen))) 233*4882a593Smuzhiyun #define ns_tbd_mkword_1_novbr(flags, buflen) \ 234*4882a593Smuzhiyun (cpu_to_le32((flags) | (buflen) | 0x00810000)) 235*4882a593Smuzhiyun #define ns_tbd_mkword_3(control, pdulen) \ 236*4882a593Smuzhiyun (cpu_to_le32((control) << 16 | (pdulen))) 237*4882a593Smuzhiyun #define ns_tbd_mkword_4(gfc, vpi, vci, pt, clp) \ 238*4882a593Smuzhiyun (cpu_to_le32((gfc) << 28 | (vpi) << 20 | (vci) << 4 | (pt) << 1 | (clp))) 239*4882a593Smuzhiyun 240*4882a593Smuzhiyun #define NS_TSR_INTENABLE 0x20000000 241*4882a593Smuzhiyun 242*4882a593Smuzhiyun #define NS_TSR_SCDISVBR 0xFFFF /* Use as scdi for VBR SCD */ 243*4882a593Smuzhiyun 244*4882a593Smuzhiyun #define ns_tsr_mkword_1(flags) \ 245*4882a593Smuzhiyun (cpu_to_le32(NS_SCQE_TYPE_TSR | (flags))) 246*4882a593Smuzhiyun #define ns_tsr_mkword_2(scdi, scqi) \ 247*4882a593Smuzhiyun (cpu_to_le32((scdi) << 16 | 0x00008000 | (scqi))) 248*4882a593Smuzhiyun 249*4882a593Smuzhiyun #define ns_scqe_is_tsr(ns_scqep) \ 250*4882a593Smuzhiyun (le32_to_cpu((ns_scqep)->word_1) & NS_SCQE_TYPE_TSR) 251*4882a593Smuzhiyun 252*4882a593Smuzhiyun #define VBR_SCQ_NUM_ENTRIES 512 253*4882a593Smuzhiyun #define VBR_SCQSIZE 8192 254*4882a593Smuzhiyun #define CBR_SCQ_NUM_ENTRIES 64 255*4882a593Smuzhiyun #define CBR_SCQSIZE 1024 256*4882a593Smuzhiyun 257*4882a593Smuzhiyun #define NS_SCQE_SIZE 16 258*4882a593Smuzhiyun 259*4882a593Smuzhiyun /* 260*4882a593Smuzhiyun * TSQ - Transmit Status Queue 261*4882a593Smuzhiyun * 262*4882a593Smuzhiyun * Written by the NICStAR, read by the device driver. 263*4882a593Smuzhiyun */ 264*4882a593Smuzhiyun 265*4882a593Smuzhiyun typedef struct ns_tsi { 266*4882a593Smuzhiyun u32 word_1; 267*4882a593Smuzhiyun u32 word_2; 268*4882a593Smuzhiyun } ns_tsi; 269*4882a593Smuzhiyun 270*4882a593Smuzhiyun /* NOTE: The first word can be a status word copied from the TSR which 271*4882a593Smuzhiyun originated the TSI, or a timer overflow indicator. In this last 272*4882a593Smuzhiyun case, the value of the first word is all zeroes. */ 273*4882a593Smuzhiyun 274*4882a593Smuzhiyun #define NS_TSI_EMPTY 0x80000000 275*4882a593Smuzhiyun #define NS_TSI_TIMESTAMP_MASK 0x00FFFFFF 276*4882a593Smuzhiyun 277*4882a593Smuzhiyun #define ns_tsi_isempty(ns_tsip) \ 278*4882a593Smuzhiyun (le32_to_cpu((ns_tsip)->word_2) & NS_TSI_EMPTY) 279*4882a593Smuzhiyun #define ns_tsi_gettimestamp(ns_tsip) \ 280*4882a593Smuzhiyun (le32_to_cpu((ns_tsip)->word_2) & NS_TSI_TIMESTAMP_MASK) 281*4882a593Smuzhiyun 282*4882a593Smuzhiyun #define ns_tsi_init(ns_tsip) \ 283*4882a593Smuzhiyun ((ns_tsip)->word_2 = cpu_to_le32(NS_TSI_EMPTY)) 284*4882a593Smuzhiyun 285*4882a593Smuzhiyun #define NS_TSQSIZE 8192 286*4882a593Smuzhiyun #define NS_TSQ_NUM_ENTRIES 1024 287*4882a593Smuzhiyun #define NS_TSQ_ALIGNMENT 8192 288*4882a593Smuzhiyun 289*4882a593Smuzhiyun #define NS_TSI_SCDISVBR NS_TSR_SCDISVBR 290*4882a593Smuzhiyun 291*4882a593Smuzhiyun #define ns_tsi_tmrof(ns_tsip) \ 292*4882a593Smuzhiyun (le32_to_cpu((ns_tsip)->word_1) == 0x00000000) 293*4882a593Smuzhiyun #define ns_tsi_getscdindex(ns_tsip) \ 294*4882a593Smuzhiyun ((le32_to_cpu((ns_tsip)->word_1) & 0xFFFF0000) >> 16) 295*4882a593Smuzhiyun #define ns_tsi_getscqpos(ns_tsip) \ 296*4882a593Smuzhiyun (le32_to_cpu((ns_tsip)->word_1) & 0x00007FFF) 297*4882a593Smuzhiyun 298*4882a593Smuzhiyun /* NICStAR structures located in local SRAM */ 299*4882a593Smuzhiyun 300*4882a593Smuzhiyun /* 301*4882a593Smuzhiyun * RCT - Receive Connection Table 302*4882a593Smuzhiyun * 303*4882a593Smuzhiyun * Written by both the NICStAR and the device driver. 304*4882a593Smuzhiyun */ 305*4882a593Smuzhiyun 306*4882a593Smuzhiyun typedef struct ns_rcte { 307*4882a593Smuzhiyun u32 word_1; 308*4882a593Smuzhiyun u32 buffer_handle; 309*4882a593Smuzhiyun u32 dma_address; 310*4882a593Smuzhiyun u32 aal5_crc32; 311*4882a593Smuzhiyun } ns_rcte; 312*4882a593Smuzhiyun 313*4882a593Smuzhiyun #define NS_RCTE_BSFB 0x00200000 /* Rev. D only */ 314*4882a593Smuzhiyun #define NS_RCTE_NZGFC 0x00100000 315*4882a593Smuzhiyun #define NS_RCTE_CONNECTOPEN 0x00080000 316*4882a593Smuzhiyun #define NS_RCTE_AALMASK 0x00070000 317*4882a593Smuzhiyun #define NS_RCTE_AAL0 0x00000000 318*4882a593Smuzhiyun #define NS_RCTE_AAL34 0x00010000 319*4882a593Smuzhiyun #define NS_RCTE_AAL5 0x00020000 320*4882a593Smuzhiyun #define NS_RCTE_RCQ 0x00030000 321*4882a593Smuzhiyun #define NS_RCTE_RAWCELLINTEN 0x00008000 322*4882a593Smuzhiyun #define NS_RCTE_RXCONSTCELLADDR 0x00004000 323*4882a593Smuzhiyun #define NS_RCTE_BUFFVALID 0x00002000 324*4882a593Smuzhiyun #define NS_RCTE_FBDSIZE 0x00001000 325*4882a593Smuzhiyun #define NS_RCTE_EFCI 0x00000800 326*4882a593Smuzhiyun #define NS_RCTE_CLP 0x00000400 327*4882a593Smuzhiyun #define NS_RCTE_CRCERROR 0x00000200 328*4882a593Smuzhiyun #define NS_RCTE_CELLCOUNT_MASK 0x000001FF 329*4882a593Smuzhiyun 330*4882a593Smuzhiyun #define NS_RCTE_FBDSIZE_SM 0x00000000 331*4882a593Smuzhiyun #define NS_RCTE_FBDSIZE_LG 0x00001000 332*4882a593Smuzhiyun 333*4882a593Smuzhiyun #define NS_RCT_ENTRY_SIZE 4 /* Number of dwords */ 334*4882a593Smuzhiyun 335*4882a593Smuzhiyun /* NOTE: We could make macros to contruct the first word of the RCTE, 336*4882a593Smuzhiyun but that doesn't seem to make much sense... */ 337*4882a593Smuzhiyun 338*4882a593Smuzhiyun /* 339*4882a593Smuzhiyun * FBD - Free Buffer Descriptor 340*4882a593Smuzhiyun * 341*4882a593Smuzhiyun * Written by the device driver using via the command register. 342*4882a593Smuzhiyun */ 343*4882a593Smuzhiyun 344*4882a593Smuzhiyun typedef struct ns_fbd { 345*4882a593Smuzhiyun u32 buffer_handle; 346*4882a593Smuzhiyun u32 dma_address; 347*4882a593Smuzhiyun } ns_fbd; 348*4882a593Smuzhiyun 349*4882a593Smuzhiyun /* 350*4882a593Smuzhiyun * TST - Transmit Schedule Table 351*4882a593Smuzhiyun * 352*4882a593Smuzhiyun * Written by the device driver. 353*4882a593Smuzhiyun */ 354*4882a593Smuzhiyun 355*4882a593Smuzhiyun typedef u32 ns_tste; 356*4882a593Smuzhiyun 357*4882a593Smuzhiyun #define NS_TST_OPCODE_MASK 0x60000000 358*4882a593Smuzhiyun 359*4882a593Smuzhiyun #define NS_TST_OPCODE_NULL 0x00000000 /* Insert null cell */ 360*4882a593Smuzhiyun #define NS_TST_OPCODE_FIXED 0x20000000 /* Cell from a fixed rate channel */ 361*4882a593Smuzhiyun #define NS_TST_OPCODE_VARIABLE 0x40000000 362*4882a593Smuzhiyun #define NS_TST_OPCODE_END 0x60000000 /* Jump */ 363*4882a593Smuzhiyun 364*4882a593Smuzhiyun #define ns_tste_make(opcode, sramad) (opcode | sramad) 365*4882a593Smuzhiyun 366*4882a593Smuzhiyun /* NOTE: 367*4882a593Smuzhiyun 368*4882a593Smuzhiyun - When the opcode is FIXED, sramad specifies the SRAM address of the 369*4882a593Smuzhiyun SCD for that fixed rate channel. 370*4882a593Smuzhiyun - When the opcode is END, sramad specifies the SRAM address of the 371*4882a593Smuzhiyun location of the next TST entry to read. 372*4882a593Smuzhiyun */ 373*4882a593Smuzhiyun 374*4882a593Smuzhiyun /* 375*4882a593Smuzhiyun * SCD - Segmentation Channel Descriptor 376*4882a593Smuzhiyun * 377*4882a593Smuzhiyun * Written by both the device driver and the NICStAR 378*4882a593Smuzhiyun */ 379*4882a593Smuzhiyun 380*4882a593Smuzhiyun typedef struct ns_scd { 381*4882a593Smuzhiyun u32 word_1; 382*4882a593Smuzhiyun u32 word_2; 383*4882a593Smuzhiyun u32 partial_aal5_crc; 384*4882a593Smuzhiyun u32 reserved; 385*4882a593Smuzhiyun ns_scqe cache_a; 386*4882a593Smuzhiyun ns_scqe cache_b; 387*4882a593Smuzhiyun } ns_scd; 388*4882a593Smuzhiyun 389*4882a593Smuzhiyun #define NS_SCD_BASE_MASK_VAR 0xFFFFE000 /* Variable rate */ 390*4882a593Smuzhiyun #define NS_SCD_BASE_MASK_FIX 0xFFFFFC00 /* Fixed rate */ 391*4882a593Smuzhiyun #define NS_SCD_TAIL_MASK_VAR 0x00001FF0 392*4882a593Smuzhiyun #define NS_SCD_TAIL_MASK_FIX 0x000003F0 393*4882a593Smuzhiyun #define NS_SCD_HEAD_MASK_VAR 0x00001FF0 394*4882a593Smuzhiyun #define NS_SCD_HEAD_MASK_FIX 0x000003F0 395*4882a593Smuzhiyun #define NS_SCD_XMITFOREVER 0x02000000 396*4882a593Smuzhiyun 397*4882a593Smuzhiyun /* NOTE: There are other fields in word 2 of the SCD, but as they should 398*4882a593Smuzhiyun not be needed in the device driver they are not defined here. */ 399*4882a593Smuzhiyun 400*4882a593Smuzhiyun /* NICStAR local SRAM memory map */ 401*4882a593Smuzhiyun 402*4882a593Smuzhiyun #define NS_RCT 0x00000 403*4882a593Smuzhiyun #define NS_RCT_32_END 0x03FFF 404*4882a593Smuzhiyun #define NS_RCT_128_END 0x0FFFF 405*4882a593Smuzhiyun #define NS_UNUSED_32 0x04000 406*4882a593Smuzhiyun #define NS_UNUSED_128 0x10000 407*4882a593Smuzhiyun #define NS_UNUSED_END 0x1BFFF 408*4882a593Smuzhiyun #define NS_TST_FRSCD 0x1C000 409*4882a593Smuzhiyun #define NS_TST_FRSCD_END 0x1E7DB 410*4882a593Smuzhiyun #define NS_VRSCD2 0x1E7DC 411*4882a593Smuzhiyun #define NS_VRSCD2_END 0x1E7E7 412*4882a593Smuzhiyun #define NS_VRSCD1 0x1E7E8 413*4882a593Smuzhiyun #define NS_VRSCD1_END 0x1E7F3 414*4882a593Smuzhiyun #define NS_VRSCD0 0x1E7F4 415*4882a593Smuzhiyun #define NS_VRSCD0_END 0x1E7FF 416*4882a593Smuzhiyun #define NS_RXFIFO 0x1E800 417*4882a593Smuzhiyun #define NS_RXFIFO_END 0x1F7FF 418*4882a593Smuzhiyun #define NS_SMFBQ 0x1F800 419*4882a593Smuzhiyun #define NS_SMFBQ_END 0x1FBFF 420*4882a593Smuzhiyun #define NS_LGFBQ 0x1FC00 421*4882a593Smuzhiyun #define NS_LGFBQ_END 0x1FFFF 422*4882a593Smuzhiyun 423*4882a593Smuzhiyun /* NISCtAR operation registers */ 424*4882a593Smuzhiyun 425*4882a593Smuzhiyun /* See Section 3.4 of `IDT77211 NICStAR User Manual' from www.idt.com */ 426*4882a593Smuzhiyun 427*4882a593Smuzhiyun enum ns_regs { 428*4882a593Smuzhiyun DR0 = 0x00, /* Data Register 0 R/W */ 429*4882a593Smuzhiyun DR1 = 0x04, /* Data Register 1 W */ 430*4882a593Smuzhiyun DR2 = 0x08, /* Data Register 2 W */ 431*4882a593Smuzhiyun DR3 = 0x0C, /* Data Register 3 W */ 432*4882a593Smuzhiyun CMD = 0x10, /* Command W */ 433*4882a593Smuzhiyun CFG = 0x14, /* Configuration R/W */ 434*4882a593Smuzhiyun STAT = 0x18, /* Status R/W */ 435*4882a593Smuzhiyun RSQB = 0x1C, /* Receive Status Queue Base W */ 436*4882a593Smuzhiyun RSQT = 0x20, /* Receive Status Queue Tail R */ 437*4882a593Smuzhiyun RSQH = 0x24, /* Receive Status Queue Head W */ 438*4882a593Smuzhiyun CDC = 0x28, /* Cell Drop Counter R/clear */ 439*4882a593Smuzhiyun VPEC = 0x2C, /* VPI/VCI Lookup Error Count R/clear */ 440*4882a593Smuzhiyun ICC = 0x30, /* Invalid Cell Count R/clear */ 441*4882a593Smuzhiyun RAWCT = 0x34, /* Raw Cell Tail R */ 442*4882a593Smuzhiyun TMR = 0x38, /* Timer R */ 443*4882a593Smuzhiyun TSTB = 0x3C, /* Transmit Schedule Table Base R/W */ 444*4882a593Smuzhiyun TSQB = 0x40, /* Transmit Status Queue Base W */ 445*4882a593Smuzhiyun TSQT = 0x44, /* Transmit Status Queue Tail R */ 446*4882a593Smuzhiyun TSQH = 0x48, /* Transmit Status Queue Head W */ 447*4882a593Smuzhiyun GP = 0x4C, /* General Purpose R/W */ 448*4882a593Smuzhiyun VPM = 0x50 /* VPI/VCI Mask W */ 449*4882a593Smuzhiyun }; 450*4882a593Smuzhiyun 451*4882a593Smuzhiyun /* NICStAR commands issued to the CMD register */ 452*4882a593Smuzhiyun 453*4882a593Smuzhiyun /* Top 4 bits are command opcode, lower 28 are parameters. */ 454*4882a593Smuzhiyun 455*4882a593Smuzhiyun #define NS_CMD_NO_OPERATION 0x00000000 456*4882a593Smuzhiyun /* params always 0 */ 457*4882a593Smuzhiyun 458*4882a593Smuzhiyun #define NS_CMD_OPENCLOSE_CONNECTION 0x20000000 459*4882a593Smuzhiyun /* b19{1=open,0=close} b18-2{SRAM addr} */ 460*4882a593Smuzhiyun 461*4882a593Smuzhiyun #define NS_CMD_WRITE_SRAM 0x40000000 462*4882a593Smuzhiyun /* b18-2{SRAM addr} b1-0{burst size} */ 463*4882a593Smuzhiyun 464*4882a593Smuzhiyun #define NS_CMD_READ_SRAM 0x50000000 465*4882a593Smuzhiyun /* b18-2{SRAM addr} */ 466*4882a593Smuzhiyun 467*4882a593Smuzhiyun #define NS_CMD_WRITE_FREEBUFQ 0x60000000 468*4882a593Smuzhiyun /* b0{large buf indicator} */ 469*4882a593Smuzhiyun 470*4882a593Smuzhiyun #define NS_CMD_READ_UTILITY 0x80000000 471*4882a593Smuzhiyun /* b8{1=select UTL_CS1} b9{1=select UTL_CS0} b7-0{bus addr} */ 472*4882a593Smuzhiyun 473*4882a593Smuzhiyun #define NS_CMD_WRITE_UTILITY 0x90000000 474*4882a593Smuzhiyun /* b8{1=select UTL_CS1} b9{1=select UTL_CS0} b7-0{bus addr} */ 475*4882a593Smuzhiyun 476*4882a593Smuzhiyun #define NS_CMD_OPEN_CONNECTION (NS_CMD_OPENCLOSE_CONNECTION | 0x00080000) 477*4882a593Smuzhiyun #define NS_CMD_CLOSE_CONNECTION NS_CMD_OPENCLOSE_CONNECTION 478*4882a593Smuzhiyun 479*4882a593Smuzhiyun /* NICStAR configuration bits */ 480*4882a593Smuzhiyun 481*4882a593Smuzhiyun #define NS_CFG_SWRST 0x80000000 /* Software Reset */ 482*4882a593Smuzhiyun #define NS_CFG_RXPATH 0x20000000 /* Receive Path Enable */ 483*4882a593Smuzhiyun #define NS_CFG_SMBUFSIZE_MASK 0x18000000 /* Small Receive Buffer Size */ 484*4882a593Smuzhiyun #define NS_CFG_LGBUFSIZE_MASK 0x06000000 /* Large Receive Buffer Size */ 485*4882a593Smuzhiyun #define NS_CFG_EFBIE 0x01000000 /* Empty Free Buffer Queue 486*4882a593Smuzhiyun Interrupt Enable */ 487*4882a593Smuzhiyun #define NS_CFG_RSQSIZE_MASK 0x00C00000 /* Receive Status Queue Size */ 488*4882a593Smuzhiyun #define NS_CFG_ICACCEPT 0x00200000 /* Invalid Cell Accept */ 489*4882a593Smuzhiyun #define NS_CFG_IGNOREGFC 0x00100000 /* Ignore General Flow Control */ 490*4882a593Smuzhiyun #define NS_CFG_VPIBITS_MASK 0x000C0000 /* VPI/VCI Bits Size Select */ 491*4882a593Smuzhiyun #define NS_CFG_RCTSIZE_MASK 0x00030000 /* Receive Connection Table Size */ 492*4882a593Smuzhiyun #define NS_CFG_VCERRACCEPT 0x00008000 /* VPI/VCI Error Cell Accept */ 493*4882a593Smuzhiyun #define NS_CFG_RXINT_MASK 0x00007000 /* End of Receive PDU Interrupt 494*4882a593Smuzhiyun Handling */ 495*4882a593Smuzhiyun #define NS_CFG_RAWIE 0x00000800 /* Raw Cell Qu' Interrupt Enable */ 496*4882a593Smuzhiyun #define NS_CFG_RSQAFIE 0x00000400 /* Receive Queue Almost Full 497*4882a593Smuzhiyun Interrupt Enable */ 498*4882a593Smuzhiyun #define NS_CFG_RXRM 0x00000200 /* Receive RM Cells */ 499*4882a593Smuzhiyun #define NS_CFG_TMRROIE 0x00000080 /* Timer Roll Over Interrupt 500*4882a593Smuzhiyun Enable */ 501*4882a593Smuzhiyun #define NS_CFG_TXEN 0x00000020 /* Transmit Operation Enable */ 502*4882a593Smuzhiyun #define NS_CFG_TXIE 0x00000010 /* Transmit Status Interrupt 503*4882a593Smuzhiyun Enable */ 504*4882a593Smuzhiyun #define NS_CFG_TXURIE 0x00000008 /* Transmit Under-run Interrupt 505*4882a593Smuzhiyun Enable */ 506*4882a593Smuzhiyun #define NS_CFG_UMODE 0x00000004 /* Utopia Mode (cell/byte) Select */ 507*4882a593Smuzhiyun #define NS_CFG_TSQFIE 0x00000002 /* Transmit Status Queue Full 508*4882a593Smuzhiyun Interrupt Enable */ 509*4882a593Smuzhiyun #define NS_CFG_PHYIE 0x00000001 /* PHY Interrupt Enable */ 510*4882a593Smuzhiyun 511*4882a593Smuzhiyun #define NS_CFG_SMBUFSIZE_48 0x00000000 512*4882a593Smuzhiyun #define NS_CFG_SMBUFSIZE_96 0x08000000 513*4882a593Smuzhiyun #define NS_CFG_SMBUFSIZE_240 0x10000000 514*4882a593Smuzhiyun #define NS_CFG_SMBUFSIZE_2048 0x18000000 515*4882a593Smuzhiyun 516*4882a593Smuzhiyun #define NS_CFG_LGBUFSIZE_2048 0x00000000 517*4882a593Smuzhiyun #define NS_CFG_LGBUFSIZE_4096 0x02000000 518*4882a593Smuzhiyun #define NS_CFG_LGBUFSIZE_8192 0x04000000 519*4882a593Smuzhiyun #define NS_CFG_LGBUFSIZE_16384 0x06000000 520*4882a593Smuzhiyun 521*4882a593Smuzhiyun #define NS_CFG_RSQSIZE_2048 0x00000000 522*4882a593Smuzhiyun #define NS_CFG_RSQSIZE_4096 0x00400000 523*4882a593Smuzhiyun #define NS_CFG_RSQSIZE_8192 0x00800000 524*4882a593Smuzhiyun 525*4882a593Smuzhiyun #define NS_CFG_VPIBITS_0 0x00000000 526*4882a593Smuzhiyun #define NS_CFG_VPIBITS_1 0x00040000 527*4882a593Smuzhiyun #define NS_CFG_VPIBITS_2 0x00080000 528*4882a593Smuzhiyun #define NS_CFG_VPIBITS_8 0x000C0000 529*4882a593Smuzhiyun 530*4882a593Smuzhiyun #define NS_CFG_RCTSIZE_4096_ENTRIES 0x00000000 531*4882a593Smuzhiyun #define NS_CFG_RCTSIZE_8192_ENTRIES 0x00010000 532*4882a593Smuzhiyun #define NS_CFG_RCTSIZE_16384_ENTRIES 0x00020000 533*4882a593Smuzhiyun 534*4882a593Smuzhiyun #define NS_CFG_RXINT_NOINT 0x00000000 535*4882a593Smuzhiyun #define NS_CFG_RXINT_NODELAY 0x00001000 536*4882a593Smuzhiyun #define NS_CFG_RXINT_314US 0x00002000 537*4882a593Smuzhiyun #define NS_CFG_RXINT_624US 0x00003000 538*4882a593Smuzhiyun #define NS_CFG_RXINT_899US 0x00004000 539*4882a593Smuzhiyun 540*4882a593Smuzhiyun /* NICStAR STATus bits */ 541*4882a593Smuzhiyun 542*4882a593Smuzhiyun #define NS_STAT_SFBQC_MASK 0xFF000000 /* hi 8 bits Small Buffer Queue Count */ 543*4882a593Smuzhiyun #define NS_STAT_LFBQC_MASK 0x00FF0000 /* hi 8 bits Large Buffer Queue Count */ 544*4882a593Smuzhiyun #define NS_STAT_TSIF 0x00008000 /* Transmit Status Queue Indicator */ 545*4882a593Smuzhiyun #define NS_STAT_TXICP 0x00004000 /* Transmit Incomplete PDU */ 546*4882a593Smuzhiyun #define NS_STAT_TSQF 0x00001000 /* Transmit Status Queue Full */ 547*4882a593Smuzhiyun #define NS_STAT_TMROF 0x00000800 /* Timer Overflow */ 548*4882a593Smuzhiyun #define NS_STAT_PHYI 0x00000400 /* PHY Device Interrupt */ 549*4882a593Smuzhiyun #define NS_STAT_CMDBZ 0x00000200 /* Command Busy */ 550*4882a593Smuzhiyun #define NS_STAT_SFBQF 0x00000100 /* Small Buffer Queue Full */ 551*4882a593Smuzhiyun #define NS_STAT_LFBQF 0x00000080 /* Large Buffer Queue Full */ 552*4882a593Smuzhiyun #define NS_STAT_RSQF 0x00000040 /* Receive Status Queue Full */ 553*4882a593Smuzhiyun #define NS_STAT_EOPDU 0x00000020 /* End of PDU */ 554*4882a593Smuzhiyun #define NS_STAT_RAWCF 0x00000010 /* Raw Cell Flag */ 555*4882a593Smuzhiyun #define NS_STAT_SFBQE 0x00000008 /* Small Buffer Queue Empty */ 556*4882a593Smuzhiyun #define NS_STAT_LFBQE 0x00000004 /* Large Buffer Queue Empty */ 557*4882a593Smuzhiyun #define NS_STAT_RSQAF 0x00000002 /* Receive Status Queue Almost Full */ 558*4882a593Smuzhiyun 559*4882a593Smuzhiyun #define ns_stat_sfbqc_get(stat) (((stat) & NS_STAT_SFBQC_MASK) >> 23) 560*4882a593Smuzhiyun #define ns_stat_lfbqc_get(stat) (((stat) & NS_STAT_LFBQC_MASK) >> 15) 561*4882a593Smuzhiyun 562*4882a593Smuzhiyun /* #defines which depend on other #defines */ 563*4882a593Smuzhiyun 564*4882a593Smuzhiyun #define NS_TST0 NS_TST_FRSCD 565*4882a593Smuzhiyun #define NS_TST1 (NS_TST_FRSCD + NS_TST_NUM_ENTRIES + 1) 566*4882a593Smuzhiyun 567*4882a593Smuzhiyun #define NS_FRSCD (NS_TST1 + NS_TST_NUM_ENTRIES + 1) 568*4882a593Smuzhiyun #define NS_FRSCD_SIZE 12 /* 12 dwords */ 569*4882a593Smuzhiyun #define NS_FRSCD_NUM ((NS_TST_FRSCD_END + 1 - NS_FRSCD) / NS_FRSCD_SIZE) 570*4882a593Smuzhiyun 571*4882a593Smuzhiyun #if (NS_SMBUFSIZE == 48) 572*4882a593Smuzhiyun #define NS_CFG_SMBUFSIZE NS_CFG_SMBUFSIZE_48 573*4882a593Smuzhiyun #elif (NS_SMBUFSIZE == 96) 574*4882a593Smuzhiyun #define NS_CFG_SMBUFSIZE NS_CFG_SMBUFSIZE_96 575*4882a593Smuzhiyun #elif (NS_SMBUFSIZE == 240) 576*4882a593Smuzhiyun #define NS_CFG_SMBUFSIZE NS_CFG_SMBUFSIZE_240 577*4882a593Smuzhiyun #elif (NS_SMBUFSIZE == 2048) 578*4882a593Smuzhiyun #define NS_CFG_SMBUFSIZE NS_CFG_SMBUFSIZE_2048 579*4882a593Smuzhiyun #else 580*4882a593Smuzhiyun #error NS_SMBUFSIZE is incorrect in nicstar.h 581*4882a593Smuzhiyun #endif /* NS_SMBUFSIZE */ 582*4882a593Smuzhiyun 583*4882a593Smuzhiyun #if (NS_LGBUFSIZE == 2048) 584*4882a593Smuzhiyun #define NS_CFG_LGBUFSIZE NS_CFG_LGBUFSIZE_2048 585*4882a593Smuzhiyun #elif (NS_LGBUFSIZE == 4096) 586*4882a593Smuzhiyun #define NS_CFG_LGBUFSIZE NS_CFG_LGBUFSIZE_4096 587*4882a593Smuzhiyun #elif (NS_LGBUFSIZE == 8192) 588*4882a593Smuzhiyun #define NS_CFG_LGBUFSIZE NS_CFG_LGBUFSIZE_8192 589*4882a593Smuzhiyun #elif (NS_LGBUFSIZE == 16384) 590*4882a593Smuzhiyun #define NS_CFG_LGBUFSIZE NS_CFG_LGBUFSIZE_16384 591*4882a593Smuzhiyun #else 592*4882a593Smuzhiyun #error NS_LGBUFSIZE is incorrect in nicstar.h 593*4882a593Smuzhiyun #endif /* NS_LGBUFSIZE */ 594*4882a593Smuzhiyun 595*4882a593Smuzhiyun #if (NS_RSQSIZE == 2048) 596*4882a593Smuzhiyun #define NS_CFG_RSQSIZE NS_CFG_RSQSIZE_2048 597*4882a593Smuzhiyun #elif (NS_RSQSIZE == 4096) 598*4882a593Smuzhiyun #define NS_CFG_RSQSIZE NS_CFG_RSQSIZE_4096 599*4882a593Smuzhiyun #elif (NS_RSQSIZE == 8192) 600*4882a593Smuzhiyun #define NS_CFG_RSQSIZE NS_CFG_RSQSIZE_8192 601*4882a593Smuzhiyun #else 602*4882a593Smuzhiyun #error NS_RSQSIZE is incorrect in nicstar.h 603*4882a593Smuzhiyun #endif /* NS_RSQSIZE */ 604*4882a593Smuzhiyun 605*4882a593Smuzhiyun #if (NS_VPIBITS == 0) 606*4882a593Smuzhiyun #define NS_CFG_VPIBITS NS_CFG_VPIBITS_0 607*4882a593Smuzhiyun #elif (NS_VPIBITS == 1) 608*4882a593Smuzhiyun #define NS_CFG_VPIBITS NS_CFG_VPIBITS_1 609*4882a593Smuzhiyun #elif (NS_VPIBITS == 2) 610*4882a593Smuzhiyun #define NS_CFG_VPIBITS NS_CFG_VPIBITS_2 611*4882a593Smuzhiyun #elif (NS_VPIBITS == 8) 612*4882a593Smuzhiyun #define NS_CFG_VPIBITS NS_CFG_VPIBITS_8 613*4882a593Smuzhiyun #else 614*4882a593Smuzhiyun #error NS_VPIBITS is incorrect in nicstar.h 615*4882a593Smuzhiyun #endif /* NS_VPIBITS */ 616*4882a593Smuzhiyun 617*4882a593Smuzhiyun #ifdef RCQ_SUPPORT 618*4882a593Smuzhiyun #define NS_CFG_RAWIE_OPT NS_CFG_RAWIE 619*4882a593Smuzhiyun #else 620*4882a593Smuzhiyun #define NS_CFG_RAWIE_OPT 0x00000000 621*4882a593Smuzhiyun #endif /* RCQ_SUPPORT */ 622*4882a593Smuzhiyun 623*4882a593Smuzhiyun #ifdef ENABLE_TSQFIE 624*4882a593Smuzhiyun #define NS_CFG_TSQFIE_OPT NS_CFG_TSQFIE 625*4882a593Smuzhiyun #else 626*4882a593Smuzhiyun #define NS_CFG_TSQFIE_OPT 0x00000000 627*4882a593Smuzhiyun #endif /* ENABLE_TSQFIE */ 628*4882a593Smuzhiyun 629*4882a593Smuzhiyun /* PCI stuff */ 630*4882a593Smuzhiyun 631*4882a593Smuzhiyun #ifndef PCI_VENDOR_ID_IDT 632*4882a593Smuzhiyun #define PCI_VENDOR_ID_IDT 0x111D 633*4882a593Smuzhiyun #endif /* PCI_VENDOR_ID_IDT */ 634*4882a593Smuzhiyun 635*4882a593Smuzhiyun #ifndef PCI_DEVICE_ID_IDT_IDT77201 636*4882a593Smuzhiyun #define PCI_DEVICE_ID_IDT_IDT77201 0x0001 637*4882a593Smuzhiyun #endif /* PCI_DEVICE_ID_IDT_IDT77201 */ 638*4882a593Smuzhiyun 639*4882a593Smuzhiyun /* Device driver structures */ 640*4882a593Smuzhiyun 641*4882a593Smuzhiyun struct ns_skb_prv { 642*4882a593Smuzhiyun u32 buf_type; /* BUF_SM/BUF_LG/BUF_NONE */ 643*4882a593Smuzhiyun u32 dma; 644*4882a593Smuzhiyun int iovcnt; 645*4882a593Smuzhiyun }; 646*4882a593Smuzhiyun 647*4882a593Smuzhiyun #define NS_PRV_BUFTYPE(skb) \ 648*4882a593Smuzhiyun (((struct ns_skb_prv *)(ATM_SKB(skb)+1))->buf_type) 649*4882a593Smuzhiyun #define NS_PRV_DMA(skb) \ 650*4882a593Smuzhiyun (((struct ns_skb_prv *)(ATM_SKB(skb)+1))->dma) 651*4882a593Smuzhiyun #define NS_PRV_IOVCNT(skb) \ 652*4882a593Smuzhiyun (((struct ns_skb_prv *)(ATM_SKB(skb)+1))->iovcnt) 653*4882a593Smuzhiyun 654*4882a593Smuzhiyun typedef struct tsq_info { 655*4882a593Smuzhiyun void *org; 656*4882a593Smuzhiyun dma_addr_t dma; 657*4882a593Smuzhiyun ns_tsi *base; 658*4882a593Smuzhiyun ns_tsi *next; 659*4882a593Smuzhiyun ns_tsi *last; 660*4882a593Smuzhiyun } tsq_info; 661*4882a593Smuzhiyun 662*4882a593Smuzhiyun typedef struct scq_info { 663*4882a593Smuzhiyun void *org; 664*4882a593Smuzhiyun dma_addr_t dma; 665*4882a593Smuzhiyun ns_scqe *base; 666*4882a593Smuzhiyun ns_scqe *last; 667*4882a593Smuzhiyun ns_scqe *next; 668*4882a593Smuzhiyun volatile ns_scqe *tail; /* Not related to the nicstar register */ 669*4882a593Smuzhiyun unsigned num_entries; 670*4882a593Smuzhiyun struct sk_buff **skb; /* Pointer to an array of pointers 671*4882a593Smuzhiyun to the sk_buffs used for tx */ 672*4882a593Smuzhiyun u32 scd; /* SRAM address of the corresponding 673*4882a593Smuzhiyun SCD */ 674*4882a593Smuzhiyun int tbd_count; /* Only meaningful on variable rate */ 675*4882a593Smuzhiyun wait_queue_head_t scqfull_waitq; 676*4882a593Smuzhiyun volatile char full; /* SCQ full indicator */ 677*4882a593Smuzhiyun spinlock_t lock; /* SCQ spinlock */ 678*4882a593Smuzhiyun } scq_info; 679*4882a593Smuzhiyun 680*4882a593Smuzhiyun typedef struct rsq_info { 681*4882a593Smuzhiyun void *org; 682*4882a593Smuzhiyun dma_addr_t dma; 683*4882a593Smuzhiyun ns_rsqe *base; 684*4882a593Smuzhiyun ns_rsqe *next; 685*4882a593Smuzhiyun ns_rsqe *last; 686*4882a593Smuzhiyun } rsq_info; 687*4882a593Smuzhiyun 688*4882a593Smuzhiyun typedef struct skb_pool { 689*4882a593Smuzhiyun volatile int count; /* number of buffers in the queue */ 690*4882a593Smuzhiyun struct sk_buff_head queue; 691*4882a593Smuzhiyun } skb_pool; 692*4882a593Smuzhiyun 693*4882a593Smuzhiyun /* NOTE: for small and large buffer pools, the count is not used, as the 694*4882a593Smuzhiyun actual value used for buffer management is the one read from the 695*4882a593Smuzhiyun card. */ 696*4882a593Smuzhiyun 697*4882a593Smuzhiyun typedef struct vc_map { 698*4882a593Smuzhiyun volatile unsigned int tx:1; /* TX vc? */ 699*4882a593Smuzhiyun volatile unsigned int rx:1; /* RX vc? */ 700*4882a593Smuzhiyun struct atm_vcc *tx_vcc, *rx_vcc; 701*4882a593Smuzhiyun struct sk_buff *rx_iov; /* RX iovector skb */ 702*4882a593Smuzhiyun scq_info *scq; /* To keep track of the SCQ */ 703*4882a593Smuzhiyun u32 cbr_scd; /* SRAM address of the corresponding 704*4882a593Smuzhiyun SCD. 0x00000000 for UBR/VBR/ABR */ 705*4882a593Smuzhiyun int tbd_count; 706*4882a593Smuzhiyun } vc_map; 707*4882a593Smuzhiyun 708*4882a593Smuzhiyun typedef struct ns_dev { 709*4882a593Smuzhiyun int index; /* Card ID to the device driver */ 710*4882a593Smuzhiyun int sram_size; /* In k x 32bit words. 32 or 128 */ 711*4882a593Smuzhiyun void __iomem *membase; /* Card's memory base address */ 712*4882a593Smuzhiyun unsigned long max_pcr; 713*4882a593Smuzhiyun int rct_size; /* Number of entries */ 714*4882a593Smuzhiyun int vpibits; 715*4882a593Smuzhiyun int vcibits; 716*4882a593Smuzhiyun struct pci_dev *pcidev; 717*4882a593Smuzhiyun struct idr idr; 718*4882a593Smuzhiyun struct atm_dev *atmdev; 719*4882a593Smuzhiyun tsq_info tsq; 720*4882a593Smuzhiyun rsq_info rsq; 721*4882a593Smuzhiyun scq_info *scq0, *scq1, *scq2; /* VBR SCQs */ 722*4882a593Smuzhiyun skb_pool sbpool; /* Small buffers */ 723*4882a593Smuzhiyun skb_pool lbpool; /* Large buffers */ 724*4882a593Smuzhiyun skb_pool hbpool; /* Pre-allocated huge buffers */ 725*4882a593Smuzhiyun skb_pool iovpool; /* iovector buffers */ 726*4882a593Smuzhiyun volatile int efbie; /* Empty free buf. queue int. enabled */ 727*4882a593Smuzhiyun volatile u32 tst_addr; /* SRAM address of the TST in use */ 728*4882a593Smuzhiyun volatile int tst_free_entries; 729*4882a593Smuzhiyun vc_map vcmap[NS_MAX_RCTSIZE]; 730*4882a593Smuzhiyun vc_map *tste2vc[NS_TST_NUM_ENTRIES]; 731*4882a593Smuzhiyun vc_map *scd2vc[NS_FRSCD_NUM]; 732*4882a593Smuzhiyun buf_nr sbnr; 733*4882a593Smuzhiyun buf_nr lbnr; 734*4882a593Smuzhiyun buf_nr hbnr; 735*4882a593Smuzhiyun buf_nr iovnr; 736*4882a593Smuzhiyun int sbfqc; 737*4882a593Smuzhiyun int lbfqc; 738*4882a593Smuzhiyun struct sk_buff *sm_handle; 739*4882a593Smuzhiyun u32 sm_addr; 740*4882a593Smuzhiyun struct sk_buff *lg_handle; 741*4882a593Smuzhiyun u32 lg_addr; 742*4882a593Smuzhiyun struct sk_buff *rcbuf; /* Current raw cell buffer */ 743*4882a593Smuzhiyun struct ns_rcqe *rawcell; 744*4882a593Smuzhiyun u32 rawch; /* Raw cell queue head */ 745*4882a593Smuzhiyun unsigned intcnt; /* Interrupt counter */ 746*4882a593Smuzhiyun spinlock_t int_lock; /* Interrupt lock */ 747*4882a593Smuzhiyun spinlock_t res_lock; /* Card resource lock */ 748*4882a593Smuzhiyun } ns_dev; 749*4882a593Smuzhiyun 750*4882a593Smuzhiyun /* NOTE: Each tste2vc entry relates a given TST entry to the corresponding 751*4882a593Smuzhiyun CBR vc. If the entry is not allocated, it must be NULL. 752*4882a593Smuzhiyun 753*4882a593Smuzhiyun There are two TSTs so the driver can modify them on the fly 754*4882a593Smuzhiyun without stopping the transmission. 755*4882a593Smuzhiyun 756*4882a593Smuzhiyun scd2vc allows us to find out unused fixed rate SCDs, because 757*4882a593Smuzhiyun they must have a NULL pointer here. */ 758*4882a593Smuzhiyun 759*4882a593Smuzhiyun #endif /* _LINUX_NICSTAR_H_ */ 760