1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0 */ 2*4882a593Smuzhiyun /* drivers/atm/midway.h - Efficient Networks Midway (SAR) description */ 3*4882a593Smuzhiyun 4*4882a593Smuzhiyun /* Written 1995-1999 by Werner Almesberger, EPFL LRC/ICA */ 5*4882a593Smuzhiyun 6*4882a593Smuzhiyun 7*4882a593Smuzhiyun #ifndef DRIVERS_ATM_MIDWAY_H 8*4882a593Smuzhiyun #define DRIVERS_ATM_MIDWAY_H 9*4882a593Smuzhiyun 10*4882a593Smuzhiyun 11*4882a593Smuzhiyun #define NR_VCI 1024 /* number of VCIs */ 12*4882a593Smuzhiyun #define NR_VCI_LD 10 /* log2(NR_VCI) */ 13*4882a593Smuzhiyun #define NR_DMA_RX 512 /* RX DMA queue entries */ 14*4882a593Smuzhiyun #define NR_DMA_TX 512 /* TX DMA queue entries */ 15*4882a593Smuzhiyun #define NR_SERVICE NR_VCI /* service list size */ 16*4882a593Smuzhiyun #define NR_CHAN 8 /* number of TX channels */ 17*4882a593Smuzhiyun #define TS_CLOCK 25000000 /* traffic shaper clock (cell/sec) */ 18*4882a593Smuzhiyun 19*4882a593Smuzhiyun #define MAP_MAX_SIZE 0x00400000 /* memory window for max config */ 20*4882a593Smuzhiyun #define EPROM_SIZE 0x00010000 21*4882a593Smuzhiyun #define MEM_VALID 0xffc00000 /* mask base address with this */ 22*4882a593Smuzhiyun #define PHY_BASE 0x00020000 /* offset of PHY register are */ 23*4882a593Smuzhiyun #define REG_BASE 0x00040000 /* offset of Midway register area */ 24*4882a593Smuzhiyun #define RAM_BASE 0x00200000 /* offset of RAM area */ 25*4882a593Smuzhiyun #define RAM_INCREMENT 0x00020000 /* probe for RAM every 128kB */ 26*4882a593Smuzhiyun 27*4882a593Smuzhiyun #define MID_VCI_BASE RAM_BASE 28*4882a593Smuzhiyun #define MID_DMA_RX_BASE (MID_VCI_BASE+NR_VCI*16) 29*4882a593Smuzhiyun #define MID_DMA_TX_BASE (MID_DMA_RX_BASE+NR_DMA_RX*8) 30*4882a593Smuzhiyun #define MID_SERVICE_BASE (MID_DMA_TX_BASE+NR_DMA_TX*8) 31*4882a593Smuzhiyun #define MID_FREE_BASE (MID_SERVICE_BASE+NR_SERVICE*4) 32*4882a593Smuzhiyun 33*4882a593Smuzhiyun #define MAC_LEN 6 /* atm.h */ 34*4882a593Smuzhiyun 35*4882a593Smuzhiyun #define MID_MIN_BUF_SIZE (1024) /* 1 kB is minimum */ 36*4882a593Smuzhiyun #define MID_MAX_BUF_SIZE (128*1024) /* 128 kB is maximum */ 37*4882a593Smuzhiyun 38*4882a593Smuzhiyun #define RX_DESCR_SIZE 1 /* RX PDU descr is 1 longword */ 39*4882a593Smuzhiyun #define TX_DESCR_SIZE 2 /* TX PDU descr is 2 longwords */ 40*4882a593Smuzhiyun #define AAL5_TRAILER (ATM_AAL5_TRAILER/4) /* AAL5 trailer is 2 longwords */ 41*4882a593Smuzhiyun 42*4882a593Smuzhiyun #define TX_GAP 8 /* TX buffer gap (words) */ 43*4882a593Smuzhiyun 44*4882a593Smuzhiyun /* 45*4882a593Smuzhiyun * Midway Reset/ID 46*4882a593Smuzhiyun * 47*4882a593Smuzhiyun * All values read-only. Writing to this register resets Midway chip. 48*4882a593Smuzhiyun */ 49*4882a593Smuzhiyun 50*4882a593Smuzhiyun #define MID_RES_ID_MCON 0x00 /* Midway Reset/ID */ 51*4882a593Smuzhiyun 52*4882a593Smuzhiyun #define MID_ID 0xf0000000 /* Midway version */ 53*4882a593Smuzhiyun #define MID_SHIFT 24 54*4882a593Smuzhiyun #define MID_MOTHER_ID 0x00000700 /* mother board id */ 55*4882a593Smuzhiyun #define MID_MOTHER_SHIFT 8 56*4882a593Smuzhiyun #define MID_CON_TI 0x00000080 /* 0: normal ctrl; 1: SABRE */ 57*4882a593Smuzhiyun #define MID_CON_SUNI 0x00000040 /* 0: UTOPIA; 1: SUNI */ 58*4882a593Smuzhiyun #define MID_CON_V6 0x00000020 /* 0: non-pipel UTOPIA (required iff 59*4882a593Smuzhiyun !CON_SUNI; 1: UTOPIA */ 60*4882a593Smuzhiyun #define DAUGHTER_ID 0x0000001f /* daughter board id */ 61*4882a593Smuzhiyun 62*4882a593Smuzhiyun /* 63*4882a593Smuzhiyun * Interrupt Status Acknowledge, Interrupt Status & Interrupt Enable 64*4882a593Smuzhiyun */ 65*4882a593Smuzhiyun 66*4882a593Smuzhiyun #define MID_ISA 0x01 /* Interrupt Status Acknowledge */ 67*4882a593Smuzhiyun #define MID_IS 0x02 /* Interrupt Status */ 68*4882a593Smuzhiyun #define MID_IE 0x03 /* Interrupt Enable */ 69*4882a593Smuzhiyun 70*4882a593Smuzhiyun #define MID_TX_COMPLETE_7 0x00010000 /* channel N completed a PDU */ 71*4882a593Smuzhiyun #define MID_TX_COMPLETE_6 0x00008000 /* transmission */ 72*4882a593Smuzhiyun #define MID_TX_COMPLETE_5 0x00004000 73*4882a593Smuzhiyun #define MID_TX_COMPLETE_4 0x00002000 74*4882a593Smuzhiyun #define MID_TX_COMPLETE_3 0x00001000 75*4882a593Smuzhiyun #define MID_TX_COMPLETE_2 0x00000800 76*4882a593Smuzhiyun #define MID_TX_COMPLETE_1 0x00000400 77*4882a593Smuzhiyun #define MID_TX_COMPLETE_0 0x00000200 78*4882a593Smuzhiyun #define MID_TX_COMPLETE 0x0001fe00 /* any TX */ 79*4882a593Smuzhiyun #define MID_TX_DMA_OVFL 0x00000100 /* DMA to adapter overflow */ 80*4882a593Smuzhiyun #define MID_TX_IDENT_MISM 0x00000080 /* TX: ident mismatch => halted */ 81*4882a593Smuzhiyun #define MID_DMA_LERR_ACK 0x00000040 /* LERR - SBus ? */ 82*4882a593Smuzhiyun #define MID_DMA_ERR_ACK 0x00000020 /* DMA error */ 83*4882a593Smuzhiyun #define MID_RX_DMA_COMPLETE 0x00000010 /* DMA to host done */ 84*4882a593Smuzhiyun #define MID_TX_DMA_COMPLETE 0x00000008 /* DMA from host done */ 85*4882a593Smuzhiyun #define MID_SERVICE 0x00000004 /* something in service list */ 86*4882a593Smuzhiyun #define MID_SUNI_INT 0x00000002 /* interrupt from SUNI */ 87*4882a593Smuzhiyun #define MID_STAT_OVFL 0x00000001 /* statistics overflow */ 88*4882a593Smuzhiyun 89*4882a593Smuzhiyun /* 90*4882a593Smuzhiyun * Master Control/Status 91*4882a593Smuzhiyun */ 92*4882a593Smuzhiyun 93*4882a593Smuzhiyun #define MID_MC_S 0x04 94*4882a593Smuzhiyun 95*4882a593Smuzhiyun #define MID_INT_SELECT 0x000001C0 /* Interrupt level (000: off) */ 96*4882a593Smuzhiyun #define MID_INT_SEL_SHIFT 6 97*4882a593Smuzhiyun #define MID_TX_LOCK_MODE 0x00000020 /* 0: streaming; 1: TX ovfl->lock */ 98*4882a593Smuzhiyun #define MID_DMA_ENABLE 0x00000010 /* R: 0: disable; 1: enable 99*4882a593Smuzhiyun W: 0: no change; 1: enable */ 100*4882a593Smuzhiyun #define MID_TX_ENABLE 0x00000008 /* R: 0: TX disabled; 1: enabled 101*4882a593Smuzhiyun W: 0: no change; 1: enable */ 102*4882a593Smuzhiyun #define MID_RX_ENABLE 0x00000004 /* like TX */ 103*4882a593Smuzhiyun #define MID_WAIT_1MS 0x00000002 /* R: 0: timer not running; 1: running 104*4882a593Smuzhiyun W: 0: no change; 1: no interrupts 105*4882a593Smuzhiyun for 1 ms */ 106*4882a593Smuzhiyun #define MID_WAIT_500US 0x00000001 /* like WAIT_1MS, but 0.5 ms */ 107*4882a593Smuzhiyun 108*4882a593Smuzhiyun /* 109*4882a593Smuzhiyun * Statistics 110*4882a593Smuzhiyun * 111*4882a593Smuzhiyun * Cleared when reading. 112*4882a593Smuzhiyun */ 113*4882a593Smuzhiyun 114*4882a593Smuzhiyun #define MID_STAT 0x05 115*4882a593Smuzhiyun 116*4882a593Smuzhiyun #define MID_VCI_TRASH 0xFFFF0000 /* trashed cells because of VCI mode */ 117*4882a593Smuzhiyun #define MID_VCI_TRASH_SHIFT 16 118*4882a593Smuzhiyun #define MID_OVFL_TRASH 0x0000FFFF /* trashed cells because of overflow */ 119*4882a593Smuzhiyun 120*4882a593Smuzhiyun /* 121*4882a593Smuzhiyun * Address registers 122*4882a593Smuzhiyun */ 123*4882a593Smuzhiyun 124*4882a593Smuzhiyun #define MID_SERV_WRITE 0x06 /* free pos in service area (R, 10 bits) */ 125*4882a593Smuzhiyun #define MID_DMA_ADDR 0x07 /* virtual DMA address (R, 32 bits) */ 126*4882a593Smuzhiyun #define MID_DMA_WR_RX 0x08 /* (RW, 9 bits) */ 127*4882a593Smuzhiyun #define MID_DMA_RD_RX 0x09 128*4882a593Smuzhiyun #define MID_DMA_WR_TX 0x0A 129*4882a593Smuzhiyun #define MID_DMA_RD_TX 0x0B 130*4882a593Smuzhiyun 131*4882a593Smuzhiyun /* 132*4882a593Smuzhiyun * Transmit Place Registers (0x10+4*channel) 133*4882a593Smuzhiyun */ 134*4882a593Smuzhiyun 135*4882a593Smuzhiyun #define MID_TX_PLACE(c) (0x10+4*(c)) 136*4882a593Smuzhiyun 137*4882a593Smuzhiyun #define MID_SIZE 0x00003800 /* size, N*256 x 32 bit */ 138*4882a593Smuzhiyun #define MID_SIZE_SHIFT 11 139*4882a593Smuzhiyun #define MID_LOCATION 0x000007FF /* location in adapter memory (word) */ 140*4882a593Smuzhiyun 141*4882a593Smuzhiyun #define MID_LOC_SKIP 8 /* 8 bits of location are always zero 142*4882a593Smuzhiyun (applies to all uses of location) */ 143*4882a593Smuzhiyun 144*4882a593Smuzhiyun /* 145*4882a593Smuzhiyun * Transmit ReadPtr Registers (0x11+4*channel) 146*4882a593Smuzhiyun */ 147*4882a593Smuzhiyun 148*4882a593Smuzhiyun #define MID_TX_RDPTR(c) (0x11+4*(c)) 149*4882a593Smuzhiyun 150*4882a593Smuzhiyun #define MID_READ_PTR 0x00007FFF /* next word for PHY */ 151*4882a593Smuzhiyun 152*4882a593Smuzhiyun /* 153*4882a593Smuzhiyun * Transmit DescrStart Registers (0x12+4*channel) 154*4882a593Smuzhiyun */ 155*4882a593Smuzhiyun 156*4882a593Smuzhiyun #define MID_TX_DESCRSTART(c) (0x12+4*(c)) 157*4882a593Smuzhiyun 158*4882a593Smuzhiyun #define MID_DESCR_START 0x00007FFF /* seg buffer being DMAed */ 159*4882a593Smuzhiyun 160*4882a593Smuzhiyun #define ENI155_MAGIC 0xa54b872d 161*4882a593Smuzhiyun 162*4882a593Smuzhiyun struct midway_eprom { 163*4882a593Smuzhiyun unsigned char mac[MAC_LEN],inv_mac[MAC_LEN]; 164*4882a593Smuzhiyun unsigned char pad[36]; 165*4882a593Smuzhiyun u32 serial,inv_serial; 166*4882a593Smuzhiyun u32 magic,inv_magic; 167*4882a593Smuzhiyun }; 168*4882a593Smuzhiyun 169*4882a593Smuzhiyun 170*4882a593Smuzhiyun /* 171*4882a593Smuzhiyun * VCI table entry 172*4882a593Smuzhiyun */ 173*4882a593Smuzhiyun 174*4882a593Smuzhiyun #define MID_VCI_IN_SERVICE 0x00000001 /* set if VCI is currently in 175*4882a593Smuzhiyun service list */ 176*4882a593Smuzhiyun #define MID_VCI_SIZE 0x00038000 /* reassembly buffer size, 177*4882a593Smuzhiyun 2*<size> kB */ 178*4882a593Smuzhiyun #define MID_VCI_SIZE_SHIFT 15 179*4882a593Smuzhiyun #define MID_VCI_LOCATION 0x1ffc0000 /* buffer location */ 180*4882a593Smuzhiyun #define MID_VCI_LOCATION_SHIFT 18 181*4882a593Smuzhiyun #define MID_VCI_PTI_MODE 0x20000000 /* 0: trash, 1: preserve */ 182*4882a593Smuzhiyun #define MID_VCI_MODE 0xc0000000 183*4882a593Smuzhiyun #define MID_VCI_MODE_SHIFT 30 184*4882a593Smuzhiyun #define MID_VCI_READ 0x00007fff 185*4882a593Smuzhiyun #define MID_VCI_READ_SHIFT 0 186*4882a593Smuzhiyun #define MID_VCI_DESCR 0x7fff0000 187*4882a593Smuzhiyun #define MID_VCI_DESCR_SHIFT 16 188*4882a593Smuzhiyun #define MID_VCI_COUNT 0x000007ff 189*4882a593Smuzhiyun #define MID_VCI_COUNT_SHIFT 0 190*4882a593Smuzhiyun #define MID_VCI_STATE 0x0000c000 191*4882a593Smuzhiyun #define MID_VCI_STATE_SHIFT 14 192*4882a593Smuzhiyun #define MID_VCI_WRITE 0x7fff0000 193*4882a593Smuzhiyun #define MID_VCI_WRITE_SHIFT 16 194*4882a593Smuzhiyun 195*4882a593Smuzhiyun #define MID_MODE_TRASH 0 196*4882a593Smuzhiyun #define MID_MODE_RAW 1 197*4882a593Smuzhiyun #define MID_MODE_AAL5 2 198*4882a593Smuzhiyun 199*4882a593Smuzhiyun /* 200*4882a593Smuzhiyun * Reassembly buffer descriptor 201*4882a593Smuzhiyun */ 202*4882a593Smuzhiyun 203*4882a593Smuzhiyun #define MID_RED_COUNT 0x000007ff 204*4882a593Smuzhiyun #define MID_RED_CRC_ERR 0x00000800 205*4882a593Smuzhiyun #define MID_RED_T 0x00001000 206*4882a593Smuzhiyun #define MID_RED_CE 0x00010000 207*4882a593Smuzhiyun #define MID_RED_CLP 0x01000000 208*4882a593Smuzhiyun #define MID_RED_IDEN 0xfe000000 209*4882a593Smuzhiyun #define MID_RED_SHIFT 25 210*4882a593Smuzhiyun 211*4882a593Smuzhiyun #define MID_RED_RX_ID 0x1b /* constant identifier */ 212*4882a593Smuzhiyun 213*4882a593Smuzhiyun /* 214*4882a593Smuzhiyun * Segmentation buffer descriptor 215*4882a593Smuzhiyun */ 216*4882a593Smuzhiyun 217*4882a593Smuzhiyun #define MID_SEG_COUNT MID_RED_COUNT 218*4882a593Smuzhiyun #define MID_SEG_RATE 0x01f80000 219*4882a593Smuzhiyun #define MID_SEG_RATE_SHIFT 19 220*4882a593Smuzhiyun #define MID_SEG_PR 0x06000000 221*4882a593Smuzhiyun #define MID_SEG_PR_SHIFT 25 222*4882a593Smuzhiyun #define MID_SEG_AAL5 0x08000000 223*4882a593Smuzhiyun #define MID_SEG_ID 0xf0000000 224*4882a593Smuzhiyun #define MID_SEG_ID_SHIFT 28 225*4882a593Smuzhiyun #define MID_SEG_MAX_RATE 63 226*4882a593Smuzhiyun 227*4882a593Smuzhiyun #define MID_SEG_CLP 0x00000001 228*4882a593Smuzhiyun #define MID_SEG_PTI 0x0000000e 229*4882a593Smuzhiyun #define MID_SEG_PTI_SHIFT 1 230*4882a593Smuzhiyun #define MID_SEG_VCI 0x00003ff0 231*4882a593Smuzhiyun #define MID_SEG_VCI_SHIFT 4 232*4882a593Smuzhiyun 233*4882a593Smuzhiyun #define MID_SEG_TX_ID 0xb /* constant identifier */ 234*4882a593Smuzhiyun 235*4882a593Smuzhiyun /* 236*4882a593Smuzhiyun * DMA entry 237*4882a593Smuzhiyun */ 238*4882a593Smuzhiyun 239*4882a593Smuzhiyun #define MID_DMA_COUNT 0xffff0000 240*4882a593Smuzhiyun #define MID_DMA_COUNT_SHIFT 16 241*4882a593Smuzhiyun #define MID_DMA_END 0x00000020 242*4882a593Smuzhiyun #define MID_DMA_TYPE 0x0000000f 243*4882a593Smuzhiyun 244*4882a593Smuzhiyun #define MID_DT_JK 0x3 245*4882a593Smuzhiyun #define MID_DT_WORD 0x0 246*4882a593Smuzhiyun #define MID_DT_2W 0x7 247*4882a593Smuzhiyun #define MID_DT_4W 0x4 248*4882a593Smuzhiyun #define MID_DT_8W 0x5 249*4882a593Smuzhiyun #define MID_DT_16W 0x6 250*4882a593Smuzhiyun #define MID_DT_2WM 0xf 251*4882a593Smuzhiyun #define MID_DT_4WM 0xc 252*4882a593Smuzhiyun #define MID_DT_8WM 0xd 253*4882a593Smuzhiyun #define MID_DT_16WM 0xe 254*4882a593Smuzhiyun 255*4882a593Smuzhiyun /* only for RX*/ 256*4882a593Smuzhiyun #define MID_DMA_VCI 0x0000ffc0 257*4882a593Smuzhiyun #define MID_DMA_VCI_SHIFT 6 258*4882a593Smuzhiyun 259*4882a593Smuzhiyun /* only for TX */ 260*4882a593Smuzhiyun #define MID_DMA_CHAN 0x000001c0 261*4882a593Smuzhiyun #define MID_DMA_CHAN_SHIFT 6 262*4882a593Smuzhiyun 263*4882a593Smuzhiyun #define MID_DT_BYTE 0x1 264*4882a593Smuzhiyun #define MID_DT_HWORD 0x2 265*4882a593Smuzhiyun 266*4882a593Smuzhiyun #endif 267