1*4882a593Smuzhiyun /****************************************************************************** 2*4882a593Smuzhiyun Device driver for Interphase ATM PCI adapter cards 3*4882a593Smuzhiyun Author: Peter Wang <pwang@iphase.com> 4*4882a593Smuzhiyun Interphase Corporation <www.iphase.com> 5*4882a593Smuzhiyun Version: 1.0 6*4882a593Smuzhiyun iphase.h: This is the header file for iphase.c. 7*4882a593Smuzhiyun ******************************************************************************* 8*4882a593Smuzhiyun 9*4882a593Smuzhiyun This software may be used and distributed according to the terms 10*4882a593Smuzhiyun of the GNU General Public License (GPL), incorporated herein by reference. 11*4882a593Smuzhiyun Drivers based on this skeleton fall under the GPL and must retain 12*4882a593Smuzhiyun the authorship (implicit copyright) notice. 13*4882a593Smuzhiyun 14*4882a593Smuzhiyun This program is distributed in the hope that it will be useful, but 15*4882a593Smuzhiyun WITHOUT ANY WARRANTY; without even the implied warranty of 16*4882a593Smuzhiyun MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU 17*4882a593Smuzhiyun General Public License for more details. 18*4882a593Smuzhiyun 19*4882a593Smuzhiyun Modified from an incomplete driver for Interphase 5575 1KVC 1M card which 20*4882a593Smuzhiyun was originally written by Monalisa Agrawal at UNH. Now this driver 21*4882a593Smuzhiyun supports a variety of varients of Interphase ATM PCI (i)Chip adapter 22*4882a593Smuzhiyun card family (See www.iphase.com/products/ClassSheet.cfm?ClassID=ATM) 23*4882a593Smuzhiyun in terms of PHY type, the size of control memory and the size of 24*4882a593Smuzhiyun packet memory. The following are the change log and history: 25*4882a593Smuzhiyun 26*4882a593Smuzhiyun Bugfix the Mona's UBR driver. 27*4882a593Smuzhiyun Modify the basic memory allocation and dma logic. 28*4882a593Smuzhiyun Port the driver to the latest kernel from 2.0.46. 29*4882a593Smuzhiyun Complete the ABR logic of the driver, and added the ABR work- 30*4882a593Smuzhiyun around for the hardware anormalies. 31*4882a593Smuzhiyun Add the CBR support. 32*4882a593Smuzhiyun Add the flow control logic to the driver to allow rate-limit VC. 33*4882a593Smuzhiyun Add 4K VC support to the board with 512K control memory. 34*4882a593Smuzhiyun Add the support of all the variants of the Interphase ATM PCI 35*4882a593Smuzhiyun (i)Chip adapter cards including x575 (155M OC3 and UTP155), x525 36*4882a593Smuzhiyun (25M UTP25) and x531 (DS3 and E3). 37*4882a593Smuzhiyun Add SMP support. 38*4882a593Smuzhiyun 39*4882a593Smuzhiyun Support and updates available at: ftp://ftp.iphase.com/pub/atm 40*4882a593Smuzhiyun 41*4882a593Smuzhiyun *******************************************************************************/ 42*4882a593Smuzhiyun 43*4882a593Smuzhiyun #ifndef IPHASE_H 44*4882a593Smuzhiyun #define IPHASE_H 45*4882a593Smuzhiyun 46*4882a593Smuzhiyun 47*4882a593Smuzhiyun /************************ IADBG DEFINE *********************************/ 48*4882a593Smuzhiyun /* IADebugFlag Bit Map */ 49*4882a593Smuzhiyun #define IF_IADBG_INIT_ADAPTER 0x00000001 // init adapter info 50*4882a593Smuzhiyun #define IF_IADBG_TX 0x00000002 // debug TX 51*4882a593Smuzhiyun #define IF_IADBG_RX 0x00000004 // debug RX 52*4882a593Smuzhiyun #define IF_IADBG_QUERY_INFO 0x00000008 // debug Request call 53*4882a593Smuzhiyun #define IF_IADBG_SHUTDOWN 0x00000010 // debug shutdown event 54*4882a593Smuzhiyun #define IF_IADBG_INTR 0x00000020 // debug interrupt DPC 55*4882a593Smuzhiyun #define IF_IADBG_TXPKT 0x00000040 // debug TX PKT 56*4882a593Smuzhiyun #define IF_IADBG_RXPKT 0x00000080 // debug RX PKT 57*4882a593Smuzhiyun #define IF_IADBG_ERR 0x00000100 // debug system error 58*4882a593Smuzhiyun #define IF_IADBG_EVENT 0x00000200 // debug event 59*4882a593Smuzhiyun #define IF_IADBG_DIS_INTR 0x00001000 // debug disable interrupt 60*4882a593Smuzhiyun #define IF_IADBG_EN_INTR 0x00002000 // debug enable interrupt 61*4882a593Smuzhiyun #define IF_IADBG_LOUD 0x00004000 // debugging info 62*4882a593Smuzhiyun #define IF_IADBG_VERY_LOUD 0x00008000 // excessive debugging info 63*4882a593Smuzhiyun #define IF_IADBG_CBR 0x00100000 // 64*4882a593Smuzhiyun #define IF_IADBG_UBR 0x00200000 // 65*4882a593Smuzhiyun #define IF_IADBG_ABR 0x00400000 // 66*4882a593Smuzhiyun #define IF_IADBG_DESC 0x01000000 // 67*4882a593Smuzhiyun #define IF_IADBG_SUNI_STAT 0x02000000 // suni statistics 68*4882a593Smuzhiyun #define IF_IADBG_RESET 0x04000000 69*4882a593Smuzhiyun 70*4882a593Smuzhiyun #define IF_IADBG(f) if (IADebugFlag & (f)) 71*4882a593Smuzhiyun 72*4882a593Smuzhiyun #ifdef CONFIG_ATM_IA_DEBUG /* Debug build */ 73*4882a593Smuzhiyun 74*4882a593Smuzhiyun #define IF_LOUD(A) IF_IADBG(IF_IADBG_LOUD) { A } 75*4882a593Smuzhiyun #define IF_ERR(A) IF_IADBG(IF_IADBG_ERR) { A } 76*4882a593Smuzhiyun #define IF_VERY_LOUD(A) IF_IADBG( IF_IADBG_VERY_LOUD ) { A } 77*4882a593Smuzhiyun 78*4882a593Smuzhiyun #define IF_INIT_ADAPTER(A) IF_IADBG( IF_IADBG_INIT_ADAPTER ) { A } 79*4882a593Smuzhiyun #define IF_INIT(A) IF_IADBG( IF_IADBG_INIT_ADAPTER ) { A } 80*4882a593Smuzhiyun #define IF_SUNI_STAT(A) IF_IADBG( IF_IADBG_SUNI_STAT ) { A } 81*4882a593Smuzhiyun #define IF_QUERY_INFO(A) IF_IADBG( IF_IADBG_QUERY_INFO ) { A } 82*4882a593Smuzhiyun #define IF_COPY_OVER(A) IF_IADBG( IF_IADBG_COPY_OVER ) { A } 83*4882a593Smuzhiyun 84*4882a593Smuzhiyun #define IF_INTR(A) IF_IADBG( IF_IADBG_INTR ) { A } 85*4882a593Smuzhiyun #define IF_DIS_INTR(A) IF_IADBG( IF_IADBG_DIS_INTR ) { A } 86*4882a593Smuzhiyun #define IF_EN_INTR(A) IF_IADBG( IF_IADBG_EN_INTR ) { A } 87*4882a593Smuzhiyun 88*4882a593Smuzhiyun #define IF_TX(A) IF_IADBG( IF_IADBG_TX ) { A } 89*4882a593Smuzhiyun #define IF_RX(A) IF_IADBG( IF_IADBG_RX ) { A } 90*4882a593Smuzhiyun #define IF_TXPKT(A) IF_IADBG( IF_IADBG_TXPKT ) { A } 91*4882a593Smuzhiyun #define IF_RXPKT(A) IF_IADBG( IF_IADBG_RXPKT ) { A } 92*4882a593Smuzhiyun 93*4882a593Smuzhiyun #define IF_SHUTDOWN(A) IF_IADBG(IF_IADBG_SHUTDOWN) { A } 94*4882a593Smuzhiyun #define IF_CBR(A) IF_IADBG( IF_IADBG_CBR ) { A } 95*4882a593Smuzhiyun #define IF_UBR(A) IF_IADBG( IF_IADBG_UBR ) { A } 96*4882a593Smuzhiyun #define IF_ABR(A) IF_IADBG( IF_IADBG_ABR ) { A } 97*4882a593Smuzhiyun #define IF_EVENT(A) IF_IADBG( IF_IADBG_EVENT) { A } 98*4882a593Smuzhiyun 99*4882a593Smuzhiyun #else /* free build */ 100*4882a593Smuzhiyun #define IF_LOUD(A) 101*4882a593Smuzhiyun #define IF_VERY_LOUD(A) 102*4882a593Smuzhiyun #define IF_INIT_ADAPTER(A) 103*4882a593Smuzhiyun #define IF_INIT(A) 104*4882a593Smuzhiyun #define IF_SUNI_STAT(A) 105*4882a593Smuzhiyun #define IF_PVC_CHKPKT(A) 106*4882a593Smuzhiyun #define IF_QUERY_INFO(A) 107*4882a593Smuzhiyun #define IF_COPY_OVER(A) 108*4882a593Smuzhiyun #define IF_HANG(A) 109*4882a593Smuzhiyun #define IF_INTR(A) 110*4882a593Smuzhiyun #define IF_DIS_INTR(A) 111*4882a593Smuzhiyun #define IF_EN_INTR(A) 112*4882a593Smuzhiyun #define IF_TX(A) 113*4882a593Smuzhiyun #define IF_RX(A) 114*4882a593Smuzhiyun #define IF_TXDEBUG(A) 115*4882a593Smuzhiyun #define IF_VC(A) 116*4882a593Smuzhiyun #define IF_ERR(A) 117*4882a593Smuzhiyun #define IF_CBR(A) 118*4882a593Smuzhiyun #define IF_UBR(A) 119*4882a593Smuzhiyun #define IF_ABR(A) 120*4882a593Smuzhiyun #define IF_SHUTDOWN(A) 121*4882a593Smuzhiyun #define DbgPrint(A) 122*4882a593Smuzhiyun #define IF_EVENT(A) 123*4882a593Smuzhiyun #define IF_TXPKT(A) 124*4882a593Smuzhiyun #define IF_RXPKT(A) 125*4882a593Smuzhiyun #endif /* CONFIG_ATM_IA_DEBUG */ 126*4882a593Smuzhiyun 127*4882a593Smuzhiyun #define isprint(a) ((a >=' ')&&(a <= '~')) 128*4882a593Smuzhiyun #define ATM_DESC(skb) (skb->protocol) 129*4882a593Smuzhiyun #define IA_SKB_STATE(skb) (skb->protocol) 130*4882a593Smuzhiyun #define IA_DLED 1 131*4882a593Smuzhiyun #define IA_TX_DONE 2 132*4882a593Smuzhiyun 133*4882a593Smuzhiyun /* iadbg defines */ 134*4882a593Smuzhiyun #define IA_CMD 0x7749 135*4882a593Smuzhiyun typedef struct { 136*4882a593Smuzhiyun int cmd; 137*4882a593Smuzhiyun int sub_cmd; 138*4882a593Smuzhiyun int len; 139*4882a593Smuzhiyun u32 maddr; 140*4882a593Smuzhiyun int status; 141*4882a593Smuzhiyun void __user *buf; 142*4882a593Smuzhiyun } IA_CMDBUF, *PIA_CMDBUF; 143*4882a593Smuzhiyun 144*4882a593Smuzhiyun /* cmds */ 145*4882a593Smuzhiyun #define MEMDUMP 0x01 146*4882a593Smuzhiyun 147*4882a593Smuzhiyun /* sub_cmds */ 148*4882a593Smuzhiyun #define MEMDUMP_SEGREG 0x2 149*4882a593Smuzhiyun #define MEMDUMP_DEV 0x1 150*4882a593Smuzhiyun #define MEMDUMP_REASSREG 0x3 151*4882a593Smuzhiyun #define MEMDUMP_FFL 0x4 152*4882a593Smuzhiyun #define READ_REG 0x5 153*4882a593Smuzhiyun #define WAKE_DBG_WAIT 0x6 154*4882a593Smuzhiyun 155*4882a593Smuzhiyun /************************ IADBG DEFINE END ***************************/ 156*4882a593Smuzhiyun 157*4882a593Smuzhiyun #define Boolean(x) ((x) ? 1 : 0) 158*4882a593Smuzhiyun #define NR_VCI 1024 /* number of VCIs */ 159*4882a593Smuzhiyun #define NR_VCI_LD 10 /* log2(NR_VCI) */ 160*4882a593Smuzhiyun #define NR_VCI_4K 4096 /* number of VCIs */ 161*4882a593Smuzhiyun #define NR_VCI_4K_LD 12 /* log2(NR_VCI) */ 162*4882a593Smuzhiyun #define MEM_VALID 0xfffffff0 /* mask base address with this */ 163*4882a593Smuzhiyun 164*4882a593Smuzhiyun #ifndef PCI_VENDOR_ID_IPHASE 165*4882a593Smuzhiyun #define PCI_VENDOR_ID_IPHASE 0x107e 166*4882a593Smuzhiyun #endif 167*4882a593Smuzhiyun #ifndef PCI_DEVICE_ID_IPHASE_5575 168*4882a593Smuzhiyun #define PCI_DEVICE_ID_IPHASE_5575 0x0008 169*4882a593Smuzhiyun #endif 170*4882a593Smuzhiyun #define DEV_LABEL "ia" 171*4882a593Smuzhiyun #define PCR 207692 172*4882a593Smuzhiyun #define ICR 100000 173*4882a593Smuzhiyun #define MCR 0 174*4882a593Smuzhiyun #define TBE 1000 175*4882a593Smuzhiyun #define FRTT 1 176*4882a593Smuzhiyun #define RIF 2 177*4882a593Smuzhiyun #define RDF 4 178*4882a593Smuzhiyun #define NRMCODE 5 /* 0 - 7 */ 179*4882a593Smuzhiyun #define TRMCODE 3 /* 0 - 7 */ 180*4882a593Smuzhiyun #define CDFCODE 6 181*4882a593Smuzhiyun #define ATDFCODE 2 /* 0 - 15 */ 182*4882a593Smuzhiyun 183*4882a593Smuzhiyun /*---------------------- Packet/Cell Memory ------------------------*/ 184*4882a593Smuzhiyun #define TX_PACKET_RAM 0x00000 /* start of Trasnmit Packet memory - 0 */ 185*4882a593Smuzhiyun #define DFL_TX_BUF_SZ 10240 /* 10 K buffers */ 186*4882a593Smuzhiyun #define DFL_TX_BUFFERS 50 /* number of packet buffers for Tx 187*4882a593Smuzhiyun - descriptor 0 unused */ 188*4882a593Smuzhiyun #define REASS_RAM_SIZE 0x10000 /* for 64K 1K VC board */ 189*4882a593Smuzhiyun #define RX_PACKET_RAM 0x80000 /* start of Receive Packet memory - 512K */ 190*4882a593Smuzhiyun #define DFL_RX_BUF_SZ 10240 /* 10k buffers */ 191*4882a593Smuzhiyun #define DFL_RX_BUFFERS 50 /* number of packet buffers for Rx 192*4882a593Smuzhiyun - descriptor 0 unused */ 193*4882a593Smuzhiyun 194*4882a593Smuzhiyun struct cpcs_trailer 195*4882a593Smuzhiyun { 196*4882a593Smuzhiyun u_short control; 197*4882a593Smuzhiyun u_short length; 198*4882a593Smuzhiyun u_int crc32; 199*4882a593Smuzhiyun }; 200*4882a593Smuzhiyun 201*4882a593Smuzhiyun struct cpcs_trailer_desc 202*4882a593Smuzhiyun { 203*4882a593Smuzhiyun struct cpcs_trailer *cpcs; 204*4882a593Smuzhiyun dma_addr_t dma_addr; 205*4882a593Smuzhiyun }; 206*4882a593Smuzhiyun 207*4882a593Smuzhiyun struct ia_vcc 208*4882a593Smuzhiyun { 209*4882a593Smuzhiyun int rxing; 210*4882a593Smuzhiyun int txing; 211*4882a593Smuzhiyun int NumCbrEntry; 212*4882a593Smuzhiyun u32 pcr; 213*4882a593Smuzhiyun u32 saved_tx_quota; 214*4882a593Smuzhiyun int flow_inc; 215*4882a593Smuzhiyun struct sk_buff_head txing_skb; 216*4882a593Smuzhiyun int ltimeout; 217*4882a593Smuzhiyun u8 vc_desc_cnt; 218*4882a593Smuzhiyun 219*4882a593Smuzhiyun }; 220*4882a593Smuzhiyun 221*4882a593Smuzhiyun struct abr_vc_table 222*4882a593Smuzhiyun { 223*4882a593Smuzhiyun u_char status; 224*4882a593Smuzhiyun u_char rdf; 225*4882a593Smuzhiyun u_short air; 226*4882a593Smuzhiyun u_int res[3]; 227*4882a593Smuzhiyun u_int req_rm_cell_data1; 228*4882a593Smuzhiyun u_int req_rm_cell_data2; 229*4882a593Smuzhiyun u_int add_rm_cell_data1; 230*4882a593Smuzhiyun u_int add_rm_cell_data2; 231*4882a593Smuzhiyun }; 232*4882a593Smuzhiyun 233*4882a593Smuzhiyun /* 32 byte entries */ 234*4882a593Smuzhiyun struct main_vc 235*4882a593Smuzhiyun { 236*4882a593Smuzhiyun u_short type; 237*4882a593Smuzhiyun #define ABR 0x8000 238*4882a593Smuzhiyun #define UBR 0xc000 239*4882a593Smuzhiyun #define CBR 0x0000 240*4882a593Smuzhiyun /* ABR fields */ 241*4882a593Smuzhiyun u_short nrm; 242*4882a593Smuzhiyun u_short trm; 243*4882a593Smuzhiyun u_short rm_timestamp_hi; 244*4882a593Smuzhiyun u_short rm_timestamp_lo:8, 245*4882a593Smuzhiyun crm:8; 246*4882a593Smuzhiyun u_short remainder; /* ABR and UBR fields - last 10 bits*/ 247*4882a593Smuzhiyun u_short next_vc_sched; 248*4882a593Smuzhiyun u_short present_desc; /* all classes */ 249*4882a593Smuzhiyun u_short last_cell_slot; /* ABR and UBR */ 250*4882a593Smuzhiyun u_short pcr; 251*4882a593Smuzhiyun u_short fraction; 252*4882a593Smuzhiyun u_short icr; 253*4882a593Smuzhiyun u_short atdf; 254*4882a593Smuzhiyun u_short mcr; 255*4882a593Smuzhiyun u_short acr; 256*4882a593Smuzhiyun u_short unack:8, 257*4882a593Smuzhiyun status:8; /* all classes */ 258*4882a593Smuzhiyun #define UIOLI 0x80 259*4882a593Smuzhiyun #define CRC_APPEND 0x40 /* for status field - CRC-32 append */ 260*4882a593Smuzhiyun #define ABR_STATE 0x02 261*4882a593Smuzhiyun 262*4882a593Smuzhiyun }; 263*4882a593Smuzhiyun 264*4882a593Smuzhiyun 265*4882a593Smuzhiyun /* 8 byte entries */ 266*4882a593Smuzhiyun struct ext_vc 267*4882a593Smuzhiyun { 268*4882a593Smuzhiyun u_short atm_hdr1; 269*4882a593Smuzhiyun u_short atm_hdr2; 270*4882a593Smuzhiyun u_short last_desc; 271*4882a593Smuzhiyun u_short out_of_rate_link; /* reserved for UBR and CBR */ 272*4882a593Smuzhiyun }; 273*4882a593Smuzhiyun 274*4882a593Smuzhiyun 275*4882a593Smuzhiyun #define DLE_ENTRIES 256 276*4882a593Smuzhiyun #define DMA_INT_ENABLE 0x0002 /* use for both Tx and Rx */ 277*4882a593Smuzhiyun #define TX_DLE_PSI 0x0001 278*4882a593Smuzhiyun #define DLE_TOTAL_SIZE (sizeof(struct dle)*DLE_ENTRIES) 279*4882a593Smuzhiyun 280*4882a593Smuzhiyun /* Descriptor List Entries (DLE) */ 281*4882a593Smuzhiyun struct dle 282*4882a593Smuzhiyun { 283*4882a593Smuzhiyun u32 sys_pkt_addr; 284*4882a593Smuzhiyun u32 local_pkt_addr; 285*4882a593Smuzhiyun u32 bytes; 286*4882a593Smuzhiyun u16 prq_wr_ptr_data; 287*4882a593Smuzhiyun u16 mode; 288*4882a593Smuzhiyun }; 289*4882a593Smuzhiyun 290*4882a593Smuzhiyun struct dle_q 291*4882a593Smuzhiyun { 292*4882a593Smuzhiyun struct dle *start; 293*4882a593Smuzhiyun struct dle *end; 294*4882a593Smuzhiyun struct dle *read; 295*4882a593Smuzhiyun struct dle *write; 296*4882a593Smuzhiyun }; 297*4882a593Smuzhiyun 298*4882a593Smuzhiyun struct free_desc_q 299*4882a593Smuzhiyun { 300*4882a593Smuzhiyun int desc; /* Descriptor number */ 301*4882a593Smuzhiyun struct free_desc_q *next; 302*4882a593Smuzhiyun }; 303*4882a593Smuzhiyun 304*4882a593Smuzhiyun struct tx_buf_desc { 305*4882a593Smuzhiyun unsigned short desc_mode; 306*4882a593Smuzhiyun unsigned short vc_index; 307*4882a593Smuzhiyun unsigned short res1; /* reserved field */ 308*4882a593Smuzhiyun unsigned short bytes; 309*4882a593Smuzhiyun unsigned short buf_start_hi; 310*4882a593Smuzhiyun unsigned short buf_start_lo; 311*4882a593Smuzhiyun unsigned short res2[10]; /* reserved field */ 312*4882a593Smuzhiyun }; 313*4882a593Smuzhiyun 314*4882a593Smuzhiyun 315*4882a593Smuzhiyun struct rx_buf_desc { 316*4882a593Smuzhiyun unsigned short desc_mode; 317*4882a593Smuzhiyun unsigned short vc_index; 318*4882a593Smuzhiyun unsigned short vpi; 319*4882a593Smuzhiyun unsigned short bytes; 320*4882a593Smuzhiyun unsigned short buf_start_hi; 321*4882a593Smuzhiyun unsigned short buf_start_lo; 322*4882a593Smuzhiyun unsigned short dma_start_hi; 323*4882a593Smuzhiyun unsigned short dma_start_lo; 324*4882a593Smuzhiyun unsigned short crc_upper; 325*4882a593Smuzhiyun unsigned short crc_lower; 326*4882a593Smuzhiyun unsigned short res:8, timeout:8; 327*4882a593Smuzhiyun unsigned short res2[5]; /* reserved field */ 328*4882a593Smuzhiyun }; 329*4882a593Smuzhiyun 330*4882a593Smuzhiyun /*--------SAR stuff ---------------------*/ 331*4882a593Smuzhiyun 332*4882a593Smuzhiyun #define EPROM_SIZE 0x40000 /* says 64K in the docs ??? */ 333*4882a593Smuzhiyun #define MAC1_LEN 4 334*4882a593Smuzhiyun #define MAC2_LEN 2 335*4882a593Smuzhiyun 336*4882a593Smuzhiyun /*------------ PCI Memory Space Map, 128K SAR memory ----------------*/ 337*4882a593Smuzhiyun #define IPHASE5575_PCI_CONFIG_REG_BASE 0x0000 338*4882a593Smuzhiyun #define IPHASE5575_BUS_CONTROL_REG_BASE 0x1000 /* offsets 0x00 - 0x3c */ 339*4882a593Smuzhiyun #define IPHASE5575_FRAG_CONTROL_REG_BASE 0x2000 340*4882a593Smuzhiyun #define IPHASE5575_REASS_CONTROL_REG_BASE 0x3000 341*4882a593Smuzhiyun #define IPHASE5575_DMA_CONTROL_REG_BASE 0x4000 342*4882a593Smuzhiyun #define IPHASE5575_FRONT_END_REG_BASE IPHASE5575_DMA_CONTROL_REG_BASE 343*4882a593Smuzhiyun #define IPHASE5575_FRAG_CONTROL_RAM_BASE 0x10000 344*4882a593Smuzhiyun #define IPHASE5575_REASS_CONTROL_RAM_BASE 0x20000 345*4882a593Smuzhiyun 346*4882a593Smuzhiyun /*------------ Bus interface control registers -----------------*/ 347*4882a593Smuzhiyun #define IPHASE5575_BUS_CONTROL_REG 0x00 348*4882a593Smuzhiyun #define IPHASE5575_BUS_STATUS_REG 0x01 /* actual offset 0x04 */ 349*4882a593Smuzhiyun #define IPHASE5575_MAC1 0x02 350*4882a593Smuzhiyun #define IPHASE5575_REV 0x03 351*4882a593Smuzhiyun #define IPHASE5575_MAC2 0x03 /*actual offset 0x0e-reg 0x0c*/ 352*4882a593Smuzhiyun #define IPHASE5575_EXT_RESET 0x04 353*4882a593Smuzhiyun #define IPHASE5575_INT_RESET 0x05 /* addr 1c ?? reg 0x06 */ 354*4882a593Smuzhiyun #define IPHASE5575_PCI_ADDR_PAGE 0x07 /* reg 0x08, 0x09 ?? */ 355*4882a593Smuzhiyun #define IPHASE5575_EEPROM_ACCESS 0x0a /* actual offset 0x28 */ 356*4882a593Smuzhiyun #define IPHASE5575_CELL_FIFO_QUEUE_SZ 0x0b 357*4882a593Smuzhiyun #define IPHASE5575_CELL_FIFO_MARK_STATE 0x0c 358*4882a593Smuzhiyun #define IPHASE5575_CELL_FIFO_READ_PTR 0x0d 359*4882a593Smuzhiyun #define IPHASE5575_CELL_FIFO_WRITE_PTR 0x0e 360*4882a593Smuzhiyun #define IPHASE5575_CELL_FIFO_CELLS_AVL 0x0f /* actual offset 0x3c */ 361*4882a593Smuzhiyun 362*4882a593Smuzhiyun /* Bus Interface Control Register bits */ 363*4882a593Smuzhiyun #define CTRL_FE_RST 0x80000000 364*4882a593Smuzhiyun #define CTRL_LED 0x40000000 365*4882a593Smuzhiyun #define CTRL_25MBPHY 0x10000000 366*4882a593Smuzhiyun #define CTRL_ENCMBMEM 0x08000000 367*4882a593Smuzhiyun #define CTRL_ENOFFSEG 0x01000000 368*4882a593Smuzhiyun #define CTRL_ERRMASK 0x00400000 369*4882a593Smuzhiyun #define CTRL_DLETMASK 0x00100000 370*4882a593Smuzhiyun #define CTRL_DLERMASK 0x00080000 371*4882a593Smuzhiyun #define CTRL_FEMASK 0x00040000 372*4882a593Smuzhiyun #define CTRL_SEGMASK 0x00020000 373*4882a593Smuzhiyun #define CTRL_REASSMASK 0x00010000 374*4882a593Smuzhiyun #define CTRL_CSPREEMPT 0x00002000 375*4882a593Smuzhiyun #define CTRL_B128 0x00000200 376*4882a593Smuzhiyun #define CTRL_B64 0x00000100 377*4882a593Smuzhiyun #define CTRL_B48 0x00000080 378*4882a593Smuzhiyun #define CTRL_B32 0x00000040 379*4882a593Smuzhiyun #define CTRL_B16 0x00000020 380*4882a593Smuzhiyun #define CTRL_B8 0x00000010 381*4882a593Smuzhiyun 382*4882a593Smuzhiyun /* Bus Interface Status Register bits */ 383*4882a593Smuzhiyun #define STAT_CMEMSIZ 0xc0000000 384*4882a593Smuzhiyun #define STAT_ADPARCK 0x20000000 385*4882a593Smuzhiyun #define STAT_RESVD 0x1fffff80 386*4882a593Smuzhiyun #define STAT_ERRINT 0x00000040 387*4882a593Smuzhiyun #define STAT_MARKINT 0x00000020 388*4882a593Smuzhiyun #define STAT_DLETINT 0x00000010 389*4882a593Smuzhiyun #define STAT_DLERINT 0x00000008 390*4882a593Smuzhiyun #define STAT_FEINT 0x00000004 391*4882a593Smuzhiyun #define STAT_SEGINT 0x00000002 392*4882a593Smuzhiyun #define STAT_REASSINT 0x00000001 393*4882a593Smuzhiyun 394*4882a593Smuzhiyun 395*4882a593Smuzhiyun /*--------------- Segmentation control registers -----------------*/ 396*4882a593Smuzhiyun /* The segmentation registers are 16 bits access and the addresses 397*4882a593Smuzhiyun are defined as such so the addresses are the actual "offsets" */ 398*4882a593Smuzhiyun #define IDLEHEADHI 0x00 399*4882a593Smuzhiyun #define IDLEHEADLO 0x01 400*4882a593Smuzhiyun #define MAXRATE 0x02 401*4882a593Smuzhiyun /* Values for MAXRATE register for 155Mbps and 25.6 Mbps operation */ 402*4882a593Smuzhiyun #define RATE155 0x64b1 // 16 bits float format 403*4882a593Smuzhiyun #define MAX_ATM_155 352768 // Cells/second p.118 404*4882a593Smuzhiyun #define RATE25 0x5f9d 405*4882a593Smuzhiyun 406*4882a593Smuzhiyun #define STPARMS 0x03 407*4882a593Smuzhiyun #define STPARMS_1K 0x008c 408*4882a593Smuzhiyun #define STPARMS_2K 0x0049 409*4882a593Smuzhiyun #define STPARMS_4K 0x0026 410*4882a593Smuzhiyun #define COMP_EN 0x4000 411*4882a593Smuzhiyun #define CBR_EN 0x2000 412*4882a593Smuzhiyun #define ABR_EN 0x0800 413*4882a593Smuzhiyun #define UBR_EN 0x0400 414*4882a593Smuzhiyun 415*4882a593Smuzhiyun #define ABRUBR_ARB 0x04 416*4882a593Smuzhiyun #define RM_TYPE 0x05 417*4882a593Smuzhiyun /*Value for RM_TYPE register for ATM Forum Traffic Mangement4.0 support*/ 418*4882a593Smuzhiyun #define RM_TYPE_4_0 0x0100 419*4882a593Smuzhiyun 420*4882a593Smuzhiyun #define SEG_COMMAND_REG 0x17 421*4882a593Smuzhiyun /* Values for the command register */ 422*4882a593Smuzhiyun #define RESET_SEG 0x0055 423*4882a593Smuzhiyun #define RESET_SEG_STATE 0x00aa 424*4882a593Smuzhiyun #define RESET_TX_CELL_CTR 0x00cc 425*4882a593Smuzhiyun 426*4882a593Smuzhiyun #define CBR_PTR_BASE 0x20 427*4882a593Smuzhiyun #define ABR_SBPTR_BASE 0x22 428*4882a593Smuzhiyun #define UBR_SBPTR_BASE 0x23 429*4882a593Smuzhiyun #define ABRWQ_BASE 0x26 430*4882a593Smuzhiyun #define UBRWQ_BASE 0x27 431*4882a593Smuzhiyun #define VCT_BASE 0x28 432*4882a593Smuzhiyun #define VCTE_BASE 0x29 433*4882a593Smuzhiyun #define CBR_TAB_BEG 0x2c 434*4882a593Smuzhiyun #define CBR_TAB_END 0x2d 435*4882a593Smuzhiyun #define PRQ_ST_ADR 0x30 436*4882a593Smuzhiyun #define PRQ_ED_ADR 0x31 437*4882a593Smuzhiyun #define PRQ_RD_PTR 0x32 438*4882a593Smuzhiyun #define PRQ_WR_PTR 0x33 439*4882a593Smuzhiyun #define TCQ_ST_ADR 0x34 440*4882a593Smuzhiyun #define TCQ_ED_ADR 0x35 441*4882a593Smuzhiyun #define TCQ_RD_PTR 0x36 442*4882a593Smuzhiyun #define TCQ_WR_PTR 0x37 443*4882a593Smuzhiyun #define SEG_QUEUE_BASE 0x40 444*4882a593Smuzhiyun #define SEG_DESC_BASE 0x41 445*4882a593Smuzhiyun #define MODE_REG_0 0x45 446*4882a593Smuzhiyun #define T_ONLINE 0x0002 /* (i)chipSAR is online */ 447*4882a593Smuzhiyun 448*4882a593Smuzhiyun #define MODE_REG_1 0x46 449*4882a593Smuzhiyun #define MODE_REG_1_VAL 0x0400 /*for propoer device operation*/ 450*4882a593Smuzhiyun 451*4882a593Smuzhiyun #define SEG_INTR_STATUS_REG 0x47 452*4882a593Smuzhiyun #define SEG_MASK_REG 0x48 453*4882a593Smuzhiyun #define TRANSMIT_DONE 0x0200 454*4882a593Smuzhiyun #define TCQ_NOT_EMPTY 0x1000 /* this can be used for both the interrupt 455*4882a593Smuzhiyun status registers as well as the mask register */ 456*4882a593Smuzhiyun 457*4882a593Smuzhiyun #define CELL_CTR_HIGH_AUTO 0x49 458*4882a593Smuzhiyun #define CELL_CTR_HIGH_NOAUTO 0xc9 459*4882a593Smuzhiyun #define CELL_CTR_LO_AUTO 0x4a 460*4882a593Smuzhiyun #define CELL_CTR_LO_NOAUTO 0xca 461*4882a593Smuzhiyun 462*4882a593Smuzhiyun /* Diagnostic registers */ 463*4882a593Smuzhiyun #define NEXTDESC 0x59 464*4882a593Smuzhiyun #define NEXTVC 0x5a 465*4882a593Smuzhiyun #define PSLOTCNT 0x5d 466*4882a593Smuzhiyun #define NEWDN 0x6a 467*4882a593Smuzhiyun #define NEWVC 0x6b 468*4882a593Smuzhiyun #define SBPTR 0x6c 469*4882a593Smuzhiyun #define ABRWQ_WRPTR 0x6f 470*4882a593Smuzhiyun #define ABRWQ_RDPTR 0x70 471*4882a593Smuzhiyun #define UBRWQ_WRPTR 0x71 472*4882a593Smuzhiyun #define UBRWQ_RDPTR 0x72 473*4882a593Smuzhiyun #define CBR_VC 0x73 474*4882a593Smuzhiyun #define ABR_SBVC 0x75 475*4882a593Smuzhiyun #define UBR_SBVC 0x76 476*4882a593Smuzhiyun #define ABRNEXTLINK 0x78 477*4882a593Smuzhiyun #define UBRNEXTLINK 0x79 478*4882a593Smuzhiyun 479*4882a593Smuzhiyun 480*4882a593Smuzhiyun /*----------------- Reassembly control registers ---------------------*/ 481*4882a593Smuzhiyun /* The reassembly registers are 16 bits access and the addresses 482*4882a593Smuzhiyun are defined as such so the addresses are the actual "offsets" */ 483*4882a593Smuzhiyun #define MODE_REG 0x00 484*4882a593Smuzhiyun #define R_ONLINE 0x0002 /* (i)chip is online */ 485*4882a593Smuzhiyun #define IGN_RAW_FL 0x0004 486*4882a593Smuzhiyun 487*4882a593Smuzhiyun #define PROTOCOL_ID 0x01 488*4882a593Smuzhiyun #define REASS_MASK_REG 0x02 489*4882a593Smuzhiyun #define REASS_INTR_STATUS_REG 0x03 490*4882a593Smuzhiyun /* Interrupt Status register bits */ 491*4882a593Smuzhiyun #define RX_PKT_CTR_OF 0x8000 492*4882a593Smuzhiyun #define RX_ERR_CTR_OF 0x4000 493*4882a593Smuzhiyun #define RX_CELL_CTR_OF 0x1000 494*4882a593Smuzhiyun #define RX_FREEQ_EMPT 0x0200 495*4882a593Smuzhiyun #define RX_EXCPQ_FL 0x0080 496*4882a593Smuzhiyun #define RX_RAWQ_FL 0x0010 497*4882a593Smuzhiyun #define RX_EXCP_RCVD 0x0008 498*4882a593Smuzhiyun #define RX_PKT_RCVD 0x0004 499*4882a593Smuzhiyun #define RX_RAW_RCVD 0x0001 500*4882a593Smuzhiyun 501*4882a593Smuzhiyun #define DRP_PKT_CNTR 0x04 502*4882a593Smuzhiyun #define ERR_CNTR 0x05 503*4882a593Smuzhiyun #define RAW_BASE_ADR 0x08 504*4882a593Smuzhiyun #define CELL_CTR0 0x0c 505*4882a593Smuzhiyun #define CELL_CTR1 0x0d 506*4882a593Smuzhiyun #define REASS_COMMAND_REG 0x0f 507*4882a593Smuzhiyun /* Values for command register */ 508*4882a593Smuzhiyun #define RESET_REASS 0x0055 509*4882a593Smuzhiyun #define RESET_REASS_STATE 0x00aa 510*4882a593Smuzhiyun #define RESET_DRP_PKT_CNTR 0x00f1 511*4882a593Smuzhiyun #define RESET_ERR_CNTR 0x00f2 512*4882a593Smuzhiyun #define RESET_CELL_CNTR 0x00f8 513*4882a593Smuzhiyun #define RESET_REASS_ALL_REGS 0x00ff 514*4882a593Smuzhiyun 515*4882a593Smuzhiyun #define REASS_DESC_BASE 0x10 516*4882a593Smuzhiyun #define VC_LKUP_BASE 0x11 517*4882a593Smuzhiyun #define REASS_TABLE_BASE 0x12 518*4882a593Smuzhiyun #define REASS_QUEUE_BASE 0x13 519*4882a593Smuzhiyun #define PKT_TM_CNT 0x16 520*4882a593Smuzhiyun #define TMOUT_RANGE 0x17 521*4882a593Smuzhiyun #define INTRVL_CNTR 0x18 522*4882a593Smuzhiyun #define TMOUT_INDX 0x19 523*4882a593Smuzhiyun #define VP_LKUP_BASE 0x1c 524*4882a593Smuzhiyun #define VP_FILTER 0x1d 525*4882a593Smuzhiyun #define ABR_LKUP_BASE 0x1e 526*4882a593Smuzhiyun #define FREEQ_ST_ADR 0x24 527*4882a593Smuzhiyun #define FREEQ_ED_ADR 0x25 528*4882a593Smuzhiyun #define FREEQ_RD_PTR 0x26 529*4882a593Smuzhiyun #define FREEQ_WR_PTR 0x27 530*4882a593Smuzhiyun #define PCQ_ST_ADR 0x28 531*4882a593Smuzhiyun #define PCQ_ED_ADR 0x29 532*4882a593Smuzhiyun #define PCQ_RD_PTR 0x2a 533*4882a593Smuzhiyun #define PCQ_WR_PTR 0x2b 534*4882a593Smuzhiyun #define EXCP_Q_ST_ADR 0x2c 535*4882a593Smuzhiyun #define EXCP_Q_ED_ADR 0x2d 536*4882a593Smuzhiyun #define EXCP_Q_RD_PTR 0x2e 537*4882a593Smuzhiyun #define EXCP_Q_WR_PTR 0x2f 538*4882a593Smuzhiyun #define CC_FIFO_ST_ADR 0x34 539*4882a593Smuzhiyun #define CC_FIFO_ED_ADR 0x35 540*4882a593Smuzhiyun #define CC_FIFO_RD_PTR 0x36 541*4882a593Smuzhiyun #define CC_FIFO_WR_PTR 0x37 542*4882a593Smuzhiyun #define STATE_REG 0x38 543*4882a593Smuzhiyun #define BUF_SIZE 0x42 544*4882a593Smuzhiyun #define XTRA_RM_OFFSET 0x44 545*4882a593Smuzhiyun #define DRP_PKT_CNTR_NC 0x84 546*4882a593Smuzhiyun #define ERR_CNTR_NC 0x85 547*4882a593Smuzhiyun #define CELL_CNTR0_NC 0x8c 548*4882a593Smuzhiyun #define CELL_CNTR1_NC 0x8d 549*4882a593Smuzhiyun 550*4882a593Smuzhiyun /* State Register bits */ 551*4882a593Smuzhiyun #define EXCPQ_EMPTY 0x0040 552*4882a593Smuzhiyun #define PCQ_EMPTY 0x0010 553*4882a593Smuzhiyun #define FREEQ_EMPTY 0x0004 554*4882a593Smuzhiyun 555*4882a593Smuzhiyun 556*4882a593Smuzhiyun /*----------------- Front End registers/ DMA control --------------*/ 557*4882a593Smuzhiyun /* There is a lot of documentation error regarding these offsets ??? 558*4882a593Smuzhiyun eg:- 2 offsets given 800, a00 for rx counter 559*4882a593Smuzhiyun similarly many others 560*4882a593Smuzhiyun Remember again that the offsets are to be 4*register number, so 561*4882a593Smuzhiyun correct the #defines here 562*4882a593Smuzhiyun */ 563*4882a593Smuzhiyun #define IPHASE5575_TX_COUNTER 0x200 /* offset - 0x800 */ 564*4882a593Smuzhiyun #define IPHASE5575_RX_COUNTER 0x280 /* offset - 0xa00 */ 565*4882a593Smuzhiyun #define IPHASE5575_TX_LIST_ADDR 0x300 /* offset - 0xc00 */ 566*4882a593Smuzhiyun #define IPHASE5575_RX_LIST_ADDR 0x380 /* offset - 0xe00 */ 567*4882a593Smuzhiyun 568*4882a593Smuzhiyun /*--------------------------- RAM ---------------------------*/ 569*4882a593Smuzhiyun /* These memory maps are actually offsets from the segmentation and reassembly RAM base addresses */ 570*4882a593Smuzhiyun 571*4882a593Smuzhiyun /* Segmentation Control Memory map */ 572*4882a593Smuzhiyun #define TX_DESC_BASE 0x0000 /* Buffer Decriptor Table */ 573*4882a593Smuzhiyun #define TX_COMP_Q 0x1000 /* Transmit Complete Queue */ 574*4882a593Smuzhiyun #define PKT_RDY_Q 0x1400 /* Packet Ready Queue */ 575*4882a593Smuzhiyun #define CBR_SCHED_TABLE 0x1800 /* CBR Table */ 576*4882a593Smuzhiyun #define UBR_SCHED_TABLE 0x3000 /* UBR Table */ 577*4882a593Smuzhiyun #define UBR_WAIT_Q 0x4000 /* UBR Wait Queue */ 578*4882a593Smuzhiyun #define ABR_SCHED_TABLE 0x5000 /* ABR Table */ 579*4882a593Smuzhiyun #define ABR_WAIT_Q 0x5800 /* ABR Wait Queue */ 580*4882a593Smuzhiyun #define EXT_VC_TABLE 0x6000 /* Extended VC Table */ 581*4882a593Smuzhiyun #define MAIN_VC_TABLE 0x8000 /* Main VC Table */ 582*4882a593Smuzhiyun #define SCHEDSZ 1024 /* ABR and UBR Scheduling Table size */ 583*4882a593Smuzhiyun #define TX_DESC_TABLE_SZ 128 /* Number of entries in the Transmit 584*4882a593Smuzhiyun Buffer Descriptor Table */ 585*4882a593Smuzhiyun 586*4882a593Smuzhiyun /* These are used as table offsets in Descriptor Table address generation */ 587*4882a593Smuzhiyun #define DESC_MODE 0x0 588*4882a593Smuzhiyun #define VC_INDEX 0x1 589*4882a593Smuzhiyun #define BYTE_CNT 0x3 590*4882a593Smuzhiyun #define PKT_START_HI 0x4 591*4882a593Smuzhiyun #define PKT_START_LO 0x5 592*4882a593Smuzhiyun 593*4882a593Smuzhiyun /* Descriptor Mode Word Bits */ 594*4882a593Smuzhiyun #define EOM_EN 0x0800 595*4882a593Smuzhiyun #define AAL5 0x0100 596*4882a593Smuzhiyun #define APP_CRC32 0x0400 597*4882a593Smuzhiyun #define CMPL_INT 0x1000 598*4882a593Smuzhiyun 599*4882a593Smuzhiyun #define TABLE_ADDRESS(db, dn, to) \ 600*4882a593Smuzhiyun (((unsigned long)(db & 0x04)) << 16) | (dn << 5) | (to << 1) 601*4882a593Smuzhiyun 602*4882a593Smuzhiyun /* Reassembly Control Memory Map */ 603*4882a593Smuzhiyun #define RX_DESC_BASE 0x0000 /* Buffer Descriptor Table */ 604*4882a593Smuzhiyun #define VP_TABLE 0x5c00 /* VP Table */ 605*4882a593Smuzhiyun #define EXCEPTION_Q 0x5e00 /* Exception Queue */ 606*4882a593Smuzhiyun #define FREE_BUF_DESC_Q 0x6000 /* Free Buffer Descriptor Queue */ 607*4882a593Smuzhiyun #define PKT_COMP_Q 0x6800 /* Packet Complete Queue */ 608*4882a593Smuzhiyun #define REASS_TABLE 0x7000 /* Reassembly Table */ 609*4882a593Smuzhiyun #define RX_VC_TABLE 0x7800 /* VC Table */ 610*4882a593Smuzhiyun #define ABR_VC_TABLE 0x8000 /* ABR VC Table */ 611*4882a593Smuzhiyun #define RX_DESC_TABLE_SZ 736 /* Number of entries in the Receive 612*4882a593Smuzhiyun Buffer Descriptor Table */ 613*4882a593Smuzhiyun #define VP_TABLE_SZ 256 /* Number of entries in VPTable */ 614*4882a593Smuzhiyun #define RX_VC_TABLE_SZ 1024 /* Number of entries in VC Table */ 615*4882a593Smuzhiyun #define REASS_TABLE_SZ 1024 /* Number of entries in Reassembly Table */ 616*4882a593Smuzhiyun /* Buffer Descriptor Table */ 617*4882a593Smuzhiyun #define RX_ACT 0x8000 618*4882a593Smuzhiyun #define RX_VPVC 0x4000 619*4882a593Smuzhiyun #define RX_CNG 0x0040 620*4882a593Smuzhiyun #define RX_CER 0x0008 621*4882a593Smuzhiyun #define RX_PTE 0x0004 622*4882a593Smuzhiyun #define RX_OFL 0x0002 623*4882a593Smuzhiyun #define NUM_RX_EXCP 32 624*4882a593Smuzhiyun 625*4882a593Smuzhiyun /* Reassembly Table */ 626*4882a593Smuzhiyun #define NO_AAL5_PKT 0x0000 627*4882a593Smuzhiyun #define AAL5_PKT_REASSEMBLED 0x4000 628*4882a593Smuzhiyun #define AAL5_PKT_TERMINATED 0x8000 629*4882a593Smuzhiyun #define RAW_PKT 0xc000 630*4882a593Smuzhiyun #define REASS_ABR 0x2000 631*4882a593Smuzhiyun 632*4882a593Smuzhiyun /*-------------------- Base Registers --------------------*/ 633*4882a593Smuzhiyun #define REG_BASE IPHASE5575_BUS_CONTROL_REG_BASE 634*4882a593Smuzhiyun #define RAM_BASE IPHASE5575_FRAG_CONTROL_RAM_BASE 635*4882a593Smuzhiyun #define PHY_BASE IPHASE5575_FRONT_END_REG_BASE 636*4882a593Smuzhiyun #define SEG_BASE IPHASE5575_FRAG_CONTROL_REG_BASE 637*4882a593Smuzhiyun #define REASS_BASE IPHASE5575_REASS_CONTROL_REG_BASE 638*4882a593Smuzhiyun 639*4882a593Smuzhiyun typedef volatile u_int ffreg_t; 640*4882a593Smuzhiyun typedef u_int rreg_t; 641*4882a593Smuzhiyun 642*4882a593Smuzhiyun typedef struct _ffredn_t { 643*4882a593Smuzhiyun ffreg_t idlehead_high; /* Idle cell header (high) */ 644*4882a593Smuzhiyun ffreg_t idlehead_low; /* Idle cell header (low) */ 645*4882a593Smuzhiyun ffreg_t maxrate; /* Maximum rate */ 646*4882a593Smuzhiyun ffreg_t stparms; /* Traffic Management Parameters */ 647*4882a593Smuzhiyun ffreg_t abrubr_abr; /* ABRUBR Priority Byte 1, TCR Byte 0 */ 648*4882a593Smuzhiyun ffreg_t rm_type; /* */ 649*4882a593Smuzhiyun u_int filler5[0x17 - 0x06]; 650*4882a593Smuzhiyun ffreg_t cmd_reg; /* Command register */ 651*4882a593Smuzhiyun u_int filler18[0x20 - 0x18]; 652*4882a593Smuzhiyun ffreg_t cbr_base; /* CBR Pointer Base */ 653*4882a593Smuzhiyun ffreg_t vbr_base; /* VBR Pointer Base */ 654*4882a593Smuzhiyun ffreg_t abr_base; /* ABR Pointer Base */ 655*4882a593Smuzhiyun ffreg_t ubr_base; /* UBR Pointer Base */ 656*4882a593Smuzhiyun u_int filler24; 657*4882a593Smuzhiyun ffreg_t vbrwq_base; /* VBR Wait Queue Base */ 658*4882a593Smuzhiyun ffreg_t abrwq_base; /* ABR Wait Queue Base */ 659*4882a593Smuzhiyun ffreg_t ubrwq_base; /* UBR Wait Queue Base */ 660*4882a593Smuzhiyun ffreg_t vct_base; /* Main VC Table Base */ 661*4882a593Smuzhiyun ffreg_t vcte_base; /* Extended Main VC Table Base */ 662*4882a593Smuzhiyun u_int filler2a[0x2C - 0x2A]; 663*4882a593Smuzhiyun ffreg_t cbr_tab_beg; /* CBR Table Begin */ 664*4882a593Smuzhiyun ffreg_t cbr_tab_end; /* CBR Table End */ 665*4882a593Smuzhiyun ffreg_t cbr_pointer; /* CBR Pointer */ 666*4882a593Smuzhiyun u_int filler2f[0x30 - 0x2F]; 667*4882a593Smuzhiyun ffreg_t prq_st_adr; /* Packet Ready Queue Start Address */ 668*4882a593Smuzhiyun ffreg_t prq_ed_adr; /* Packet Ready Queue End Address */ 669*4882a593Smuzhiyun ffreg_t prq_rd_ptr; /* Packet Ready Queue read pointer */ 670*4882a593Smuzhiyun ffreg_t prq_wr_ptr; /* Packet Ready Queue write pointer */ 671*4882a593Smuzhiyun ffreg_t tcq_st_adr; /* Transmit Complete Queue Start Address*/ 672*4882a593Smuzhiyun ffreg_t tcq_ed_adr; /* Transmit Complete Queue End Address */ 673*4882a593Smuzhiyun ffreg_t tcq_rd_ptr; /* Transmit Complete Queue read pointer */ 674*4882a593Smuzhiyun ffreg_t tcq_wr_ptr; /* Transmit Complete Queue write pointer*/ 675*4882a593Smuzhiyun u_int filler38[0x40 - 0x38]; 676*4882a593Smuzhiyun ffreg_t queue_base; /* Base address for PRQ and TCQ */ 677*4882a593Smuzhiyun ffreg_t desc_base; /* Base address of descriptor table */ 678*4882a593Smuzhiyun u_int filler42[0x45 - 0x42]; 679*4882a593Smuzhiyun ffreg_t mode_reg_0; /* Mode register 0 */ 680*4882a593Smuzhiyun ffreg_t mode_reg_1; /* Mode register 1 */ 681*4882a593Smuzhiyun ffreg_t intr_status_reg;/* Interrupt Status register */ 682*4882a593Smuzhiyun ffreg_t mask_reg; /* Mask Register */ 683*4882a593Smuzhiyun ffreg_t cell_ctr_high1; /* Total cell transfer count (high) */ 684*4882a593Smuzhiyun ffreg_t cell_ctr_lo1; /* Total cell transfer count (low) */ 685*4882a593Smuzhiyun ffreg_t state_reg; /* Status register */ 686*4882a593Smuzhiyun u_int filler4c[0x58 - 0x4c]; 687*4882a593Smuzhiyun ffreg_t curr_desc_num; /* Contains the current descriptor num */ 688*4882a593Smuzhiyun ffreg_t next_desc; /* Next descriptor */ 689*4882a593Smuzhiyun ffreg_t next_vc; /* Next VC */ 690*4882a593Smuzhiyun u_int filler5b[0x5d - 0x5b]; 691*4882a593Smuzhiyun ffreg_t present_slot_cnt;/* Present slot count */ 692*4882a593Smuzhiyun u_int filler5e[0x6a - 0x5e]; 693*4882a593Smuzhiyun ffreg_t new_desc_num; /* New descriptor number */ 694*4882a593Smuzhiyun ffreg_t new_vc; /* New VC */ 695*4882a593Smuzhiyun ffreg_t sched_tbl_ptr; /* Schedule table pointer */ 696*4882a593Smuzhiyun ffreg_t vbrwq_wptr; /* VBR wait queue write pointer */ 697*4882a593Smuzhiyun ffreg_t vbrwq_rptr; /* VBR wait queue read pointer */ 698*4882a593Smuzhiyun ffreg_t abrwq_wptr; /* ABR wait queue write pointer */ 699*4882a593Smuzhiyun ffreg_t abrwq_rptr; /* ABR wait queue read pointer */ 700*4882a593Smuzhiyun ffreg_t ubrwq_wptr; /* UBR wait queue write pointer */ 701*4882a593Smuzhiyun ffreg_t ubrwq_rptr; /* UBR wait queue read pointer */ 702*4882a593Smuzhiyun ffreg_t cbr_vc; /* CBR VC */ 703*4882a593Smuzhiyun ffreg_t vbr_sb_vc; /* VBR SB VC */ 704*4882a593Smuzhiyun ffreg_t abr_sb_vc; /* ABR SB VC */ 705*4882a593Smuzhiyun ffreg_t ubr_sb_vc; /* UBR SB VC */ 706*4882a593Smuzhiyun ffreg_t vbr_next_link; /* VBR next link */ 707*4882a593Smuzhiyun ffreg_t abr_next_link; /* ABR next link */ 708*4882a593Smuzhiyun ffreg_t ubr_next_link; /* UBR next link */ 709*4882a593Smuzhiyun u_int filler7a[0x7c-0x7a]; 710*4882a593Smuzhiyun ffreg_t out_rate_head; /* Out of rate head */ 711*4882a593Smuzhiyun u_int filler7d[0xca-0x7d]; /* pad out to full address space */ 712*4882a593Smuzhiyun ffreg_t cell_ctr_high1_nc;/* Total cell transfer count (high) */ 713*4882a593Smuzhiyun ffreg_t cell_ctr_lo1_nc;/* Total cell transfer count (low) */ 714*4882a593Smuzhiyun u_int fillercc[0x100-0xcc]; /* pad out to full address space */ 715*4882a593Smuzhiyun } ffredn_t; 716*4882a593Smuzhiyun 717*4882a593Smuzhiyun typedef struct _rfredn_t { 718*4882a593Smuzhiyun rreg_t mode_reg_0; /* Mode register 0 */ 719*4882a593Smuzhiyun rreg_t protocol_id; /* Protocol ID */ 720*4882a593Smuzhiyun rreg_t mask_reg; /* Mask Register */ 721*4882a593Smuzhiyun rreg_t intr_status_reg;/* Interrupt status register */ 722*4882a593Smuzhiyun rreg_t drp_pkt_cntr; /* Dropped packet cntr (clear on read) */ 723*4882a593Smuzhiyun rreg_t err_cntr; /* Error Counter (cleared on read) */ 724*4882a593Smuzhiyun u_int filler6[0x08 - 0x06]; 725*4882a593Smuzhiyun rreg_t raw_base_adr; /* Base addr for raw cell Q */ 726*4882a593Smuzhiyun u_int filler2[0x0c - 0x09]; 727*4882a593Smuzhiyun rreg_t cell_ctr0; /* Cell Counter 0 (cleared when read) */ 728*4882a593Smuzhiyun rreg_t cell_ctr1; /* Cell Counter 1 (cleared when read) */ 729*4882a593Smuzhiyun u_int filler3[0x0f - 0x0e]; 730*4882a593Smuzhiyun rreg_t cmd_reg; /* Command register */ 731*4882a593Smuzhiyun rreg_t desc_base; /* Base address for description table */ 732*4882a593Smuzhiyun rreg_t vc_lkup_base; /* Base address for VC lookup table */ 733*4882a593Smuzhiyun rreg_t reass_base; /* Base address for reassembler table */ 734*4882a593Smuzhiyun rreg_t queue_base; /* Base address for Communication queue */ 735*4882a593Smuzhiyun u_int filler14[0x16 - 0x14]; 736*4882a593Smuzhiyun rreg_t pkt_tm_cnt; /* Packet Timeout and count register */ 737*4882a593Smuzhiyun rreg_t tmout_range; /* Range of reassembley IDs for timeout */ 738*4882a593Smuzhiyun rreg_t intrvl_cntr; /* Packet aging interval counter */ 739*4882a593Smuzhiyun rreg_t tmout_indx; /* index of pkt being tested for aging */ 740*4882a593Smuzhiyun u_int filler1a[0x1c - 0x1a]; 741*4882a593Smuzhiyun rreg_t vp_lkup_base; /* Base address for VP lookup table */ 742*4882a593Smuzhiyun rreg_t vp_filter; /* VP filter register */ 743*4882a593Smuzhiyun rreg_t abr_lkup_base; /* Base address of ABR VC Table */ 744*4882a593Smuzhiyun u_int filler1f[0x24 - 0x1f]; 745*4882a593Smuzhiyun rreg_t fdq_st_adr; /* Free desc queue start address */ 746*4882a593Smuzhiyun rreg_t fdq_ed_adr; /* Free desc queue end address */ 747*4882a593Smuzhiyun rreg_t fdq_rd_ptr; /* Free desc queue read pointer */ 748*4882a593Smuzhiyun rreg_t fdq_wr_ptr; /* Free desc queue write pointer */ 749*4882a593Smuzhiyun rreg_t pcq_st_adr; /* Packet Complete queue start address */ 750*4882a593Smuzhiyun rreg_t pcq_ed_adr; /* Packet Complete queue end address */ 751*4882a593Smuzhiyun rreg_t pcq_rd_ptr; /* Packet Complete queue read pointer */ 752*4882a593Smuzhiyun rreg_t pcq_wr_ptr; /* Packet Complete queue write pointer */ 753*4882a593Smuzhiyun rreg_t excp_st_adr; /* Exception queue start address */ 754*4882a593Smuzhiyun rreg_t excp_ed_adr; /* Exception queue end address */ 755*4882a593Smuzhiyun rreg_t excp_rd_ptr; /* Exception queue read pointer */ 756*4882a593Smuzhiyun rreg_t excp_wr_ptr; /* Exception queue write pointer */ 757*4882a593Smuzhiyun u_int filler30[0x34 - 0x30]; 758*4882a593Smuzhiyun rreg_t raw_st_adr; /* Raw Cell start address */ 759*4882a593Smuzhiyun rreg_t raw_ed_adr; /* Raw Cell end address */ 760*4882a593Smuzhiyun rreg_t raw_rd_ptr; /* Raw Cell read pointer */ 761*4882a593Smuzhiyun rreg_t raw_wr_ptr; /* Raw Cell write pointer */ 762*4882a593Smuzhiyun rreg_t state_reg; /* State Register */ 763*4882a593Smuzhiyun u_int filler39[0x42 - 0x39]; 764*4882a593Smuzhiyun rreg_t buf_size; /* Buffer size */ 765*4882a593Smuzhiyun u_int filler43; 766*4882a593Smuzhiyun rreg_t xtra_rm_offset; /* Offset of the additional turnaround RM */ 767*4882a593Smuzhiyun u_int filler45[0x84 - 0x45]; 768*4882a593Smuzhiyun rreg_t drp_pkt_cntr_nc;/* Dropped Packet cntr, Not clear on rd */ 769*4882a593Smuzhiyun rreg_t err_cntr_nc; /* Error Counter, Not clear on read */ 770*4882a593Smuzhiyun u_int filler86[0x8c - 0x86]; 771*4882a593Smuzhiyun rreg_t cell_ctr0_nc; /* Cell Counter 0, Not clear on read */ 772*4882a593Smuzhiyun rreg_t cell_ctr1_nc; /* Cell Counter 1, Not clear on read */ 773*4882a593Smuzhiyun u_int filler8e[0x100-0x8e]; /* pad out to full address space */ 774*4882a593Smuzhiyun } rfredn_t; 775*4882a593Smuzhiyun 776*4882a593Smuzhiyun typedef struct { 777*4882a593Smuzhiyun /* Atlantic */ 778*4882a593Smuzhiyun ffredn_t ffredn; /* F FRED */ 779*4882a593Smuzhiyun rfredn_t rfredn; /* R FRED */ 780*4882a593Smuzhiyun } ia_regs_t; 781*4882a593Smuzhiyun 782*4882a593Smuzhiyun typedef struct { 783*4882a593Smuzhiyun u_short f_vc_type; /* VC type */ 784*4882a593Smuzhiyun u_short f_nrm; /* Nrm */ 785*4882a593Smuzhiyun u_short f_nrmexp; /* Nrm Exp */ 786*4882a593Smuzhiyun u_short reserved6; /* */ 787*4882a593Smuzhiyun u_short f_crm; /* Crm */ 788*4882a593Smuzhiyun u_short reserved10; /* Reserved */ 789*4882a593Smuzhiyun u_short reserved12; /* Reserved */ 790*4882a593Smuzhiyun u_short reserved14; /* Reserved */ 791*4882a593Smuzhiyun u_short last_cell_slot; /* last_cell_slot_count */ 792*4882a593Smuzhiyun u_short f_pcr; /* Peak Cell Rate */ 793*4882a593Smuzhiyun u_short fraction; /* fraction */ 794*4882a593Smuzhiyun u_short f_icr; /* Initial Cell Rate */ 795*4882a593Smuzhiyun u_short f_cdf; /* */ 796*4882a593Smuzhiyun u_short f_mcr; /* Minimum Cell Rate */ 797*4882a593Smuzhiyun u_short f_acr; /* Allowed Cell Rate */ 798*4882a593Smuzhiyun u_short f_status; /* */ 799*4882a593Smuzhiyun } f_vc_abr_entry; 800*4882a593Smuzhiyun 801*4882a593Smuzhiyun typedef struct { 802*4882a593Smuzhiyun u_short r_status_rdf; /* status + RDF */ 803*4882a593Smuzhiyun u_short r_air; /* AIR */ 804*4882a593Smuzhiyun u_short reserved4[14]; /* Reserved */ 805*4882a593Smuzhiyun } r_vc_abr_entry; 806*4882a593Smuzhiyun 807*4882a593Smuzhiyun #define MRM 3 808*4882a593Smuzhiyun 809*4882a593Smuzhiyun typedef struct srv_cls_param { 810*4882a593Smuzhiyun u32 class_type; /* CBR/VBR/ABR/UBR; use the enum above */ 811*4882a593Smuzhiyun u32 pcr; /* Peak Cell Rate (24-bit) */ 812*4882a593Smuzhiyun /* VBR parameters */ 813*4882a593Smuzhiyun u32 scr; /* sustainable cell rate */ 814*4882a593Smuzhiyun u32 max_burst_size; /* ?? cell rate or data rate */ 815*4882a593Smuzhiyun 816*4882a593Smuzhiyun /* ABR only UNI 4.0 Parameters */ 817*4882a593Smuzhiyun u32 mcr; /* Min Cell Rate (24-bit) */ 818*4882a593Smuzhiyun u32 icr; /* Initial Cell Rate (24-bit) */ 819*4882a593Smuzhiyun u32 tbe; /* Transient Buffer Exposure (24-bit) */ 820*4882a593Smuzhiyun u32 frtt; /* Fixed Round Trip Time (24-bit) */ 821*4882a593Smuzhiyun 822*4882a593Smuzhiyun #if 0 /* Additional Parameters of TM 4.0 */ 823*4882a593Smuzhiyun bits 31 30 29 28 27-25 24-22 21-19 18-9 824*4882a593Smuzhiyun ----------------------------------------------------------------------------- 825*4882a593Smuzhiyun | NRM present | TRM prsnt | CDF prsnt | ADTF prsnt | NRM | TRM | CDF | ADTF | 826*4882a593Smuzhiyun ----------------------------------------------------------------------------- 827*4882a593Smuzhiyun #endif /* 0 */ 828*4882a593Smuzhiyun 829*4882a593Smuzhiyun u8 nrm; /* Max # of Cells for each forward RM 830*4882a593Smuzhiyun cell (3-bit) */ 831*4882a593Smuzhiyun u8 trm; /* Time between forward RM cells (3-bit) */ 832*4882a593Smuzhiyun u16 adtf; /* ACR Decrease Time Factor (10-bit) */ 833*4882a593Smuzhiyun u8 cdf; /* Cutoff Decrease Factor (3-bit) */ 834*4882a593Smuzhiyun u8 rif; /* Rate Increment Factor (4-bit) */ 835*4882a593Smuzhiyun u8 rdf; /* Rate Decrease Factor (4-bit) */ 836*4882a593Smuzhiyun u8 reserved; /* 8 bits to keep structure word aligned */ 837*4882a593Smuzhiyun } srv_cls_param_t; 838*4882a593Smuzhiyun 839*4882a593Smuzhiyun struct testTable_t { 840*4882a593Smuzhiyun u16 lastTime; 841*4882a593Smuzhiyun u16 fract; 842*4882a593Smuzhiyun u8 vc_status; 843*4882a593Smuzhiyun }; 844*4882a593Smuzhiyun 845*4882a593Smuzhiyun typedef struct { 846*4882a593Smuzhiyun u16 vci; 847*4882a593Smuzhiyun u16 error; 848*4882a593Smuzhiyun } RX_ERROR_Q; 849*4882a593Smuzhiyun 850*4882a593Smuzhiyun typedef struct { 851*4882a593Smuzhiyun u8 active: 1; 852*4882a593Smuzhiyun u8 abr: 1; 853*4882a593Smuzhiyun u8 ubr: 1; 854*4882a593Smuzhiyun u8 cnt: 5; 855*4882a593Smuzhiyun #define VC_ACTIVE 0x01 856*4882a593Smuzhiyun #define VC_ABR 0x02 857*4882a593Smuzhiyun #define VC_UBR 0x04 858*4882a593Smuzhiyun } vcstatus_t; 859*4882a593Smuzhiyun 860*4882a593Smuzhiyun struct ia_rfL_t { 861*4882a593Smuzhiyun u32 fdq_st; /* Free desc queue start address */ 862*4882a593Smuzhiyun u32 fdq_ed; /* Free desc queue end address */ 863*4882a593Smuzhiyun u32 fdq_rd; /* Free desc queue read pointer */ 864*4882a593Smuzhiyun u32 fdq_wr; /* Free desc queue write pointer */ 865*4882a593Smuzhiyun u32 pcq_st; /* Packet Complete queue start address */ 866*4882a593Smuzhiyun u32 pcq_ed; /* Packet Complete queue end address */ 867*4882a593Smuzhiyun u32 pcq_rd; /* Packet Complete queue read pointer */ 868*4882a593Smuzhiyun u32 pcq_wr; /* Packet Complete queue write pointer */ 869*4882a593Smuzhiyun }; 870*4882a593Smuzhiyun 871*4882a593Smuzhiyun struct ia_ffL_t { 872*4882a593Smuzhiyun u32 prq_st; /* Packet Ready Queue Start Address */ 873*4882a593Smuzhiyun u32 prq_ed; /* Packet Ready Queue End Address */ 874*4882a593Smuzhiyun u32 prq_wr; /* Packet Ready Queue write pointer */ 875*4882a593Smuzhiyun u32 tcq_st; /* Transmit Complete Queue Start Address*/ 876*4882a593Smuzhiyun u32 tcq_ed; /* Transmit Complete Queue End Address */ 877*4882a593Smuzhiyun u32 tcq_rd; /* Transmit Complete Queue read pointer */ 878*4882a593Smuzhiyun }; 879*4882a593Smuzhiyun 880*4882a593Smuzhiyun struct desc_tbl_t { 881*4882a593Smuzhiyun u32 timestamp; 882*4882a593Smuzhiyun struct ia_vcc *iavcc; 883*4882a593Smuzhiyun struct sk_buff *txskb; 884*4882a593Smuzhiyun }; 885*4882a593Smuzhiyun 886*4882a593Smuzhiyun typedef struct ia_rtn_q { 887*4882a593Smuzhiyun struct desc_tbl_t data; 888*4882a593Smuzhiyun struct ia_rtn_q *next, *tail; 889*4882a593Smuzhiyun } IARTN_Q; 890*4882a593Smuzhiyun 891*4882a593Smuzhiyun #define SUNI_LOSV 0x04 892*4882a593Smuzhiyun enum ia_suni { 893*4882a593Smuzhiyun SUNI_MASTER_RESET = 0x000, /* SUNI Master Reset and Identity */ 894*4882a593Smuzhiyun SUNI_MASTER_CONFIG = 0x004, /* SUNI Master Configuration */ 895*4882a593Smuzhiyun SUNI_MASTER_INTR_STAT = 0x008, /* SUNI Master Interrupt Status */ 896*4882a593Smuzhiyun SUNI_RESERVED1 = 0x00c, /* Reserved */ 897*4882a593Smuzhiyun SUNI_MASTER_CLK_MONITOR = 0x010, /* SUNI Master Clock Monitor */ 898*4882a593Smuzhiyun SUNI_MASTER_CONTROL = 0x014, /* SUNI Master Clock Monitor */ 899*4882a593Smuzhiyun /* Reserved (10) */ 900*4882a593Smuzhiyun SUNI_RSOP_CONTROL = 0x040, /* RSOP Control/Interrupt Enable */ 901*4882a593Smuzhiyun SUNI_RSOP_STATUS = 0x044, /* RSOP Status/Interrupt States */ 902*4882a593Smuzhiyun SUNI_RSOP_SECTION_BIP8L = 0x048, /* RSOP Section BIP-8 LSB */ 903*4882a593Smuzhiyun SUNI_RSOP_SECTION_BIP8M = 0x04c, /* RSOP Section BIP-8 MSB */ 904*4882a593Smuzhiyun 905*4882a593Smuzhiyun SUNI_TSOP_CONTROL = 0x050, /* TSOP Control */ 906*4882a593Smuzhiyun SUNI_TSOP_DIAG = 0x054, /* TSOP Disgnostics */ 907*4882a593Smuzhiyun /* Reserved (2) */ 908*4882a593Smuzhiyun SUNI_RLOP_CS = 0x060, /* RLOP Control/Status */ 909*4882a593Smuzhiyun SUNI_RLOP_INTR = 0x064, /* RLOP Interrupt Enable/Status */ 910*4882a593Smuzhiyun SUNI_RLOP_LINE_BIP24L = 0x068, /* RLOP Line BIP-24 LSB */ 911*4882a593Smuzhiyun SUNI_RLOP_LINE_BIP24 = 0x06c, /* RLOP Line BIP-24 */ 912*4882a593Smuzhiyun SUNI_RLOP_LINE_BIP24M = 0x070, /* RLOP Line BIP-24 MSB */ 913*4882a593Smuzhiyun SUNI_RLOP_LINE_FEBEL = 0x074, /* RLOP Line FEBE LSB */ 914*4882a593Smuzhiyun SUNI_RLOP_LINE_FEBE = 0x078, /* RLOP Line FEBE */ 915*4882a593Smuzhiyun SUNI_RLOP_LINE_FEBEM = 0x07c, /* RLOP Line FEBE MSB */ 916*4882a593Smuzhiyun 917*4882a593Smuzhiyun SUNI_TLOP_CONTROL = 0x080, /* TLOP Control */ 918*4882a593Smuzhiyun SUNI_TLOP_DISG = 0x084, /* TLOP Disgnostics */ 919*4882a593Smuzhiyun /* Reserved (14) */ 920*4882a593Smuzhiyun SUNI_RPOP_CS = 0x0c0, /* RPOP Status/Control */ 921*4882a593Smuzhiyun SUNI_RPOP_INTR = 0x0c4, /* RPOP Interrupt/Status */ 922*4882a593Smuzhiyun SUNI_RPOP_RESERVED = 0x0c8, /* RPOP Reserved */ 923*4882a593Smuzhiyun SUNI_RPOP_INTR_ENA = 0x0cc, /* RPOP Interrupt Enable */ 924*4882a593Smuzhiyun /* Reserved (3) */ 925*4882a593Smuzhiyun SUNI_RPOP_PATH_SIG = 0x0dc, /* RPOP Path Signal Label */ 926*4882a593Smuzhiyun SUNI_RPOP_BIP8L = 0x0e0, /* RPOP Path BIP-8 LSB */ 927*4882a593Smuzhiyun SUNI_RPOP_BIP8M = 0x0e4, /* RPOP Path BIP-8 MSB */ 928*4882a593Smuzhiyun SUNI_RPOP_FEBEL = 0x0e8, /* RPOP Path FEBE LSB */ 929*4882a593Smuzhiyun SUNI_RPOP_FEBEM = 0x0ec, /* RPOP Path FEBE MSB */ 930*4882a593Smuzhiyun /* Reserved (4) */ 931*4882a593Smuzhiyun SUNI_TPOP_CNTRL_DAIG = 0x100, /* TPOP Control/Disgnostics */ 932*4882a593Smuzhiyun SUNI_TPOP_POINTER_CTRL = 0x104, /* TPOP Pointer Control */ 933*4882a593Smuzhiyun SUNI_TPOP_SOURCER_CTRL = 0x108, /* TPOP Source Control */ 934*4882a593Smuzhiyun /* Reserved (2) */ 935*4882a593Smuzhiyun SUNI_TPOP_ARB_PRTL = 0x114, /* TPOP Arbitrary Pointer LSB */ 936*4882a593Smuzhiyun SUNI_TPOP_ARB_PRTM = 0x118, /* TPOP Arbitrary Pointer MSB */ 937*4882a593Smuzhiyun SUNI_TPOP_RESERVED2 = 0x11c, /* TPOP Reserved */ 938*4882a593Smuzhiyun SUNI_TPOP_PATH_SIG = 0x120, /* TPOP Path Signal Lable */ 939*4882a593Smuzhiyun SUNI_TPOP_PATH_STATUS = 0x124, /* TPOP Path Status */ 940*4882a593Smuzhiyun /* Reserved (6) */ 941*4882a593Smuzhiyun SUNI_RACP_CS = 0x140, /* RACP Control/Status */ 942*4882a593Smuzhiyun SUNI_RACP_INTR = 0x144, /* RACP Interrupt Enable/Status */ 943*4882a593Smuzhiyun SUNI_RACP_HDR_PATTERN = 0x148, /* RACP Match Header Pattern */ 944*4882a593Smuzhiyun SUNI_RACP_HDR_MASK = 0x14c, /* RACP Match Header Mask */ 945*4882a593Smuzhiyun SUNI_RACP_CORR_HCS = 0x150, /* RACP Correctable HCS Error Count */ 946*4882a593Smuzhiyun SUNI_RACP_UNCORR_HCS = 0x154, /* RACP Uncorrectable HCS Err Count */ 947*4882a593Smuzhiyun /* Reserved (10) */ 948*4882a593Smuzhiyun SUNI_TACP_CONTROL = 0x180, /* TACP Control */ 949*4882a593Smuzhiyun SUNI_TACP_IDLE_HDR_PAT = 0x184, /* TACP Idle Cell Header Pattern */ 950*4882a593Smuzhiyun SUNI_TACP_IDLE_PAY_PAY = 0x188, /* TACP Idle Cell Payld Octet Patrn */ 951*4882a593Smuzhiyun /* Reserved (5) */ 952*4882a593Smuzhiyun /* Reserved (24) */ 953*4882a593Smuzhiyun /* FIXME: unused but name conflicts. 954*4882a593Smuzhiyun * SUNI_MASTER_TEST = 0x200, SUNI Master Test */ 955*4882a593Smuzhiyun SUNI_RESERVED_TEST = 0x204 /* SUNI Reserved for Test */ 956*4882a593Smuzhiyun }; 957*4882a593Smuzhiyun 958*4882a593Smuzhiyun typedef struct _SUNI_STATS_ 959*4882a593Smuzhiyun { 960*4882a593Smuzhiyun u32 valid; // 1 = oc3 PHY card 961*4882a593Smuzhiyun u32 carrier_detect; // GPIN input 962*4882a593Smuzhiyun // RSOP: receive section overhead processor 963*4882a593Smuzhiyun u16 rsop_oof_state; // 1 = out of frame 964*4882a593Smuzhiyun u16 rsop_lof_state; // 1 = loss of frame 965*4882a593Smuzhiyun u16 rsop_los_state; // 1 = loss of signal 966*4882a593Smuzhiyun u32 rsop_los_count; // loss of signal count 967*4882a593Smuzhiyun u32 rsop_bse_count; // section BIP-8 error count 968*4882a593Smuzhiyun // RLOP: receive line overhead processor 969*4882a593Smuzhiyun u16 rlop_ferf_state; // 1 = far end receive failure 970*4882a593Smuzhiyun u16 rlop_lais_state; // 1 = line AIS 971*4882a593Smuzhiyun u32 rlop_lbe_count; // BIP-24 count 972*4882a593Smuzhiyun u32 rlop_febe_count; // FEBE count; 973*4882a593Smuzhiyun // RPOP: receive path overhead processor 974*4882a593Smuzhiyun u16 rpop_lop_state; // 1 = LOP 975*4882a593Smuzhiyun u16 rpop_pais_state; // 1 = path AIS 976*4882a593Smuzhiyun u16 rpop_pyel_state; // 1 = path yellow alert 977*4882a593Smuzhiyun u32 rpop_bip_count; // path BIP-8 error count 978*4882a593Smuzhiyun u32 rpop_febe_count; // path FEBE error count 979*4882a593Smuzhiyun u16 rpop_psig; // path signal label value 980*4882a593Smuzhiyun // RACP: receive ATM cell processor 981*4882a593Smuzhiyun u16 racp_hp_state; // hunt/presync state 982*4882a593Smuzhiyun u32 racp_fu_count; // FIFO underrun count 983*4882a593Smuzhiyun u32 racp_fo_count; // FIFO overrun count 984*4882a593Smuzhiyun u32 racp_chcs_count; // correctable HCS error count 985*4882a593Smuzhiyun u32 racp_uchcs_count; // uncorrectable HCS error count 986*4882a593Smuzhiyun } IA_SUNI_STATS; 987*4882a593Smuzhiyun 988*4882a593Smuzhiyun typedef struct iadev_priv { 989*4882a593Smuzhiyun /*-----base pointers into (i)chipSAR+ address space */ 990*4882a593Smuzhiyun u32 __iomem *phy; /* Base pointer into phy (SUNI). */ 991*4882a593Smuzhiyun u32 __iomem *dma; /* Base pointer into DMA control registers. */ 992*4882a593Smuzhiyun u32 __iomem *reg; /* Base pointer to SAR registers. */ 993*4882a593Smuzhiyun u32 __iomem *seg_reg; /* base pointer to segmentation engine 994*4882a593Smuzhiyun internal registers */ 995*4882a593Smuzhiyun u32 __iomem *reass_reg; /* base pointer to reassemble engine 996*4882a593Smuzhiyun internal registers */ 997*4882a593Smuzhiyun u32 __iomem *ram; /* base pointer to SAR RAM */ 998*4882a593Smuzhiyun void __iomem *seg_ram; 999*4882a593Smuzhiyun void __iomem *reass_ram; 1000*4882a593Smuzhiyun struct dle_q tx_dle_q; 1001*4882a593Smuzhiyun struct free_desc_q *tx_free_desc_qhead; 1002*4882a593Smuzhiyun struct sk_buff_head tx_dma_q, tx_backlog; 1003*4882a593Smuzhiyun spinlock_t tx_lock; 1004*4882a593Smuzhiyun IARTN_Q tx_return_q; 1005*4882a593Smuzhiyun u32 close_pending; 1006*4882a593Smuzhiyun wait_queue_head_t close_wait; 1007*4882a593Smuzhiyun wait_queue_head_t timeout_wait; 1008*4882a593Smuzhiyun struct cpcs_trailer_desc *tx_buf; 1009*4882a593Smuzhiyun u16 num_tx_desc, tx_buf_sz, rate_limit; 1010*4882a593Smuzhiyun u32 tx_cell_cnt, tx_pkt_cnt; 1011*4882a593Smuzhiyun void __iomem *MAIN_VC_TABLE_ADDR, *EXT_VC_TABLE_ADDR, *ABR_SCHED_TABLE_ADDR; 1012*4882a593Smuzhiyun struct dle_q rx_dle_q; 1013*4882a593Smuzhiyun struct free_desc_q *rx_free_desc_qhead; 1014*4882a593Smuzhiyun struct sk_buff_head rx_dma_q; 1015*4882a593Smuzhiyun spinlock_t rx_lock; 1016*4882a593Smuzhiyun struct atm_vcc **rx_open; /* list of all open VCs */ 1017*4882a593Smuzhiyun u16 num_rx_desc, rx_buf_sz, rxing; 1018*4882a593Smuzhiyun u32 rx_pkt_ram, rx_tmp_cnt; 1019*4882a593Smuzhiyun unsigned long rx_tmp_jif; 1020*4882a593Smuzhiyun void __iomem *RX_DESC_BASE_ADDR; 1021*4882a593Smuzhiyun u32 drop_rxpkt, drop_rxcell, rx_cell_cnt, rx_pkt_cnt; 1022*4882a593Smuzhiyun struct atm_dev *next_board; /* other iphase devices */ 1023*4882a593Smuzhiyun struct pci_dev *pci; 1024*4882a593Smuzhiyun int mem; 1025*4882a593Smuzhiyun unsigned int real_base; /* real and virtual base address */ 1026*4882a593Smuzhiyun void __iomem *base; 1027*4882a593Smuzhiyun unsigned int pci_map_size; /*pci map size of board */ 1028*4882a593Smuzhiyun unsigned char irq; 1029*4882a593Smuzhiyun unsigned char bus; 1030*4882a593Smuzhiyun unsigned char dev_fn; 1031*4882a593Smuzhiyun u_short phy_type; 1032*4882a593Smuzhiyun u_short num_vc, memSize, memType; 1033*4882a593Smuzhiyun struct ia_ffL_t ffL; 1034*4882a593Smuzhiyun struct ia_rfL_t rfL; 1035*4882a593Smuzhiyun /* Suni stat */ 1036*4882a593Smuzhiyun // IA_SUNI_STATS suni_stats; 1037*4882a593Smuzhiyun unsigned char carrier_detect; 1038*4882a593Smuzhiyun /* CBR related */ 1039*4882a593Smuzhiyun // transmit DMA & Receive 1040*4882a593Smuzhiyun unsigned int tx_dma_cnt; // number of elements on dma queue 1041*4882a593Smuzhiyun unsigned int rx_dma_cnt; // number of elements on rx dma queue 1042*4882a593Smuzhiyun unsigned int NumEnabledCBR; // number of CBR VCI's enabled. CBR 1043*4882a593Smuzhiyun // receive MARK for Cell FIFO 1044*4882a593Smuzhiyun unsigned int rx_mark_cnt; // number of elements on mark queue 1045*4882a593Smuzhiyun unsigned int CbrTotEntries; // Total CBR Entries in Scheduling Table. 1046*4882a593Smuzhiyun unsigned int CbrRemEntries; // Remaining CBR Entries in Scheduling Table. 1047*4882a593Smuzhiyun unsigned int CbrEntryPt; // CBR Sched Table Entry Point. 1048*4882a593Smuzhiyun unsigned int Granularity; // CBR Granularity given Table Size. 1049*4882a593Smuzhiyun /* ABR related */ 1050*4882a593Smuzhiyun unsigned int sum_mcr, sum_cbr, LineRate; 1051*4882a593Smuzhiyun unsigned int n_abr; 1052*4882a593Smuzhiyun struct desc_tbl_t *desc_tbl; 1053*4882a593Smuzhiyun u_short host_tcq_wr; 1054*4882a593Smuzhiyun struct testTable_t **testTable; 1055*4882a593Smuzhiyun dma_addr_t tx_dle_dma; 1056*4882a593Smuzhiyun dma_addr_t rx_dle_dma; 1057*4882a593Smuzhiyun } IADEV; 1058*4882a593Smuzhiyun 1059*4882a593Smuzhiyun 1060*4882a593Smuzhiyun #define INPH_IA_DEV(d) ((IADEV *) (d)->dev_data) 1061*4882a593Smuzhiyun #define INPH_IA_VCC(v) ((struct ia_vcc *) (v)->dev_data) 1062*4882a593Smuzhiyun 1063*4882a593Smuzhiyun /******************* IDT77105 25MB/s PHY DEFINE *****************************/ 1064*4882a593Smuzhiyun enum ia_mb25 { 1065*4882a593Smuzhiyun MB25_MASTER_CTRL = 0x00, /* Master control */ 1066*4882a593Smuzhiyun MB25_INTR_STATUS = 0x04, /* Interrupt status */ 1067*4882a593Smuzhiyun MB25_DIAG_CONTROL = 0x08, /* Diagnostic control */ 1068*4882a593Smuzhiyun MB25_LED_HEC = 0x0c, /* LED driver and HEC status/control */ 1069*4882a593Smuzhiyun MB25_LOW_BYTE_COUNTER = 0x10, 1070*4882a593Smuzhiyun MB25_HIGH_BYTE_COUNTER = 0x14 1071*4882a593Smuzhiyun }; 1072*4882a593Smuzhiyun 1073*4882a593Smuzhiyun /* 1074*4882a593Smuzhiyun * Master Control 1075*4882a593Smuzhiyun */ 1076*4882a593Smuzhiyun #define MB25_MC_UPLO 0x80 /* UPLO */ 1077*4882a593Smuzhiyun #define MB25_MC_DREC 0x40 /* Discard receive cell errors */ 1078*4882a593Smuzhiyun #define MB25_MC_ECEIO 0x20 /* Enable Cell Error Interrupts Only */ 1079*4882a593Smuzhiyun #define MB25_MC_TDPC 0x10 /* Transmit data parity check */ 1080*4882a593Smuzhiyun #define MB25_MC_DRIC 0x08 /* Discard receive idle cells */ 1081*4882a593Smuzhiyun #define MB25_MC_HALTTX 0x04 /* Halt Tx */ 1082*4882a593Smuzhiyun #define MB25_MC_UMS 0x02 /* UTOPIA mode select */ 1083*4882a593Smuzhiyun #define MB25_MC_ENABLED 0x01 /* Enable interrupt */ 1084*4882a593Smuzhiyun 1085*4882a593Smuzhiyun /* 1086*4882a593Smuzhiyun * Interrupt Status 1087*4882a593Smuzhiyun */ 1088*4882a593Smuzhiyun #define MB25_IS_GSB 0x40 /* GOOD Symbol Bit */ 1089*4882a593Smuzhiyun #define MB25_IS_HECECR 0x20 /* HEC error cell received */ 1090*4882a593Smuzhiyun #define MB25_IS_SCR 0x10 /* "Short Cell" Received */ 1091*4882a593Smuzhiyun #define MB25_IS_TPE 0x08 /* Trnamsit Parity Error */ 1092*4882a593Smuzhiyun #define MB25_IS_RSCC 0x04 /* Receive Signal Condition change */ 1093*4882a593Smuzhiyun #define MB25_IS_RCSE 0x02 /* Received Cell Symbol Error */ 1094*4882a593Smuzhiyun #define MB25_IS_RFIFOO 0x01 /* Received FIFO Overrun */ 1095*4882a593Smuzhiyun 1096*4882a593Smuzhiyun /* 1097*4882a593Smuzhiyun * Diagnostic Control 1098*4882a593Smuzhiyun */ 1099*4882a593Smuzhiyun #define MB25_DC_FTXCD 0x80 /* Force TxClav deassert */ 1100*4882a593Smuzhiyun #define MB25_DC_RXCOS 0x40 /* RxClav operation select */ 1101*4882a593Smuzhiyun #define MB25_DC_ECEIO 0x20 /* Single/Multi-PHY config select */ 1102*4882a593Smuzhiyun #define MB25_DC_RLFLUSH 0x10 /* Clear receive FIFO */ 1103*4882a593Smuzhiyun #define MB25_DC_IXPE 0x08 /* Insert xmit payload error */ 1104*4882a593Smuzhiyun #define MB25_DC_IXHECE 0x04 /* Insert Xmit HEC Error */ 1105*4882a593Smuzhiyun #define MB25_DC_LB_MASK 0x03 /* Loopback control mask */ 1106*4882a593Smuzhiyun 1107*4882a593Smuzhiyun #define MB25_DC_LL 0x03 /* Line Loopback */ 1108*4882a593Smuzhiyun #define MB25_DC_PL 0x02 /* PHY Loopback */ 1109*4882a593Smuzhiyun #define MB25_DC_NM 0x00 1110*4882a593Smuzhiyun 1111*4882a593Smuzhiyun #define FE_MASK 0x00F0 1112*4882a593Smuzhiyun #define FE_MULTI_MODE 0x0000 1113*4882a593Smuzhiyun #define FE_SINGLE_MODE 0x0010 1114*4882a593Smuzhiyun #define FE_UTP_OPTION 0x0020 1115*4882a593Smuzhiyun #define FE_25MBIT_PHY 0x0040 1116*4882a593Smuzhiyun #define FE_DS3_PHY 0x0080 /* DS3 */ 1117*4882a593Smuzhiyun #define FE_E3_PHY 0x0090 /* E3 */ 1118*4882a593Smuzhiyun 1119*4882a593Smuzhiyun /*********************** SUNI_PM7345 PHY DEFINE HERE *********************/ 1120*4882a593Smuzhiyun enum suni_pm7345 { 1121*4882a593Smuzhiyun SUNI_CONFIG = 0x000, /* SUNI Configuration */ 1122*4882a593Smuzhiyun SUNI_INTR_ENBL = 0x004, /* SUNI Interrupt Enable */ 1123*4882a593Smuzhiyun SUNI_INTR_STAT = 0x008, /* SUNI Interrupt Status */ 1124*4882a593Smuzhiyun SUNI_CONTROL = 0x00c, /* SUNI Control */ 1125*4882a593Smuzhiyun SUNI_ID_RESET = 0x010, /* SUNI Reset and Identity */ 1126*4882a593Smuzhiyun SUNI_DATA_LINK_CTRL = 0x014, 1127*4882a593Smuzhiyun SUNI_RBOC_CONF_INTR_ENBL = 0x018, 1128*4882a593Smuzhiyun SUNI_RBOC_STAT = 0x01c, 1129*4882a593Smuzhiyun SUNI_DS3_FRM_CFG = 0x020, 1130*4882a593Smuzhiyun SUNI_DS3_FRM_INTR_ENBL = 0x024, 1131*4882a593Smuzhiyun SUNI_DS3_FRM_INTR_STAT = 0x028, 1132*4882a593Smuzhiyun SUNI_DS3_FRM_STAT = 0x02c, 1133*4882a593Smuzhiyun SUNI_RFDL_CFG = 0x030, 1134*4882a593Smuzhiyun SUNI_RFDL_ENBL_STAT = 0x034, 1135*4882a593Smuzhiyun SUNI_RFDL_STAT = 0x038, 1136*4882a593Smuzhiyun SUNI_RFDL_DATA = 0x03c, 1137*4882a593Smuzhiyun SUNI_PMON_CHNG = 0x040, 1138*4882a593Smuzhiyun SUNI_PMON_INTR_ENBL_STAT = 0x044, 1139*4882a593Smuzhiyun /* SUNI_RESERVED1 (0x13 - 0x11) */ 1140*4882a593Smuzhiyun SUNI_PMON_LCV_EVT_CNT_LSB = 0x050, 1141*4882a593Smuzhiyun SUNI_PMON_LCV_EVT_CNT_MSB = 0x054, 1142*4882a593Smuzhiyun SUNI_PMON_FBE_EVT_CNT_LSB = 0x058, 1143*4882a593Smuzhiyun SUNI_PMON_FBE_EVT_CNT_MSB = 0x05c, 1144*4882a593Smuzhiyun SUNI_PMON_SEZ_DET_CNT_LSB = 0x060, 1145*4882a593Smuzhiyun SUNI_PMON_SEZ_DET_CNT_MSB = 0x064, 1146*4882a593Smuzhiyun SUNI_PMON_PE_EVT_CNT_LSB = 0x068, 1147*4882a593Smuzhiyun SUNI_PMON_PE_EVT_CNT_MSB = 0x06c, 1148*4882a593Smuzhiyun SUNI_PMON_PPE_EVT_CNT_LSB = 0x070, 1149*4882a593Smuzhiyun SUNI_PMON_PPE_EVT_CNT_MSB = 0x074, 1150*4882a593Smuzhiyun SUNI_PMON_FEBE_EVT_CNT_LSB = 0x078, 1151*4882a593Smuzhiyun SUNI_PMON_FEBE_EVT_CNT_MSB = 0x07c, 1152*4882a593Smuzhiyun SUNI_DS3_TRAN_CFG = 0x080, 1153*4882a593Smuzhiyun SUNI_DS3_TRAN_DIAG = 0x084, 1154*4882a593Smuzhiyun /* SUNI_RESERVED2 (0x23 - 0x21) */ 1155*4882a593Smuzhiyun SUNI_XFDL_CFG = 0x090, 1156*4882a593Smuzhiyun SUNI_XFDL_INTR_ST = 0x094, 1157*4882a593Smuzhiyun SUNI_XFDL_XMIT_DATA = 0x098, 1158*4882a593Smuzhiyun SUNI_XBOC_CODE = 0x09c, 1159*4882a593Smuzhiyun SUNI_SPLR_CFG = 0x0a0, 1160*4882a593Smuzhiyun SUNI_SPLR_INTR_EN = 0x0a4, 1161*4882a593Smuzhiyun SUNI_SPLR_INTR_ST = 0x0a8, 1162*4882a593Smuzhiyun SUNI_SPLR_STATUS = 0x0ac, 1163*4882a593Smuzhiyun SUNI_SPLT_CFG = 0x0b0, 1164*4882a593Smuzhiyun SUNI_SPLT_CNTL = 0x0b4, 1165*4882a593Smuzhiyun SUNI_SPLT_DIAG_G1 = 0x0b8, 1166*4882a593Smuzhiyun SUNI_SPLT_F1 = 0x0bc, 1167*4882a593Smuzhiyun SUNI_CPPM_LOC_METERS = 0x0c0, 1168*4882a593Smuzhiyun SUNI_CPPM_CHG_OF_CPPM_PERF_METR = 0x0c4, 1169*4882a593Smuzhiyun SUNI_CPPM_B1_ERR_CNT_LSB = 0x0c8, 1170*4882a593Smuzhiyun SUNI_CPPM_B1_ERR_CNT_MSB = 0x0cc, 1171*4882a593Smuzhiyun SUNI_CPPM_FRAMING_ERR_CNT_LSB = 0x0d0, 1172*4882a593Smuzhiyun SUNI_CPPM_FRAMING_ERR_CNT_MSB = 0x0d4, 1173*4882a593Smuzhiyun SUNI_CPPM_FEBE_CNT_LSB = 0x0d8, 1174*4882a593Smuzhiyun SUNI_CPPM_FEBE_CNT_MSB = 0x0dc, 1175*4882a593Smuzhiyun SUNI_CPPM_HCS_ERR_CNT_LSB = 0x0e0, 1176*4882a593Smuzhiyun SUNI_CPPM_HCS_ERR_CNT_MSB = 0x0e4, 1177*4882a593Smuzhiyun SUNI_CPPM_IDLE_UN_CELL_CNT_LSB = 0x0e8, 1178*4882a593Smuzhiyun SUNI_CPPM_IDLE_UN_CELL_CNT_MSB = 0x0ec, 1179*4882a593Smuzhiyun SUNI_CPPM_RCV_CELL_CNT_LSB = 0x0f0, 1180*4882a593Smuzhiyun SUNI_CPPM_RCV_CELL_CNT_MSB = 0x0f4, 1181*4882a593Smuzhiyun SUNI_CPPM_XMIT_CELL_CNT_LSB = 0x0f8, 1182*4882a593Smuzhiyun SUNI_CPPM_XMIT_CELL_CNT_MSB = 0x0fc, 1183*4882a593Smuzhiyun SUNI_RXCP_CTRL = 0x100, 1184*4882a593Smuzhiyun SUNI_RXCP_FCTRL = 0x104, 1185*4882a593Smuzhiyun SUNI_RXCP_INTR_EN_STS = 0x108, 1186*4882a593Smuzhiyun SUNI_RXCP_IDLE_PAT_H1 = 0x10c, 1187*4882a593Smuzhiyun SUNI_RXCP_IDLE_PAT_H2 = 0x110, 1188*4882a593Smuzhiyun SUNI_RXCP_IDLE_PAT_H3 = 0x114, 1189*4882a593Smuzhiyun SUNI_RXCP_IDLE_PAT_H4 = 0x118, 1190*4882a593Smuzhiyun SUNI_RXCP_IDLE_MASK_H1 = 0x11c, 1191*4882a593Smuzhiyun SUNI_RXCP_IDLE_MASK_H2 = 0x120, 1192*4882a593Smuzhiyun SUNI_RXCP_IDLE_MASK_H3 = 0x124, 1193*4882a593Smuzhiyun SUNI_RXCP_IDLE_MASK_H4 = 0x128, 1194*4882a593Smuzhiyun SUNI_RXCP_CELL_PAT_H1 = 0x12c, 1195*4882a593Smuzhiyun SUNI_RXCP_CELL_PAT_H2 = 0x130, 1196*4882a593Smuzhiyun SUNI_RXCP_CELL_PAT_H3 = 0x134, 1197*4882a593Smuzhiyun SUNI_RXCP_CELL_PAT_H4 = 0x138, 1198*4882a593Smuzhiyun SUNI_RXCP_CELL_MASK_H1 = 0x13c, 1199*4882a593Smuzhiyun SUNI_RXCP_CELL_MASK_H2 = 0x140, 1200*4882a593Smuzhiyun SUNI_RXCP_CELL_MASK_H3 = 0x144, 1201*4882a593Smuzhiyun SUNI_RXCP_CELL_MASK_H4 = 0x148, 1202*4882a593Smuzhiyun SUNI_RXCP_HCS_CS = 0x14c, 1203*4882a593Smuzhiyun SUNI_RXCP_LCD_CNT_THRESHOLD = 0x150, 1204*4882a593Smuzhiyun /* SUNI_RESERVED3 (0x57 - 0x54) */ 1205*4882a593Smuzhiyun SUNI_TXCP_CTRL = 0x160, 1206*4882a593Smuzhiyun SUNI_TXCP_INTR_EN_STS = 0x164, 1207*4882a593Smuzhiyun SUNI_TXCP_IDLE_PAT_H1 = 0x168, 1208*4882a593Smuzhiyun SUNI_TXCP_IDLE_PAT_H2 = 0x16c, 1209*4882a593Smuzhiyun SUNI_TXCP_IDLE_PAT_H3 = 0x170, 1210*4882a593Smuzhiyun SUNI_TXCP_IDLE_PAT_H4 = 0x174, 1211*4882a593Smuzhiyun SUNI_TXCP_IDLE_PAT_H5 = 0x178, 1212*4882a593Smuzhiyun SUNI_TXCP_IDLE_PAYLOAD = 0x17c, 1213*4882a593Smuzhiyun SUNI_E3_FRM_FRAM_OPTIONS = 0x180, 1214*4882a593Smuzhiyun SUNI_E3_FRM_MAINT_OPTIONS = 0x184, 1215*4882a593Smuzhiyun SUNI_E3_FRM_FRAM_INTR_ENBL = 0x188, 1216*4882a593Smuzhiyun SUNI_E3_FRM_FRAM_INTR_IND_STAT = 0x18c, 1217*4882a593Smuzhiyun SUNI_E3_FRM_MAINT_INTR_ENBL = 0x190, 1218*4882a593Smuzhiyun SUNI_E3_FRM_MAINT_INTR_IND = 0x194, 1219*4882a593Smuzhiyun SUNI_E3_FRM_MAINT_STAT = 0x198, 1220*4882a593Smuzhiyun SUNI_RESERVED4 = 0x19c, 1221*4882a593Smuzhiyun SUNI_E3_TRAN_FRAM_OPTIONS = 0x1a0, 1222*4882a593Smuzhiyun SUNI_E3_TRAN_STAT_DIAG_OPTIONS = 0x1a4, 1223*4882a593Smuzhiyun SUNI_E3_TRAN_BIP_8_ERR_MASK = 0x1a8, 1224*4882a593Smuzhiyun SUNI_E3_TRAN_MAINT_ADAPT_OPTS = 0x1ac, 1225*4882a593Smuzhiyun SUNI_TTB_CTRL = 0x1b0, 1226*4882a593Smuzhiyun SUNI_TTB_TRAIL_TRACE_ID_STAT = 0x1b4, 1227*4882a593Smuzhiyun SUNI_TTB_IND_ADDR = 0x1b8, 1228*4882a593Smuzhiyun SUNI_TTB_IND_DATA = 0x1bc, 1229*4882a593Smuzhiyun SUNI_TTB_EXP_PAYLOAD_TYPE = 0x1c0, 1230*4882a593Smuzhiyun SUNI_TTB_PAYLOAD_TYPE_CTRL_STAT = 0x1c4, 1231*4882a593Smuzhiyun /* SUNI_PAD5 (0x7f - 0x71) */ 1232*4882a593Smuzhiyun SUNI_MASTER_TEST = 0x200, 1233*4882a593Smuzhiyun /* SUNI_PAD6 (0xff - 0x80) */ 1234*4882a593Smuzhiyun }; 1235*4882a593Smuzhiyun 1236*4882a593Smuzhiyun #define SUNI_PM7345_T suni_pm7345_t 1237*4882a593Smuzhiyun #define SUNI_PM7345 0x20 /* Suni chip type */ 1238*4882a593Smuzhiyun #define SUNI_PM5346 0x30 /* Suni chip type */ 1239*4882a593Smuzhiyun /* 1240*4882a593Smuzhiyun * SUNI_PM7345 Configuration 1241*4882a593Smuzhiyun */ 1242*4882a593Smuzhiyun #define SUNI_PM7345_CLB 0x01 /* Cell loopback */ 1243*4882a593Smuzhiyun #define SUNI_PM7345_PLB 0x02 /* Payload loopback */ 1244*4882a593Smuzhiyun #define SUNI_PM7345_DLB 0x04 /* Diagnostic loopback */ 1245*4882a593Smuzhiyun #define SUNI_PM7345_LLB 0x80 /* Line loopback */ 1246*4882a593Smuzhiyun #define SUNI_PM7345_E3ENBL 0x40 /* E3 enable bit */ 1247*4882a593Smuzhiyun #define SUNI_PM7345_LOOPT 0x10 /* LOOPT enable bit */ 1248*4882a593Smuzhiyun #define SUNI_PM7345_FIFOBP 0x20 /* FIFO bypass */ 1249*4882a593Smuzhiyun #define SUNI_PM7345_FRMRBP 0x08 /* Framer bypass */ 1250*4882a593Smuzhiyun /* 1251*4882a593Smuzhiyun * DS3 FRMR Interrupt Enable 1252*4882a593Smuzhiyun */ 1253*4882a593Smuzhiyun #define SUNI_DS3_COFAE 0x80 /* Enable change of frame align */ 1254*4882a593Smuzhiyun #define SUNI_DS3_REDE 0x40 /* Enable DS3 RED state intr */ 1255*4882a593Smuzhiyun #define SUNI_DS3_CBITE 0x20 /* Enable Appl ID channel intr */ 1256*4882a593Smuzhiyun #define SUNI_DS3_FERFE 0x10 /* Enable Far End Receive Failure intr*/ 1257*4882a593Smuzhiyun #define SUNI_DS3_IDLE 0x08 /* Enable Idle signal intr */ 1258*4882a593Smuzhiyun #define SUNI_DS3_AISE 0x04 /* Enable Alarm Indication signal intr*/ 1259*4882a593Smuzhiyun #define SUNI_DS3_OOFE 0x02 /* Enable Out of frame intr */ 1260*4882a593Smuzhiyun #define SUNI_DS3_LOSE 0x01 /* Enable Loss of signal intr */ 1261*4882a593Smuzhiyun 1262*4882a593Smuzhiyun /* 1263*4882a593Smuzhiyun * DS3 FRMR Status 1264*4882a593Smuzhiyun */ 1265*4882a593Smuzhiyun #define SUNI_DS3_ACE 0x80 /* Additional Configuration Reg */ 1266*4882a593Smuzhiyun #define SUNI_DS3_REDV 0x40 /* DS3 RED state */ 1267*4882a593Smuzhiyun #define SUNI_DS3_CBITV 0x20 /* Application ID channel state */ 1268*4882a593Smuzhiyun #define SUNI_DS3_FERFV 0x10 /* Far End Receive Failure state*/ 1269*4882a593Smuzhiyun #define SUNI_DS3_IDLV 0x08 /* Idle signal state */ 1270*4882a593Smuzhiyun #define SUNI_DS3_AISV 0x04 /* Alarm Indication signal state*/ 1271*4882a593Smuzhiyun #define SUNI_DS3_OOFV 0x02 /* Out of frame state */ 1272*4882a593Smuzhiyun #define SUNI_DS3_LOSV 0x01 /* Loss of signal state */ 1273*4882a593Smuzhiyun 1274*4882a593Smuzhiyun /* 1275*4882a593Smuzhiyun * E3 FRMR Interrupt/Status 1276*4882a593Smuzhiyun */ 1277*4882a593Smuzhiyun #define SUNI_E3_CZDI 0x40 /* Consecutive Zeros indicator */ 1278*4882a593Smuzhiyun #define SUNI_E3_LOSI 0x20 /* Loss of signal intr status */ 1279*4882a593Smuzhiyun #define SUNI_E3_LCVI 0x10 /* Line code violation intr */ 1280*4882a593Smuzhiyun #define SUNI_E3_COFAI 0x08 /* Change of frame align intr */ 1281*4882a593Smuzhiyun #define SUNI_E3_OOFI 0x04 /* Out of frame intr status */ 1282*4882a593Smuzhiyun #define SUNI_E3_LOS 0x02 /* Loss of signal state */ 1283*4882a593Smuzhiyun #define SUNI_E3_OOF 0x01 /* Out of frame state */ 1284*4882a593Smuzhiyun 1285*4882a593Smuzhiyun /* 1286*4882a593Smuzhiyun * E3 FRMR Maintenance Status 1287*4882a593Smuzhiyun */ 1288*4882a593Smuzhiyun #define SUNI_E3_AISD 0x80 /* Alarm Indication signal state*/ 1289*4882a593Smuzhiyun #define SUNI_E3_FERF_RAI 0x40 /* FERF/RAI indicator */ 1290*4882a593Smuzhiyun #define SUNI_E3_FEBE 0x20 /* Far End Block Error indicator*/ 1291*4882a593Smuzhiyun 1292*4882a593Smuzhiyun /* 1293*4882a593Smuzhiyun * RXCP Control/Status 1294*4882a593Smuzhiyun */ 1295*4882a593Smuzhiyun #define SUNI_DS3_HCSPASS 0x80 /* Pass cell with HEC errors */ 1296*4882a593Smuzhiyun #define SUNI_DS3_HCSDQDB 0x40 /* Control octets in HCS calc */ 1297*4882a593Smuzhiyun #define SUNI_DS3_HCSADD 0x20 /* Add coset poly */ 1298*4882a593Smuzhiyun #define SUNI_DS3_HCK 0x10 /* Control FIFO data path integ chk*/ 1299*4882a593Smuzhiyun #define SUNI_DS3_BLOCK 0x08 /* Enable cell filtering */ 1300*4882a593Smuzhiyun #define SUNI_DS3_DSCR 0x04 /* Disable payload descrambling */ 1301*4882a593Smuzhiyun #define SUNI_DS3_OOCDV 0x02 /* Cell delineation state */ 1302*4882a593Smuzhiyun #define SUNI_DS3_FIFORST 0x01 /* Cell FIFO reset */ 1303*4882a593Smuzhiyun 1304*4882a593Smuzhiyun /* 1305*4882a593Smuzhiyun * RXCP Interrupt Enable/Status 1306*4882a593Smuzhiyun */ 1307*4882a593Smuzhiyun #define SUNI_DS3_OOCDE 0x80 /* Intr enable, change in CDS */ 1308*4882a593Smuzhiyun #define SUNI_DS3_HCSE 0x40 /* Intr enable, corr HCS errors */ 1309*4882a593Smuzhiyun #define SUNI_DS3_FIFOE 0x20 /* Intr enable, unco HCS errors */ 1310*4882a593Smuzhiyun #define SUNI_DS3_OOCDI 0x10 /* SYNC state */ 1311*4882a593Smuzhiyun #define SUNI_DS3_UHCSI 0x08 /* Uncorr. HCS errors detected */ 1312*4882a593Smuzhiyun #define SUNI_DS3_COCAI 0x04 /* Corr. HCS errors detected */ 1313*4882a593Smuzhiyun #define SUNI_DS3_FOVRI 0x02 /* FIFO overrun */ 1314*4882a593Smuzhiyun #define SUNI_DS3_FUDRI 0x01 /* FIFO underrun */ 1315*4882a593Smuzhiyun 1316*4882a593Smuzhiyun ///////////////////SUNI_PM7345 PHY DEFINE END ///////////////////////////// 1317*4882a593Smuzhiyun 1318*4882a593Smuzhiyun /* ia_eeprom define*/ 1319*4882a593Smuzhiyun #define MEM_SIZE_MASK 0x000F /* mask of 4 bits defining memory size*/ 1320*4882a593Smuzhiyun #define MEM_SIZE_128K 0x0000 /* board has 128k buffer */ 1321*4882a593Smuzhiyun #define MEM_SIZE_512K 0x0001 /* board has 512K of buffer */ 1322*4882a593Smuzhiyun #define MEM_SIZE_1M 0x0002 /* board has 1M of buffer */ 1323*4882a593Smuzhiyun /* 0x3 to 0xF are reserved for future */ 1324*4882a593Smuzhiyun 1325*4882a593Smuzhiyun #define FE_MASK 0x00F0 /* mask of 4 bits defining FE type */ 1326*4882a593Smuzhiyun #define FE_MULTI_MODE 0x0000 /* 155 MBit multimode fiber */ 1327*4882a593Smuzhiyun #define FE_SINGLE_MODE 0x0010 /* 155 MBit single mode laser */ 1328*4882a593Smuzhiyun #define FE_UTP_OPTION 0x0020 /* 155 MBit UTP front end */ 1329*4882a593Smuzhiyun 1330*4882a593Smuzhiyun #define NOVRAM_SIZE 64 1331*4882a593Smuzhiyun #define CMD_LEN 10 1332*4882a593Smuzhiyun 1333*4882a593Smuzhiyun /*********** 1334*4882a593Smuzhiyun * 1335*4882a593Smuzhiyun * Switches and defines for header files. 1336*4882a593Smuzhiyun * 1337*4882a593Smuzhiyun * The following defines are used to turn on and off 1338*4882a593Smuzhiyun * various options in the header files. Primarily useful 1339*4882a593Smuzhiyun * for debugging. 1340*4882a593Smuzhiyun * 1341*4882a593Smuzhiyun ***********/ 1342*4882a593Smuzhiyun 1343*4882a593Smuzhiyun /* 1344*4882a593Smuzhiyun * a list of the commands that can be sent to the NOVRAM 1345*4882a593Smuzhiyun */ 1346*4882a593Smuzhiyun 1347*4882a593Smuzhiyun #define EXTEND 0x100 1348*4882a593Smuzhiyun #define IAWRITE 0x140 1349*4882a593Smuzhiyun #define IAREAD 0x180 1350*4882a593Smuzhiyun #define ERASE 0x1c0 1351*4882a593Smuzhiyun 1352*4882a593Smuzhiyun #define EWDS 0x00 1353*4882a593Smuzhiyun #define WRAL 0x10 1354*4882a593Smuzhiyun #define ERAL 0x20 1355*4882a593Smuzhiyun #define EWEN 0x30 1356*4882a593Smuzhiyun 1357*4882a593Smuzhiyun /* 1358*4882a593Smuzhiyun * these bits duplicate the hw_flip.h register settings 1359*4882a593Smuzhiyun * note: how the data in / out bits are defined in the flipper specification 1360*4882a593Smuzhiyun */ 1361*4882a593Smuzhiyun 1362*4882a593Smuzhiyun #define NVCE 0x02 1363*4882a593Smuzhiyun #define NVSK 0x01 1364*4882a593Smuzhiyun #define NVDO 0x08 1365*4882a593Smuzhiyun #define NVDI 0x04 1366*4882a593Smuzhiyun /*********************** 1367*4882a593Smuzhiyun * 1368*4882a593Smuzhiyun * This define ands the value and the current config register and puts 1369*4882a593Smuzhiyun * the result in the config register 1370*4882a593Smuzhiyun * 1371*4882a593Smuzhiyun ***********************/ 1372*4882a593Smuzhiyun 1373*4882a593Smuzhiyun #define CFG_AND(val) { \ 1374*4882a593Smuzhiyun u32 t; \ 1375*4882a593Smuzhiyun t = readl(iadev->reg+IPHASE5575_EEPROM_ACCESS); \ 1376*4882a593Smuzhiyun t &= (val); \ 1377*4882a593Smuzhiyun writel(t, iadev->reg+IPHASE5575_EEPROM_ACCESS); \ 1378*4882a593Smuzhiyun } 1379*4882a593Smuzhiyun 1380*4882a593Smuzhiyun /*********************** 1381*4882a593Smuzhiyun * 1382*4882a593Smuzhiyun * This define ors the value and the current config register and puts 1383*4882a593Smuzhiyun * the result in the config register 1384*4882a593Smuzhiyun * 1385*4882a593Smuzhiyun ***********************/ 1386*4882a593Smuzhiyun 1387*4882a593Smuzhiyun #define CFG_OR(val) { \ 1388*4882a593Smuzhiyun u32 t; \ 1389*4882a593Smuzhiyun t = readl(iadev->reg+IPHASE5575_EEPROM_ACCESS); \ 1390*4882a593Smuzhiyun t |= (val); \ 1391*4882a593Smuzhiyun writel(t, iadev->reg+IPHASE5575_EEPROM_ACCESS); \ 1392*4882a593Smuzhiyun } 1393*4882a593Smuzhiyun 1394*4882a593Smuzhiyun /*********************** 1395*4882a593Smuzhiyun * 1396*4882a593Smuzhiyun * Send a command to the NOVRAM, the command is in cmd. 1397*4882a593Smuzhiyun * 1398*4882a593Smuzhiyun * clear CE and SK. Then assert CE. 1399*4882a593Smuzhiyun * Clock each of the command bits out in the correct order with SK 1400*4882a593Smuzhiyun * exit with CE still asserted 1401*4882a593Smuzhiyun * 1402*4882a593Smuzhiyun ***********************/ 1403*4882a593Smuzhiyun 1404*4882a593Smuzhiyun #define NVRAM_CMD(cmd) { \ 1405*4882a593Smuzhiyun int i; \ 1406*4882a593Smuzhiyun u_short c = cmd; \ 1407*4882a593Smuzhiyun CFG_AND(~(NVCE|NVSK)); \ 1408*4882a593Smuzhiyun CFG_OR(NVCE); \ 1409*4882a593Smuzhiyun for (i=0; i<CMD_LEN; i++) { \ 1410*4882a593Smuzhiyun NVRAM_CLKOUT((c & (1 << (CMD_LEN - 1))) ? 1 : 0); \ 1411*4882a593Smuzhiyun c <<= 1; \ 1412*4882a593Smuzhiyun } \ 1413*4882a593Smuzhiyun } 1414*4882a593Smuzhiyun 1415*4882a593Smuzhiyun /*********************** 1416*4882a593Smuzhiyun * 1417*4882a593Smuzhiyun * clear the CE, this must be used after each command is complete 1418*4882a593Smuzhiyun * 1419*4882a593Smuzhiyun ***********************/ 1420*4882a593Smuzhiyun 1421*4882a593Smuzhiyun #define NVRAM_CLR_CE {CFG_AND(~NVCE)} 1422*4882a593Smuzhiyun 1423*4882a593Smuzhiyun /*********************** 1424*4882a593Smuzhiyun * 1425*4882a593Smuzhiyun * clock the data bit in bitval out to the NOVRAM. The bitval must be 1426*4882a593Smuzhiyun * a 1 or 0, or the clockout operation is undefined 1427*4882a593Smuzhiyun * 1428*4882a593Smuzhiyun ***********************/ 1429*4882a593Smuzhiyun 1430*4882a593Smuzhiyun #define NVRAM_CLKOUT(bitval) { \ 1431*4882a593Smuzhiyun CFG_AND(~NVDI); \ 1432*4882a593Smuzhiyun CFG_OR((bitval) ? NVDI : 0); \ 1433*4882a593Smuzhiyun CFG_OR(NVSK); \ 1434*4882a593Smuzhiyun CFG_AND( ~NVSK); \ 1435*4882a593Smuzhiyun } 1436*4882a593Smuzhiyun 1437*4882a593Smuzhiyun /*********************** 1438*4882a593Smuzhiyun * 1439*4882a593Smuzhiyun * clock the data bit in and return a 1 or 0, depending on the value 1440*4882a593Smuzhiyun * that was received from the NOVRAM 1441*4882a593Smuzhiyun * 1442*4882a593Smuzhiyun ***********************/ 1443*4882a593Smuzhiyun 1444*4882a593Smuzhiyun #define NVRAM_CLKIN(value) { \ 1445*4882a593Smuzhiyun u32 _t; \ 1446*4882a593Smuzhiyun CFG_OR(NVSK); \ 1447*4882a593Smuzhiyun CFG_AND(~NVSK); \ 1448*4882a593Smuzhiyun _t = readl(iadev->reg+IPHASE5575_EEPROM_ACCESS); \ 1449*4882a593Smuzhiyun value = (_t & NVDO) ? 1 : 0; \ 1450*4882a593Smuzhiyun } 1451*4882a593Smuzhiyun 1452*4882a593Smuzhiyun 1453*4882a593Smuzhiyun #endif /* IPHASE_H */ 1454