1*4882a593Smuzhiyun /******************************************************************* 2*4882a593Smuzhiyun * 3*4882a593Smuzhiyun * Copyright (c) 2000 ATecoM GmbH 4*4882a593Smuzhiyun * 5*4882a593Smuzhiyun * The author may be reached at ecd@atecom.com. 6*4882a593Smuzhiyun * 7*4882a593Smuzhiyun * This program is free software; you can redistribute it and/or modify it 8*4882a593Smuzhiyun * under the terms of the GNU General Public License as published by the 9*4882a593Smuzhiyun * Free Software Foundation; either version 2 of the License, or (at your 10*4882a593Smuzhiyun * option) any later version. 11*4882a593Smuzhiyun * 12*4882a593Smuzhiyun * THIS SOFTWARE IS PROVIDED ``AS IS'' AND ANY EXPRESS OR IMPLIED 13*4882a593Smuzhiyun * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF 14*4882a593Smuzhiyun * MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN 15*4882a593Smuzhiyun * NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT, 16*4882a593Smuzhiyun * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT 17*4882a593Smuzhiyun * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF 18*4882a593Smuzhiyun * USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON 19*4882a593Smuzhiyun * ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT 20*4882a593Smuzhiyun * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF 21*4882a593Smuzhiyun * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE. 22*4882a593Smuzhiyun * 23*4882a593Smuzhiyun * You should have received a copy of the GNU General Public License along 24*4882a593Smuzhiyun * with this program; if not, write to the Free Software Foundation, Inc., 25*4882a593Smuzhiyun * 675 Mass Ave, Cambridge, MA 02139, USA. 26*4882a593Smuzhiyun * 27*4882a593Smuzhiyun *******************************************************************/ 28*4882a593Smuzhiyun 29*4882a593Smuzhiyun #ifndef _IDT77252_H 30*4882a593Smuzhiyun #define _IDT77252_H 1 31*4882a593Smuzhiyun 32*4882a593Smuzhiyun 33*4882a593Smuzhiyun #include <linux/ptrace.h> 34*4882a593Smuzhiyun #include <linux/skbuff.h> 35*4882a593Smuzhiyun #include <linux/workqueue.h> 36*4882a593Smuzhiyun #include <linux/mutex.h> 37*4882a593Smuzhiyun 38*4882a593Smuzhiyun /*****************************************************************************/ 39*4882a593Smuzhiyun /* */ 40*4882a593Smuzhiyun /* Makros */ 41*4882a593Smuzhiyun /* */ 42*4882a593Smuzhiyun /*****************************************************************************/ 43*4882a593Smuzhiyun #define VPCI2VC(card, vpi, vci) \ 44*4882a593Smuzhiyun (((vpi) << card->vcibits) | ((vci) & card->vcimask)) 45*4882a593Smuzhiyun 46*4882a593Smuzhiyun /*****************************************************************************/ 47*4882a593Smuzhiyun /* */ 48*4882a593Smuzhiyun /* DEBUGGING definitions */ 49*4882a593Smuzhiyun /* */ 50*4882a593Smuzhiyun /*****************************************************************************/ 51*4882a593Smuzhiyun 52*4882a593Smuzhiyun #define DBG_RAW_CELL 0x00000400 53*4882a593Smuzhiyun #define DBG_TINY 0x00000200 54*4882a593Smuzhiyun #define DBG_GENERAL 0x00000100 55*4882a593Smuzhiyun #define DBG_XGENERAL 0x00000080 56*4882a593Smuzhiyun #define DBG_INIT 0x00000040 57*4882a593Smuzhiyun #define DBG_DEINIT 0x00000020 58*4882a593Smuzhiyun #define DBG_INTERRUPT 0x00000010 59*4882a593Smuzhiyun #define DBG_OPEN_CONN 0x00000008 60*4882a593Smuzhiyun #define DBG_CLOSE_CONN 0x00000004 61*4882a593Smuzhiyun #define DBG_RX_DATA 0x00000002 62*4882a593Smuzhiyun #define DBG_TX_DATA 0x00000001 63*4882a593Smuzhiyun 64*4882a593Smuzhiyun #ifdef CONFIG_ATM_IDT77252_DEBUG 65*4882a593Smuzhiyun 66*4882a593Smuzhiyun #define CPRINTK(args...) do { if (debug & DBG_CLOSE_CONN) printk(args); } while(0) 67*4882a593Smuzhiyun #define OPRINTK(args...) do { if (debug & DBG_OPEN_CONN) printk(args); } while(0) 68*4882a593Smuzhiyun #define IPRINTK(args...) do { if (debug & DBG_INIT) printk(args); } while(0) 69*4882a593Smuzhiyun #define INTPRINTK(args...) do { if (debug & DBG_INTERRUPT) printk(args); } while(0) 70*4882a593Smuzhiyun #define DIPRINTK(args...) do { if (debug & DBG_DEINIT) printk(args); } while(0) 71*4882a593Smuzhiyun #define TXPRINTK(args...) do { if (debug & DBG_TX_DATA) printk(args); } while(0) 72*4882a593Smuzhiyun #define RXPRINTK(args...) do { if (debug & DBG_RX_DATA) printk(args); } while(0) 73*4882a593Smuzhiyun #define XPRINTK(args...) do { if (debug & DBG_XGENERAL) printk(args); } while(0) 74*4882a593Smuzhiyun #define DPRINTK(args...) do { if (debug & DBG_GENERAL) printk(args); } while(0) 75*4882a593Smuzhiyun #define NPRINTK(args...) do { if (debug & DBG_TINY) printk(args); } while(0) 76*4882a593Smuzhiyun #define RPRINTK(args...) do { if (debug & DBG_RAW_CELL) printk(args); } while(0) 77*4882a593Smuzhiyun 78*4882a593Smuzhiyun #else 79*4882a593Smuzhiyun 80*4882a593Smuzhiyun #define CPRINTK(args...) do { } while(0) 81*4882a593Smuzhiyun #define OPRINTK(args...) do { } while(0) 82*4882a593Smuzhiyun #define IPRINTK(args...) do { } while(0) 83*4882a593Smuzhiyun #define INTPRINTK(args...) do { } while(0) 84*4882a593Smuzhiyun #define DIPRINTK(args...) do { } while(0) 85*4882a593Smuzhiyun #define TXPRINTK(args...) do { } while(0) 86*4882a593Smuzhiyun #define RXPRINTK(args...) do { } while(0) 87*4882a593Smuzhiyun #define XPRINTK(args...) do { } while(0) 88*4882a593Smuzhiyun #define DPRINTK(args...) do { } while(0) 89*4882a593Smuzhiyun #define NPRINTK(args...) do { } while(0) 90*4882a593Smuzhiyun #define RPRINTK(args...) do { } while(0) 91*4882a593Smuzhiyun 92*4882a593Smuzhiyun #endif 93*4882a593Smuzhiyun 94*4882a593Smuzhiyun #define SCHED_UBR0 0 95*4882a593Smuzhiyun #define SCHED_UBR 1 96*4882a593Smuzhiyun #define SCHED_VBR 2 97*4882a593Smuzhiyun #define SCHED_ABR 3 98*4882a593Smuzhiyun #define SCHED_CBR 4 99*4882a593Smuzhiyun 100*4882a593Smuzhiyun #define SCQFULL_TIMEOUT HZ 101*4882a593Smuzhiyun 102*4882a593Smuzhiyun /*****************************************************************************/ 103*4882a593Smuzhiyun /* */ 104*4882a593Smuzhiyun /* Free Buffer Queue Layout */ 105*4882a593Smuzhiyun /* */ 106*4882a593Smuzhiyun /*****************************************************************************/ 107*4882a593Smuzhiyun #define SAR_FB_SIZE_0 (2048 - 256) 108*4882a593Smuzhiyun #define SAR_FB_SIZE_1 (4096 - 256) 109*4882a593Smuzhiyun #define SAR_FB_SIZE_2 (8192 - 256) 110*4882a593Smuzhiyun #define SAR_FB_SIZE_3 (16384 - 256) 111*4882a593Smuzhiyun 112*4882a593Smuzhiyun #define SAR_FBQ0_LOW 4 113*4882a593Smuzhiyun #define SAR_FBQ0_HIGH 8 114*4882a593Smuzhiyun #define SAR_FBQ1_LOW 2 115*4882a593Smuzhiyun #define SAR_FBQ1_HIGH 4 116*4882a593Smuzhiyun #define SAR_FBQ2_LOW 1 117*4882a593Smuzhiyun #define SAR_FBQ2_HIGH 2 118*4882a593Smuzhiyun #define SAR_FBQ3_LOW 1 119*4882a593Smuzhiyun #define SAR_FBQ3_HIGH 2 120*4882a593Smuzhiyun 121*4882a593Smuzhiyun #if 0 122*4882a593Smuzhiyun #define SAR_TST_RESERVED 44 /* Num TST reserved for UBR/ABR/VBR */ 123*4882a593Smuzhiyun #else 124*4882a593Smuzhiyun #define SAR_TST_RESERVED 0 /* Num TST reserved for UBR/ABR/VBR */ 125*4882a593Smuzhiyun #endif 126*4882a593Smuzhiyun 127*4882a593Smuzhiyun #define TCT_CBR 0x00000000 128*4882a593Smuzhiyun #define TCT_UBR 0x00000000 129*4882a593Smuzhiyun #define TCT_VBR 0x40000000 130*4882a593Smuzhiyun #define TCT_ABR 0x80000000 131*4882a593Smuzhiyun #define TCT_TYPE 0xc0000000 132*4882a593Smuzhiyun 133*4882a593Smuzhiyun #define TCT_RR 0x20000000 134*4882a593Smuzhiyun #define TCT_LMCR 0x08000000 135*4882a593Smuzhiyun #define TCT_SCD_MASK 0x0007ffff 136*4882a593Smuzhiyun 137*4882a593Smuzhiyun #define TCT_TSIF 0x00004000 138*4882a593Smuzhiyun #define TCT_HALT 0x80000000 139*4882a593Smuzhiyun #define TCT_IDLE 0x40000000 140*4882a593Smuzhiyun #define TCT_FLAG_UBR 0x80000000 141*4882a593Smuzhiyun 142*4882a593Smuzhiyun /*****************************************************************************/ 143*4882a593Smuzhiyun /* */ 144*4882a593Smuzhiyun /* Structure describing an IDT77252 */ 145*4882a593Smuzhiyun /* */ 146*4882a593Smuzhiyun /*****************************************************************************/ 147*4882a593Smuzhiyun 148*4882a593Smuzhiyun struct scqe 149*4882a593Smuzhiyun { 150*4882a593Smuzhiyun u32 word_1; 151*4882a593Smuzhiyun u32 word_2; 152*4882a593Smuzhiyun u32 word_3; 153*4882a593Smuzhiyun u32 word_4; 154*4882a593Smuzhiyun }; 155*4882a593Smuzhiyun 156*4882a593Smuzhiyun #define SCQ_ENTRIES 64 157*4882a593Smuzhiyun #define SCQ_SIZE (SCQ_ENTRIES * sizeof(struct scqe)) 158*4882a593Smuzhiyun #define SCQ_MASK (SCQ_SIZE - 1) 159*4882a593Smuzhiyun 160*4882a593Smuzhiyun struct scq_info 161*4882a593Smuzhiyun { 162*4882a593Smuzhiyun struct scqe *base; 163*4882a593Smuzhiyun struct scqe *next; 164*4882a593Smuzhiyun struct scqe *last; 165*4882a593Smuzhiyun dma_addr_t paddr; 166*4882a593Smuzhiyun spinlock_t lock; 167*4882a593Smuzhiyun atomic_t used; 168*4882a593Smuzhiyun unsigned long trans_start; 169*4882a593Smuzhiyun unsigned long scd; 170*4882a593Smuzhiyun spinlock_t skblock; 171*4882a593Smuzhiyun struct sk_buff_head transmit; 172*4882a593Smuzhiyun struct sk_buff_head pending; 173*4882a593Smuzhiyun }; 174*4882a593Smuzhiyun 175*4882a593Smuzhiyun struct rx_pool { 176*4882a593Smuzhiyun struct sk_buff_head queue; 177*4882a593Smuzhiyun unsigned int len; 178*4882a593Smuzhiyun }; 179*4882a593Smuzhiyun 180*4882a593Smuzhiyun struct aal1 { 181*4882a593Smuzhiyun unsigned int total; 182*4882a593Smuzhiyun unsigned int count; 183*4882a593Smuzhiyun struct sk_buff *data; 184*4882a593Smuzhiyun unsigned char sequence; 185*4882a593Smuzhiyun }; 186*4882a593Smuzhiyun 187*4882a593Smuzhiyun struct vc_map; 188*4882a593Smuzhiyun 189*4882a593Smuzhiyun struct rate_estimator { 190*4882a593Smuzhiyun struct timer_list timer; 191*4882a593Smuzhiyun unsigned int interval; 192*4882a593Smuzhiyun unsigned int ewma_log; 193*4882a593Smuzhiyun u64 cells; 194*4882a593Smuzhiyun u64 last_cells; 195*4882a593Smuzhiyun long avcps; 196*4882a593Smuzhiyun u32 cps; 197*4882a593Smuzhiyun u32 maxcps; 198*4882a593Smuzhiyun struct vc_map *vc; 199*4882a593Smuzhiyun }; 200*4882a593Smuzhiyun 201*4882a593Smuzhiyun struct vc_map { 202*4882a593Smuzhiyun unsigned int index; 203*4882a593Smuzhiyun unsigned long flags; 204*4882a593Smuzhiyun #define VCF_TX 0 205*4882a593Smuzhiyun #define VCF_RX 1 206*4882a593Smuzhiyun #define VCF_IDLE 2 207*4882a593Smuzhiyun #define VCF_RSV 3 208*4882a593Smuzhiyun unsigned int class; 209*4882a593Smuzhiyun u8 init_er; 210*4882a593Smuzhiyun u8 lacr; 211*4882a593Smuzhiyun u8 max_er; 212*4882a593Smuzhiyun unsigned int ntste; 213*4882a593Smuzhiyun spinlock_t lock; 214*4882a593Smuzhiyun struct atm_vcc *tx_vcc; 215*4882a593Smuzhiyun struct atm_vcc *rx_vcc; 216*4882a593Smuzhiyun struct idt77252_dev *card; 217*4882a593Smuzhiyun struct scq_info *scq; /* To keep track of the SCQ */ 218*4882a593Smuzhiyun struct rate_estimator *estimator; 219*4882a593Smuzhiyun int scd_index; 220*4882a593Smuzhiyun union { 221*4882a593Smuzhiyun struct rx_pool rx_pool; 222*4882a593Smuzhiyun struct aal1 aal1; 223*4882a593Smuzhiyun } rcv; 224*4882a593Smuzhiyun }; 225*4882a593Smuzhiyun 226*4882a593Smuzhiyun /*****************************************************************************/ 227*4882a593Smuzhiyun /* */ 228*4882a593Smuzhiyun /* RCTE - Receive Connection Table Entry */ 229*4882a593Smuzhiyun /* */ 230*4882a593Smuzhiyun /*****************************************************************************/ 231*4882a593Smuzhiyun 232*4882a593Smuzhiyun struct rct_entry 233*4882a593Smuzhiyun { 234*4882a593Smuzhiyun u32 word_1; 235*4882a593Smuzhiyun u32 buffer_handle; 236*4882a593Smuzhiyun u32 dma_address; 237*4882a593Smuzhiyun u32 aal5_crc32; 238*4882a593Smuzhiyun }; 239*4882a593Smuzhiyun 240*4882a593Smuzhiyun /*****************************************************************************/ 241*4882a593Smuzhiyun /* */ 242*4882a593Smuzhiyun /* RSQ - Receive Status Queue */ 243*4882a593Smuzhiyun /* */ 244*4882a593Smuzhiyun /*****************************************************************************/ 245*4882a593Smuzhiyun 246*4882a593Smuzhiyun #define SAR_RSQE_VALID 0x80000000 247*4882a593Smuzhiyun #define SAR_RSQE_IDLE 0x40000000 248*4882a593Smuzhiyun #define SAR_RSQE_BUF_MASK 0x00030000 249*4882a593Smuzhiyun #define SAR_RSQE_BUF_ASGN 0x00008000 250*4882a593Smuzhiyun #define SAR_RSQE_NZGFC 0x00004000 251*4882a593Smuzhiyun #define SAR_RSQE_EPDU 0x00002000 252*4882a593Smuzhiyun #define SAR_RSQE_BUF_CONT 0x00001000 253*4882a593Smuzhiyun #define SAR_RSQE_EFCIE 0x00000800 254*4882a593Smuzhiyun #define SAR_RSQE_CLP 0x00000400 255*4882a593Smuzhiyun #define SAR_RSQE_CRC 0x00000200 256*4882a593Smuzhiyun #define SAR_RSQE_CELLCNT 0x000001FF 257*4882a593Smuzhiyun 258*4882a593Smuzhiyun 259*4882a593Smuzhiyun #define RSQSIZE 8192 260*4882a593Smuzhiyun #define RSQ_NUM_ENTRIES (RSQSIZE / 16) 261*4882a593Smuzhiyun #define RSQ_ALIGNMENT 8192 262*4882a593Smuzhiyun 263*4882a593Smuzhiyun struct rsq_entry { 264*4882a593Smuzhiyun u32 word_1; 265*4882a593Smuzhiyun u32 word_2; 266*4882a593Smuzhiyun u32 word_3; 267*4882a593Smuzhiyun u32 word_4; 268*4882a593Smuzhiyun }; 269*4882a593Smuzhiyun 270*4882a593Smuzhiyun struct rsq_info { 271*4882a593Smuzhiyun struct rsq_entry *base; 272*4882a593Smuzhiyun struct rsq_entry *next; 273*4882a593Smuzhiyun struct rsq_entry *last; 274*4882a593Smuzhiyun dma_addr_t paddr; 275*4882a593Smuzhiyun }; 276*4882a593Smuzhiyun 277*4882a593Smuzhiyun 278*4882a593Smuzhiyun /*****************************************************************************/ 279*4882a593Smuzhiyun /* */ 280*4882a593Smuzhiyun /* TSQ - Transmit Status Queue */ 281*4882a593Smuzhiyun /* */ 282*4882a593Smuzhiyun /*****************************************************************************/ 283*4882a593Smuzhiyun 284*4882a593Smuzhiyun #define SAR_TSQE_INVALID 0x80000000 285*4882a593Smuzhiyun #define SAR_TSQE_TIMESTAMP 0x00FFFFFF 286*4882a593Smuzhiyun #define SAR_TSQE_TYPE 0x60000000 287*4882a593Smuzhiyun #define SAR_TSQE_TYPE_TIMER 0x00000000 288*4882a593Smuzhiyun #define SAR_TSQE_TYPE_TSR 0x20000000 289*4882a593Smuzhiyun #define SAR_TSQE_TYPE_IDLE 0x40000000 290*4882a593Smuzhiyun #define SAR_TSQE_TYPE_TBD_COMP 0x60000000 291*4882a593Smuzhiyun 292*4882a593Smuzhiyun #define SAR_TSQE_TAG(stat) (((stat) >> 24) & 0x1f) 293*4882a593Smuzhiyun 294*4882a593Smuzhiyun #define TSQSIZE 8192 295*4882a593Smuzhiyun #define TSQ_NUM_ENTRIES 1024 296*4882a593Smuzhiyun #define TSQ_ALIGNMENT 8192 297*4882a593Smuzhiyun 298*4882a593Smuzhiyun struct tsq_entry 299*4882a593Smuzhiyun { 300*4882a593Smuzhiyun u32 word_1; 301*4882a593Smuzhiyun u32 word_2; 302*4882a593Smuzhiyun }; 303*4882a593Smuzhiyun 304*4882a593Smuzhiyun struct tsq_info 305*4882a593Smuzhiyun { 306*4882a593Smuzhiyun struct tsq_entry *base; 307*4882a593Smuzhiyun struct tsq_entry *next; 308*4882a593Smuzhiyun struct tsq_entry *last; 309*4882a593Smuzhiyun dma_addr_t paddr; 310*4882a593Smuzhiyun }; 311*4882a593Smuzhiyun 312*4882a593Smuzhiyun struct tst_info 313*4882a593Smuzhiyun { 314*4882a593Smuzhiyun struct vc_map *vc; 315*4882a593Smuzhiyun u32 tste; 316*4882a593Smuzhiyun }; 317*4882a593Smuzhiyun 318*4882a593Smuzhiyun #define TSTE_MASK 0x601fffff 319*4882a593Smuzhiyun 320*4882a593Smuzhiyun #define TSTE_OPC_MASK 0x60000000 321*4882a593Smuzhiyun #define TSTE_OPC_NULL 0x00000000 322*4882a593Smuzhiyun #define TSTE_OPC_CBR 0x20000000 323*4882a593Smuzhiyun #define TSTE_OPC_VAR 0x40000000 324*4882a593Smuzhiyun #define TSTE_OPC_JMP 0x60000000 325*4882a593Smuzhiyun 326*4882a593Smuzhiyun #define TSTE_PUSH_IDLE 0x01000000 327*4882a593Smuzhiyun #define TSTE_PUSH_ACTIVE 0x02000000 328*4882a593Smuzhiyun 329*4882a593Smuzhiyun #define TST_SWITCH_DONE 0 330*4882a593Smuzhiyun #define TST_SWITCH_PENDING 1 331*4882a593Smuzhiyun #define TST_SWITCH_WAIT 2 332*4882a593Smuzhiyun 333*4882a593Smuzhiyun #define FBQ_SHIFT 9 334*4882a593Smuzhiyun #define FBQ_SIZE (1 << FBQ_SHIFT) 335*4882a593Smuzhiyun #define FBQ_MASK (FBQ_SIZE - 1) 336*4882a593Smuzhiyun 337*4882a593Smuzhiyun struct sb_pool 338*4882a593Smuzhiyun { 339*4882a593Smuzhiyun unsigned int index; 340*4882a593Smuzhiyun struct sk_buff *skb[FBQ_SIZE]; 341*4882a593Smuzhiyun }; 342*4882a593Smuzhiyun 343*4882a593Smuzhiyun #define POOL_HANDLE(queue, index) (((queue + 1) << 16) | (index)) 344*4882a593Smuzhiyun #define POOL_QUEUE(handle) (((handle) >> 16) - 1) 345*4882a593Smuzhiyun #define POOL_INDEX(handle) ((handle) & 0xffff) 346*4882a593Smuzhiyun 347*4882a593Smuzhiyun struct idt77252_dev 348*4882a593Smuzhiyun { 349*4882a593Smuzhiyun struct tsq_info tsq; /* Transmit Status Queue */ 350*4882a593Smuzhiyun struct rsq_info rsq; /* Receive Status Queue */ 351*4882a593Smuzhiyun 352*4882a593Smuzhiyun struct pci_dev *pcidev; /* PCI handle (desriptor) */ 353*4882a593Smuzhiyun struct atm_dev *atmdev; /* ATM device desriptor */ 354*4882a593Smuzhiyun 355*4882a593Smuzhiyun void __iomem *membase; /* SAR's memory base address */ 356*4882a593Smuzhiyun unsigned long srambase; /* SAR's sram base address */ 357*4882a593Smuzhiyun void __iomem *fbq[4]; /* FBQ fill addresses */ 358*4882a593Smuzhiyun 359*4882a593Smuzhiyun struct mutex mutex; 360*4882a593Smuzhiyun spinlock_t cmd_lock; /* for r/w utility/sram */ 361*4882a593Smuzhiyun 362*4882a593Smuzhiyun unsigned long softstat; 363*4882a593Smuzhiyun unsigned long flags; /* see blow */ 364*4882a593Smuzhiyun 365*4882a593Smuzhiyun struct work_struct tqueue; 366*4882a593Smuzhiyun 367*4882a593Smuzhiyun unsigned long tct_base; /* TCT base address in SRAM */ 368*4882a593Smuzhiyun unsigned long rct_base; /* RCT base address in SRAM */ 369*4882a593Smuzhiyun unsigned long rt_base; /* Rate Table base in SRAM */ 370*4882a593Smuzhiyun unsigned long scd_base; /* SCD base address in SRAM */ 371*4882a593Smuzhiyun unsigned long tst[2]; /* TST base address in SRAM */ 372*4882a593Smuzhiyun unsigned long abrst_base; /* ABRST base address in SRAM */ 373*4882a593Smuzhiyun unsigned long fifo_base; /* RX FIFO base in SRAM */ 374*4882a593Smuzhiyun 375*4882a593Smuzhiyun unsigned long irqstat[16]; 376*4882a593Smuzhiyun 377*4882a593Smuzhiyun unsigned int sramsize; /* SAR's sram size */ 378*4882a593Smuzhiyun 379*4882a593Smuzhiyun unsigned int tct_size; /* total TCT entries */ 380*4882a593Smuzhiyun unsigned int rct_size; /* total RCT entries */ 381*4882a593Smuzhiyun unsigned int scd_size; /* length of SCD */ 382*4882a593Smuzhiyun unsigned int tst_size; /* total TST entries */ 383*4882a593Smuzhiyun unsigned int tst_free; /* free TSTEs in TST */ 384*4882a593Smuzhiyun unsigned int abrst_size; /* size of ABRST in words */ 385*4882a593Smuzhiyun unsigned int fifo_size; /* size of RX FIFO in words */ 386*4882a593Smuzhiyun 387*4882a593Smuzhiyun unsigned int vpibits; /* Bits used for VPI index */ 388*4882a593Smuzhiyun unsigned int vcibits; /* Bits used for VCI index */ 389*4882a593Smuzhiyun unsigned int vcimask; /* Mask for VCI index */ 390*4882a593Smuzhiyun 391*4882a593Smuzhiyun unsigned int utopia_pcr; /* Utopia Itf's Cell Rate */ 392*4882a593Smuzhiyun unsigned int link_pcr; /* PHY's Peek Cell Rate */ 393*4882a593Smuzhiyun 394*4882a593Smuzhiyun struct vc_map **vcs; /* Open Connections */ 395*4882a593Smuzhiyun struct vc_map **scd2vc; /* SCD to Connection map */ 396*4882a593Smuzhiyun 397*4882a593Smuzhiyun struct tst_info *soft_tst; /* TST to Connection map */ 398*4882a593Smuzhiyun unsigned int tst_index; /* Current TST in use */ 399*4882a593Smuzhiyun struct timer_list tst_timer; 400*4882a593Smuzhiyun spinlock_t tst_lock; 401*4882a593Smuzhiyun unsigned long tst_state; 402*4882a593Smuzhiyun 403*4882a593Smuzhiyun struct sb_pool sbpool[4]; /* Pool of RX skbuffs */ 404*4882a593Smuzhiyun struct sk_buff *raw_cell_head; /* Pointer to raw cell queue */ 405*4882a593Smuzhiyun u32 *raw_cell_hnd; /* Pointer to RCQ handle */ 406*4882a593Smuzhiyun dma_addr_t raw_cell_paddr; 407*4882a593Smuzhiyun 408*4882a593Smuzhiyun int index; /* SAR's ID */ 409*4882a593Smuzhiyun int revision; /* chip revision */ 410*4882a593Smuzhiyun 411*4882a593Smuzhiyun char name[16]; /* Device name */ 412*4882a593Smuzhiyun 413*4882a593Smuzhiyun struct idt77252_dev *next; 414*4882a593Smuzhiyun }; 415*4882a593Smuzhiyun 416*4882a593Smuzhiyun 417*4882a593Smuzhiyun /* definition for flag field above */ 418*4882a593Smuzhiyun #define IDT77252_BIT_INIT 1 419*4882a593Smuzhiyun #define IDT77252_BIT_INTERRUPT 2 420*4882a593Smuzhiyun 421*4882a593Smuzhiyun 422*4882a593Smuzhiyun #define ATM_CELL_PAYLOAD 48 423*4882a593Smuzhiyun 424*4882a593Smuzhiyun #define FREEBUF_ALIGNMENT 16 425*4882a593Smuzhiyun 426*4882a593Smuzhiyun /*****************************************************************************/ 427*4882a593Smuzhiyun /* */ 428*4882a593Smuzhiyun /* Makros */ 429*4882a593Smuzhiyun /* */ 430*4882a593Smuzhiyun /*****************************************************************************/ 431*4882a593Smuzhiyun #define ALIGN_ADDRESS(addr, alignment) \ 432*4882a593Smuzhiyun ((((u32)(addr)) + (((u32)(alignment))-1)) & ~(((u32)(alignment)) - 1)) 433*4882a593Smuzhiyun 434*4882a593Smuzhiyun 435*4882a593Smuzhiyun /*****************************************************************************/ 436*4882a593Smuzhiyun /* */ 437*4882a593Smuzhiyun /* ABR SAR Network operation Register */ 438*4882a593Smuzhiyun /* */ 439*4882a593Smuzhiyun /*****************************************************************************/ 440*4882a593Smuzhiyun 441*4882a593Smuzhiyun #define SAR_REG_DR0 (card->membase + 0x00) 442*4882a593Smuzhiyun #define SAR_REG_DR1 (card->membase + 0x04) 443*4882a593Smuzhiyun #define SAR_REG_DR2 (card->membase + 0x08) 444*4882a593Smuzhiyun #define SAR_REG_DR3 (card->membase + 0x0C) 445*4882a593Smuzhiyun #define SAR_REG_CMD (card->membase + 0x10) 446*4882a593Smuzhiyun #define SAR_REG_CFG (card->membase + 0x14) 447*4882a593Smuzhiyun #define SAR_REG_STAT (card->membase + 0x18) 448*4882a593Smuzhiyun #define SAR_REG_RSQB (card->membase + 0x1C) 449*4882a593Smuzhiyun #define SAR_REG_RSQT (card->membase + 0x20) 450*4882a593Smuzhiyun #define SAR_REG_RSQH (card->membase + 0x24) 451*4882a593Smuzhiyun #define SAR_REG_CDC (card->membase + 0x28) 452*4882a593Smuzhiyun #define SAR_REG_VPEC (card->membase + 0x2C) 453*4882a593Smuzhiyun #define SAR_REG_ICC (card->membase + 0x30) 454*4882a593Smuzhiyun #define SAR_REG_RAWCT (card->membase + 0x34) 455*4882a593Smuzhiyun #define SAR_REG_TMR (card->membase + 0x38) 456*4882a593Smuzhiyun #define SAR_REG_TSTB (card->membase + 0x3C) 457*4882a593Smuzhiyun #define SAR_REG_TSQB (card->membase + 0x40) 458*4882a593Smuzhiyun #define SAR_REG_TSQT (card->membase + 0x44) 459*4882a593Smuzhiyun #define SAR_REG_TSQH (card->membase + 0x48) 460*4882a593Smuzhiyun #define SAR_REG_GP (card->membase + 0x4C) 461*4882a593Smuzhiyun #define SAR_REG_VPM (card->membase + 0x50) 462*4882a593Smuzhiyun #define SAR_REG_RXFD (card->membase + 0x54) 463*4882a593Smuzhiyun #define SAR_REG_RXFT (card->membase + 0x58) 464*4882a593Smuzhiyun #define SAR_REG_RXFH (card->membase + 0x5C) 465*4882a593Smuzhiyun #define SAR_REG_RAWHND (card->membase + 0x60) 466*4882a593Smuzhiyun #define SAR_REG_RXSTAT (card->membase + 0x64) 467*4882a593Smuzhiyun #define SAR_REG_ABRSTD (card->membase + 0x68) 468*4882a593Smuzhiyun #define SAR_REG_ABRRQ (card->membase + 0x6C) 469*4882a593Smuzhiyun #define SAR_REG_VBRRQ (card->membase + 0x70) 470*4882a593Smuzhiyun #define SAR_REG_RTBL (card->membase + 0x74) 471*4882a593Smuzhiyun #define SAR_REG_MDFCT (card->membase + 0x78) 472*4882a593Smuzhiyun #define SAR_REG_TXSTAT (card->membase + 0x7C) 473*4882a593Smuzhiyun #define SAR_REG_TCMDQ (card->membase + 0x80) 474*4882a593Smuzhiyun #define SAR_REG_IRCP (card->membase + 0x84) 475*4882a593Smuzhiyun #define SAR_REG_FBQP0 (card->membase + 0x88) 476*4882a593Smuzhiyun #define SAR_REG_FBQP1 (card->membase + 0x8C) 477*4882a593Smuzhiyun #define SAR_REG_FBQP2 (card->membase + 0x90) 478*4882a593Smuzhiyun #define SAR_REG_FBQP3 (card->membase + 0x94) 479*4882a593Smuzhiyun #define SAR_REG_FBQS0 (card->membase + 0x98) 480*4882a593Smuzhiyun #define SAR_REG_FBQS1 (card->membase + 0x9C) 481*4882a593Smuzhiyun #define SAR_REG_FBQS2 (card->membase + 0xA0) 482*4882a593Smuzhiyun #define SAR_REG_FBQS3 (card->membase + 0xA4) 483*4882a593Smuzhiyun #define SAR_REG_FBQWP0 (card->membase + 0xA8) 484*4882a593Smuzhiyun #define SAR_REG_FBQWP1 (card->membase + 0xAC) 485*4882a593Smuzhiyun #define SAR_REG_FBQWP2 (card->membase + 0xB0) 486*4882a593Smuzhiyun #define SAR_REG_FBQWP3 (card->membase + 0xB4) 487*4882a593Smuzhiyun #define SAR_REG_NOW (card->membase + 0xB8) 488*4882a593Smuzhiyun 489*4882a593Smuzhiyun 490*4882a593Smuzhiyun /*****************************************************************************/ 491*4882a593Smuzhiyun /* */ 492*4882a593Smuzhiyun /* Commands */ 493*4882a593Smuzhiyun /* */ 494*4882a593Smuzhiyun /*****************************************************************************/ 495*4882a593Smuzhiyun 496*4882a593Smuzhiyun #define SAR_CMD_NO_OPERATION 0x00000000 497*4882a593Smuzhiyun #define SAR_CMD_OPENCLOSE_CONNECTION 0x20000000 498*4882a593Smuzhiyun #define SAR_CMD_WRITE_SRAM 0x40000000 499*4882a593Smuzhiyun #define SAR_CMD_READ_SRAM 0x50000000 500*4882a593Smuzhiyun #define SAR_CMD_READ_UTILITY 0x80000000 501*4882a593Smuzhiyun #define SAR_CMD_WRITE_UTILITY 0x90000000 502*4882a593Smuzhiyun 503*4882a593Smuzhiyun #define SAR_CMD_OPEN_CONNECTION (SAR_CMD_OPENCLOSE_CONNECTION | 0x00080000) 504*4882a593Smuzhiyun #define SAR_CMD_CLOSE_CONNECTION SAR_CMD_OPENCLOSE_CONNECTION 505*4882a593Smuzhiyun 506*4882a593Smuzhiyun 507*4882a593Smuzhiyun /*****************************************************************************/ 508*4882a593Smuzhiyun /* */ 509*4882a593Smuzhiyun /* Configuration Register bits */ 510*4882a593Smuzhiyun /* */ 511*4882a593Smuzhiyun /*****************************************************************************/ 512*4882a593Smuzhiyun 513*4882a593Smuzhiyun #define SAR_CFG_SWRST 0x80000000 /* Software reset */ 514*4882a593Smuzhiyun #define SAR_CFG_LOOP 0x40000000 /* Internal Loopback */ 515*4882a593Smuzhiyun #define SAR_CFG_RXPTH 0x20000000 /* Receive Path Enable */ 516*4882a593Smuzhiyun #define SAR_CFG_IDLE_CLP 0x10000000 /* SAR set CLP Bits of Null Cells */ 517*4882a593Smuzhiyun #define SAR_CFG_TX_FIFO_SIZE_1 0x04000000 /* TX FIFO Size = 1 cell */ 518*4882a593Smuzhiyun #define SAR_CFG_TX_FIFO_SIZE_2 0x08000000 /* TX FIFO Size = 2 cells */ 519*4882a593Smuzhiyun #define SAR_CFG_TX_FIFO_SIZE_4 0x0C000000 /* TX FIFO Size = 4 cells */ 520*4882a593Smuzhiyun #define SAR_CFG_TX_FIFO_SIZE_9 0x00000000 /* TX FIFO Size = 9 cells (full) */ 521*4882a593Smuzhiyun #define SAR_CFG_NO_IDLE 0x02000000 /* SAR sends no Null Cells */ 522*4882a593Smuzhiyun #define SAR_CFG_RSVD1 0x01000000 /* Reserved */ 523*4882a593Smuzhiyun #define SAR_CFG_RXSTQ_SIZE_2k 0x00000000 /* RX Stat Queue Size = 2048 byte */ 524*4882a593Smuzhiyun #define SAR_CFG_RXSTQ_SIZE_4k 0x00400000 /* RX Stat Queue Size = 4096 byte */ 525*4882a593Smuzhiyun #define SAR_CFG_RXSTQ_SIZE_8k 0x00800000 /* RX Stat Queue Size = 8192 byte */ 526*4882a593Smuzhiyun #define SAR_CFG_RXSTQ_SIZE_R 0x00C00000 /* RX Stat Queue Size = reserved */ 527*4882a593Smuzhiyun #define SAR_CFG_ICAPT 0x00200000 /* accept Invalid Cells */ 528*4882a593Smuzhiyun #define SAR_CFG_IGGFC 0x00100000 /* Ignore GFC */ 529*4882a593Smuzhiyun #define SAR_CFG_VPVCS_0 0x00000000 /* VPI/VCI Select bit range */ 530*4882a593Smuzhiyun #define SAR_CFG_VPVCS_1 0x00040000 /* VPI/VCI Select bit range */ 531*4882a593Smuzhiyun #define SAR_CFG_VPVCS_2 0x00080000 /* VPI/VCI Select bit range */ 532*4882a593Smuzhiyun #define SAR_CFG_VPVCS_8 0x000C0000 /* VPI/VCI Select bit range */ 533*4882a593Smuzhiyun #define SAR_CFG_CNTBL_1k 0x00000000 /* Connection Table Size */ 534*4882a593Smuzhiyun #define SAR_CFG_CNTBL_4k 0x00010000 /* Connection Table Size */ 535*4882a593Smuzhiyun #define SAR_CFG_CNTBL_16k 0x00020000 /* Connection Table Size */ 536*4882a593Smuzhiyun #define SAR_CFG_CNTBL_512 0x00030000 /* Connection Table Size */ 537*4882a593Smuzhiyun #define SAR_CFG_VPECA 0x00008000 /* VPI/VCI Error Cell Accept */ 538*4882a593Smuzhiyun #define SAR_CFG_RXINT_NOINT 0x00000000 /* No Interrupt on PDU received */ 539*4882a593Smuzhiyun #define SAR_CFG_RXINT_NODELAY 0x00001000 /* Interrupt without delay to host*/ 540*4882a593Smuzhiyun #define SAR_CFG_RXINT_256US 0x00002000 /* Interrupt with delay 256 usec */ 541*4882a593Smuzhiyun #define SAR_CFG_RXINT_505US 0x00003000 /* Interrupt with delay 505 usec */ 542*4882a593Smuzhiyun #define SAR_CFG_RXINT_742US 0x00004000 /* Interrupt with delay 742 usec */ 543*4882a593Smuzhiyun #define SAR_CFG_RAWIE 0x00000800 /* Raw Cell Queue Interrupt Enable*/ 544*4882a593Smuzhiyun #define SAR_CFG_RQFIE 0x00000400 /* RSQ Almost Full Int Enable */ 545*4882a593Smuzhiyun #define SAR_CFG_RSVD2 0x00000200 /* Reserved */ 546*4882a593Smuzhiyun #define SAR_CFG_CACHE 0x00000100 /* DMA on Cache Line Boundary */ 547*4882a593Smuzhiyun #define SAR_CFG_TMOIE 0x00000080 /* Timer Roll Over Int Enable */ 548*4882a593Smuzhiyun #define SAR_CFG_FBIE 0x00000040 /* Free Buffer Queue Int Enable */ 549*4882a593Smuzhiyun #define SAR_CFG_TXEN 0x00000020 /* Transmit Operation Enable */ 550*4882a593Smuzhiyun #define SAR_CFG_TXINT 0x00000010 /* Transmit status Int Enable */ 551*4882a593Smuzhiyun #define SAR_CFG_TXUIE 0x00000008 /* Transmit underrun Int Enable */ 552*4882a593Smuzhiyun #define SAR_CFG_UMODE 0x00000004 /* Utopia Mode Select */ 553*4882a593Smuzhiyun #define SAR_CFG_TXSFI 0x00000002 /* Transmit status Full Int Enable*/ 554*4882a593Smuzhiyun #define SAR_CFG_PHYIE 0x00000001 /* PHY Interrupt Enable */ 555*4882a593Smuzhiyun 556*4882a593Smuzhiyun #define SAR_CFG_TX_FIFO_SIZE_MASK 0x0C000000 /* TX FIFO Size Mask */ 557*4882a593Smuzhiyun #define SAR_CFG_RXSTQSIZE_MASK 0x00C00000 558*4882a593Smuzhiyun #define SAR_CFG_CNTBL_MASK 0x00030000 559*4882a593Smuzhiyun #define SAR_CFG_RXINT_MASK 0x00007000 560*4882a593Smuzhiyun 561*4882a593Smuzhiyun 562*4882a593Smuzhiyun /*****************************************************************************/ 563*4882a593Smuzhiyun /* */ 564*4882a593Smuzhiyun /* Status Register bits */ 565*4882a593Smuzhiyun /* */ 566*4882a593Smuzhiyun /*****************************************************************************/ 567*4882a593Smuzhiyun 568*4882a593Smuzhiyun #define SAR_STAT_FRAC_3 0xF0000000 /* Fraction of Free Buffer Queue 3 */ 569*4882a593Smuzhiyun #define SAR_STAT_FRAC_2 0x0F000000 /* Fraction of Free Buffer Queue 2 */ 570*4882a593Smuzhiyun #define SAR_STAT_FRAC_1 0x00F00000 /* Fraction of Free Buffer Queue 1 */ 571*4882a593Smuzhiyun #define SAR_STAT_FRAC_0 0x000F0000 /* Fraction of Free Buffer Queue 0 */ 572*4882a593Smuzhiyun #define SAR_STAT_TSIF 0x00008000 /* Transmit Status Indicator */ 573*4882a593Smuzhiyun #define SAR_STAT_TXICP 0x00004000 /* Transmit Status Indicator */ 574*4882a593Smuzhiyun #define SAR_STAT_RSVD1 0x00002000 /* Reserved */ 575*4882a593Smuzhiyun #define SAR_STAT_TSQF 0x00001000 /* Transmit Status Queue full */ 576*4882a593Smuzhiyun #define SAR_STAT_TMROF 0x00000800 /* Timer overflow */ 577*4882a593Smuzhiyun #define SAR_STAT_PHYI 0x00000400 /* PHY device Interrupt flag */ 578*4882a593Smuzhiyun #define SAR_STAT_CMDBZ 0x00000200 /* ABR SAR Command Busy Flag */ 579*4882a593Smuzhiyun #define SAR_STAT_FBQ3A 0x00000100 /* Free Buffer Queue 3 Attention */ 580*4882a593Smuzhiyun #define SAR_STAT_FBQ2A 0x00000080 /* Free Buffer Queue 2 Attention */ 581*4882a593Smuzhiyun #define SAR_STAT_RSQF 0x00000040 /* Receive Status Queue full */ 582*4882a593Smuzhiyun #define SAR_STAT_EPDU 0x00000020 /* End Of PDU Flag */ 583*4882a593Smuzhiyun #define SAR_STAT_RAWCF 0x00000010 /* Raw Cell Flag */ 584*4882a593Smuzhiyun #define SAR_STAT_FBQ1A 0x00000008 /* Free Buffer Queue 1 Attention */ 585*4882a593Smuzhiyun #define SAR_STAT_FBQ0A 0x00000004 /* Free Buffer Queue 0 Attention */ 586*4882a593Smuzhiyun #define SAR_STAT_RSQAF 0x00000002 /* Receive Status Queue almost full*/ 587*4882a593Smuzhiyun #define SAR_STAT_RSVD2 0x00000001 /* Reserved */ 588*4882a593Smuzhiyun 589*4882a593Smuzhiyun 590*4882a593Smuzhiyun /*****************************************************************************/ 591*4882a593Smuzhiyun /* */ 592*4882a593Smuzhiyun /* General Purpose Register bits */ 593*4882a593Smuzhiyun /* */ 594*4882a593Smuzhiyun /*****************************************************************************/ 595*4882a593Smuzhiyun 596*4882a593Smuzhiyun #define SAR_GP_TXNCC_MASK 0xff000000 /* Transmit Negative Credit Count */ 597*4882a593Smuzhiyun #define SAR_GP_EEDI 0x00010000 /* EEPROM Data In */ 598*4882a593Smuzhiyun #define SAR_GP_BIGE 0x00008000 /* Big Endian Operation */ 599*4882a593Smuzhiyun #define SAR_GP_RM_NORMAL 0x00000000 /* Normal handling of RM cells */ 600*4882a593Smuzhiyun #define SAR_GP_RM_TO_RCQ 0x00002000 /* put RM cells into Raw Cell Queue */ 601*4882a593Smuzhiyun #define SAR_GP_RM_RSVD 0x00004000 /* Reserved */ 602*4882a593Smuzhiyun #define SAR_GP_RM_INHIBIT 0x00006000 /* Inhibit update of Connection tab */ 603*4882a593Smuzhiyun #define SAR_GP_PHY_RESET 0x00000008 /* PHY Reset */ 604*4882a593Smuzhiyun #define SAR_GP_EESCLK 0x00000004 /* EEPROM SCLK */ 605*4882a593Smuzhiyun #define SAR_GP_EECS 0x00000002 /* EEPROM Chip Select */ 606*4882a593Smuzhiyun #define SAR_GP_EEDO 0x00000001 /* EEPROM Data Out */ 607*4882a593Smuzhiyun 608*4882a593Smuzhiyun 609*4882a593Smuzhiyun /*****************************************************************************/ 610*4882a593Smuzhiyun /* */ 611*4882a593Smuzhiyun /* SAR local SRAM layout for 128k work SRAM */ 612*4882a593Smuzhiyun /* */ 613*4882a593Smuzhiyun /*****************************************************************************/ 614*4882a593Smuzhiyun 615*4882a593Smuzhiyun #define SAR_SRAM_SCD_SIZE 12 616*4882a593Smuzhiyun #define SAR_SRAM_TCT_SIZE 8 617*4882a593Smuzhiyun #define SAR_SRAM_RCT_SIZE 4 618*4882a593Smuzhiyun 619*4882a593Smuzhiyun #define SAR_SRAM_TCT_128_BASE 0x00000 620*4882a593Smuzhiyun #define SAR_SRAM_TCT_128_TOP 0x01fff 621*4882a593Smuzhiyun #define SAR_SRAM_RCT_128_BASE 0x02000 622*4882a593Smuzhiyun #define SAR_SRAM_RCT_128_TOP 0x02fff 623*4882a593Smuzhiyun #define SAR_SRAM_FB0_128_BASE 0x03000 624*4882a593Smuzhiyun #define SAR_SRAM_FB0_128_TOP 0x033ff 625*4882a593Smuzhiyun #define SAR_SRAM_FB1_128_BASE 0x03400 626*4882a593Smuzhiyun #define SAR_SRAM_FB1_128_TOP 0x037ff 627*4882a593Smuzhiyun #define SAR_SRAM_FB2_128_BASE 0x03800 628*4882a593Smuzhiyun #define SAR_SRAM_FB2_128_TOP 0x03bff 629*4882a593Smuzhiyun #define SAR_SRAM_FB3_128_BASE 0x03c00 630*4882a593Smuzhiyun #define SAR_SRAM_FB3_128_TOP 0x03fff 631*4882a593Smuzhiyun #define SAR_SRAM_SCD_128_BASE 0x04000 632*4882a593Smuzhiyun #define SAR_SRAM_SCD_128_TOP 0x07fff 633*4882a593Smuzhiyun #define SAR_SRAM_TST1_128_BASE 0x08000 634*4882a593Smuzhiyun #define SAR_SRAM_TST1_128_TOP 0x0bfff 635*4882a593Smuzhiyun #define SAR_SRAM_TST2_128_BASE 0x0c000 636*4882a593Smuzhiyun #define SAR_SRAM_TST2_128_TOP 0x0ffff 637*4882a593Smuzhiyun #define SAR_SRAM_ABRSTD_128_BASE 0x10000 638*4882a593Smuzhiyun #define SAR_SRAM_ABRSTD_128_TOP 0x13fff 639*4882a593Smuzhiyun #define SAR_SRAM_RT_128_BASE 0x14000 640*4882a593Smuzhiyun #define SAR_SRAM_RT_128_TOP 0x15fff 641*4882a593Smuzhiyun 642*4882a593Smuzhiyun #define SAR_SRAM_FIFO_128_BASE 0x18000 643*4882a593Smuzhiyun #define SAR_SRAM_FIFO_128_TOP 0x1ffff 644*4882a593Smuzhiyun 645*4882a593Smuzhiyun 646*4882a593Smuzhiyun /*****************************************************************************/ 647*4882a593Smuzhiyun /* */ 648*4882a593Smuzhiyun /* SAR local SRAM layout for 32k work SRAM */ 649*4882a593Smuzhiyun /* */ 650*4882a593Smuzhiyun /*****************************************************************************/ 651*4882a593Smuzhiyun 652*4882a593Smuzhiyun #define SAR_SRAM_TCT_32_BASE 0x00000 653*4882a593Smuzhiyun #define SAR_SRAM_TCT_32_TOP 0x00fff 654*4882a593Smuzhiyun #define SAR_SRAM_RCT_32_BASE 0x01000 655*4882a593Smuzhiyun #define SAR_SRAM_RCT_32_TOP 0x017ff 656*4882a593Smuzhiyun #define SAR_SRAM_FB0_32_BASE 0x01800 657*4882a593Smuzhiyun #define SAR_SRAM_FB0_32_TOP 0x01bff 658*4882a593Smuzhiyun #define SAR_SRAM_FB1_32_BASE 0x01c00 659*4882a593Smuzhiyun #define SAR_SRAM_FB1_32_TOP 0x01fff 660*4882a593Smuzhiyun #define SAR_SRAM_FB2_32_BASE 0x02000 661*4882a593Smuzhiyun #define SAR_SRAM_FB2_32_TOP 0x023ff 662*4882a593Smuzhiyun #define SAR_SRAM_FB3_32_BASE 0x02400 663*4882a593Smuzhiyun #define SAR_SRAM_FB3_32_TOP 0x027ff 664*4882a593Smuzhiyun #define SAR_SRAM_SCD_32_BASE 0x02800 665*4882a593Smuzhiyun #define SAR_SRAM_SCD_32_TOP 0x03fff 666*4882a593Smuzhiyun #define SAR_SRAM_TST1_32_BASE 0x04000 667*4882a593Smuzhiyun #define SAR_SRAM_TST1_32_TOP 0x04fff 668*4882a593Smuzhiyun #define SAR_SRAM_TST2_32_BASE 0x05000 669*4882a593Smuzhiyun #define SAR_SRAM_TST2_32_TOP 0x05fff 670*4882a593Smuzhiyun #define SAR_SRAM_ABRSTD_32_BASE 0x06000 671*4882a593Smuzhiyun #define SAR_SRAM_ABRSTD_32_TOP 0x067ff 672*4882a593Smuzhiyun #define SAR_SRAM_RT_32_BASE 0x06800 673*4882a593Smuzhiyun #define SAR_SRAM_RT_32_TOP 0x06fff 674*4882a593Smuzhiyun #define SAR_SRAM_FIFO_32_BASE 0x07000 675*4882a593Smuzhiyun #define SAR_SRAM_FIFO_32_TOP 0x07fff 676*4882a593Smuzhiyun 677*4882a593Smuzhiyun 678*4882a593Smuzhiyun /*****************************************************************************/ 679*4882a593Smuzhiyun /* */ 680*4882a593Smuzhiyun /* TSR - Transmit Status Request */ 681*4882a593Smuzhiyun /* */ 682*4882a593Smuzhiyun /*****************************************************************************/ 683*4882a593Smuzhiyun 684*4882a593Smuzhiyun #define SAR_TSR_TYPE_TSR 0x80000000 685*4882a593Smuzhiyun #define SAR_TSR_TYPE_TBD 0x00000000 686*4882a593Smuzhiyun #define SAR_TSR_TSIF 0x20000000 687*4882a593Smuzhiyun #define SAR_TSR_TAG_MASK 0x01F00000 688*4882a593Smuzhiyun 689*4882a593Smuzhiyun 690*4882a593Smuzhiyun /*****************************************************************************/ 691*4882a593Smuzhiyun /* */ 692*4882a593Smuzhiyun /* TBD - Transmit Buffer Descriptor */ 693*4882a593Smuzhiyun /* */ 694*4882a593Smuzhiyun /*****************************************************************************/ 695*4882a593Smuzhiyun 696*4882a593Smuzhiyun #define SAR_TBD_EPDU 0x40000000 697*4882a593Smuzhiyun #define SAR_TBD_TSIF 0x20000000 698*4882a593Smuzhiyun #define SAR_TBD_OAM 0x10000000 699*4882a593Smuzhiyun #define SAR_TBD_AAL0 0x00000000 700*4882a593Smuzhiyun #define SAR_TBD_AAL34 0x04000000 701*4882a593Smuzhiyun #define SAR_TBD_AAL5 0x08000000 702*4882a593Smuzhiyun #define SAR_TBD_GTSI 0x02000000 703*4882a593Smuzhiyun #define SAR_TBD_TAG_MASK 0x01F00000 704*4882a593Smuzhiyun 705*4882a593Smuzhiyun #define SAR_TBD_VPI_MASK 0x0FF00000 706*4882a593Smuzhiyun #define SAR_TBD_VCI_MASK 0x000FFFF0 707*4882a593Smuzhiyun #define SAR_TBD_VC_MASK (SAR_TBD_VPI_MASK | SAR_TBD_VCI_MASK) 708*4882a593Smuzhiyun 709*4882a593Smuzhiyun #define SAR_TBD_VPI_SHIFT 20 710*4882a593Smuzhiyun #define SAR_TBD_VCI_SHIFT 4 711*4882a593Smuzhiyun 712*4882a593Smuzhiyun 713*4882a593Smuzhiyun /*****************************************************************************/ 714*4882a593Smuzhiyun /* */ 715*4882a593Smuzhiyun /* RXFD - Receive FIFO Descriptor */ 716*4882a593Smuzhiyun /* */ 717*4882a593Smuzhiyun /*****************************************************************************/ 718*4882a593Smuzhiyun 719*4882a593Smuzhiyun #define SAR_RXFD_SIZE_MASK 0x0F000000 720*4882a593Smuzhiyun #define SAR_RXFD_SIZE_512 0x00000000 /* 512 words */ 721*4882a593Smuzhiyun #define SAR_RXFD_SIZE_1K 0x01000000 /* 1k words */ 722*4882a593Smuzhiyun #define SAR_RXFD_SIZE_2K 0x02000000 /* 2k words */ 723*4882a593Smuzhiyun #define SAR_RXFD_SIZE_4K 0x03000000 /* 4k words */ 724*4882a593Smuzhiyun #define SAR_RXFD_SIZE_8K 0x04000000 /* 8k words */ 725*4882a593Smuzhiyun #define SAR_RXFD_SIZE_16K 0x05000000 /* 16k words */ 726*4882a593Smuzhiyun #define SAR_RXFD_SIZE_32K 0x06000000 /* 32k words */ 727*4882a593Smuzhiyun #define SAR_RXFD_SIZE_64K 0x07000000 /* 64k words */ 728*4882a593Smuzhiyun #define SAR_RXFD_SIZE_128K 0x08000000 /* 128k words */ 729*4882a593Smuzhiyun #define SAR_RXFD_SIZE_256K 0x09000000 /* 256k words */ 730*4882a593Smuzhiyun #define SAR_RXFD_ADDR_MASK 0x001ffc00 731*4882a593Smuzhiyun 732*4882a593Smuzhiyun 733*4882a593Smuzhiyun /*****************************************************************************/ 734*4882a593Smuzhiyun /* */ 735*4882a593Smuzhiyun /* ABRSTD - ABR + VBR Schedule Tables */ 736*4882a593Smuzhiyun /* */ 737*4882a593Smuzhiyun /*****************************************************************************/ 738*4882a593Smuzhiyun 739*4882a593Smuzhiyun #define SAR_ABRSTD_SIZE_MASK 0x07000000 740*4882a593Smuzhiyun #define SAR_ABRSTD_SIZE_512 0x00000000 /* 512 words */ 741*4882a593Smuzhiyun #define SAR_ABRSTD_SIZE_1K 0x01000000 /* 1k words */ 742*4882a593Smuzhiyun #define SAR_ABRSTD_SIZE_2K 0x02000000 /* 2k words */ 743*4882a593Smuzhiyun #define SAR_ABRSTD_SIZE_4K 0x03000000 /* 4k words */ 744*4882a593Smuzhiyun #define SAR_ABRSTD_SIZE_8K 0x04000000 /* 8k words */ 745*4882a593Smuzhiyun #define SAR_ABRSTD_SIZE_16K 0x05000000 /* 16k words */ 746*4882a593Smuzhiyun #define SAR_ABRSTD_ADDR_MASK 0x001ffc00 747*4882a593Smuzhiyun 748*4882a593Smuzhiyun 749*4882a593Smuzhiyun /*****************************************************************************/ 750*4882a593Smuzhiyun /* */ 751*4882a593Smuzhiyun /* RCTE - Receive Connection Table Entry */ 752*4882a593Smuzhiyun /* */ 753*4882a593Smuzhiyun /*****************************************************************************/ 754*4882a593Smuzhiyun 755*4882a593Smuzhiyun #define SAR_RCTE_IL_MASK 0xE0000000 /* inactivity limit */ 756*4882a593Smuzhiyun #define SAR_RCTE_IC_MASK 0x1C000000 /* inactivity count */ 757*4882a593Smuzhiyun #define SAR_RCTE_RSVD 0x02000000 /* reserved */ 758*4882a593Smuzhiyun #define SAR_RCTE_LCD 0x01000000 /* last cell data */ 759*4882a593Smuzhiyun #define SAR_RCTE_CI_VC 0x00800000 /* EFCI in previous cell of VC */ 760*4882a593Smuzhiyun #define SAR_RCTE_FBP_01 0x00000000 /* 1. cell->FBQ0, others->FBQ1 */ 761*4882a593Smuzhiyun #define SAR_RCTE_FBP_1 0x00200000 /* use FBQ 1 for all cells */ 762*4882a593Smuzhiyun #define SAR_RCTE_FBP_2 0x00400000 /* use FBQ 2 for all cells */ 763*4882a593Smuzhiyun #define SAR_RCTE_FBP_3 0x00600000 /* use FBQ 3 for all cells */ 764*4882a593Smuzhiyun #define SAR_RCTE_NZ_GFC 0x00100000 /* non zero GFC in all cell of VC */ 765*4882a593Smuzhiyun #define SAR_RCTE_CONNECTOPEN 0x00080000 /* VC is open */ 766*4882a593Smuzhiyun #define SAR_RCTE_AAL_MASK 0x00070000 /* mask for AAL type field s.b. */ 767*4882a593Smuzhiyun #define SAR_RCTE_RAWCELLINTEN 0x00008000 /* raw cell interrupt enable */ 768*4882a593Smuzhiyun #define SAR_RCTE_RXCONCELLADDR 0x00004000 /* RX constant cell address */ 769*4882a593Smuzhiyun #define SAR_RCTE_BUFFSTAT_MASK 0x00003000 /* buffer status */ 770*4882a593Smuzhiyun #define SAR_RCTE_EFCI 0x00000800 /* EFCI Congestion flag */ 771*4882a593Smuzhiyun #define SAR_RCTE_CLP 0x00000400 /* Cell Loss Priority flag */ 772*4882a593Smuzhiyun #define SAR_RCTE_CRC 0x00000200 /* Received CRC Error */ 773*4882a593Smuzhiyun #define SAR_RCTE_CELLCNT_MASK 0x000001FF /* cell Count */ 774*4882a593Smuzhiyun 775*4882a593Smuzhiyun #define SAR_RCTE_AAL0 0x00000000 /* AAL types for ALL field */ 776*4882a593Smuzhiyun #define SAR_RCTE_AAL34 0x00010000 777*4882a593Smuzhiyun #define SAR_RCTE_AAL5 0x00020000 778*4882a593Smuzhiyun #define SAR_RCTE_RCQ 0x00030000 779*4882a593Smuzhiyun #define SAR_RCTE_OAM 0x00040000 780*4882a593Smuzhiyun 781*4882a593Smuzhiyun #define TCMDQ_START 0x01000000 782*4882a593Smuzhiyun #define TCMDQ_LACR 0x02000000 783*4882a593Smuzhiyun #define TCMDQ_START_LACR 0x03000000 784*4882a593Smuzhiyun #define TCMDQ_INIT_ER 0x04000000 785*4882a593Smuzhiyun #define TCMDQ_HALT 0x05000000 786*4882a593Smuzhiyun 787*4882a593Smuzhiyun 788*4882a593Smuzhiyun struct idt77252_skb_prv { 789*4882a593Smuzhiyun struct scqe tbd; /* Transmit Buffer Descriptor */ 790*4882a593Smuzhiyun dma_addr_t paddr; /* DMA handle */ 791*4882a593Smuzhiyun u32 pool; /* sb_pool handle */ 792*4882a593Smuzhiyun }; 793*4882a593Smuzhiyun 794*4882a593Smuzhiyun #define IDT77252_PRV_TBD(skb) \ 795*4882a593Smuzhiyun (((struct idt77252_skb_prv *)(ATM_SKB(skb)+1))->tbd) 796*4882a593Smuzhiyun #define IDT77252_PRV_PADDR(skb) \ 797*4882a593Smuzhiyun (((struct idt77252_skb_prv *)(ATM_SKB(skb)+1))->paddr) 798*4882a593Smuzhiyun #define IDT77252_PRV_POOL(skb) \ 799*4882a593Smuzhiyun (((struct idt77252_skb_prv *)(ATM_SKB(skb)+1))->pool) 800*4882a593Smuzhiyun 801*4882a593Smuzhiyun /*****************************************************************************/ 802*4882a593Smuzhiyun /* */ 803*4882a593Smuzhiyun /* PCI related items */ 804*4882a593Smuzhiyun /* */ 805*4882a593Smuzhiyun /*****************************************************************************/ 806*4882a593Smuzhiyun 807*4882a593Smuzhiyun #ifndef PCI_VENDOR_ID_IDT 808*4882a593Smuzhiyun #define PCI_VENDOR_ID_IDT 0x111D 809*4882a593Smuzhiyun #endif /* PCI_VENDOR_ID_IDT */ 810*4882a593Smuzhiyun 811*4882a593Smuzhiyun #ifndef PCI_DEVICE_ID_IDT_IDT77252 812*4882a593Smuzhiyun #define PCI_DEVICE_ID_IDT_IDT77252 0x0003 813*4882a593Smuzhiyun #endif /* PCI_DEVICE_ID_IDT_IDT772052 */ 814*4882a593Smuzhiyun 815*4882a593Smuzhiyun 816*4882a593Smuzhiyun #endif /* !(_IDT77252_H) */ 817