xref: /OK3568_Linux_fs/kernel/drivers/atm/he.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun 
3*4882a593Smuzhiyun   he.c
4*4882a593Smuzhiyun 
5*4882a593Smuzhiyun   ForeRunnerHE ATM Adapter driver for ATM on Linux
6*4882a593Smuzhiyun   Copyright (C) 1999-2001  Naval Research Laboratory
7*4882a593Smuzhiyun 
8*4882a593Smuzhiyun   This library is free software; you can redistribute it and/or
9*4882a593Smuzhiyun   modify it under the terms of the GNU Lesser General Public
10*4882a593Smuzhiyun   License as published by the Free Software Foundation; either
11*4882a593Smuzhiyun   version 2.1 of the License, or (at your option) any later version.
12*4882a593Smuzhiyun 
13*4882a593Smuzhiyun   This library is distributed in the hope that it will be useful,
14*4882a593Smuzhiyun   but WITHOUT ANY WARRANTY; without even the implied warranty of
15*4882a593Smuzhiyun   MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
16*4882a593Smuzhiyun   Lesser General Public License for more details.
17*4882a593Smuzhiyun 
18*4882a593Smuzhiyun   You should have received a copy of the GNU Lesser General Public
19*4882a593Smuzhiyun   License along with this library; if not, write to the Free Software
20*4882a593Smuzhiyun   Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA  02111-1307  USA
21*4882a593Smuzhiyun 
22*4882a593Smuzhiyun */
23*4882a593Smuzhiyun 
24*4882a593Smuzhiyun /*
25*4882a593Smuzhiyun 
26*4882a593Smuzhiyun   he.c
27*4882a593Smuzhiyun 
28*4882a593Smuzhiyun   ForeRunnerHE ATM Adapter driver for ATM on Linux
29*4882a593Smuzhiyun   Copyright (C) 1999-2001  Naval Research Laboratory
30*4882a593Smuzhiyun 
31*4882a593Smuzhiyun   Permission to use, copy, modify and distribute this software and its
32*4882a593Smuzhiyun   documentation is hereby granted, provided that both the copyright
33*4882a593Smuzhiyun   notice and this permission notice appear in all copies of the software,
34*4882a593Smuzhiyun   derivative works or modified versions, and any portions thereof, and
35*4882a593Smuzhiyun   that both notices appear in supporting documentation.
36*4882a593Smuzhiyun 
37*4882a593Smuzhiyun   NRL ALLOWS FREE USE OF THIS SOFTWARE IN ITS "AS IS" CONDITION AND
38*4882a593Smuzhiyun   DISCLAIMS ANY LIABILITY OF ANY KIND FOR ANY DAMAGES WHATSOEVER
39*4882a593Smuzhiyun   RESULTING FROM THE USE OF THIS SOFTWARE.
40*4882a593Smuzhiyun 
41*4882a593Smuzhiyun   This driver was written using the "Programmer's Reference Manual for
42*4882a593Smuzhiyun   ForeRunnerHE(tm)", MANU0361-01 - Rev. A, 08/21/98.
43*4882a593Smuzhiyun 
44*4882a593Smuzhiyun   AUTHORS:
45*4882a593Smuzhiyun 	chas williams <chas@cmf.nrl.navy.mil>
46*4882a593Smuzhiyun 	eric kinzie <ekinzie@cmf.nrl.navy.mil>
47*4882a593Smuzhiyun 
48*4882a593Smuzhiyun   NOTES:
49*4882a593Smuzhiyun 	4096 supported 'connections'
50*4882a593Smuzhiyun 	group 0 is used for all traffic
51*4882a593Smuzhiyun 	interrupt queue 0 is used for all interrupts
52*4882a593Smuzhiyun 	aal0 support (based on work from ulrich.u.muller@nokia.com)
53*4882a593Smuzhiyun 
54*4882a593Smuzhiyun  */
55*4882a593Smuzhiyun 
56*4882a593Smuzhiyun #include <linux/module.h>
57*4882a593Smuzhiyun #include <linux/kernel.h>
58*4882a593Smuzhiyun #include <linux/skbuff.h>
59*4882a593Smuzhiyun #include <linux/pci.h>
60*4882a593Smuzhiyun #include <linux/errno.h>
61*4882a593Smuzhiyun #include <linux/types.h>
62*4882a593Smuzhiyun #include <linux/string.h>
63*4882a593Smuzhiyun #include <linux/delay.h>
64*4882a593Smuzhiyun #include <linux/init.h>
65*4882a593Smuzhiyun #include <linux/mm.h>
66*4882a593Smuzhiyun #include <linux/sched.h>
67*4882a593Smuzhiyun #include <linux/timer.h>
68*4882a593Smuzhiyun #include <linux/interrupt.h>
69*4882a593Smuzhiyun #include <linux/dma-mapping.h>
70*4882a593Smuzhiyun #include <linux/bitmap.h>
71*4882a593Smuzhiyun #include <linux/slab.h>
72*4882a593Smuzhiyun #include <asm/io.h>
73*4882a593Smuzhiyun #include <asm/byteorder.h>
74*4882a593Smuzhiyun #include <linux/uaccess.h>
75*4882a593Smuzhiyun 
76*4882a593Smuzhiyun #include <linux/atmdev.h>
77*4882a593Smuzhiyun #include <linux/atm.h>
78*4882a593Smuzhiyun #include <linux/sonet.h>
79*4882a593Smuzhiyun 
80*4882a593Smuzhiyun #undef USE_SCATTERGATHER
81*4882a593Smuzhiyun #undef USE_CHECKSUM_HW			/* still confused about this */
82*4882a593Smuzhiyun /* #undef HE_DEBUG */
83*4882a593Smuzhiyun 
84*4882a593Smuzhiyun #include "he.h"
85*4882a593Smuzhiyun #include "suni.h"
86*4882a593Smuzhiyun #include <linux/atm_he.h>
87*4882a593Smuzhiyun 
88*4882a593Smuzhiyun #define hprintk(fmt,args...)	printk(KERN_ERR DEV_LABEL "%d: " fmt, he_dev->number , ##args)
89*4882a593Smuzhiyun 
90*4882a593Smuzhiyun #ifdef HE_DEBUG
91*4882a593Smuzhiyun #define HPRINTK(fmt,args...)	printk(KERN_DEBUG DEV_LABEL "%d: " fmt, he_dev->number , ##args)
92*4882a593Smuzhiyun #else /* !HE_DEBUG */
93*4882a593Smuzhiyun #define HPRINTK(fmt,args...)	do { } while (0)
94*4882a593Smuzhiyun #endif /* HE_DEBUG */
95*4882a593Smuzhiyun 
96*4882a593Smuzhiyun /* declarations */
97*4882a593Smuzhiyun 
98*4882a593Smuzhiyun static int he_open(struct atm_vcc *vcc);
99*4882a593Smuzhiyun static void he_close(struct atm_vcc *vcc);
100*4882a593Smuzhiyun static int he_send(struct atm_vcc *vcc, struct sk_buff *skb);
101*4882a593Smuzhiyun static int he_ioctl(struct atm_dev *dev, unsigned int cmd, void __user *arg);
102*4882a593Smuzhiyun static irqreturn_t he_irq_handler(int irq, void *dev_id);
103*4882a593Smuzhiyun static void he_tasklet(unsigned long data);
104*4882a593Smuzhiyun static int he_proc_read(struct atm_dev *dev,loff_t *pos,char *page);
105*4882a593Smuzhiyun static int he_start(struct atm_dev *dev);
106*4882a593Smuzhiyun static void he_stop(struct he_dev *dev);
107*4882a593Smuzhiyun static void he_phy_put(struct atm_dev *, unsigned char, unsigned long);
108*4882a593Smuzhiyun static unsigned char he_phy_get(struct atm_dev *, unsigned long);
109*4882a593Smuzhiyun 
110*4882a593Smuzhiyun static u8 read_prom_byte(struct he_dev *he_dev, int addr);
111*4882a593Smuzhiyun 
112*4882a593Smuzhiyun /* globals */
113*4882a593Smuzhiyun 
114*4882a593Smuzhiyun static struct he_dev *he_devs;
115*4882a593Smuzhiyun static bool disable64;
116*4882a593Smuzhiyun static short nvpibits = -1;
117*4882a593Smuzhiyun static short nvcibits = -1;
118*4882a593Smuzhiyun static short rx_skb_reserve = 16;
119*4882a593Smuzhiyun static bool irq_coalesce = true;
120*4882a593Smuzhiyun static bool sdh;
121*4882a593Smuzhiyun 
122*4882a593Smuzhiyun /* Read from EEPROM = 0000 0011b */
123*4882a593Smuzhiyun static unsigned int readtab[] = {
124*4882a593Smuzhiyun 	CS_HIGH | CLK_HIGH,
125*4882a593Smuzhiyun 	CS_LOW | CLK_LOW,
126*4882a593Smuzhiyun 	CLK_HIGH,               /* 0 */
127*4882a593Smuzhiyun 	CLK_LOW,
128*4882a593Smuzhiyun 	CLK_HIGH,               /* 0 */
129*4882a593Smuzhiyun 	CLK_LOW,
130*4882a593Smuzhiyun 	CLK_HIGH,               /* 0 */
131*4882a593Smuzhiyun 	CLK_LOW,
132*4882a593Smuzhiyun 	CLK_HIGH,               /* 0 */
133*4882a593Smuzhiyun 	CLK_LOW,
134*4882a593Smuzhiyun 	CLK_HIGH,               /* 0 */
135*4882a593Smuzhiyun 	CLK_LOW,
136*4882a593Smuzhiyun 	CLK_HIGH,               /* 0 */
137*4882a593Smuzhiyun 	CLK_LOW | SI_HIGH,
138*4882a593Smuzhiyun 	CLK_HIGH | SI_HIGH,     /* 1 */
139*4882a593Smuzhiyun 	CLK_LOW | SI_HIGH,
140*4882a593Smuzhiyun 	CLK_HIGH | SI_HIGH      /* 1 */
141*4882a593Smuzhiyun };
142*4882a593Smuzhiyun 
143*4882a593Smuzhiyun /* Clock to read from/write to the EEPROM */
144*4882a593Smuzhiyun static unsigned int clocktab[] = {
145*4882a593Smuzhiyun 	CLK_LOW,
146*4882a593Smuzhiyun 	CLK_HIGH,
147*4882a593Smuzhiyun 	CLK_LOW,
148*4882a593Smuzhiyun 	CLK_HIGH,
149*4882a593Smuzhiyun 	CLK_LOW,
150*4882a593Smuzhiyun 	CLK_HIGH,
151*4882a593Smuzhiyun 	CLK_LOW,
152*4882a593Smuzhiyun 	CLK_HIGH,
153*4882a593Smuzhiyun 	CLK_LOW,
154*4882a593Smuzhiyun 	CLK_HIGH,
155*4882a593Smuzhiyun 	CLK_LOW,
156*4882a593Smuzhiyun 	CLK_HIGH,
157*4882a593Smuzhiyun 	CLK_LOW,
158*4882a593Smuzhiyun 	CLK_HIGH,
159*4882a593Smuzhiyun 	CLK_LOW,
160*4882a593Smuzhiyun 	CLK_HIGH,
161*4882a593Smuzhiyun 	CLK_LOW
162*4882a593Smuzhiyun };
163*4882a593Smuzhiyun 
164*4882a593Smuzhiyun static const struct atmdev_ops he_ops =
165*4882a593Smuzhiyun {
166*4882a593Smuzhiyun 	.open =		he_open,
167*4882a593Smuzhiyun 	.close =	he_close,
168*4882a593Smuzhiyun 	.ioctl =	he_ioctl,
169*4882a593Smuzhiyun 	.send =		he_send,
170*4882a593Smuzhiyun 	.phy_put =	he_phy_put,
171*4882a593Smuzhiyun 	.phy_get =	he_phy_get,
172*4882a593Smuzhiyun 	.proc_read =	he_proc_read,
173*4882a593Smuzhiyun 	.owner =	THIS_MODULE
174*4882a593Smuzhiyun };
175*4882a593Smuzhiyun 
176*4882a593Smuzhiyun #define he_writel(dev, val, reg)	do { writel(val, (dev)->membase + (reg)); wmb(); } while (0)
177*4882a593Smuzhiyun #define he_readl(dev, reg)		readl((dev)->membase + (reg))
178*4882a593Smuzhiyun 
179*4882a593Smuzhiyun /* section 2.12 connection memory access */
180*4882a593Smuzhiyun 
181*4882a593Smuzhiyun static __inline__ void
he_writel_internal(struct he_dev * he_dev,unsigned val,unsigned addr,unsigned flags)182*4882a593Smuzhiyun he_writel_internal(struct he_dev *he_dev, unsigned val, unsigned addr,
183*4882a593Smuzhiyun 								unsigned flags)
184*4882a593Smuzhiyun {
185*4882a593Smuzhiyun 	he_writel(he_dev, val, CON_DAT);
186*4882a593Smuzhiyun 	(void) he_readl(he_dev, CON_DAT);		/* flush posted writes */
187*4882a593Smuzhiyun 	he_writel(he_dev, flags | CON_CTL_WRITE | CON_CTL_ADDR(addr), CON_CTL);
188*4882a593Smuzhiyun 	while (he_readl(he_dev, CON_CTL) & CON_CTL_BUSY);
189*4882a593Smuzhiyun }
190*4882a593Smuzhiyun 
191*4882a593Smuzhiyun #define he_writel_rcm(dev, val, reg) 				\
192*4882a593Smuzhiyun 			he_writel_internal(dev, val, reg, CON_CTL_RCM)
193*4882a593Smuzhiyun 
194*4882a593Smuzhiyun #define he_writel_tcm(dev, val, reg) 				\
195*4882a593Smuzhiyun 			he_writel_internal(dev, val, reg, CON_CTL_TCM)
196*4882a593Smuzhiyun 
197*4882a593Smuzhiyun #define he_writel_mbox(dev, val, reg) 				\
198*4882a593Smuzhiyun 			he_writel_internal(dev, val, reg, CON_CTL_MBOX)
199*4882a593Smuzhiyun 
200*4882a593Smuzhiyun static unsigned
he_readl_internal(struct he_dev * he_dev,unsigned addr,unsigned flags)201*4882a593Smuzhiyun he_readl_internal(struct he_dev *he_dev, unsigned addr, unsigned flags)
202*4882a593Smuzhiyun {
203*4882a593Smuzhiyun 	he_writel(he_dev, flags | CON_CTL_READ | CON_CTL_ADDR(addr), CON_CTL);
204*4882a593Smuzhiyun 	while (he_readl(he_dev, CON_CTL) & CON_CTL_BUSY);
205*4882a593Smuzhiyun 	return he_readl(he_dev, CON_DAT);
206*4882a593Smuzhiyun }
207*4882a593Smuzhiyun 
208*4882a593Smuzhiyun #define he_readl_rcm(dev, reg) \
209*4882a593Smuzhiyun 			he_readl_internal(dev, reg, CON_CTL_RCM)
210*4882a593Smuzhiyun 
211*4882a593Smuzhiyun #define he_readl_tcm(dev, reg) \
212*4882a593Smuzhiyun 			he_readl_internal(dev, reg, CON_CTL_TCM)
213*4882a593Smuzhiyun 
214*4882a593Smuzhiyun #define he_readl_mbox(dev, reg) \
215*4882a593Smuzhiyun 			he_readl_internal(dev, reg, CON_CTL_MBOX)
216*4882a593Smuzhiyun 
217*4882a593Smuzhiyun 
218*4882a593Smuzhiyun /* figure 2.2 connection id */
219*4882a593Smuzhiyun 
220*4882a593Smuzhiyun #define he_mkcid(dev, vpi, vci)		(((vpi << (dev)->vcibits) | vci) & 0x1fff)
221*4882a593Smuzhiyun 
222*4882a593Smuzhiyun /* 2.5.1 per connection transmit state registers */
223*4882a593Smuzhiyun 
224*4882a593Smuzhiyun #define he_writel_tsr0(dev, val, cid) \
225*4882a593Smuzhiyun 		he_writel_tcm(dev, val, CONFIG_TSRA | (cid << 3) | 0)
226*4882a593Smuzhiyun #define he_readl_tsr0(dev, cid) \
227*4882a593Smuzhiyun 		he_readl_tcm(dev, CONFIG_TSRA | (cid << 3) | 0)
228*4882a593Smuzhiyun 
229*4882a593Smuzhiyun #define he_writel_tsr1(dev, val, cid) \
230*4882a593Smuzhiyun 		he_writel_tcm(dev, val, CONFIG_TSRA | (cid << 3) | 1)
231*4882a593Smuzhiyun 
232*4882a593Smuzhiyun #define he_writel_tsr2(dev, val, cid) \
233*4882a593Smuzhiyun 		he_writel_tcm(dev, val, CONFIG_TSRA | (cid << 3) | 2)
234*4882a593Smuzhiyun 
235*4882a593Smuzhiyun #define he_writel_tsr3(dev, val, cid) \
236*4882a593Smuzhiyun 		he_writel_tcm(dev, val, CONFIG_TSRA | (cid << 3) | 3)
237*4882a593Smuzhiyun 
238*4882a593Smuzhiyun #define he_writel_tsr4(dev, val, cid) \
239*4882a593Smuzhiyun 		he_writel_tcm(dev, val, CONFIG_TSRA | (cid << 3) | 4)
240*4882a593Smuzhiyun 
241*4882a593Smuzhiyun 	/* from page 2-20
242*4882a593Smuzhiyun 	 *
243*4882a593Smuzhiyun 	 * NOTE While the transmit connection is active, bits 23 through 0
244*4882a593Smuzhiyun 	 *      of this register must not be written by the host.  Byte
245*4882a593Smuzhiyun 	 *      enables should be used during normal operation when writing
246*4882a593Smuzhiyun 	 *      the most significant byte.
247*4882a593Smuzhiyun 	 */
248*4882a593Smuzhiyun 
249*4882a593Smuzhiyun #define he_writel_tsr4_upper(dev, val, cid) \
250*4882a593Smuzhiyun 		he_writel_internal(dev, val, CONFIG_TSRA | (cid << 3) | 4, \
251*4882a593Smuzhiyun 							CON_CTL_TCM \
252*4882a593Smuzhiyun 							| CON_BYTE_DISABLE_2 \
253*4882a593Smuzhiyun 							| CON_BYTE_DISABLE_1 \
254*4882a593Smuzhiyun 							| CON_BYTE_DISABLE_0)
255*4882a593Smuzhiyun 
256*4882a593Smuzhiyun #define he_readl_tsr4(dev, cid) \
257*4882a593Smuzhiyun 		he_readl_tcm(dev, CONFIG_TSRA | (cid << 3) | 4)
258*4882a593Smuzhiyun 
259*4882a593Smuzhiyun #define he_writel_tsr5(dev, val, cid) \
260*4882a593Smuzhiyun 		he_writel_tcm(dev, val, CONFIG_TSRA | (cid << 3) | 5)
261*4882a593Smuzhiyun 
262*4882a593Smuzhiyun #define he_writel_tsr6(dev, val, cid) \
263*4882a593Smuzhiyun 		he_writel_tcm(dev, val, CONFIG_TSRA | (cid << 3) | 6)
264*4882a593Smuzhiyun 
265*4882a593Smuzhiyun #define he_writel_tsr7(dev, val, cid) \
266*4882a593Smuzhiyun 		he_writel_tcm(dev, val, CONFIG_TSRA | (cid << 3) | 7)
267*4882a593Smuzhiyun 
268*4882a593Smuzhiyun 
269*4882a593Smuzhiyun #define he_writel_tsr8(dev, val, cid) \
270*4882a593Smuzhiyun 		he_writel_tcm(dev, val, CONFIG_TSRB | (cid << 2) | 0)
271*4882a593Smuzhiyun 
272*4882a593Smuzhiyun #define he_writel_tsr9(dev, val, cid) \
273*4882a593Smuzhiyun 		he_writel_tcm(dev, val, CONFIG_TSRB | (cid << 2) | 1)
274*4882a593Smuzhiyun 
275*4882a593Smuzhiyun #define he_writel_tsr10(dev, val, cid) \
276*4882a593Smuzhiyun 		he_writel_tcm(dev, val, CONFIG_TSRB | (cid << 2) | 2)
277*4882a593Smuzhiyun 
278*4882a593Smuzhiyun #define he_writel_tsr11(dev, val, cid) \
279*4882a593Smuzhiyun 		he_writel_tcm(dev, val, CONFIG_TSRB | (cid << 2) | 3)
280*4882a593Smuzhiyun 
281*4882a593Smuzhiyun 
282*4882a593Smuzhiyun #define he_writel_tsr12(dev, val, cid) \
283*4882a593Smuzhiyun 		he_writel_tcm(dev, val, CONFIG_TSRC | (cid << 1) | 0)
284*4882a593Smuzhiyun 
285*4882a593Smuzhiyun #define he_writel_tsr13(dev, val, cid) \
286*4882a593Smuzhiyun 		he_writel_tcm(dev, val, CONFIG_TSRC | (cid << 1) | 1)
287*4882a593Smuzhiyun 
288*4882a593Smuzhiyun 
289*4882a593Smuzhiyun #define he_writel_tsr14(dev, val, cid) \
290*4882a593Smuzhiyun 		he_writel_tcm(dev, val, CONFIG_TSRD | cid)
291*4882a593Smuzhiyun 
292*4882a593Smuzhiyun #define he_writel_tsr14_upper(dev, val, cid) \
293*4882a593Smuzhiyun 		he_writel_internal(dev, val, CONFIG_TSRD | cid, \
294*4882a593Smuzhiyun 							CON_CTL_TCM \
295*4882a593Smuzhiyun 							| CON_BYTE_DISABLE_2 \
296*4882a593Smuzhiyun 							| CON_BYTE_DISABLE_1 \
297*4882a593Smuzhiyun 							| CON_BYTE_DISABLE_0)
298*4882a593Smuzhiyun 
299*4882a593Smuzhiyun /* 2.7.1 per connection receive state registers */
300*4882a593Smuzhiyun 
301*4882a593Smuzhiyun #define he_writel_rsr0(dev, val, cid) \
302*4882a593Smuzhiyun 		he_writel_rcm(dev, val, 0x00000 | (cid << 3) | 0)
303*4882a593Smuzhiyun #define he_readl_rsr0(dev, cid) \
304*4882a593Smuzhiyun 		he_readl_rcm(dev, 0x00000 | (cid << 3) | 0)
305*4882a593Smuzhiyun 
306*4882a593Smuzhiyun #define he_writel_rsr1(dev, val, cid) \
307*4882a593Smuzhiyun 		he_writel_rcm(dev, val, 0x00000 | (cid << 3) | 1)
308*4882a593Smuzhiyun 
309*4882a593Smuzhiyun #define he_writel_rsr2(dev, val, cid) \
310*4882a593Smuzhiyun 		he_writel_rcm(dev, val, 0x00000 | (cid << 3) | 2)
311*4882a593Smuzhiyun 
312*4882a593Smuzhiyun #define he_writel_rsr3(dev, val, cid) \
313*4882a593Smuzhiyun 		he_writel_rcm(dev, val, 0x00000 | (cid << 3) | 3)
314*4882a593Smuzhiyun 
315*4882a593Smuzhiyun #define he_writel_rsr4(dev, val, cid) \
316*4882a593Smuzhiyun 		he_writel_rcm(dev, val, 0x00000 | (cid << 3) | 4)
317*4882a593Smuzhiyun 
318*4882a593Smuzhiyun #define he_writel_rsr5(dev, val, cid) \
319*4882a593Smuzhiyun 		he_writel_rcm(dev, val, 0x00000 | (cid << 3) | 5)
320*4882a593Smuzhiyun 
321*4882a593Smuzhiyun #define he_writel_rsr6(dev, val, cid) \
322*4882a593Smuzhiyun 		he_writel_rcm(dev, val, 0x00000 | (cid << 3) | 6)
323*4882a593Smuzhiyun 
324*4882a593Smuzhiyun #define he_writel_rsr7(dev, val, cid) \
325*4882a593Smuzhiyun 		he_writel_rcm(dev, val, 0x00000 | (cid << 3) | 7)
326*4882a593Smuzhiyun 
327*4882a593Smuzhiyun static __inline__ struct atm_vcc*
__find_vcc(struct he_dev * he_dev,unsigned cid)328*4882a593Smuzhiyun __find_vcc(struct he_dev *he_dev, unsigned cid)
329*4882a593Smuzhiyun {
330*4882a593Smuzhiyun 	struct hlist_head *head;
331*4882a593Smuzhiyun 	struct atm_vcc *vcc;
332*4882a593Smuzhiyun 	struct sock *s;
333*4882a593Smuzhiyun 	short vpi;
334*4882a593Smuzhiyun 	int vci;
335*4882a593Smuzhiyun 
336*4882a593Smuzhiyun 	vpi = cid >> he_dev->vcibits;
337*4882a593Smuzhiyun 	vci = cid & ((1 << he_dev->vcibits) - 1);
338*4882a593Smuzhiyun 	head = &vcc_hash[vci & (VCC_HTABLE_SIZE -1)];
339*4882a593Smuzhiyun 
340*4882a593Smuzhiyun 	sk_for_each(s, head) {
341*4882a593Smuzhiyun 		vcc = atm_sk(s);
342*4882a593Smuzhiyun 		if (vcc->dev == he_dev->atm_dev &&
343*4882a593Smuzhiyun 		    vcc->vci == vci && vcc->vpi == vpi &&
344*4882a593Smuzhiyun 		    vcc->qos.rxtp.traffic_class != ATM_NONE) {
345*4882a593Smuzhiyun 				return vcc;
346*4882a593Smuzhiyun 		}
347*4882a593Smuzhiyun 	}
348*4882a593Smuzhiyun 	return NULL;
349*4882a593Smuzhiyun }
350*4882a593Smuzhiyun 
he_init_one(struct pci_dev * pci_dev,const struct pci_device_id * pci_ent)351*4882a593Smuzhiyun static int he_init_one(struct pci_dev *pci_dev,
352*4882a593Smuzhiyun 		       const struct pci_device_id *pci_ent)
353*4882a593Smuzhiyun {
354*4882a593Smuzhiyun 	struct atm_dev *atm_dev = NULL;
355*4882a593Smuzhiyun 	struct he_dev *he_dev = NULL;
356*4882a593Smuzhiyun 	int err = 0;
357*4882a593Smuzhiyun 
358*4882a593Smuzhiyun 	printk(KERN_INFO "ATM he driver\n");
359*4882a593Smuzhiyun 
360*4882a593Smuzhiyun 	if (pci_enable_device(pci_dev))
361*4882a593Smuzhiyun 		return -EIO;
362*4882a593Smuzhiyun 	if (dma_set_mask_and_coherent(&pci_dev->dev, DMA_BIT_MASK(32)) != 0) {
363*4882a593Smuzhiyun 		printk(KERN_WARNING "he: no suitable dma available\n");
364*4882a593Smuzhiyun 		err = -EIO;
365*4882a593Smuzhiyun 		goto init_one_failure;
366*4882a593Smuzhiyun 	}
367*4882a593Smuzhiyun 
368*4882a593Smuzhiyun 	atm_dev = atm_dev_register(DEV_LABEL, &pci_dev->dev, &he_ops, -1, NULL);
369*4882a593Smuzhiyun 	if (!atm_dev) {
370*4882a593Smuzhiyun 		err = -ENODEV;
371*4882a593Smuzhiyun 		goto init_one_failure;
372*4882a593Smuzhiyun 	}
373*4882a593Smuzhiyun 	pci_set_drvdata(pci_dev, atm_dev);
374*4882a593Smuzhiyun 
375*4882a593Smuzhiyun 	he_dev = kzalloc(sizeof(struct he_dev),
376*4882a593Smuzhiyun 							GFP_KERNEL);
377*4882a593Smuzhiyun 	if (!he_dev) {
378*4882a593Smuzhiyun 		err = -ENOMEM;
379*4882a593Smuzhiyun 		goto init_one_failure;
380*4882a593Smuzhiyun 	}
381*4882a593Smuzhiyun 	he_dev->pci_dev = pci_dev;
382*4882a593Smuzhiyun 	he_dev->atm_dev = atm_dev;
383*4882a593Smuzhiyun 	he_dev->atm_dev->dev_data = he_dev;
384*4882a593Smuzhiyun 	atm_dev->dev_data = he_dev;
385*4882a593Smuzhiyun 	he_dev->number = atm_dev->number;
386*4882a593Smuzhiyun 	tasklet_init(&he_dev->tasklet, he_tasklet, (unsigned long) he_dev);
387*4882a593Smuzhiyun 	spin_lock_init(&he_dev->global_lock);
388*4882a593Smuzhiyun 
389*4882a593Smuzhiyun 	if (he_start(atm_dev)) {
390*4882a593Smuzhiyun 		he_stop(he_dev);
391*4882a593Smuzhiyun 		err = -ENODEV;
392*4882a593Smuzhiyun 		goto init_one_failure;
393*4882a593Smuzhiyun 	}
394*4882a593Smuzhiyun 	he_dev->next = NULL;
395*4882a593Smuzhiyun 	if (he_devs)
396*4882a593Smuzhiyun 		he_dev->next = he_devs;
397*4882a593Smuzhiyun 	he_devs = he_dev;
398*4882a593Smuzhiyun 	return 0;
399*4882a593Smuzhiyun 
400*4882a593Smuzhiyun init_one_failure:
401*4882a593Smuzhiyun 	if (atm_dev)
402*4882a593Smuzhiyun 		atm_dev_deregister(atm_dev);
403*4882a593Smuzhiyun 	kfree(he_dev);
404*4882a593Smuzhiyun 	pci_disable_device(pci_dev);
405*4882a593Smuzhiyun 	return err;
406*4882a593Smuzhiyun }
407*4882a593Smuzhiyun 
he_remove_one(struct pci_dev * pci_dev)408*4882a593Smuzhiyun static void he_remove_one(struct pci_dev *pci_dev)
409*4882a593Smuzhiyun {
410*4882a593Smuzhiyun 	struct atm_dev *atm_dev;
411*4882a593Smuzhiyun 	struct he_dev *he_dev;
412*4882a593Smuzhiyun 
413*4882a593Smuzhiyun 	atm_dev = pci_get_drvdata(pci_dev);
414*4882a593Smuzhiyun 	he_dev = HE_DEV(atm_dev);
415*4882a593Smuzhiyun 
416*4882a593Smuzhiyun 	/* need to remove from he_devs */
417*4882a593Smuzhiyun 
418*4882a593Smuzhiyun 	he_stop(he_dev);
419*4882a593Smuzhiyun 	atm_dev_deregister(atm_dev);
420*4882a593Smuzhiyun 	kfree(he_dev);
421*4882a593Smuzhiyun 
422*4882a593Smuzhiyun 	pci_disable_device(pci_dev);
423*4882a593Smuzhiyun }
424*4882a593Smuzhiyun 
425*4882a593Smuzhiyun 
426*4882a593Smuzhiyun static unsigned
rate_to_atmf(unsigned rate)427*4882a593Smuzhiyun rate_to_atmf(unsigned rate)		/* cps to atm forum format */
428*4882a593Smuzhiyun {
429*4882a593Smuzhiyun #define NONZERO (1 << 14)
430*4882a593Smuzhiyun 
431*4882a593Smuzhiyun 	unsigned exp = 0;
432*4882a593Smuzhiyun 
433*4882a593Smuzhiyun 	if (rate == 0)
434*4882a593Smuzhiyun 		return 0;
435*4882a593Smuzhiyun 
436*4882a593Smuzhiyun 	rate <<= 9;
437*4882a593Smuzhiyun 	while (rate > 0x3ff) {
438*4882a593Smuzhiyun 		++exp;
439*4882a593Smuzhiyun 		rate >>= 1;
440*4882a593Smuzhiyun 	}
441*4882a593Smuzhiyun 
442*4882a593Smuzhiyun 	return (NONZERO | (exp << 9) | (rate & 0x1ff));
443*4882a593Smuzhiyun }
444*4882a593Smuzhiyun 
he_init_rx_lbfp0(struct he_dev * he_dev)445*4882a593Smuzhiyun static void he_init_rx_lbfp0(struct he_dev *he_dev)
446*4882a593Smuzhiyun {
447*4882a593Smuzhiyun 	unsigned i, lbm_offset, lbufd_index, lbuf_addr, lbuf_count;
448*4882a593Smuzhiyun 	unsigned lbufs_per_row = he_dev->cells_per_row / he_dev->cells_per_lbuf;
449*4882a593Smuzhiyun 	unsigned lbuf_bufsize = he_dev->cells_per_lbuf * ATM_CELL_PAYLOAD;
450*4882a593Smuzhiyun 	unsigned row_offset = he_dev->r0_startrow * he_dev->bytes_per_row;
451*4882a593Smuzhiyun 
452*4882a593Smuzhiyun 	lbufd_index = 0;
453*4882a593Smuzhiyun 	lbm_offset = he_readl(he_dev, RCMLBM_BA);
454*4882a593Smuzhiyun 
455*4882a593Smuzhiyun 	he_writel(he_dev, lbufd_index, RLBF0_H);
456*4882a593Smuzhiyun 
457*4882a593Smuzhiyun 	for (i = 0, lbuf_count = 0; i < he_dev->r0_numbuffs; ++i) {
458*4882a593Smuzhiyun 		lbufd_index += 2;
459*4882a593Smuzhiyun 		lbuf_addr = (row_offset + (lbuf_count * lbuf_bufsize)) / 32;
460*4882a593Smuzhiyun 
461*4882a593Smuzhiyun 		he_writel_rcm(he_dev, lbuf_addr, lbm_offset);
462*4882a593Smuzhiyun 		he_writel_rcm(he_dev, lbufd_index, lbm_offset + 1);
463*4882a593Smuzhiyun 
464*4882a593Smuzhiyun 		if (++lbuf_count == lbufs_per_row) {
465*4882a593Smuzhiyun 			lbuf_count = 0;
466*4882a593Smuzhiyun 			row_offset += he_dev->bytes_per_row;
467*4882a593Smuzhiyun 		}
468*4882a593Smuzhiyun 		lbm_offset += 4;
469*4882a593Smuzhiyun 	}
470*4882a593Smuzhiyun 
471*4882a593Smuzhiyun 	he_writel(he_dev, lbufd_index - 2, RLBF0_T);
472*4882a593Smuzhiyun 	he_writel(he_dev, he_dev->r0_numbuffs, RLBF0_C);
473*4882a593Smuzhiyun }
474*4882a593Smuzhiyun 
he_init_rx_lbfp1(struct he_dev * he_dev)475*4882a593Smuzhiyun static void he_init_rx_lbfp1(struct he_dev *he_dev)
476*4882a593Smuzhiyun {
477*4882a593Smuzhiyun 	unsigned i, lbm_offset, lbufd_index, lbuf_addr, lbuf_count;
478*4882a593Smuzhiyun 	unsigned lbufs_per_row = he_dev->cells_per_row / he_dev->cells_per_lbuf;
479*4882a593Smuzhiyun 	unsigned lbuf_bufsize = he_dev->cells_per_lbuf * ATM_CELL_PAYLOAD;
480*4882a593Smuzhiyun 	unsigned row_offset = he_dev->r1_startrow * he_dev->bytes_per_row;
481*4882a593Smuzhiyun 
482*4882a593Smuzhiyun 	lbufd_index = 1;
483*4882a593Smuzhiyun 	lbm_offset = he_readl(he_dev, RCMLBM_BA) + (2 * lbufd_index);
484*4882a593Smuzhiyun 
485*4882a593Smuzhiyun 	he_writel(he_dev, lbufd_index, RLBF1_H);
486*4882a593Smuzhiyun 
487*4882a593Smuzhiyun 	for (i = 0, lbuf_count = 0; i < he_dev->r1_numbuffs; ++i) {
488*4882a593Smuzhiyun 		lbufd_index += 2;
489*4882a593Smuzhiyun 		lbuf_addr = (row_offset + (lbuf_count * lbuf_bufsize)) / 32;
490*4882a593Smuzhiyun 
491*4882a593Smuzhiyun 		he_writel_rcm(he_dev, lbuf_addr, lbm_offset);
492*4882a593Smuzhiyun 		he_writel_rcm(he_dev, lbufd_index, lbm_offset + 1);
493*4882a593Smuzhiyun 
494*4882a593Smuzhiyun 		if (++lbuf_count == lbufs_per_row) {
495*4882a593Smuzhiyun 			lbuf_count = 0;
496*4882a593Smuzhiyun 			row_offset += he_dev->bytes_per_row;
497*4882a593Smuzhiyun 		}
498*4882a593Smuzhiyun 		lbm_offset += 4;
499*4882a593Smuzhiyun 	}
500*4882a593Smuzhiyun 
501*4882a593Smuzhiyun 	he_writel(he_dev, lbufd_index - 2, RLBF1_T);
502*4882a593Smuzhiyun 	he_writel(he_dev, he_dev->r1_numbuffs, RLBF1_C);
503*4882a593Smuzhiyun }
504*4882a593Smuzhiyun 
he_init_tx_lbfp(struct he_dev * he_dev)505*4882a593Smuzhiyun static void he_init_tx_lbfp(struct he_dev *he_dev)
506*4882a593Smuzhiyun {
507*4882a593Smuzhiyun 	unsigned i, lbm_offset, lbufd_index, lbuf_addr, lbuf_count;
508*4882a593Smuzhiyun 	unsigned lbufs_per_row = he_dev->cells_per_row / he_dev->cells_per_lbuf;
509*4882a593Smuzhiyun 	unsigned lbuf_bufsize = he_dev->cells_per_lbuf * ATM_CELL_PAYLOAD;
510*4882a593Smuzhiyun 	unsigned row_offset = he_dev->tx_startrow * he_dev->bytes_per_row;
511*4882a593Smuzhiyun 
512*4882a593Smuzhiyun 	lbufd_index = he_dev->r0_numbuffs + he_dev->r1_numbuffs;
513*4882a593Smuzhiyun 	lbm_offset = he_readl(he_dev, RCMLBM_BA) + (2 * lbufd_index);
514*4882a593Smuzhiyun 
515*4882a593Smuzhiyun 	he_writel(he_dev, lbufd_index, TLBF_H);
516*4882a593Smuzhiyun 
517*4882a593Smuzhiyun 	for (i = 0, lbuf_count = 0; i < he_dev->tx_numbuffs; ++i) {
518*4882a593Smuzhiyun 		lbufd_index += 1;
519*4882a593Smuzhiyun 		lbuf_addr = (row_offset + (lbuf_count * lbuf_bufsize)) / 32;
520*4882a593Smuzhiyun 
521*4882a593Smuzhiyun 		he_writel_rcm(he_dev, lbuf_addr, lbm_offset);
522*4882a593Smuzhiyun 		he_writel_rcm(he_dev, lbufd_index, lbm_offset + 1);
523*4882a593Smuzhiyun 
524*4882a593Smuzhiyun 		if (++lbuf_count == lbufs_per_row) {
525*4882a593Smuzhiyun 			lbuf_count = 0;
526*4882a593Smuzhiyun 			row_offset += he_dev->bytes_per_row;
527*4882a593Smuzhiyun 		}
528*4882a593Smuzhiyun 		lbm_offset += 2;
529*4882a593Smuzhiyun 	}
530*4882a593Smuzhiyun 
531*4882a593Smuzhiyun 	he_writel(he_dev, lbufd_index - 1, TLBF_T);
532*4882a593Smuzhiyun }
533*4882a593Smuzhiyun 
he_init_tpdrq(struct he_dev * he_dev)534*4882a593Smuzhiyun static int he_init_tpdrq(struct he_dev *he_dev)
535*4882a593Smuzhiyun {
536*4882a593Smuzhiyun 	he_dev->tpdrq_base = dma_alloc_coherent(&he_dev->pci_dev->dev,
537*4882a593Smuzhiyun 						CONFIG_TPDRQ_SIZE * sizeof(struct he_tpdrq),
538*4882a593Smuzhiyun 						&he_dev->tpdrq_phys,
539*4882a593Smuzhiyun 						GFP_KERNEL);
540*4882a593Smuzhiyun 	if (he_dev->tpdrq_base == NULL) {
541*4882a593Smuzhiyun 		hprintk("failed to alloc tpdrq\n");
542*4882a593Smuzhiyun 		return -ENOMEM;
543*4882a593Smuzhiyun 	}
544*4882a593Smuzhiyun 
545*4882a593Smuzhiyun 	he_dev->tpdrq_tail = he_dev->tpdrq_base;
546*4882a593Smuzhiyun 	he_dev->tpdrq_head = he_dev->tpdrq_base;
547*4882a593Smuzhiyun 
548*4882a593Smuzhiyun 	he_writel(he_dev, he_dev->tpdrq_phys, TPDRQ_B_H);
549*4882a593Smuzhiyun 	he_writel(he_dev, 0, TPDRQ_T);
550*4882a593Smuzhiyun 	he_writel(he_dev, CONFIG_TPDRQ_SIZE - 1, TPDRQ_S);
551*4882a593Smuzhiyun 
552*4882a593Smuzhiyun 	return 0;
553*4882a593Smuzhiyun }
554*4882a593Smuzhiyun 
he_init_cs_block(struct he_dev * he_dev)555*4882a593Smuzhiyun static void he_init_cs_block(struct he_dev *he_dev)
556*4882a593Smuzhiyun {
557*4882a593Smuzhiyun 	unsigned clock, rate, delta;
558*4882a593Smuzhiyun 	int reg;
559*4882a593Smuzhiyun 
560*4882a593Smuzhiyun 	/* 5.1.7 cs block initialization */
561*4882a593Smuzhiyun 
562*4882a593Smuzhiyun 	for (reg = 0; reg < 0x20; ++reg)
563*4882a593Smuzhiyun 		he_writel_mbox(he_dev, 0x0, CS_STTIM0 + reg);
564*4882a593Smuzhiyun 
565*4882a593Smuzhiyun 	/* rate grid timer reload values */
566*4882a593Smuzhiyun 
567*4882a593Smuzhiyun 	clock = he_is622(he_dev) ? 66667000 : 50000000;
568*4882a593Smuzhiyun 	rate = he_dev->atm_dev->link_rate;
569*4882a593Smuzhiyun 	delta = rate / 16 / 2;
570*4882a593Smuzhiyun 
571*4882a593Smuzhiyun 	for (reg = 0; reg < 0x10; ++reg) {
572*4882a593Smuzhiyun 		/* 2.4 internal transmit function
573*4882a593Smuzhiyun 		 *
574*4882a593Smuzhiyun 	 	 * we initialize the first row in the rate grid.
575*4882a593Smuzhiyun 		 * values are period (in clock cycles) of timer
576*4882a593Smuzhiyun 		 */
577*4882a593Smuzhiyun 		unsigned period = clock / rate;
578*4882a593Smuzhiyun 
579*4882a593Smuzhiyun 		he_writel_mbox(he_dev, period, CS_TGRLD0 + reg);
580*4882a593Smuzhiyun 		rate -= delta;
581*4882a593Smuzhiyun 	}
582*4882a593Smuzhiyun 
583*4882a593Smuzhiyun 	if (he_is622(he_dev)) {
584*4882a593Smuzhiyun 		/* table 5.2 (4 cells per lbuf) */
585*4882a593Smuzhiyun 		he_writel_mbox(he_dev, 0x000800fa, CS_ERTHR0);
586*4882a593Smuzhiyun 		he_writel_mbox(he_dev, 0x000c33cb, CS_ERTHR1);
587*4882a593Smuzhiyun 		he_writel_mbox(he_dev, 0x0010101b, CS_ERTHR2);
588*4882a593Smuzhiyun 		he_writel_mbox(he_dev, 0x00181dac, CS_ERTHR3);
589*4882a593Smuzhiyun 		he_writel_mbox(he_dev, 0x00280600, CS_ERTHR4);
590*4882a593Smuzhiyun 
591*4882a593Smuzhiyun 		/* table 5.3, 5.4, 5.5, 5.6, 5.7 */
592*4882a593Smuzhiyun 		he_writel_mbox(he_dev, 0x023de8b3, CS_ERCTL0);
593*4882a593Smuzhiyun 		he_writel_mbox(he_dev, 0x1801, CS_ERCTL1);
594*4882a593Smuzhiyun 		he_writel_mbox(he_dev, 0x68b3, CS_ERCTL2);
595*4882a593Smuzhiyun 		he_writel_mbox(he_dev, 0x1280, CS_ERSTAT0);
596*4882a593Smuzhiyun 		he_writel_mbox(he_dev, 0x68b3, CS_ERSTAT1);
597*4882a593Smuzhiyun 		he_writel_mbox(he_dev, 0x14585, CS_RTFWR);
598*4882a593Smuzhiyun 
599*4882a593Smuzhiyun 		he_writel_mbox(he_dev, 0x4680, CS_RTATR);
600*4882a593Smuzhiyun 
601*4882a593Smuzhiyun 		/* table 5.8 */
602*4882a593Smuzhiyun 		he_writel_mbox(he_dev, 0x00159ece, CS_TFBSET);
603*4882a593Smuzhiyun 		he_writel_mbox(he_dev, 0x68b3, CS_WCRMAX);
604*4882a593Smuzhiyun 		he_writel_mbox(he_dev, 0x5eb3, CS_WCRMIN);
605*4882a593Smuzhiyun 		he_writel_mbox(he_dev, 0xe8b3, CS_WCRINC);
606*4882a593Smuzhiyun 		he_writel_mbox(he_dev, 0xdeb3, CS_WCRDEC);
607*4882a593Smuzhiyun 		he_writel_mbox(he_dev, 0x68b3, CS_WCRCEIL);
608*4882a593Smuzhiyun 
609*4882a593Smuzhiyun 		/* table 5.9 */
610*4882a593Smuzhiyun 		he_writel_mbox(he_dev, 0x5, CS_OTPPER);
611*4882a593Smuzhiyun 		he_writel_mbox(he_dev, 0x14, CS_OTWPER);
612*4882a593Smuzhiyun 	} else {
613*4882a593Smuzhiyun 		/* table 5.1 (4 cells per lbuf) */
614*4882a593Smuzhiyun 		he_writel_mbox(he_dev, 0x000400ea, CS_ERTHR0);
615*4882a593Smuzhiyun 		he_writel_mbox(he_dev, 0x00063388, CS_ERTHR1);
616*4882a593Smuzhiyun 		he_writel_mbox(he_dev, 0x00081018, CS_ERTHR2);
617*4882a593Smuzhiyun 		he_writel_mbox(he_dev, 0x000c1dac, CS_ERTHR3);
618*4882a593Smuzhiyun 		he_writel_mbox(he_dev, 0x0014051a, CS_ERTHR4);
619*4882a593Smuzhiyun 
620*4882a593Smuzhiyun 		/* table 5.3, 5.4, 5.5, 5.6, 5.7 */
621*4882a593Smuzhiyun 		he_writel_mbox(he_dev, 0x0235e4b1, CS_ERCTL0);
622*4882a593Smuzhiyun 		he_writel_mbox(he_dev, 0x4701, CS_ERCTL1);
623*4882a593Smuzhiyun 		he_writel_mbox(he_dev, 0x64b1, CS_ERCTL2);
624*4882a593Smuzhiyun 		he_writel_mbox(he_dev, 0x1280, CS_ERSTAT0);
625*4882a593Smuzhiyun 		he_writel_mbox(he_dev, 0x64b1, CS_ERSTAT1);
626*4882a593Smuzhiyun 		he_writel_mbox(he_dev, 0xf424, CS_RTFWR);
627*4882a593Smuzhiyun 
628*4882a593Smuzhiyun 		he_writel_mbox(he_dev, 0x4680, CS_RTATR);
629*4882a593Smuzhiyun 
630*4882a593Smuzhiyun 		/* table 5.8 */
631*4882a593Smuzhiyun 		he_writel_mbox(he_dev, 0x000563b7, CS_TFBSET);
632*4882a593Smuzhiyun 		he_writel_mbox(he_dev, 0x64b1, CS_WCRMAX);
633*4882a593Smuzhiyun 		he_writel_mbox(he_dev, 0x5ab1, CS_WCRMIN);
634*4882a593Smuzhiyun 		he_writel_mbox(he_dev, 0xe4b1, CS_WCRINC);
635*4882a593Smuzhiyun 		he_writel_mbox(he_dev, 0xdab1, CS_WCRDEC);
636*4882a593Smuzhiyun 		he_writel_mbox(he_dev, 0x64b1, CS_WCRCEIL);
637*4882a593Smuzhiyun 
638*4882a593Smuzhiyun 		/* table 5.9 */
639*4882a593Smuzhiyun 		he_writel_mbox(he_dev, 0x6, CS_OTPPER);
640*4882a593Smuzhiyun 		he_writel_mbox(he_dev, 0x1e, CS_OTWPER);
641*4882a593Smuzhiyun 	}
642*4882a593Smuzhiyun 
643*4882a593Smuzhiyun 	he_writel_mbox(he_dev, 0x8, CS_OTTLIM);
644*4882a593Smuzhiyun 
645*4882a593Smuzhiyun 	for (reg = 0; reg < 0x8; ++reg)
646*4882a593Smuzhiyun 		he_writel_mbox(he_dev, 0x0, CS_HGRRT0 + reg);
647*4882a593Smuzhiyun 
648*4882a593Smuzhiyun }
649*4882a593Smuzhiyun 
he_init_cs_block_rcm(struct he_dev * he_dev)650*4882a593Smuzhiyun static int he_init_cs_block_rcm(struct he_dev *he_dev)
651*4882a593Smuzhiyun {
652*4882a593Smuzhiyun 	unsigned (*rategrid)[16][16];
653*4882a593Smuzhiyun 	unsigned rate, delta;
654*4882a593Smuzhiyun 	int i, j, reg;
655*4882a593Smuzhiyun 
656*4882a593Smuzhiyun 	unsigned rate_atmf, exp, man;
657*4882a593Smuzhiyun 	unsigned long long rate_cps;
658*4882a593Smuzhiyun 	int mult, buf, buf_limit = 4;
659*4882a593Smuzhiyun 
660*4882a593Smuzhiyun 	rategrid = kmalloc( sizeof(unsigned) * 16 * 16, GFP_KERNEL);
661*4882a593Smuzhiyun 	if (!rategrid)
662*4882a593Smuzhiyun 		return -ENOMEM;
663*4882a593Smuzhiyun 
664*4882a593Smuzhiyun 	/* initialize rate grid group table */
665*4882a593Smuzhiyun 
666*4882a593Smuzhiyun 	for (reg = 0x0; reg < 0xff; ++reg)
667*4882a593Smuzhiyun 		he_writel_rcm(he_dev, 0x0, CONFIG_RCMABR + reg);
668*4882a593Smuzhiyun 
669*4882a593Smuzhiyun 	/* initialize rate controller groups */
670*4882a593Smuzhiyun 
671*4882a593Smuzhiyun 	for (reg = 0x100; reg < 0x1ff; ++reg)
672*4882a593Smuzhiyun 		he_writel_rcm(he_dev, 0x0, CONFIG_RCMABR + reg);
673*4882a593Smuzhiyun 
674*4882a593Smuzhiyun 	/* initialize tNrm lookup table */
675*4882a593Smuzhiyun 
676*4882a593Smuzhiyun 	/* the manual makes reference to a routine in a sample driver
677*4882a593Smuzhiyun 	   for proper configuration; fortunately, we only need this
678*4882a593Smuzhiyun 	   in order to support abr connection */
679*4882a593Smuzhiyun 
680*4882a593Smuzhiyun 	/* initialize rate to group table */
681*4882a593Smuzhiyun 
682*4882a593Smuzhiyun 	rate = he_dev->atm_dev->link_rate;
683*4882a593Smuzhiyun 	delta = rate / 32;
684*4882a593Smuzhiyun 
685*4882a593Smuzhiyun 	/*
686*4882a593Smuzhiyun 	 * 2.4 transmit internal functions
687*4882a593Smuzhiyun 	 *
688*4882a593Smuzhiyun 	 * we construct a copy of the rate grid used by the scheduler
689*4882a593Smuzhiyun 	 * in order to construct the rate to group table below
690*4882a593Smuzhiyun 	 */
691*4882a593Smuzhiyun 
692*4882a593Smuzhiyun 	for (j = 0; j < 16; j++) {
693*4882a593Smuzhiyun 		(*rategrid)[0][j] = rate;
694*4882a593Smuzhiyun 		rate -= delta;
695*4882a593Smuzhiyun 	}
696*4882a593Smuzhiyun 
697*4882a593Smuzhiyun 	for (i = 1; i < 16; i++)
698*4882a593Smuzhiyun 		for (j = 0; j < 16; j++)
699*4882a593Smuzhiyun 			if (i > 14)
700*4882a593Smuzhiyun 				(*rategrid)[i][j] = (*rategrid)[i - 1][j] / 4;
701*4882a593Smuzhiyun 			else
702*4882a593Smuzhiyun 				(*rategrid)[i][j] = (*rategrid)[i - 1][j] / 2;
703*4882a593Smuzhiyun 
704*4882a593Smuzhiyun 	/*
705*4882a593Smuzhiyun 	 * 2.4 transmit internal function
706*4882a593Smuzhiyun 	 *
707*4882a593Smuzhiyun 	 * this table maps the upper 5 bits of exponent and mantissa
708*4882a593Smuzhiyun 	 * of the atm forum representation of the rate into an index
709*4882a593Smuzhiyun 	 * on rate grid
710*4882a593Smuzhiyun 	 */
711*4882a593Smuzhiyun 
712*4882a593Smuzhiyun 	rate_atmf = 0;
713*4882a593Smuzhiyun 	while (rate_atmf < 0x400) {
714*4882a593Smuzhiyun 		man = (rate_atmf & 0x1f) << 4;
715*4882a593Smuzhiyun 		exp = rate_atmf >> 5;
716*4882a593Smuzhiyun 
717*4882a593Smuzhiyun 		/*
718*4882a593Smuzhiyun 			instead of '/ 512', use '>> 9' to prevent a call
719*4882a593Smuzhiyun 			to divdu3 on x86 platforms
720*4882a593Smuzhiyun 		*/
721*4882a593Smuzhiyun 		rate_cps = (unsigned long long) (1UL << exp) * (man + 512) >> 9;
722*4882a593Smuzhiyun 
723*4882a593Smuzhiyun 		if (rate_cps < 10)
724*4882a593Smuzhiyun 			rate_cps = 10;	/* 2.2.1 minimum payload rate is 10 cps */
725*4882a593Smuzhiyun 
726*4882a593Smuzhiyun 		for (i = 255; i > 0; i--)
727*4882a593Smuzhiyun 			if ((*rategrid)[i/16][i%16] >= rate_cps)
728*4882a593Smuzhiyun 				break;	 /* pick nearest rate instead? */
729*4882a593Smuzhiyun 
730*4882a593Smuzhiyun 		/*
731*4882a593Smuzhiyun 		 * each table entry is 16 bits: (rate grid index (8 bits)
732*4882a593Smuzhiyun 		 * and a buffer limit (8 bits)
733*4882a593Smuzhiyun 		 * there are two table entries in each 32-bit register
734*4882a593Smuzhiyun 		 */
735*4882a593Smuzhiyun 
736*4882a593Smuzhiyun #ifdef notdef
737*4882a593Smuzhiyun 		buf = rate_cps * he_dev->tx_numbuffs /
738*4882a593Smuzhiyun 				(he_dev->atm_dev->link_rate * 2);
739*4882a593Smuzhiyun #else
740*4882a593Smuzhiyun 		/* this is pretty, but avoids _divdu3 and is mostly correct */
741*4882a593Smuzhiyun 		mult = he_dev->atm_dev->link_rate / ATM_OC3_PCR;
742*4882a593Smuzhiyun 		if (rate_cps > (272ULL * mult))
743*4882a593Smuzhiyun 			buf = 4;
744*4882a593Smuzhiyun 		else if (rate_cps > (204ULL * mult))
745*4882a593Smuzhiyun 			buf = 3;
746*4882a593Smuzhiyun 		else if (rate_cps > (136ULL * mult))
747*4882a593Smuzhiyun 			buf = 2;
748*4882a593Smuzhiyun 		else if (rate_cps > (68ULL * mult))
749*4882a593Smuzhiyun 			buf = 1;
750*4882a593Smuzhiyun 		else
751*4882a593Smuzhiyun 			buf = 0;
752*4882a593Smuzhiyun #endif
753*4882a593Smuzhiyun 		if (buf > buf_limit)
754*4882a593Smuzhiyun 			buf = buf_limit;
755*4882a593Smuzhiyun 		reg = (reg << 16) | ((i << 8) | buf);
756*4882a593Smuzhiyun 
757*4882a593Smuzhiyun #define RTGTBL_OFFSET 0x400
758*4882a593Smuzhiyun 
759*4882a593Smuzhiyun 		if (rate_atmf & 0x1)
760*4882a593Smuzhiyun 			he_writel_rcm(he_dev, reg,
761*4882a593Smuzhiyun 				CONFIG_RCMABR + RTGTBL_OFFSET + (rate_atmf >> 1));
762*4882a593Smuzhiyun 
763*4882a593Smuzhiyun 		++rate_atmf;
764*4882a593Smuzhiyun 	}
765*4882a593Smuzhiyun 
766*4882a593Smuzhiyun 	kfree(rategrid);
767*4882a593Smuzhiyun 	return 0;
768*4882a593Smuzhiyun }
769*4882a593Smuzhiyun 
he_init_group(struct he_dev * he_dev,int group)770*4882a593Smuzhiyun static int he_init_group(struct he_dev *he_dev, int group)
771*4882a593Smuzhiyun {
772*4882a593Smuzhiyun 	struct he_buff *heb, *next;
773*4882a593Smuzhiyun 	dma_addr_t mapping;
774*4882a593Smuzhiyun 	int i;
775*4882a593Smuzhiyun 
776*4882a593Smuzhiyun 	he_writel(he_dev, 0x0, G0_RBPS_S + (group * 32));
777*4882a593Smuzhiyun 	he_writel(he_dev, 0x0, G0_RBPS_T + (group * 32));
778*4882a593Smuzhiyun 	he_writel(he_dev, 0x0, G0_RBPS_QI + (group * 32));
779*4882a593Smuzhiyun 	he_writel(he_dev, RBP_THRESH(0x1) | RBP_QSIZE(0x0),
780*4882a593Smuzhiyun 		  G0_RBPS_BS + (group * 32));
781*4882a593Smuzhiyun 
782*4882a593Smuzhiyun 	/* bitmap table */
783*4882a593Smuzhiyun 	he_dev->rbpl_table = kmalloc_array(BITS_TO_LONGS(RBPL_TABLE_SIZE),
784*4882a593Smuzhiyun 					   sizeof(*he_dev->rbpl_table),
785*4882a593Smuzhiyun 					   GFP_KERNEL);
786*4882a593Smuzhiyun 	if (!he_dev->rbpl_table) {
787*4882a593Smuzhiyun 		hprintk("unable to allocate rbpl bitmap table\n");
788*4882a593Smuzhiyun 		return -ENOMEM;
789*4882a593Smuzhiyun 	}
790*4882a593Smuzhiyun 	bitmap_zero(he_dev->rbpl_table, RBPL_TABLE_SIZE);
791*4882a593Smuzhiyun 
792*4882a593Smuzhiyun 	/* rbpl_virt 64-bit pointers */
793*4882a593Smuzhiyun 	he_dev->rbpl_virt = kmalloc_array(RBPL_TABLE_SIZE,
794*4882a593Smuzhiyun 					  sizeof(*he_dev->rbpl_virt),
795*4882a593Smuzhiyun 					  GFP_KERNEL);
796*4882a593Smuzhiyun 	if (!he_dev->rbpl_virt) {
797*4882a593Smuzhiyun 		hprintk("unable to allocate rbpl virt table\n");
798*4882a593Smuzhiyun 		goto out_free_rbpl_table;
799*4882a593Smuzhiyun 	}
800*4882a593Smuzhiyun 
801*4882a593Smuzhiyun 	/* large buffer pool */
802*4882a593Smuzhiyun 	he_dev->rbpl_pool = dma_pool_create("rbpl", &he_dev->pci_dev->dev,
803*4882a593Smuzhiyun 					    CONFIG_RBPL_BUFSIZE, 64, 0);
804*4882a593Smuzhiyun 	if (he_dev->rbpl_pool == NULL) {
805*4882a593Smuzhiyun 		hprintk("unable to create rbpl pool\n");
806*4882a593Smuzhiyun 		goto out_free_rbpl_virt;
807*4882a593Smuzhiyun 	}
808*4882a593Smuzhiyun 
809*4882a593Smuzhiyun 	he_dev->rbpl_base = dma_alloc_coherent(&he_dev->pci_dev->dev,
810*4882a593Smuzhiyun 					       CONFIG_RBPL_SIZE * sizeof(struct he_rbp),
811*4882a593Smuzhiyun 					       &he_dev->rbpl_phys, GFP_KERNEL);
812*4882a593Smuzhiyun 	if (he_dev->rbpl_base == NULL) {
813*4882a593Smuzhiyun 		hprintk("failed to alloc rbpl_base\n");
814*4882a593Smuzhiyun 		goto out_destroy_rbpl_pool;
815*4882a593Smuzhiyun 	}
816*4882a593Smuzhiyun 
817*4882a593Smuzhiyun 	INIT_LIST_HEAD(&he_dev->rbpl_outstanding);
818*4882a593Smuzhiyun 
819*4882a593Smuzhiyun 	for (i = 0; i < CONFIG_RBPL_SIZE; ++i) {
820*4882a593Smuzhiyun 
821*4882a593Smuzhiyun 		heb = dma_pool_alloc(he_dev->rbpl_pool, GFP_KERNEL, &mapping);
822*4882a593Smuzhiyun 		if (!heb)
823*4882a593Smuzhiyun 			goto out_free_rbpl;
824*4882a593Smuzhiyun 		heb->mapping = mapping;
825*4882a593Smuzhiyun 		list_add(&heb->entry, &he_dev->rbpl_outstanding);
826*4882a593Smuzhiyun 
827*4882a593Smuzhiyun 		set_bit(i, he_dev->rbpl_table);
828*4882a593Smuzhiyun 		he_dev->rbpl_virt[i] = heb;
829*4882a593Smuzhiyun 		he_dev->rbpl_hint = i + 1;
830*4882a593Smuzhiyun 		he_dev->rbpl_base[i].idx =  i << RBP_IDX_OFFSET;
831*4882a593Smuzhiyun 		he_dev->rbpl_base[i].phys = mapping + offsetof(struct he_buff, data);
832*4882a593Smuzhiyun 	}
833*4882a593Smuzhiyun 	he_dev->rbpl_tail = &he_dev->rbpl_base[CONFIG_RBPL_SIZE - 1];
834*4882a593Smuzhiyun 
835*4882a593Smuzhiyun 	he_writel(he_dev, he_dev->rbpl_phys, G0_RBPL_S + (group * 32));
836*4882a593Smuzhiyun 	he_writel(he_dev, RBPL_MASK(he_dev->rbpl_tail),
837*4882a593Smuzhiyun 						G0_RBPL_T + (group * 32));
838*4882a593Smuzhiyun 	he_writel(he_dev, (CONFIG_RBPL_BUFSIZE - sizeof(struct he_buff))/4,
839*4882a593Smuzhiyun 						G0_RBPL_BS + (group * 32));
840*4882a593Smuzhiyun 	he_writel(he_dev,
841*4882a593Smuzhiyun 			RBP_THRESH(CONFIG_RBPL_THRESH) |
842*4882a593Smuzhiyun 			RBP_QSIZE(CONFIG_RBPL_SIZE - 1) |
843*4882a593Smuzhiyun 			RBP_INT_ENB,
844*4882a593Smuzhiyun 						G0_RBPL_QI + (group * 32));
845*4882a593Smuzhiyun 
846*4882a593Smuzhiyun 	/* rx buffer ready queue */
847*4882a593Smuzhiyun 
848*4882a593Smuzhiyun 	he_dev->rbrq_base = dma_alloc_coherent(&he_dev->pci_dev->dev,
849*4882a593Smuzhiyun 					       CONFIG_RBRQ_SIZE * sizeof(struct he_rbrq),
850*4882a593Smuzhiyun 					       &he_dev->rbrq_phys, GFP_KERNEL);
851*4882a593Smuzhiyun 	if (he_dev->rbrq_base == NULL) {
852*4882a593Smuzhiyun 		hprintk("failed to allocate rbrq\n");
853*4882a593Smuzhiyun 		goto out_free_rbpl;
854*4882a593Smuzhiyun 	}
855*4882a593Smuzhiyun 
856*4882a593Smuzhiyun 	he_dev->rbrq_head = he_dev->rbrq_base;
857*4882a593Smuzhiyun 	he_writel(he_dev, he_dev->rbrq_phys, G0_RBRQ_ST + (group * 16));
858*4882a593Smuzhiyun 	he_writel(he_dev, 0, G0_RBRQ_H + (group * 16));
859*4882a593Smuzhiyun 	he_writel(he_dev,
860*4882a593Smuzhiyun 		RBRQ_THRESH(CONFIG_RBRQ_THRESH) | RBRQ_SIZE(CONFIG_RBRQ_SIZE - 1),
861*4882a593Smuzhiyun 						G0_RBRQ_Q + (group * 16));
862*4882a593Smuzhiyun 	if (irq_coalesce) {
863*4882a593Smuzhiyun 		hprintk("coalescing interrupts\n");
864*4882a593Smuzhiyun 		he_writel(he_dev, RBRQ_TIME(768) | RBRQ_COUNT(7),
865*4882a593Smuzhiyun 						G0_RBRQ_I + (group * 16));
866*4882a593Smuzhiyun 	} else
867*4882a593Smuzhiyun 		he_writel(he_dev, RBRQ_TIME(0) | RBRQ_COUNT(1),
868*4882a593Smuzhiyun 						G0_RBRQ_I + (group * 16));
869*4882a593Smuzhiyun 
870*4882a593Smuzhiyun 	/* tx buffer ready queue */
871*4882a593Smuzhiyun 
872*4882a593Smuzhiyun 	he_dev->tbrq_base = dma_alloc_coherent(&he_dev->pci_dev->dev,
873*4882a593Smuzhiyun 					       CONFIG_TBRQ_SIZE * sizeof(struct he_tbrq),
874*4882a593Smuzhiyun 					       &he_dev->tbrq_phys, GFP_KERNEL);
875*4882a593Smuzhiyun 	if (he_dev->tbrq_base == NULL) {
876*4882a593Smuzhiyun 		hprintk("failed to allocate tbrq\n");
877*4882a593Smuzhiyun 		goto out_free_rbpq_base;
878*4882a593Smuzhiyun 	}
879*4882a593Smuzhiyun 
880*4882a593Smuzhiyun 	he_dev->tbrq_head = he_dev->tbrq_base;
881*4882a593Smuzhiyun 
882*4882a593Smuzhiyun 	he_writel(he_dev, he_dev->tbrq_phys, G0_TBRQ_B_T + (group * 16));
883*4882a593Smuzhiyun 	he_writel(he_dev, 0, G0_TBRQ_H + (group * 16));
884*4882a593Smuzhiyun 	he_writel(he_dev, CONFIG_TBRQ_SIZE - 1, G0_TBRQ_S + (group * 16));
885*4882a593Smuzhiyun 	he_writel(he_dev, CONFIG_TBRQ_THRESH, G0_TBRQ_THRESH + (group * 16));
886*4882a593Smuzhiyun 
887*4882a593Smuzhiyun 	return 0;
888*4882a593Smuzhiyun 
889*4882a593Smuzhiyun out_free_rbpq_base:
890*4882a593Smuzhiyun 	dma_free_coherent(&he_dev->pci_dev->dev, CONFIG_RBRQ_SIZE *
891*4882a593Smuzhiyun 			  sizeof(struct he_rbrq), he_dev->rbrq_base,
892*4882a593Smuzhiyun 			  he_dev->rbrq_phys);
893*4882a593Smuzhiyun out_free_rbpl:
894*4882a593Smuzhiyun 	list_for_each_entry_safe(heb, next, &he_dev->rbpl_outstanding, entry)
895*4882a593Smuzhiyun 		dma_pool_free(he_dev->rbpl_pool, heb, heb->mapping);
896*4882a593Smuzhiyun 
897*4882a593Smuzhiyun 	dma_free_coherent(&he_dev->pci_dev->dev, CONFIG_RBPL_SIZE *
898*4882a593Smuzhiyun 			  sizeof(struct he_rbp), he_dev->rbpl_base,
899*4882a593Smuzhiyun 			  he_dev->rbpl_phys);
900*4882a593Smuzhiyun out_destroy_rbpl_pool:
901*4882a593Smuzhiyun 	dma_pool_destroy(he_dev->rbpl_pool);
902*4882a593Smuzhiyun out_free_rbpl_virt:
903*4882a593Smuzhiyun 	kfree(he_dev->rbpl_virt);
904*4882a593Smuzhiyun out_free_rbpl_table:
905*4882a593Smuzhiyun 	kfree(he_dev->rbpl_table);
906*4882a593Smuzhiyun 
907*4882a593Smuzhiyun 	return -ENOMEM;
908*4882a593Smuzhiyun }
909*4882a593Smuzhiyun 
he_init_irq(struct he_dev * he_dev)910*4882a593Smuzhiyun static int he_init_irq(struct he_dev *he_dev)
911*4882a593Smuzhiyun {
912*4882a593Smuzhiyun 	int i;
913*4882a593Smuzhiyun 
914*4882a593Smuzhiyun 	/* 2.9.3.5  tail offset for each interrupt queue is located after the
915*4882a593Smuzhiyun 		    end of the interrupt queue */
916*4882a593Smuzhiyun 
917*4882a593Smuzhiyun 	he_dev->irq_base = dma_alloc_coherent(&he_dev->pci_dev->dev,
918*4882a593Smuzhiyun 					      (CONFIG_IRQ_SIZE + 1) * sizeof(struct he_irq),
919*4882a593Smuzhiyun 					      &he_dev->irq_phys, GFP_KERNEL);
920*4882a593Smuzhiyun 	if (he_dev->irq_base == NULL) {
921*4882a593Smuzhiyun 		hprintk("failed to allocate irq\n");
922*4882a593Smuzhiyun 		return -ENOMEM;
923*4882a593Smuzhiyun 	}
924*4882a593Smuzhiyun 	he_dev->irq_tailoffset = (unsigned *)
925*4882a593Smuzhiyun 					&he_dev->irq_base[CONFIG_IRQ_SIZE];
926*4882a593Smuzhiyun 	*he_dev->irq_tailoffset = 0;
927*4882a593Smuzhiyun 	he_dev->irq_head = he_dev->irq_base;
928*4882a593Smuzhiyun 	he_dev->irq_tail = he_dev->irq_base;
929*4882a593Smuzhiyun 
930*4882a593Smuzhiyun 	for (i = 0; i < CONFIG_IRQ_SIZE; ++i)
931*4882a593Smuzhiyun 		he_dev->irq_base[i].isw = ITYPE_INVALID;
932*4882a593Smuzhiyun 
933*4882a593Smuzhiyun 	he_writel(he_dev, he_dev->irq_phys, IRQ0_BASE);
934*4882a593Smuzhiyun 	he_writel(he_dev,
935*4882a593Smuzhiyun 		IRQ_SIZE(CONFIG_IRQ_SIZE) | IRQ_THRESH(CONFIG_IRQ_THRESH),
936*4882a593Smuzhiyun 								IRQ0_HEAD);
937*4882a593Smuzhiyun 	he_writel(he_dev, IRQ_INT_A | IRQ_TYPE_LINE, IRQ0_CNTL);
938*4882a593Smuzhiyun 	he_writel(he_dev, 0x0, IRQ0_DATA);
939*4882a593Smuzhiyun 
940*4882a593Smuzhiyun 	he_writel(he_dev, 0x0, IRQ1_BASE);
941*4882a593Smuzhiyun 	he_writel(he_dev, 0x0, IRQ1_HEAD);
942*4882a593Smuzhiyun 	he_writel(he_dev, 0x0, IRQ1_CNTL);
943*4882a593Smuzhiyun 	he_writel(he_dev, 0x0, IRQ1_DATA);
944*4882a593Smuzhiyun 
945*4882a593Smuzhiyun 	he_writel(he_dev, 0x0, IRQ2_BASE);
946*4882a593Smuzhiyun 	he_writel(he_dev, 0x0, IRQ2_HEAD);
947*4882a593Smuzhiyun 	he_writel(he_dev, 0x0, IRQ2_CNTL);
948*4882a593Smuzhiyun 	he_writel(he_dev, 0x0, IRQ2_DATA);
949*4882a593Smuzhiyun 
950*4882a593Smuzhiyun 	he_writel(he_dev, 0x0, IRQ3_BASE);
951*4882a593Smuzhiyun 	he_writel(he_dev, 0x0, IRQ3_HEAD);
952*4882a593Smuzhiyun 	he_writel(he_dev, 0x0, IRQ3_CNTL);
953*4882a593Smuzhiyun 	he_writel(he_dev, 0x0, IRQ3_DATA);
954*4882a593Smuzhiyun 
955*4882a593Smuzhiyun 	/* 2.9.3.2 interrupt queue mapping registers */
956*4882a593Smuzhiyun 
957*4882a593Smuzhiyun 	he_writel(he_dev, 0x0, GRP_10_MAP);
958*4882a593Smuzhiyun 	he_writel(he_dev, 0x0, GRP_32_MAP);
959*4882a593Smuzhiyun 	he_writel(he_dev, 0x0, GRP_54_MAP);
960*4882a593Smuzhiyun 	he_writel(he_dev, 0x0, GRP_76_MAP);
961*4882a593Smuzhiyun 
962*4882a593Smuzhiyun 	if (request_irq(he_dev->pci_dev->irq,
963*4882a593Smuzhiyun 			he_irq_handler, IRQF_SHARED, DEV_LABEL, he_dev)) {
964*4882a593Smuzhiyun 		hprintk("irq %d already in use\n", he_dev->pci_dev->irq);
965*4882a593Smuzhiyun 		return -EINVAL;
966*4882a593Smuzhiyun 	}
967*4882a593Smuzhiyun 
968*4882a593Smuzhiyun 	he_dev->irq = he_dev->pci_dev->irq;
969*4882a593Smuzhiyun 
970*4882a593Smuzhiyun 	return 0;
971*4882a593Smuzhiyun }
972*4882a593Smuzhiyun 
he_start(struct atm_dev * dev)973*4882a593Smuzhiyun static int he_start(struct atm_dev *dev)
974*4882a593Smuzhiyun {
975*4882a593Smuzhiyun 	struct he_dev *he_dev;
976*4882a593Smuzhiyun 	struct pci_dev *pci_dev;
977*4882a593Smuzhiyun 	unsigned long membase;
978*4882a593Smuzhiyun 
979*4882a593Smuzhiyun 	u16 command;
980*4882a593Smuzhiyun 	u32 gen_cntl_0, host_cntl, lb_swap;
981*4882a593Smuzhiyun 	u8 cache_size, timer;
982*4882a593Smuzhiyun 
983*4882a593Smuzhiyun 	unsigned err;
984*4882a593Smuzhiyun 	unsigned int status, reg;
985*4882a593Smuzhiyun 	int i, group;
986*4882a593Smuzhiyun 
987*4882a593Smuzhiyun 	he_dev = HE_DEV(dev);
988*4882a593Smuzhiyun 	pci_dev = he_dev->pci_dev;
989*4882a593Smuzhiyun 
990*4882a593Smuzhiyun 	membase = pci_resource_start(pci_dev, 0);
991*4882a593Smuzhiyun 	HPRINTK("membase = 0x%lx  irq = %d.\n", membase, pci_dev->irq);
992*4882a593Smuzhiyun 
993*4882a593Smuzhiyun 	/*
994*4882a593Smuzhiyun 	 * pci bus controller initialization
995*4882a593Smuzhiyun 	 */
996*4882a593Smuzhiyun 
997*4882a593Smuzhiyun 	/* 4.3 pci bus controller-specific initialization */
998*4882a593Smuzhiyun 	if (pci_read_config_dword(pci_dev, GEN_CNTL_0, &gen_cntl_0) != 0) {
999*4882a593Smuzhiyun 		hprintk("can't read GEN_CNTL_0\n");
1000*4882a593Smuzhiyun 		return -EINVAL;
1001*4882a593Smuzhiyun 	}
1002*4882a593Smuzhiyun 	gen_cntl_0 |= (MRL_ENB | MRM_ENB | IGNORE_TIMEOUT);
1003*4882a593Smuzhiyun 	if (pci_write_config_dword(pci_dev, GEN_CNTL_0, gen_cntl_0) != 0) {
1004*4882a593Smuzhiyun 		hprintk("can't write GEN_CNTL_0.\n");
1005*4882a593Smuzhiyun 		return -EINVAL;
1006*4882a593Smuzhiyun 	}
1007*4882a593Smuzhiyun 
1008*4882a593Smuzhiyun 	if (pci_read_config_word(pci_dev, PCI_COMMAND, &command) != 0) {
1009*4882a593Smuzhiyun 		hprintk("can't read PCI_COMMAND.\n");
1010*4882a593Smuzhiyun 		return -EINVAL;
1011*4882a593Smuzhiyun 	}
1012*4882a593Smuzhiyun 
1013*4882a593Smuzhiyun 	command |= (PCI_COMMAND_MEMORY | PCI_COMMAND_MASTER | PCI_COMMAND_INVALIDATE);
1014*4882a593Smuzhiyun 	if (pci_write_config_word(pci_dev, PCI_COMMAND, command) != 0) {
1015*4882a593Smuzhiyun 		hprintk("can't enable memory.\n");
1016*4882a593Smuzhiyun 		return -EINVAL;
1017*4882a593Smuzhiyun 	}
1018*4882a593Smuzhiyun 
1019*4882a593Smuzhiyun 	if (pci_read_config_byte(pci_dev, PCI_CACHE_LINE_SIZE, &cache_size)) {
1020*4882a593Smuzhiyun 		hprintk("can't read cache line size?\n");
1021*4882a593Smuzhiyun 		return -EINVAL;
1022*4882a593Smuzhiyun 	}
1023*4882a593Smuzhiyun 
1024*4882a593Smuzhiyun 	if (cache_size < 16) {
1025*4882a593Smuzhiyun 		cache_size = 16;
1026*4882a593Smuzhiyun 		if (pci_write_config_byte(pci_dev, PCI_CACHE_LINE_SIZE, cache_size))
1027*4882a593Smuzhiyun 			hprintk("can't set cache line size to %d\n", cache_size);
1028*4882a593Smuzhiyun 	}
1029*4882a593Smuzhiyun 
1030*4882a593Smuzhiyun 	if (pci_read_config_byte(pci_dev, PCI_LATENCY_TIMER, &timer)) {
1031*4882a593Smuzhiyun 		hprintk("can't read latency timer?\n");
1032*4882a593Smuzhiyun 		return -EINVAL;
1033*4882a593Smuzhiyun 	}
1034*4882a593Smuzhiyun 
1035*4882a593Smuzhiyun 	/* from table 3.9
1036*4882a593Smuzhiyun 	 *
1037*4882a593Smuzhiyun 	 * LAT_TIMER = 1 + AVG_LAT + BURST_SIZE/BUS_SIZE
1038*4882a593Smuzhiyun 	 *
1039*4882a593Smuzhiyun 	 * AVG_LAT: The average first data read/write latency [maximum 16 clock cycles]
1040*4882a593Smuzhiyun 	 * BURST_SIZE: 1536 bytes (read) for 622, 768 bytes (read) for 155 [192 clock cycles]
1041*4882a593Smuzhiyun 	 *
1042*4882a593Smuzhiyun 	 */
1043*4882a593Smuzhiyun #define LAT_TIMER 209
1044*4882a593Smuzhiyun 	if (timer < LAT_TIMER) {
1045*4882a593Smuzhiyun 		HPRINTK("latency timer was %d, setting to %d\n", timer, LAT_TIMER);
1046*4882a593Smuzhiyun 		timer = LAT_TIMER;
1047*4882a593Smuzhiyun 		if (pci_write_config_byte(pci_dev, PCI_LATENCY_TIMER, timer))
1048*4882a593Smuzhiyun 			hprintk("can't set latency timer to %d\n", timer);
1049*4882a593Smuzhiyun 	}
1050*4882a593Smuzhiyun 
1051*4882a593Smuzhiyun 	if (!(he_dev->membase = ioremap(membase, HE_REGMAP_SIZE))) {
1052*4882a593Smuzhiyun 		hprintk("can't set up page mapping\n");
1053*4882a593Smuzhiyun 		return -EINVAL;
1054*4882a593Smuzhiyun 	}
1055*4882a593Smuzhiyun 
1056*4882a593Smuzhiyun 	/* 4.4 card reset */
1057*4882a593Smuzhiyun 	he_writel(he_dev, 0x0, RESET_CNTL);
1058*4882a593Smuzhiyun 	he_writel(he_dev, 0xff, RESET_CNTL);
1059*4882a593Smuzhiyun 
1060*4882a593Smuzhiyun 	msleep(16);	/* 16 ms */
1061*4882a593Smuzhiyun 	status = he_readl(he_dev, RESET_CNTL);
1062*4882a593Smuzhiyun 	if ((status & BOARD_RST_STATUS) == 0) {
1063*4882a593Smuzhiyun 		hprintk("reset failed\n");
1064*4882a593Smuzhiyun 		return -EINVAL;
1065*4882a593Smuzhiyun 	}
1066*4882a593Smuzhiyun 
1067*4882a593Smuzhiyun 	/* 4.5 set bus width */
1068*4882a593Smuzhiyun 	host_cntl = he_readl(he_dev, HOST_CNTL);
1069*4882a593Smuzhiyun 	if (host_cntl & PCI_BUS_SIZE64)
1070*4882a593Smuzhiyun 		gen_cntl_0 |= ENBL_64;
1071*4882a593Smuzhiyun 	else
1072*4882a593Smuzhiyun 		gen_cntl_0 &= ~ENBL_64;
1073*4882a593Smuzhiyun 
1074*4882a593Smuzhiyun 	if (disable64 == 1) {
1075*4882a593Smuzhiyun 		hprintk("disabling 64-bit pci bus transfers\n");
1076*4882a593Smuzhiyun 		gen_cntl_0 &= ~ENBL_64;
1077*4882a593Smuzhiyun 	}
1078*4882a593Smuzhiyun 
1079*4882a593Smuzhiyun 	if (gen_cntl_0 & ENBL_64)
1080*4882a593Smuzhiyun 		hprintk("64-bit transfers enabled\n");
1081*4882a593Smuzhiyun 
1082*4882a593Smuzhiyun 	pci_write_config_dword(pci_dev, GEN_CNTL_0, gen_cntl_0);
1083*4882a593Smuzhiyun 
1084*4882a593Smuzhiyun 	/* 4.7 read prom contents */
1085*4882a593Smuzhiyun 	for (i = 0; i < PROD_ID_LEN; ++i)
1086*4882a593Smuzhiyun 		he_dev->prod_id[i] = read_prom_byte(he_dev, PROD_ID + i);
1087*4882a593Smuzhiyun 
1088*4882a593Smuzhiyun 	he_dev->media = read_prom_byte(he_dev, MEDIA);
1089*4882a593Smuzhiyun 
1090*4882a593Smuzhiyun 	for (i = 0; i < 6; ++i)
1091*4882a593Smuzhiyun 		dev->esi[i] = read_prom_byte(he_dev, MAC_ADDR + i);
1092*4882a593Smuzhiyun 
1093*4882a593Smuzhiyun 	hprintk("%s%s, %pM\n", he_dev->prod_id,
1094*4882a593Smuzhiyun 		he_dev->media & 0x40 ? "SM" : "MM", dev->esi);
1095*4882a593Smuzhiyun 	he_dev->atm_dev->link_rate = he_is622(he_dev) ?
1096*4882a593Smuzhiyun 						ATM_OC12_PCR : ATM_OC3_PCR;
1097*4882a593Smuzhiyun 
1098*4882a593Smuzhiyun 	/* 4.6 set host endianess */
1099*4882a593Smuzhiyun 	lb_swap = he_readl(he_dev, LB_SWAP);
1100*4882a593Smuzhiyun 	if (he_is622(he_dev))
1101*4882a593Smuzhiyun 		lb_swap &= ~XFER_SIZE;		/* 4 cells */
1102*4882a593Smuzhiyun 	else
1103*4882a593Smuzhiyun 		lb_swap |= XFER_SIZE;		/* 8 cells */
1104*4882a593Smuzhiyun #ifdef __BIG_ENDIAN
1105*4882a593Smuzhiyun 	lb_swap |= DESC_WR_SWAP | INTR_SWAP | BIG_ENDIAN_HOST;
1106*4882a593Smuzhiyun #else
1107*4882a593Smuzhiyun 	lb_swap &= ~(DESC_WR_SWAP | INTR_SWAP | BIG_ENDIAN_HOST |
1108*4882a593Smuzhiyun 			DATA_WR_SWAP | DATA_RD_SWAP | DESC_RD_SWAP);
1109*4882a593Smuzhiyun #endif /* __BIG_ENDIAN */
1110*4882a593Smuzhiyun 	he_writel(he_dev, lb_swap, LB_SWAP);
1111*4882a593Smuzhiyun 
1112*4882a593Smuzhiyun 	/* 4.8 sdram controller initialization */
1113*4882a593Smuzhiyun 	he_writel(he_dev, he_is622(he_dev) ? LB_64_ENB : 0x0, SDRAM_CTL);
1114*4882a593Smuzhiyun 
1115*4882a593Smuzhiyun 	/* 4.9 initialize rnum value */
1116*4882a593Smuzhiyun 	lb_swap |= SWAP_RNUM_MAX(0xf);
1117*4882a593Smuzhiyun 	he_writel(he_dev, lb_swap, LB_SWAP);
1118*4882a593Smuzhiyun 
1119*4882a593Smuzhiyun 	/* 4.10 initialize the interrupt queues */
1120*4882a593Smuzhiyun 	if ((err = he_init_irq(he_dev)) != 0)
1121*4882a593Smuzhiyun 		return err;
1122*4882a593Smuzhiyun 
1123*4882a593Smuzhiyun 	/* 4.11 enable pci bus controller state machines */
1124*4882a593Smuzhiyun 	host_cntl |= (OUTFF_ENB | CMDFF_ENB |
1125*4882a593Smuzhiyun 				QUICK_RD_RETRY | QUICK_WR_RETRY | PERR_INT_ENB);
1126*4882a593Smuzhiyun 	he_writel(he_dev, host_cntl, HOST_CNTL);
1127*4882a593Smuzhiyun 
1128*4882a593Smuzhiyun 	gen_cntl_0 |= INT_PROC_ENBL|INIT_ENB;
1129*4882a593Smuzhiyun 	pci_write_config_dword(pci_dev, GEN_CNTL_0, gen_cntl_0);
1130*4882a593Smuzhiyun 
1131*4882a593Smuzhiyun 	/*
1132*4882a593Smuzhiyun 	 * atm network controller initialization
1133*4882a593Smuzhiyun 	 */
1134*4882a593Smuzhiyun 
1135*4882a593Smuzhiyun 	/* 5.1.1 generic configuration state */
1136*4882a593Smuzhiyun 
1137*4882a593Smuzhiyun 	/*
1138*4882a593Smuzhiyun 	 *		local (cell) buffer memory map
1139*4882a593Smuzhiyun 	 *
1140*4882a593Smuzhiyun 	 *             HE155                          HE622
1141*4882a593Smuzhiyun 	 *
1142*4882a593Smuzhiyun 	 *        0 ____________1023 bytes  0 _______________________2047 bytes
1143*4882a593Smuzhiyun 	 *         |            |            |                   |   |
1144*4882a593Smuzhiyun 	 *         |  utility   |            |        rx0        |   |
1145*4882a593Smuzhiyun 	 *        5|____________|         255|___________________| u |
1146*4882a593Smuzhiyun 	 *        6|            |         256|                   | t |
1147*4882a593Smuzhiyun 	 *         |            |            |                   | i |
1148*4882a593Smuzhiyun 	 *         |    rx0     |     row    |        tx         | l |
1149*4882a593Smuzhiyun 	 *         |            |            |                   | i |
1150*4882a593Smuzhiyun 	 *         |            |         767|___________________| t |
1151*4882a593Smuzhiyun 	 *      517|____________|         768|                   | y |
1152*4882a593Smuzhiyun 	 * row  518|            |            |        rx1        |   |
1153*4882a593Smuzhiyun 	 *         |            |        1023|___________________|___|
1154*4882a593Smuzhiyun 	 *         |            |
1155*4882a593Smuzhiyun 	 *         |    tx      |
1156*4882a593Smuzhiyun 	 *         |            |
1157*4882a593Smuzhiyun 	 *         |            |
1158*4882a593Smuzhiyun 	 *     1535|____________|
1159*4882a593Smuzhiyun 	 *     1536|            |
1160*4882a593Smuzhiyun 	 *         |    rx1     |
1161*4882a593Smuzhiyun 	 *     2047|____________|
1162*4882a593Smuzhiyun 	 *
1163*4882a593Smuzhiyun 	 */
1164*4882a593Smuzhiyun 
1165*4882a593Smuzhiyun 	/* total 4096 connections */
1166*4882a593Smuzhiyun 	he_dev->vcibits = CONFIG_DEFAULT_VCIBITS;
1167*4882a593Smuzhiyun 	he_dev->vpibits = CONFIG_DEFAULT_VPIBITS;
1168*4882a593Smuzhiyun 
1169*4882a593Smuzhiyun 	if (nvpibits != -1 && nvcibits != -1 && nvpibits+nvcibits != HE_MAXCIDBITS) {
1170*4882a593Smuzhiyun 		hprintk("nvpibits + nvcibits != %d\n", HE_MAXCIDBITS);
1171*4882a593Smuzhiyun 		return -ENODEV;
1172*4882a593Smuzhiyun 	}
1173*4882a593Smuzhiyun 
1174*4882a593Smuzhiyun 	if (nvpibits != -1) {
1175*4882a593Smuzhiyun 		he_dev->vpibits = nvpibits;
1176*4882a593Smuzhiyun 		he_dev->vcibits = HE_MAXCIDBITS - nvpibits;
1177*4882a593Smuzhiyun 	}
1178*4882a593Smuzhiyun 
1179*4882a593Smuzhiyun 	if (nvcibits != -1) {
1180*4882a593Smuzhiyun 		he_dev->vcibits = nvcibits;
1181*4882a593Smuzhiyun 		he_dev->vpibits = HE_MAXCIDBITS - nvcibits;
1182*4882a593Smuzhiyun 	}
1183*4882a593Smuzhiyun 
1184*4882a593Smuzhiyun 
1185*4882a593Smuzhiyun 	if (he_is622(he_dev)) {
1186*4882a593Smuzhiyun 		he_dev->cells_per_row = 40;
1187*4882a593Smuzhiyun 		he_dev->bytes_per_row = 2048;
1188*4882a593Smuzhiyun 		he_dev->r0_numrows = 256;
1189*4882a593Smuzhiyun 		he_dev->tx_numrows = 512;
1190*4882a593Smuzhiyun 		he_dev->r1_numrows = 256;
1191*4882a593Smuzhiyun 		he_dev->r0_startrow = 0;
1192*4882a593Smuzhiyun 		he_dev->tx_startrow = 256;
1193*4882a593Smuzhiyun 		he_dev->r1_startrow = 768;
1194*4882a593Smuzhiyun 	} else {
1195*4882a593Smuzhiyun 		he_dev->cells_per_row = 20;
1196*4882a593Smuzhiyun 		he_dev->bytes_per_row = 1024;
1197*4882a593Smuzhiyun 		he_dev->r0_numrows = 512;
1198*4882a593Smuzhiyun 		he_dev->tx_numrows = 1018;
1199*4882a593Smuzhiyun 		he_dev->r1_numrows = 512;
1200*4882a593Smuzhiyun 		he_dev->r0_startrow = 6;
1201*4882a593Smuzhiyun 		he_dev->tx_startrow = 518;
1202*4882a593Smuzhiyun 		he_dev->r1_startrow = 1536;
1203*4882a593Smuzhiyun 	}
1204*4882a593Smuzhiyun 
1205*4882a593Smuzhiyun 	he_dev->cells_per_lbuf = 4;
1206*4882a593Smuzhiyun 	he_dev->buffer_limit = 4;
1207*4882a593Smuzhiyun 	he_dev->r0_numbuffs = he_dev->r0_numrows *
1208*4882a593Smuzhiyun 				he_dev->cells_per_row / he_dev->cells_per_lbuf;
1209*4882a593Smuzhiyun 	if (he_dev->r0_numbuffs > 2560)
1210*4882a593Smuzhiyun 		he_dev->r0_numbuffs = 2560;
1211*4882a593Smuzhiyun 
1212*4882a593Smuzhiyun 	he_dev->r1_numbuffs = he_dev->r1_numrows *
1213*4882a593Smuzhiyun 				he_dev->cells_per_row / he_dev->cells_per_lbuf;
1214*4882a593Smuzhiyun 	if (he_dev->r1_numbuffs > 2560)
1215*4882a593Smuzhiyun 		he_dev->r1_numbuffs = 2560;
1216*4882a593Smuzhiyun 
1217*4882a593Smuzhiyun 	he_dev->tx_numbuffs = he_dev->tx_numrows *
1218*4882a593Smuzhiyun 				he_dev->cells_per_row / he_dev->cells_per_lbuf;
1219*4882a593Smuzhiyun 	if (he_dev->tx_numbuffs > 5120)
1220*4882a593Smuzhiyun 		he_dev->tx_numbuffs = 5120;
1221*4882a593Smuzhiyun 
1222*4882a593Smuzhiyun 	/* 5.1.2 configure hardware dependent registers */
1223*4882a593Smuzhiyun 
1224*4882a593Smuzhiyun 	he_writel(he_dev,
1225*4882a593Smuzhiyun 		SLICE_X(0x2) | ARB_RNUM_MAX(0xf) | TH_PRTY(0x3) |
1226*4882a593Smuzhiyun 		RH_PRTY(0x3) | TL_PRTY(0x2) | RL_PRTY(0x1) |
1227*4882a593Smuzhiyun 		(he_is622(he_dev) ? BUS_MULTI(0x28) : BUS_MULTI(0x46)) |
1228*4882a593Smuzhiyun 		(he_is622(he_dev) ? NET_PREF(0x50) : NET_PREF(0x8c)),
1229*4882a593Smuzhiyun 								LBARB);
1230*4882a593Smuzhiyun 
1231*4882a593Smuzhiyun 	he_writel(he_dev, BANK_ON |
1232*4882a593Smuzhiyun 		(he_is622(he_dev) ? (REF_RATE(0x384) | WIDE_DATA) : REF_RATE(0x150)),
1233*4882a593Smuzhiyun 								SDRAMCON);
1234*4882a593Smuzhiyun 
1235*4882a593Smuzhiyun 	he_writel(he_dev,
1236*4882a593Smuzhiyun 		(he_is622(he_dev) ? RM_BANK_WAIT(1) : RM_BANK_WAIT(0)) |
1237*4882a593Smuzhiyun 						RM_RW_WAIT(1), RCMCONFIG);
1238*4882a593Smuzhiyun 	he_writel(he_dev,
1239*4882a593Smuzhiyun 		(he_is622(he_dev) ? TM_BANK_WAIT(2) : TM_BANK_WAIT(1)) |
1240*4882a593Smuzhiyun 						TM_RW_WAIT(1), TCMCONFIG);
1241*4882a593Smuzhiyun 
1242*4882a593Smuzhiyun 	he_writel(he_dev, he_dev->cells_per_lbuf * ATM_CELL_PAYLOAD, LB_CONFIG);
1243*4882a593Smuzhiyun 
1244*4882a593Smuzhiyun 	he_writel(he_dev,
1245*4882a593Smuzhiyun 		(he_is622(he_dev) ? UT_RD_DELAY(8) : UT_RD_DELAY(0)) |
1246*4882a593Smuzhiyun 		(he_is622(he_dev) ? RC_UT_MODE(0) : RC_UT_MODE(1)) |
1247*4882a593Smuzhiyun 		RX_VALVP(he_dev->vpibits) |
1248*4882a593Smuzhiyun 		RX_VALVC(he_dev->vcibits),			 RC_CONFIG);
1249*4882a593Smuzhiyun 
1250*4882a593Smuzhiyun 	he_writel(he_dev, DRF_THRESH(0x20) |
1251*4882a593Smuzhiyun 		(he_is622(he_dev) ? TX_UT_MODE(0) : TX_UT_MODE(1)) |
1252*4882a593Smuzhiyun 		TX_VCI_MASK(he_dev->vcibits) |
1253*4882a593Smuzhiyun 		LBFREE_CNT(he_dev->tx_numbuffs), 		TX_CONFIG);
1254*4882a593Smuzhiyun 
1255*4882a593Smuzhiyun 	he_writel(he_dev, 0x0, TXAAL5_PROTO);
1256*4882a593Smuzhiyun 
1257*4882a593Smuzhiyun 	he_writel(he_dev, PHY_INT_ENB |
1258*4882a593Smuzhiyun 		(he_is622(he_dev) ? PTMR_PRE(67 - 1) : PTMR_PRE(50 - 1)),
1259*4882a593Smuzhiyun 								RH_CONFIG);
1260*4882a593Smuzhiyun 
1261*4882a593Smuzhiyun 	/* 5.1.3 initialize connection memory */
1262*4882a593Smuzhiyun 
1263*4882a593Smuzhiyun 	for (i = 0; i < TCM_MEM_SIZE; ++i)
1264*4882a593Smuzhiyun 		he_writel_tcm(he_dev, 0, i);
1265*4882a593Smuzhiyun 
1266*4882a593Smuzhiyun 	for (i = 0; i < RCM_MEM_SIZE; ++i)
1267*4882a593Smuzhiyun 		he_writel_rcm(he_dev, 0, i);
1268*4882a593Smuzhiyun 
1269*4882a593Smuzhiyun 	/*
1270*4882a593Smuzhiyun 	 *	transmit connection memory map
1271*4882a593Smuzhiyun 	 *
1272*4882a593Smuzhiyun 	 *                  tx memory
1273*4882a593Smuzhiyun 	 *          0x0 ___________________
1274*4882a593Smuzhiyun 	 *             |                   |
1275*4882a593Smuzhiyun 	 *             |                   |
1276*4882a593Smuzhiyun 	 *             |       TSRa        |
1277*4882a593Smuzhiyun 	 *             |                   |
1278*4882a593Smuzhiyun 	 *             |                   |
1279*4882a593Smuzhiyun 	 *       0x8000|___________________|
1280*4882a593Smuzhiyun 	 *             |                   |
1281*4882a593Smuzhiyun 	 *             |       TSRb        |
1282*4882a593Smuzhiyun 	 *       0xc000|___________________|
1283*4882a593Smuzhiyun 	 *             |                   |
1284*4882a593Smuzhiyun 	 *             |       TSRc        |
1285*4882a593Smuzhiyun 	 *       0xe000|___________________|
1286*4882a593Smuzhiyun 	 *             |       TSRd        |
1287*4882a593Smuzhiyun 	 *       0xf000|___________________|
1288*4882a593Smuzhiyun 	 *             |       tmABR       |
1289*4882a593Smuzhiyun 	 *      0x10000|___________________|
1290*4882a593Smuzhiyun 	 *             |                   |
1291*4882a593Smuzhiyun 	 *             |       tmTPD       |
1292*4882a593Smuzhiyun 	 *             |___________________|
1293*4882a593Smuzhiyun 	 *             |                   |
1294*4882a593Smuzhiyun 	 *                      ....
1295*4882a593Smuzhiyun 	 *      0x1ffff|___________________|
1296*4882a593Smuzhiyun 	 *
1297*4882a593Smuzhiyun 	 *
1298*4882a593Smuzhiyun 	 */
1299*4882a593Smuzhiyun 
1300*4882a593Smuzhiyun 	he_writel(he_dev, CONFIG_TSRB, TSRB_BA);
1301*4882a593Smuzhiyun 	he_writel(he_dev, CONFIG_TSRC, TSRC_BA);
1302*4882a593Smuzhiyun 	he_writel(he_dev, CONFIG_TSRD, TSRD_BA);
1303*4882a593Smuzhiyun 	he_writel(he_dev, CONFIG_TMABR, TMABR_BA);
1304*4882a593Smuzhiyun 	he_writel(he_dev, CONFIG_TPDBA, TPD_BA);
1305*4882a593Smuzhiyun 
1306*4882a593Smuzhiyun 
1307*4882a593Smuzhiyun 	/*
1308*4882a593Smuzhiyun 	 *	receive connection memory map
1309*4882a593Smuzhiyun 	 *
1310*4882a593Smuzhiyun 	 *          0x0 ___________________
1311*4882a593Smuzhiyun 	 *             |                   |
1312*4882a593Smuzhiyun 	 *             |                   |
1313*4882a593Smuzhiyun 	 *             |       RSRa        |
1314*4882a593Smuzhiyun 	 *             |                   |
1315*4882a593Smuzhiyun 	 *             |                   |
1316*4882a593Smuzhiyun 	 *       0x8000|___________________|
1317*4882a593Smuzhiyun 	 *             |                   |
1318*4882a593Smuzhiyun 	 *             |             rx0/1 |
1319*4882a593Smuzhiyun 	 *             |       LBM         |   link lists of local
1320*4882a593Smuzhiyun 	 *             |             tx    |   buffer memory
1321*4882a593Smuzhiyun 	 *             |                   |
1322*4882a593Smuzhiyun 	 *       0xd000|___________________|
1323*4882a593Smuzhiyun 	 *             |                   |
1324*4882a593Smuzhiyun 	 *             |      rmABR        |
1325*4882a593Smuzhiyun 	 *       0xe000|___________________|
1326*4882a593Smuzhiyun 	 *             |                   |
1327*4882a593Smuzhiyun 	 *             |       RSRb        |
1328*4882a593Smuzhiyun 	 *             |___________________|
1329*4882a593Smuzhiyun 	 *             |                   |
1330*4882a593Smuzhiyun 	 *                      ....
1331*4882a593Smuzhiyun 	 *       0xffff|___________________|
1332*4882a593Smuzhiyun 	 */
1333*4882a593Smuzhiyun 
1334*4882a593Smuzhiyun 	he_writel(he_dev, 0x08000, RCMLBM_BA);
1335*4882a593Smuzhiyun 	he_writel(he_dev, 0x0e000, RCMRSRB_BA);
1336*4882a593Smuzhiyun 	he_writel(he_dev, 0x0d800, RCMABR_BA);
1337*4882a593Smuzhiyun 
1338*4882a593Smuzhiyun 	/* 5.1.4 initialize local buffer free pools linked lists */
1339*4882a593Smuzhiyun 
1340*4882a593Smuzhiyun 	he_init_rx_lbfp0(he_dev);
1341*4882a593Smuzhiyun 	he_init_rx_lbfp1(he_dev);
1342*4882a593Smuzhiyun 
1343*4882a593Smuzhiyun 	he_writel(he_dev, 0x0, RLBC_H);
1344*4882a593Smuzhiyun 	he_writel(he_dev, 0x0, RLBC_T);
1345*4882a593Smuzhiyun 	he_writel(he_dev, 0x0, RLBC_H2);
1346*4882a593Smuzhiyun 
1347*4882a593Smuzhiyun 	he_writel(he_dev, 512, RXTHRSH);	/* 10% of r0+r1 buffers */
1348*4882a593Smuzhiyun 	he_writel(he_dev, 256, LITHRSH); 	/* 5% of r0+r1 buffers */
1349*4882a593Smuzhiyun 
1350*4882a593Smuzhiyun 	he_init_tx_lbfp(he_dev);
1351*4882a593Smuzhiyun 
1352*4882a593Smuzhiyun 	he_writel(he_dev, he_is622(he_dev) ? 0x104780 : 0x800, UBUFF_BA);
1353*4882a593Smuzhiyun 
1354*4882a593Smuzhiyun 	/* 5.1.5 initialize intermediate receive queues */
1355*4882a593Smuzhiyun 
1356*4882a593Smuzhiyun 	if (he_is622(he_dev)) {
1357*4882a593Smuzhiyun 		he_writel(he_dev, 0x000f, G0_INMQ_S);
1358*4882a593Smuzhiyun 		he_writel(he_dev, 0x200f, G0_INMQ_L);
1359*4882a593Smuzhiyun 
1360*4882a593Smuzhiyun 		he_writel(he_dev, 0x001f, G1_INMQ_S);
1361*4882a593Smuzhiyun 		he_writel(he_dev, 0x201f, G1_INMQ_L);
1362*4882a593Smuzhiyun 
1363*4882a593Smuzhiyun 		he_writel(he_dev, 0x002f, G2_INMQ_S);
1364*4882a593Smuzhiyun 		he_writel(he_dev, 0x202f, G2_INMQ_L);
1365*4882a593Smuzhiyun 
1366*4882a593Smuzhiyun 		he_writel(he_dev, 0x003f, G3_INMQ_S);
1367*4882a593Smuzhiyun 		he_writel(he_dev, 0x203f, G3_INMQ_L);
1368*4882a593Smuzhiyun 
1369*4882a593Smuzhiyun 		he_writel(he_dev, 0x004f, G4_INMQ_S);
1370*4882a593Smuzhiyun 		he_writel(he_dev, 0x204f, G4_INMQ_L);
1371*4882a593Smuzhiyun 
1372*4882a593Smuzhiyun 		he_writel(he_dev, 0x005f, G5_INMQ_S);
1373*4882a593Smuzhiyun 		he_writel(he_dev, 0x205f, G5_INMQ_L);
1374*4882a593Smuzhiyun 
1375*4882a593Smuzhiyun 		he_writel(he_dev, 0x006f, G6_INMQ_S);
1376*4882a593Smuzhiyun 		he_writel(he_dev, 0x206f, G6_INMQ_L);
1377*4882a593Smuzhiyun 
1378*4882a593Smuzhiyun 		he_writel(he_dev, 0x007f, G7_INMQ_S);
1379*4882a593Smuzhiyun 		he_writel(he_dev, 0x207f, G7_INMQ_L);
1380*4882a593Smuzhiyun 	} else {
1381*4882a593Smuzhiyun 		he_writel(he_dev, 0x0000, G0_INMQ_S);
1382*4882a593Smuzhiyun 		he_writel(he_dev, 0x0008, G0_INMQ_L);
1383*4882a593Smuzhiyun 
1384*4882a593Smuzhiyun 		he_writel(he_dev, 0x0001, G1_INMQ_S);
1385*4882a593Smuzhiyun 		he_writel(he_dev, 0x0009, G1_INMQ_L);
1386*4882a593Smuzhiyun 
1387*4882a593Smuzhiyun 		he_writel(he_dev, 0x0002, G2_INMQ_S);
1388*4882a593Smuzhiyun 		he_writel(he_dev, 0x000a, G2_INMQ_L);
1389*4882a593Smuzhiyun 
1390*4882a593Smuzhiyun 		he_writel(he_dev, 0x0003, G3_INMQ_S);
1391*4882a593Smuzhiyun 		he_writel(he_dev, 0x000b, G3_INMQ_L);
1392*4882a593Smuzhiyun 
1393*4882a593Smuzhiyun 		he_writel(he_dev, 0x0004, G4_INMQ_S);
1394*4882a593Smuzhiyun 		he_writel(he_dev, 0x000c, G4_INMQ_L);
1395*4882a593Smuzhiyun 
1396*4882a593Smuzhiyun 		he_writel(he_dev, 0x0005, G5_INMQ_S);
1397*4882a593Smuzhiyun 		he_writel(he_dev, 0x000d, G5_INMQ_L);
1398*4882a593Smuzhiyun 
1399*4882a593Smuzhiyun 		he_writel(he_dev, 0x0006, G6_INMQ_S);
1400*4882a593Smuzhiyun 		he_writel(he_dev, 0x000e, G6_INMQ_L);
1401*4882a593Smuzhiyun 
1402*4882a593Smuzhiyun 		he_writel(he_dev, 0x0007, G7_INMQ_S);
1403*4882a593Smuzhiyun 		he_writel(he_dev, 0x000f, G7_INMQ_L);
1404*4882a593Smuzhiyun 	}
1405*4882a593Smuzhiyun 
1406*4882a593Smuzhiyun 	/* 5.1.6 application tunable parameters */
1407*4882a593Smuzhiyun 
1408*4882a593Smuzhiyun 	he_writel(he_dev, 0x0, MCC);
1409*4882a593Smuzhiyun 	he_writel(he_dev, 0x0, OEC);
1410*4882a593Smuzhiyun 	he_writel(he_dev, 0x0, DCC);
1411*4882a593Smuzhiyun 	he_writel(he_dev, 0x0, CEC);
1412*4882a593Smuzhiyun 
1413*4882a593Smuzhiyun 	/* 5.1.7 cs block initialization */
1414*4882a593Smuzhiyun 
1415*4882a593Smuzhiyun 	he_init_cs_block(he_dev);
1416*4882a593Smuzhiyun 
1417*4882a593Smuzhiyun 	/* 5.1.8 cs block connection memory initialization */
1418*4882a593Smuzhiyun 
1419*4882a593Smuzhiyun 	if (he_init_cs_block_rcm(he_dev) < 0)
1420*4882a593Smuzhiyun 		return -ENOMEM;
1421*4882a593Smuzhiyun 
1422*4882a593Smuzhiyun 	/* 5.1.10 initialize host structures */
1423*4882a593Smuzhiyun 
1424*4882a593Smuzhiyun 	he_init_tpdrq(he_dev);
1425*4882a593Smuzhiyun 
1426*4882a593Smuzhiyun 	he_dev->tpd_pool = dma_pool_create("tpd", &he_dev->pci_dev->dev,
1427*4882a593Smuzhiyun 					   sizeof(struct he_tpd), TPD_ALIGNMENT, 0);
1428*4882a593Smuzhiyun 	if (he_dev->tpd_pool == NULL) {
1429*4882a593Smuzhiyun 		hprintk("unable to create tpd dma_pool\n");
1430*4882a593Smuzhiyun 		return -ENOMEM;
1431*4882a593Smuzhiyun 	}
1432*4882a593Smuzhiyun 
1433*4882a593Smuzhiyun 	INIT_LIST_HEAD(&he_dev->outstanding_tpds);
1434*4882a593Smuzhiyun 
1435*4882a593Smuzhiyun 	if (he_init_group(he_dev, 0) != 0)
1436*4882a593Smuzhiyun 		return -ENOMEM;
1437*4882a593Smuzhiyun 
1438*4882a593Smuzhiyun 	for (group = 1; group < HE_NUM_GROUPS; ++group) {
1439*4882a593Smuzhiyun 		he_writel(he_dev, 0x0, G0_RBPS_S + (group * 32));
1440*4882a593Smuzhiyun 		he_writel(he_dev, 0x0, G0_RBPS_T + (group * 32));
1441*4882a593Smuzhiyun 		he_writel(he_dev, 0x0, G0_RBPS_QI + (group * 32));
1442*4882a593Smuzhiyun 		he_writel(he_dev, RBP_THRESH(0x1) | RBP_QSIZE(0x0),
1443*4882a593Smuzhiyun 						G0_RBPS_BS + (group * 32));
1444*4882a593Smuzhiyun 
1445*4882a593Smuzhiyun 		he_writel(he_dev, 0x0, G0_RBPL_S + (group * 32));
1446*4882a593Smuzhiyun 		he_writel(he_dev, 0x0, G0_RBPL_T + (group * 32));
1447*4882a593Smuzhiyun 		he_writel(he_dev, RBP_THRESH(0x1) | RBP_QSIZE(0x0),
1448*4882a593Smuzhiyun 						G0_RBPL_QI + (group * 32));
1449*4882a593Smuzhiyun 		he_writel(he_dev, 0x0, G0_RBPL_BS + (group * 32));
1450*4882a593Smuzhiyun 
1451*4882a593Smuzhiyun 		he_writel(he_dev, 0x0, G0_RBRQ_ST + (group * 16));
1452*4882a593Smuzhiyun 		he_writel(he_dev, 0x0, G0_RBRQ_H + (group * 16));
1453*4882a593Smuzhiyun 		he_writel(he_dev, RBRQ_THRESH(0x1) | RBRQ_SIZE(0x0),
1454*4882a593Smuzhiyun 						G0_RBRQ_Q + (group * 16));
1455*4882a593Smuzhiyun 		he_writel(he_dev, 0x0, G0_RBRQ_I + (group * 16));
1456*4882a593Smuzhiyun 
1457*4882a593Smuzhiyun 		he_writel(he_dev, 0x0, G0_TBRQ_B_T + (group * 16));
1458*4882a593Smuzhiyun 		he_writel(he_dev, 0x0, G0_TBRQ_H + (group * 16));
1459*4882a593Smuzhiyun 		he_writel(he_dev, TBRQ_THRESH(0x1),
1460*4882a593Smuzhiyun 						G0_TBRQ_THRESH + (group * 16));
1461*4882a593Smuzhiyun 		he_writel(he_dev, 0x0, G0_TBRQ_S + (group * 16));
1462*4882a593Smuzhiyun 	}
1463*4882a593Smuzhiyun 
1464*4882a593Smuzhiyun 	/* host status page */
1465*4882a593Smuzhiyun 
1466*4882a593Smuzhiyun 	he_dev->hsp = dma_alloc_coherent(&he_dev->pci_dev->dev,
1467*4882a593Smuzhiyun 					 sizeof(struct he_hsp),
1468*4882a593Smuzhiyun 					 &he_dev->hsp_phys, GFP_KERNEL);
1469*4882a593Smuzhiyun 	if (he_dev->hsp == NULL) {
1470*4882a593Smuzhiyun 		hprintk("failed to allocate host status page\n");
1471*4882a593Smuzhiyun 		return -ENOMEM;
1472*4882a593Smuzhiyun 	}
1473*4882a593Smuzhiyun 	he_writel(he_dev, he_dev->hsp_phys, HSP_BA);
1474*4882a593Smuzhiyun 
1475*4882a593Smuzhiyun 	/* initialize framer */
1476*4882a593Smuzhiyun 
1477*4882a593Smuzhiyun #ifdef CONFIG_ATM_HE_USE_SUNI
1478*4882a593Smuzhiyun 	if (he_isMM(he_dev))
1479*4882a593Smuzhiyun 		suni_init(he_dev->atm_dev);
1480*4882a593Smuzhiyun 	if (he_dev->atm_dev->phy && he_dev->atm_dev->phy->start)
1481*4882a593Smuzhiyun 		he_dev->atm_dev->phy->start(he_dev->atm_dev);
1482*4882a593Smuzhiyun #endif /* CONFIG_ATM_HE_USE_SUNI */
1483*4882a593Smuzhiyun 
1484*4882a593Smuzhiyun 	if (sdh) {
1485*4882a593Smuzhiyun 		/* this really should be in suni.c but for now... */
1486*4882a593Smuzhiyun 		int val;
1487*4882a593Smuzhiyun 
1488*4882a593Smuzhiyun 		val = he_phy_get(he_dev->atm_dev, SUNI_TPOP_APM);
1489*4882a593Smuzhiyun 		val = (val & ~SUNI_TPOP_APM_S) | (SUNI_TPOP_S_SDH << SUNI_TPOP_APM_S_SHIFT);
1490*4882a593Smuzhiyun 		he_phy_put(he_dev->atm_dev, val, SUNI_TPOP_APM);
1491*4882a593Smuzhiyun 		he_phy_put(he_dev->atm_dev, SUNI_TACP_IUCHP_CLP, SUNI_TACP_IUCHP);
1492*4882a593Smuzhiyun 	}
1493*4882a593Smuzhiyun 
1494*4882a593Smuzhiyun 	/* 5.1.12 enable transmit and receive */
1495*4882a593Smuzhiyun 
1496*4882a593Smuzhiyun 	reg = he_readl_mbox(he_dev, CS_ERCTL0);
1497*4882a593Smuzhiyun 	reg |= TX_ENABLE|ER_ENABLE;
1498*4882a593Smuzhiyun 	he_writel_mbox(he_dev, reg, CS_ERCTL0);
1499*4882a593Smuzhiyun 
1500*4882a593Smuzhiyun 	reg = he_readl(he_dev, RC_CONFIG);
1501*4882a593Smuzhiyun 	reg |= RX_ENABLE;
1502*4882a593Smuzhiyun 	he_writel(he_dev, reg, RC_CONFIG);
1503*4882a593Smuzhiyun 
1504*4882a593Smuzhiyun 	for (i = 0; i < HE_NUM_CS_STPER; ++i) {
1505*4882a593Smuzhiyun 		he_dev->cs_stper[i].inuse = 0;
1506*4882a593Smuzhiyun 		he_dev->cs_stper[i].pcr = -1;
1507*4882a593Smuzhiyun 	}
1508*4882a593Smuzhiyun 	he_dev->total_bw = 0;
1509*4882a593Smuzhiyun 
1510*4882a593Smuzhiyun 
1511*4882a593Smuzhiyun 	/* atm linux initialization */
1512*4882a593Smuzhiyun 
1513*4882a593Smuzhiyun 	he_dev->atm_dev->ci_range.vpi_bits = he_dev->vpibits;
1514*4882a593Smuzhiyun 	he_dev->atm_dev->ci_range.vci_bits = he_dev->vcibits;
1515*4882a593Smuzhiyun 
1516*4882a593Smuzhiyun 	he_dev->irq_peak = 0;
1517*4882a593Smuzhiyun 	he_dev->rbrq_peak = 0;
1518*4882a593Smuzhiyun 	he_dev->rbpl_peak = 0;
1519*4882a593Smuzhiyun 	he_dev->tbrq_peak = 0;
1520*4882a593Smuzhiyun 
1521*4882a593Smuzhiyun 	HPRINTK("hell bent for leather!\n");
1522*4882a593Smuzhiyun 
1523*4882a593Smuzhiyun 	return 0;
1524*4882a593Smuzhiyun }
1525*4882a593Smuzhiyun 
1526*4882a593Smuzhiyun static void
he_stop(struct he_dev * he_dev)1527*4882a593Smuzhiyun he_stop(struct he_dev *he_dev)
1528*4882a593Smuzhiyun {
1529*4882a593Smuzhiyun 	struct he_buff *heb, *next;
1530*4882a593Smuzhiyun 	struct pci_dev *pci_dev;
1531*4882a593Smuzhiyun 	u32 gen_cntl_0, reg;
1532*4882a593Smuzhiyun 	u16 command;
1533*4882a593Smuzhiyun 
1534*4882a593Smuzhiyun 	pci_dev = he_dev->pci_dev;
1535*4882a593Smuzhiyun 
1536*4882a593Smuzhiyun 	/* disable interrupts */
1537*4882a593Smuzhiyun 
1538*4882a593Smuzhiyun 	if (he_dev->membase) {
1539*4882a593Smuzhiyun 		pci_read_config_dword(pci_dev, GEN_CNTL_0, &gen_cntl_0);
1540*4882a593Smuzhiyun 		gen_cntl_0 &= ~(INT_PROC_ENBL | INIT_ENB);
1541*4882a593Smuzhiyun 		pci_write_config_dword(pci_dev, GEN_CNTL_0, gen_cntl_0);
1542*4882a593Smuzhiyun 
1543*4882a593Smuzhiyun 		tasklet_disable(&he_dev->tasklet);
1544*4882a593Smuzhiyun 
1545*4882a593Smuzhiyun 		/* disable recv and transmit */
1546*4882a593Smuzhiyun 
1547*4882a593Smuzhiyun 		reg = he_readl_mbox(he_dev, CS_ERCTL0);
1548*4882a593Smuzhiyun 		reg &= ~(TX_ENABLE|ER_ENABLE);
1549*4882a593Smuzhiyun 		he_writel_mbox(he_dev, reg, CS_ERCTL0);
1550*4882a593Smuzhiyun 
1551*4882a593Smuzhiyun 		reg = he_readl(he_dev, RC_CONFIG);
1552*4882a593Smuzhiyun 		reg &= ~(RX_ENABLE);
1553*4882a593Smuzhiyun 		he_writel(he_dev, reg, RC_CONFIG);
1554*4882a593Smuzhiyun 	}
1555*4882a593Smuzhiyun 
1556*4882a593Smuzhiyun #ifdef CONFIG_ATM_HE_USE_SUNI
1557*4882a593Smuzhiyun 	if (he_dev->atm_dev->phy && he_dev->atm_dev->phy->stop)
1558*4882a593Smuzhiyun 		he_dev->atm_dev->phy->stop(he_dev->atm_dev);
1559*4882a593Smuzhiyun #endif /* CONFIG_ATM_HE_USE_SUNI */
1560*4882a593Smuzhiyun 
1561*4882a593Smuzhiyun 	if (he_dev->irq)
1562*4882a593Smuzhiyun 		free_irq(he_dev->irq, he_dev);
1563*4882a593Smuzhiyun 
1564*4882a593Smuzhiyun 	if (he_dev->irq_base)
1565*4882a593Smuzhiyun 		dma_free_coherent(&he_dev->pci_dev->dev, (CONFIG_IRQ_SIZE + 1)
1566*4882a593Smuzhiyun 				  * sizeof(struct he_irq), he_dev->irq_base, he_dev->irq_phys);
1567*4882a593Smuzhiyun 
1568*4882a593Smuzhiyun 	if (he_dev->hsp)
1569*4882a593Smuzhiyun 		dma_free_coherent(&he_dev->pci_dev->dev, sizeof(struct he_hsp),
1570*4882a593Smuzhiyun 				  he_dev->hsp, he_dev->hsp_phys);
1571*4882a593Smuzhiyun 
1572*4882a593Smuzhiyun 	if (he_dev->rbpl_base) {
1573*4882a593Smuzhiyun 		list_for_each_entry_safe(heb, next, &he_dev->rbpl_outstanding, entry)
1574*4882a593Smuzhiyun 			dma_pool_free(he_dev->rbpl_pool, heb, heb->mapping);
1575*4882a593Smuzhiyun 
1576*4882a593Smuzhiyun 		dma_free_coherent(&he_dev->pci_dev->dev, CONFIG_RBPL_SIZE
1577*4882a593Smuzhiyun 				  * sizeof(struct he_rbp), he_dev->rbpl_base, he_dev->rbpl_phys);
1578*4882a593Smuzhiyun 	}
1579*4882a593Smuzhiyun 
1580*4882a593Smuzhiyun 	kfree(he_dev->rbpl_virt);
1581*4882a593Smuzhiyun 	kfree(he_dev->rbpl_table);
1582*4882a593Smuzhiyun 	dma_pool_destroy(he_dev->rbpl_pool);
1583*4882a593Smuzhiyun 
1584*4882a593Smuzhiyun 	if (he_dev->rbrq_base)
1585*4882a593Smuzhiyun 		dma_free_coherent(&he_dev->pci_dev->dev, CONFIG_RBRQ_SIZE * sizeof(struct he_rbrq),
1586*4882a593Smuzhiyun 				  he_dev->rbrq_base, he_dev->rbrq_phys);
1587*4882a593Smuzhiyun 
1588*4882a593Smuzhiyun 	if (he_dev->tbrq_base)
1589*4882a593Smuzhiyun 		dma_free_coherent(&he_dev->pci_dev->dev, CONFIG_TBRQ_SIZE * sizeof(struct he_tbrq),
1590*4882a593Smuzhiyun 				  he_dev->tbrq_base, he_dev->tbrq_phys);
1591*4882a593Smuzhiyun 
1592*4882a593Smuzhiyun 	if (he_dev->tpdrq_base)
1593*4882a593Smuzhiyun 		dma_free_coherent(&he_dev->pci_dev->dev, CONFIG_TBRQ_SIZE * sizeof(struct he_tbrq),
1594*4882a593Smuzhiyun 				  he_dev->tpdrq_base, he_dev->tpdrq_phys);
1595*4882a593Smuzhiyun 
1596*4882a593Smuzhiyun 	dma_pool_destroy(he_dev->tpd_pool);
1597*4882a593Smuzhiyun 
1598*4882a593Smuzhiyun 	if (he_dev->pci_dev) {
1599*4882a593Smuzhiyun 		pci_read_config_word(he_dev->pci_dev, PCI_COMMAND, &command);
1600*4882a593Smuzhiyun 		command &= ~(PCI_COMMAND_MEMORY | PCI_COMMAND_MASTER);
1601*4882a593Smuzhiyun 		pci_write_config_word(he_dev->pci_dev, PCI_COMMAND, command);
1602*4882a593Smuzhiyun 	}
1603*4882a593Smuzhiyun 
1604*4882a593Smuzhiyun 	if (he_dev->membase)
1605*4882a593Smuzhiyun 		iounmap(he_dev->membase);
1606*4882a593Smuzhiyun }
1607*4882a593Smuzhiyun 
1608*4882a593Smuzhiyun static struct he_tpd *
__alloc_tpd(struct he_dev * he_dev)1609*4882a593Smuzhiyun __alloc_tpd(struct he_dev *he_dev)
1610*4882a593Smuzhiyun {
1611*4882a593Smuzhiyun 	struct he_tpd *tpd;
1612*4882a593Smuzhiyun 	dma_addr_t mapping;
1613*4882a593Smuzhiyun 
1614*4882a593Smuzhiyun 	tpd = dma_pool_alloc(he_dev->tpd_pool, GFP_ATOMIC, &mapping);
1615*4882a593Smuzhiyun 	if (tpd == NULL)
1616*4882a593Smuzhiyun 		return NULL;
1617*4882a593Smuzhiyun 
1618*4882a593Smuzhiyun 	tpd->status = TPD_ADDR(mapping);
1619*4882a593Smuzhiyun 	tpd->reserved = 0;
1620*4882a593Smuzhiyun 	tpd->iovec[0].addr = 0; tpd->iovec[0].len = 0;
1621*4882a593Smuzhiyun 	tpd->iovec[1].addr = 0; tpd->iovec[1].len = 0;
1622*4882a593Smuzhiyun 	tpd->iovec[2].addr = 0; tpd->iovec[2].len = 0;
1623*4882a593Smuzhiyun 
1624*4882a593Smuzhiyun 	return tpd;
1625*4882a593Smuzhiyun }
1626*4882a593Smuzhiyun 
1627*4882a593Smuzhiyun #define AAL5_LEN(buf,len) 						\
1628*4882a593Smuzhiyun 			((((unsigned char *)(buf))[(len)-6] << 8) |	\
1629*4882a593Smuzhiyun 				(((unsigned char *)(buf))[(len)-5]))
1630*4882a593Smuzhiyun 
1631*4882a593Smuzhiyun /* 2.10.1.2 receive
1632*4882a593Smuzhiyun  *
1633*4882a593Smuzhiyun  * aal5 packets can optionally return the tcp checksum in the lower
1634*4882a593Smuzhiyun  * 16 bits of the crc (RSR0_TCP_CKSUM)
1635*4882a593Smuzhiyun  */
1636*4882a593Smuzhiyun 
1637*4882a593Smuzhiyun #define TCP_CKSUM(buf,len) 						\
1638*4882a593Smuzhiyun 			((((unsigned char *)(buf))[(len)-2] << 8) |	\
1639*4882a593Smuzhiyun 				(((unsigned char *)(buf))[(len-1)]))
1640*4882a593Smuzhiyun 
1641*4882a593Smuzhiyun static int
he_service_rbrq(struct he_dev * he_dev,int group)1642*4882a593Smuzhiyun he_service_rbrq(struct he_dev *he_dev, int group)
1643*4882a593Smuzhiyun {
1644*4882a593Smuzhiyun 	struct he_rbrq *rbrq_tail = (struct he_rbrq *)
1645*4882a593Smuzhiyun 				((unsigned long)he_dev->rbrq_base |
1646*4882a593Smuzhiyun 					he_dev->hsp->group[group].rbrq_tail);
1647*4882a593Smuzhiyun 	unsigned cid, lastcid = -1;
1648*4882a593Smuzhiyun 	struct sk_buff *skb;
1649*4882a593Smuzhiyun 	struct atm_vcc *vcc = NULL;
1650*4882a593Smuzhiyun 	struct he_vcc *he_vcc;
1651*4882a593Smuzhiyun 	struct he_buff *heb, *next;
1652*4882a593Smuzhiyun 	int i;
1653*4882a593Smuzhiyun 	int pdus_assembled = 0;
1654*4882a593Smuzhiyun 	int updated = 0;
1655*4882a593Smuzhiyun 
1656*4882a593Smuzhiyun 	read_lock(&vcc_sklist_lock);
1657*4882a593Smuzhiyun 	while (he_dev->rbrq_head != rbrq_tail) {
1658*4882a593Smuzhiyun 		++updated;
1659*4882a593Smuzhiyun 
1660*4882a593Smuzhiyun 		HPRINTK("%p rbrq%d 0x%x len=%d cid=0x%x %s%s%s%s%s%s\n",
1661*4882a593Smuzhiyun 			he_dev->rbrq_head, group,
1662*4882a593Smuzhiyun 			RBRQ_ADDR(he_dev->rbrq_head),
1663*4882a593Smuzhiyun 			RBRQ_BUFLEN(he_dev->rbrq_head),
1664*4882a593Smuzhiyun 			RBRQ_CID(he_dev->rbrq_head),
1665*4882a593Smuzhiyun 			RBRQ_CRC_ERR(he_dev->rbrq_head) ? " CRC_ERR" : "",
1666*4882a593Smuzhiyun 			RBRQ_LEN_ERR(he_dev->rbrq_head) ? " LEN_ERR" : "",
1667*4882a593Smuzhiyun 			RBRQ_END_PDU(he_dev->rbrq_head) ? " END_PDU" : "",
1668*4882a593Smuzhiyun 			RBRQ_AAL5_PROT(he_dev->rbrq_head) ? " AAL5_PROT" : "",
1669*4882a593Smuzhiyun 			RBRQ_CON_CLOSED(he_dev->rbrq_head) ? " CON_CLOSED" : "",
1670*4882a593Smuzhiyun 			RBRQ_HBUF_ERR(he_dev->rbrq_head) ? " HBUF_ERR" : "");
1671*4882a593Smuzhiyun 
1672*4882a593Smuzhiyun 		i = RBRQ_ADDR(he_dev->rbrq_head) >> RBP_IDX_OFFSET;
1673*4882a593Smuzhiyun 		heb = he_dev->rbpl_virt[i];
1674*4882a593Smuzhiyun 
1675*4882a593Smuzhiyun 		cid = RBRQ_CID(he_dev->rbrq_head);
1676*4882a593Smuzhiyun 		if (cid != lastcid)
1677*4882a593Smuzhiyun 			vcc = __find_vcc(he_dev, cid);
1678*4882a593Smuzhiyun 		lastcid = cid;
1679*4882a593Smuzhiyun 
1680*4882a593Smuzhiyun 		if (vcc == NULL || (he_vcc = HE_VCC(vcc)) == NULL) {
1681*4882a593Smuzhiyun 			hprintk("vcc/he_vcc == NULL  (cid 0x%x)\n", cid);
1682*4882a593Smuzhiyun 			if (!RBRQ_HBUF_ERR(he_dev->rbrq_head)) {
1683*4882a593Smuzhiyun 				clear_bit(i, he_dev->rbpl_table);
1684*4882a593Smuzhiyun 				list_del(&heb->entry);
1685*4882a593Smuzhiyun 				dma_pool_free(he_dev->rbpl_pool, heb, heb->mapping);
1686*4882a593Smuzhiyun 			}
1687*4882a593Smuzhiyun 
1688*4882a593Smuzhiyun 			goto next_rbrq_entry;
1689*4882a593Smuzhiyun 		}
1690*4882a593Smuzhiyun 
1691*4882a593Smuzhiyun 		if (RBRQ_HBUF_ERR(he_dev->rbrq_head)) {
1692*4882a593Smuzhiyun 			hprintk("HBUF_ERR!  (cid 0x%x)\n", cid);
1693*4882a593Smuzhiyun 			atomic_inc(&vcc->stats->rx_drop);
1694*4882a593Smuzhiyun 			goto return_host_buffers;
1695*4882a593Smuzhiyun 		}
1696*4882a593Smuzhiyun 
1697*4882a593Smuzhiyun 		heb->len = RBRQ_BUFLEN(he_dev->rbrq_head) * 4;
1698*4882a593Smuzhiyun 		clear_bit(i, he_dev->rbpl_table);
1699*4882a593Smuzhiyun 		list_move_tail(&heb->entry, &he_vcc->buffers);
1700*4882a593Smuzhiyun 		he_vcc->pdu_len += heb->len;
1701*4882a593Smuzhiyun 
1702*4882a593Smuzhiyun 		if (RBRQ_CON_CLOSED(he_dev->rbrq_head)) {
1703*4882a593Smuzhiyun 			lastcid = -1;
1704*4882a593Smuzhiyun 			HPRINTK("wake_up rx_waitq  (cid 0x%x)\n", cid);
1705*4882a593Smuzhiyun 			wake_up(&he_vcc->rx_waitq);
1706*4882a593Smuzhiyun 			goto return_host_buffers;
1707*4882a593Smuzhiyun 		}
1708*4882a593Smuzhiyun 
1709*4882a593Smuzhiyun 		if (!RBRQ_END_PDU(he_dev->rbrq_head))
1710*4882a593Smuzhiyun 			goto next_rbrq_entry;
1711*4882a593Smuzhiyun 
1712*4882a593Smuzhiyun 		if (RBRQ_LEN_ERR(he_dev->rbrq_head)
1713*4882a593Smuzhiyun 				|| RBRQ_CRC_ERR(he_dev->rbrq_head)) {
1714*4882a593Smuzhiyun 			HPRINTK("%s%s (%d.%d)\n",
1715*4882a593Smuzhiyun 				RBRQ_CRC_ERR(he_dev->rbrq_head)
1716*4882a593Smuzhiyun 							? "CRC_ERR " : "",
1717*4882a593Smuzhiyun 				RBRQ_LEN_ERR(he_dev->rbrq_head)
1718*4882a593Smuzhiyun 							? "LEN_ERR" : "",
1719*4882a593Smuzhiyun 							vcc->vpi, vcc->vci);
1720*4882a593Smuzhiyun 			atomic_inc(&vcc->stats->rx_err);
1721*4882a593Smuzhiyun 			goto return_host_buffers;
1722*4882a593Smuzhiyun 		}
1723*4882a593Smuzhiyun 
1724*4882a593Smuzhiyun 		skb = atm_alloc_charge(vcc, he_vcc->pdu_len + rx_skb_reserve,
1725*4882a593Smuzhiyun 							GFP_ATOMIC);
1726*4882a593Smuzhiyun 		if (!skb) {
1727*4882a593Smuzhiyun 			HPRINTK("charge failed (%d.%d)\n", vcc->vpi, vcc->vci);
1728*4882a593Smuzhiyun 			goto return_host_buffers;
1729*4882a593Smuzhiyun 		}
1730*4882a593Smuzhiyun 
1731*4882a593Smuzhiyun 		if (rx_skb_reserve > 0)
1732*4882a593Smuzhiyun 			skb_reserve(skb, rx_skb_reserve);
1733*4882a593Smuzhiyun 
1734*4882a593Smuzhiyun 		__net_timestamp(skb);
1735*4882a593Smuzhiyun 
1736*4882a593Smuzhiyun 		list_for_each_entry(heb, &he_vcc->buffers, entry)
1737*4882a593Smuzhiyun 			skb_put_data(skb, &heb->data, heb->len);
1738*4882a593Smuzhiyun 
1739*4882a593Smuzhiyun 		switch (vcc->qos.aal) {
1740*4882a593Smuzhiyun 			case ATM_AAL0:
1741*4882a593Smuzhiyun 				/* 2.10.1.5 raw cell receive */
1742*4882a593Smuzhiyun 				skb->len = ATM_AAL0_SDU;
1743*4882a593Smuzhiyun 				skb_set_tail_pointer(skb, skb->len);
1744*4882a593Smuzhiyun 				break;
1745*4882a593Smuzhiyun 			case ATM_AAL5:
1746*4882a593Smuzhiyun 				/* 2.10.1.2 aal5 receive */
1747*4882a593Smuzhiyun 
1748*4882a593Smuzhiyun 				skb->len = AAL5_LEN(skb->data, he_vcc->pdu_len);
1749*4882a593Smuzhiyun 				skb_set_tail_pointer(skb, skb->len);
1750*4882a593Smuzhiyun #ifdef USE_CHECKSUM_HW
1751*4882a593Smuzhiyun 				if (vcc->vpi == 0 && vcc->vci >= ATM_NOT_RSV_VCI) {
1752*4882a593Smuzhiyun 					skb->ip_summed = CHECKSUM_COMPLETE;
1753*4882a593Smuzhiyun 					skb->csum = TCP_CKSUM(skb->data,
1754*4882a593Smuzhiyun 							he_vcc->pdu_len);
1755*4882a593Smuzhiyun 				}
1756*4882a593Smuzhiyun #endif
1757*4882a593Smuzhiyun 				break;
1758*4882a593Smuzhiyun 		}
1759*4882a593Smuzhiyun 
1760*4882a593Smuzhiyun #ifdef should_never_happen
1761*4882a593Smuzhiyun 		if (skb->len > vcc->qos.rxtp.max_sdu)
1762*4882a593Smuzhiyun 			hprintk("pdu_len (%d) > vcc->qos.rxtp.max_sdu (%d)!  cid 0x%x\n", skb->len, vcc->qos.rxtp.max_sdu, cid);
1763*4882a593Smuzhiyun #endif
1764*4882a593Smuzhiyun 
1765*4882a593Smuzhiyun #ifdef notdef
1766*4882a593Smuzhiyun 		ATM_SKB(skb)->vcc = vcc;
1767*4882a593Smuzhiyun #endif
1768*4882a593Smuzhiyun 		spin_unlock(&he_dev->global_lock);
1769*4882a593Smuzhiyun 		vcc->push(vcc, skb);
1770*4882a593Smuzhiyun 		spin_lock(&he_dev->global_lock);
1771*4882a593Smuzhiyun 
1772*4882a593Smuzhiyun 		atomic_inc(&vcc->stats->rx);
1773*4882a593Smuzhiyun 
1774*4882a593Smuzhiyun return_host_buffers:
1775*4882a593Smuzhiyun 		++pdus_assembled;
1776*4882a593Smuzhiyun 
1777*4882a593Smuzhiyun 		list_for_each_entry_safe(heb, next, &he_vcc->buffers, entry)
1778*4882a593Smuzhiyun 			dma_pool_free(he_dev->rbpl_pool, heb, heb->mapping);
1779*4882a593Smuzhiyun 		INIT_LIST_HEAD(&he_vcc->buffers);
1780*4882a593Smuzhiyun 		he_vcc->pdu_len = 0;
1781*4882a593Smuzhiyun 
1782*4882a593Smuzhiyun next_rbrq_entry:
1783*4882a593Smuzhiyun 		he_dev->rbrq_head = (struct he_rbrq *)
1784*4882a593Smuzhiyun 				((unsigned long) he_dev->rbrq_base |
1785*4882a593Smuzhiyun 					RBRQ_MASK(he_dev->rbrq_head + 1));
1786*4882a593Smuzhiyun 
1787*4882a593Smuzhiyun 	}
1788*4882a593Smuzhiyun 	read_unlock(&vcc_sklist_lock);
1789*4882a593Smuzhiyun 
1790*4882a593Smuzhiyun 	if (updated) {
1791*4882a593Smuzhiyun 		if (updated > he_dev->rbrq_peak)
1792*4882a593Smuzhiyun 			he_dev->rbrq_peak = updated;
1793*4882a593Smuzhiyun 
1794*4882a593Smuzhiyun 		he_writel(he_dev, RBRQ_MASK(he_dev->rbrq_head),
1795*4882a593Smuzhiyun 						G0_RBRQ_H + (group * 16));
1796*4882a593Smuzhiyun 	}
1797*4882a593Smuzhiyun 
1798*4882a593Smuzhiyun 	return pdus_assembled;
1799*4882a593Smuzhiyun }
1800*4882a593Smuzhiyun 
1801*4882a593Smuzhiyun static void
he_service_tbrq(struct he_dev * he_dev,int group)1802*4882a593Smuzhiyun he_service_tbrq(struct he_dev *he_dev, int group)
1803*4882a593Smuzhiyun {
1804*4882a593Smuzhiyun 	struct he_tbrq *tbrq_tail = (struct he_tbrq *)
1805*4882a593Smuzhiyun 				((unsigned long)he_dev->tbrq_base |
1806*4882a593Smuzhiyun 					he_dev->hsp->group[group].tbrq_tail);
1807*4882a593Smuzhiyun 	struct he_tpd *tpd;
1808*4882a593Smuzhiyun 	int slot, updated = 0;
1809*4882a593Smuzhiyun 	struct he_tpd *__tpd;
1810*4882a593Smuzhiyun 
1811*4882a593Smuzhiyun 	/* 2.1.6 transmit buffer return queue */
1812*4882a593Smuzhiyun 
1813*4882a593Smuzhiyun 	while (he_dev->tbrq_head != tbrq_tail) {
1814*4882a593Smuzhiyun 		++updated;
1815*4882a593Smuzhiyun 
1816*4882a593Smuzhiyun 		HPRINTK("tbrq%d 0x%x%s%s\n",
1817*4882a593Smuzhiyun 			group,
1818*4882a593Smuzhiyun 			TBRQ_TPD(he_dev->tbrq_head),
1819*4882a593Smuzhiyun 			TBRQ_EOS(he_dev->tbrq_head) ? " EOS" : "",
1820*4882a593Smuzhiyun 			TBRQ_MULTIPLE(he_dev->tbrq_head) ? " MULTIPLE" : "");
1821*4882a593Smuzhiyun 		tpd = NULL;
1822*4882a593Smuzhiyun 		list_for_each_entry(__tpd, &he_dev->outstanding_tpds, entry) {
1823*4882a593Smuzhiyun 			if (TPD_ADDR(__tpd->status) == TBRQ_TPD(he_dev->tbrq_head)) {
1824*4882a593Smuzhiyun 				tpd = __tpd;
1825*4882a593Smuzhiyun 				list_del(&__tpd->entry);
1826*4882a593Smuzhiyun 				break;
1827*4882a593Smuzhiyun 			}
1828*4882a593Smuzhiyun 		}
1829*4882a593Smuzhiyun 
1830*4882a593Smuzhiyun 		if (tpd == NULL) {
1831*4882a593Smuzhiyun 			hprintk("unable to locate tpd for dma buffer %x\n",
1832*4882a593Smuzhiyun 						TBRQ_TPD(he_dev->tbrq_head));
1833*4882a593Smuzhiyun 			goto next_tbrq_entry;
1834*4882a593Smuzhiyun 		}
1835*4882a593Smuzhiyun 
1836*4882a593Smuzhiyun 		if (TBRQ_EOS(he_dev->tbrq_head)) {
1837*4882a593Smuzhiyun 			HPRINTK("wake_up(tx_waitq) cid 0x%x\n",
1838*4882a593Smuzhiyun 				he_mkcid(he_dev, tpd->vcc->vpi, tpd->vcc->vci));
1839*4882a593Smuzhiyun 			if (tpd->vcc)
1840*4882a593Smuzhiyun 				wake_up(&HE_VCC(tpd->vcc)->tx_waitq);
1841*4882a593Smuzhiyun 
1842*4882a593Smuzhiyun 			goto next_tbrq_entry;
1843*4882a593Smuzhiyun 		}
1844*4882a593Smuzhiyun 
1845*4882a593Smuzhiyun 		for (slot = 0; slot < TPD_MAXIOV; ++slot) {
1846*4882a593Smuzhiyun 			if (tpd->iovec[slot].addr)
1847*4882a593Smuzhiyun 				dma_unmap_single(&he_dev->pci_dev->dev,
1848*4882a593Smuzhiyun 					tpd->iovec[slot].addr,
1849*4882a593Smuzhiyun 					tpd->iovec[slot].len & TPD_LEN_MASK,
1850*4882a593Smuzhiyun 							DMA_TO_DEVICE);
1851*4882a593Smuzhiyun 			if (tpd->iovec[slot].len & TPD_LST)
1852*4882a593Smuzhiyun 				break;
1853*4882a593Smuzhiyun 
1854*4882a593Smuzhiyun 		}
1855*4882a593Smuzhiyun 
1856*4882a593Smuzhiyun 		if (tpd->skb) {	/* && !TBRQ_MULTIPLE(he_dev->tbrq_head) */
1857*4882a593Smuzhiyun 			if (tpd->vcc && tpd->vcc->pop)
1858*4882a593Smuzhiyun 				tpd->vcc->pop(tpd->vcc, tpd->skb);
1859*4882a593Smuzhiyun 			else
1860*4882a593Smuzhiyun 				dev_kfree_skb_any(tpd->skb);
1861*4882a593Smuzhiyun 		}
1862*4882a593Smuzhiyun 
1863*4882a593Smuzhiyun next_tbrq_entry:
1864*4882a593Smuzhiyun 		if (tpd)
1865*4882a593Smuzhiyun 			dma_pool_free(he_dev->tpd_pool, tpd, TPD_ADDR(tpd->status));
1866*4882a593Smuzhiyun 		he_dev->tbrq_head = (struct he_tbrq *)
1867*4882a593Smuzhiyun 				((unsigned long) he_dev->tbrq_base |
1868*4882a593Smuzhiyun 					TBRQ_MASK(he_dev->tbrq_head + 1));
1869*4882a593Smuzhiyun 	}
1870*4882a593Smuzhiyun 
1871*4882a593Smuzhiyun 	if (updated) {
1872*4882a593Smuzhiyun 		if (updated > he_dev->tbrq_peak)
1873*4882a593Smuzhiyun 			he_dev->tbrq_peak = updated;
1874*4882a593Smuzhiyun 
1875*4882a593Smuzhiyun 		he_writel(he_dev, TBRQ_MASK(he_dev->tbrq_head),
1876*4882a593Smuzhiyun 						G0_TBRQ_H + (group * 16));
1877*4882a593Smuzhiyun 	}
1878*4882a593Smuzhiyun }
1879*4882a593Smuzhiyun 
1880*4882a593Smuzhiyun static void
he_service_rbpl(struct he_dev * he_dev,int group)1881*4882a593Smuzhiyun he_service_rbpl(struct he_dev *he_dev, int group)
1882*4882a593Smuzhiyun {
1883*4882a593Smuzhiyun 	struct he_rbp *new_tail;
1884*4882a593Smuzhiyun 	struct he_rbp *rbpl_head;
1885*4882a593Smuzhiyun 	struct he_buff *heb;
1886*4882a593Smuzhiyun 	dma_addr_t mapping;
1887*4882a593Smuzhiyun 	int i;
1888*4882a593Smuzhiyun 	int moved = 0;
1889*4882a593Smuzhiyun 
1890*4882a593Smuzhiyun 	rbpl_head = (struct he_rbp *) ((unsigned long)he_dev->rbpl_base |
1891*4882a593Smuzhiyun 					RBPL_MASK(he_readl(he_dev, G0_RBPL_S)));
1892*4882a593Smuzhiyun 
1893*4882a593Smuzhiyun 	for (;;) {
1894*4882a593Smuzhiyun 		new_tail = (struct he_rbp *) ((unsigned long)he_dev->rbpl_base |
1895*4882a593Smuzhiyun 						RBPL_MASK(he_dev->rbpl_tail+1));
1896*4882a593Smuzhiyun 
1897*4882a593Smuzhiyun 		/* table 3.42 -- rbpl_tail should never be set to rbpl_head */
1898*4882a593Smuzhiyun 		if (new_tail == rbpl_head)
1899*4882a593Smuzhiyun 			break;
1900*4882a593Smuzhiyun 
1901*4882a593Smuzhiyun 		i = find_next_zero_bit(he_dev->rbpl_table, RBPL_TABLE_SIZE, he_dev->rbpl_hint);
1902*4882a593Smuzhiyun 		if (i > (RBPL_TABLE_SIZE - 1)) {
1903*4882a593Smuzhiyun 			i = find_first_zero_bit(he_dev->rbpl_table, RBPL_TABLE_SIZE);
1904*4882a593Smuzhiyun 			if (i > (RBPL_TABLE_SIZE - 1))
1905*4882a593Smuzhiyun 				break;
1906*4882a593Smuzhiyun 		}
1907*4882a593Smuzhiyun 		he_dev->rbpl_hint = i + 1;
1908*4882a593Smuzhiyun 
1909*4882a593Smuzhiyun 		heb = dma_pool_alloc(he_dev->rbpl_pool, GFP_ATOMIC, &mapping);
1910*4882a593Smuzhiyun 		if (!heb)
1911*4882a593Smuzhiyun 			break;
1912*4882a593Smuzhiyun 		heb->mapping = mapping;
1913*4882a593Smuzhiyun 		list_add(&heb->entry, &he_dev->rbpl_outstanding);
1914*4882a593Smuzhiyun 		he_dev->rbpl_virt[i] = heb;
1915*4882a593Smuzhiyun 		set_bit(i, he_dev->rbpl_table);
1916*4882a593Smuzhiyun 		new_tail->idx = i << RBP_IDX_OFFSET;
1917*4882a593Smuzhiyun 		new_tail->phys = mapping + offsetof(struct he_buff, data);
1918*4882a593Smuzhiyun 
1919*4882a593Smuzhiyun 		he_dev->rbpl_tail = new_tail;
1920*4882a593Smuzhiyun 		++moved;
1921*4882a593Smuzhiyun 	}
1922*4882a593Smuzhiyun 
1923*4882a593Smuzhiyun 	if (moved)
1924*4882a593Smuzhiyun 		he_writel(he_dev, RBPL_MASK(he_dev->rbpl_tail), G0_RBPL_T);
1925*4882a593Smuzhiyun }
1926*4882a593Smuzhiyun 
1927*4882a593Smuzhiyun static void
he_tasklet(unsigned long data)1928*4882a593Smuzhiyun he_tasklet(unsigned long data)
1929*4882a593Smuzhiyun {
1930*4882a593Smuzhiyun 	unsigned long flags;
1931*4882a593Smuzhiyun 	struct he_dev *he_dev = (struct he_dev *) data;
1932*4882a593Smuzhiyun 	int group, type;
1933*4882a593Smuzhiyun 	int updated = 0;
1934*4882a593Smuzhiyun 
1935*4882a593Smuzhiyun 	HPRINTK("tasklet (0x%lx)\n", data);
1936*4882a593Smuzhiyun 	spin_lock_irqsave(&he_dev->global_lock, flags);
1937*4882a593Smuzhiyun 
1938*4882a593Smuzhiyun 	while (he_dev->irq_head != he_dev->irq_tail) {
1939*4882a593Smuzhiyun 		++updated;
1940*4882a593Smuzhiyun 
1941*4882a593Smuzhiyun 		type = ITYPE_TYPE(he_dev->irq_head->isw);
1942*4882a593Smuzhiyun 		group = ITYPE_GROUP(he_dev->irq_head->isw);
1943*4882a593Smuzhiyun 
1944*4882a593Smuzhiyun 		switch (type) {
1945*4882a593Smuzhiyun 			case ITYPE_RBRQ_THRESH:
1946*4882a593Smuzhiyun 				HPRINTK("rbrq%d threshold\n", group);
1947*4882a593Smuzhiyun 				fallthrough;
1948*4882a593Smuzhiyun 			case ITYPE_RBRQ_TIMER:
1949*4882a593Smuzhiyun 				if (he_service_rbrq(he_dev, group))
1950*4882a593Smuzhiyun 					he_service_rbpl(he_dev, group);
1951*4882a593Smuzhiyun 				break;
1952*4882a593Smuzhiyun 			case ITYPE_TBRQ_THRESH:
1953*4882a593Smuzhiyun 				HPRINTK("tbrq%d threshold\n", group);
1954*4882a593Smuzhiyun 				fallthrough;
1955*4882a593Smuzhiyun 			case ITYPE_TPD_COMPLETE:
1956*4882a593Smuzhiyun 				he_service_tbrq(he_dev, group);
1957*4882a593Smuzhiyun 				break;
1958*4882a593Smuzhiyun 			case ITYPE_RBPL_THRESH:
1959*4882a593Smuzhiyun 				he_service_rbpl(he_dev, group);
1960*4882a593Smuzhiyun 				break;
1961*4882a593Smuzhiyun 			case ITYPE_RBPS_THRESH:
1962*4882a593Smuzhiyun 				/* shouldn't happen unless small buffers enabled */
1963*4882a593Smuzhiyun 				break;
1964*4882a593Smuzhiyun 			case ITYPE_PHY:
1965*4882a593Smuzhiyun 				HPRINTK("phy interrupt\n");
1966*4882a593Smuzhiyun #ifdef CONFIG_ATM_HE_USE_SUNI
1967*4882a593Smuzhiyun 				spin_unlock_irqrestore(&he_dev->global_lock, flags);
1968*4882a593Smuzhiyun 				if (he_dev->atm_dev->phy && he_dev->atm_dev->phy->interrupt)
1969*4882a593Smuzhiyun 					he_dev->atm_dev->phy->interrupt(he_dev->atm_dev);
1970*4882a593Smuzhiyun 				spin_lock_irqsave(&he_dev->global_lock, flags);
1971*4882a593Smuzhiyun #endif
1972*4882a593Smuzhiyun 				break;
1973*4882a593Smuzhiyun 			case ITYPE_OTHER:
1974*4882a593Smuzhiyun 				switch (type|group) {
1975*4882a593Smuzhiyun 					case ITYPE_PARITY:
1976*4882a593Smuzhiyun 						hprintk("parity error\n");
1977*4882a593Smuzhiyun 						break;
1978*4882a593Smuzhiyun 					case ITYPE_ABORT:
1979*4882a593Smuzhiyun 						hprintk("abort 0x%x\n", he_readl(he_dev, ABORT_ADDR));
1980*4882a593Smuzhiyun 						break;
1981*4882a593Smuzhiyun 				}
1982*4882a593Smuzhiyun 				break;
1983*4882a593Smuzhiyun 			case ITYPE_TYPE(ITYPE_INVALID):
1984*4882a593Smuzhiyun 				/* see 8.1.1 -- check all queues */
1985*4882a593Smuzhiyun 
1986*4882a593Smuzhiyun 				HPRINTK("isw not updated 0x%x\n", he_dev->irq_head->isw);
1987*4882a593Smuzhiyun 
1988*4882a593Smuzhiyun 				he_service_rbrq(he_dev, 0);
1989*4882a593Smuzhiyun 				he_service_rbpl(he_dev, 0);
1990*4882a593Smuzhiyun 				he_service_tbrq(he_dev, 0);
1991*4882a593Smuzhiyun 				break;
1992*4882a593Smuzhiyun 			default:
1993*4882a593Smuzhiyun 				hprintk("bad isw 0x%x?\n", he_dev->irq_head->isw);
1994*4882a593Smuzhiyun 		}
1995*4882a593Smuzhiyun 
1996*4882a593Smuzhiyun 		he_dev->irq_head->isw = ITYPE_INVALID;
1997*4882a593Smuzhiyun 
1998*4882a593Smuzhiyun 		he_dev->irq_head = (struct he_irq *) NEXT_ENTRY(he_dev->irq_base, he_dev->irq_head, IRQ_MASK);
1999*4882a593Smuzhiyun 	}
2000*4882a593Smuzhiyun 
2001*4882a593Smuzhiyun 	if (updated) {
2002*4882a593Smuzhiyun 		if (updated > he_dev->irq_peak)
2003*4882a593Smuzhiyun 			he_dev->irq_peak = updated;
2004*4882a593Smuzhiyun 
2005*4882a593Smuzhiyun 		he_writel(he_dev,
2006*4882a593Smuzhiyun 			IRQ_SIZE(CONFIG_IRQ_SIZE) |
2007*4882a593Smuzhiyun 			IRQ_THRESH(CONFIG_IRQ_THRESH) |
2008*4882a593Smuzhiyun 			IRQ_TAIL(he_dev->irq_tail), IRQ0_HEAD);
2009*4882a593Smuzhiyun 		(void) he_readl(he_dev, INT_FIFO); /* 8.1.2 controller errata; flush posted writes */
2010*4882a593Smuzhiyun 	}
2011*4882a593Smuzhiyun 	spin_unlock_irqrestore(&he_dev->global_lock, flags);
2012*4882a593Smuzhiyun }
2013*4882a593Smuzhiyun 
2014*4882a593Smuzhiyun static irqreturn_t
he_irq_handler(int irq,void * dev_id)2015*4882a593Smuzhiyun he_irq_handler(int irq, void *dev_id)
2016*4882a593Smuzhiyun {
2017*4882a593Smuzhiyun 	unsigned long flags;
2018*4882a593Smuzhiyun 	struct he_dev *he_dev = (struct he_dev * )dev_id;
2019*4882a593Smuzhiyun 	int handled = 0;
2020*4882a593Smuzhiyun 
2021*4882a593Smuzhiyun 	if (he_dev == NULL)
2022*4882a593Smuzhiyun 		return IRQ_NONE;
2023*4882a593Smuzhiyun 
2024*4882a593Smuzhiyun 	spin_lock_irqsave(&he_dev->global_lock, flags);
2025*4882a593Smuzhiyun 
2026*4882a593Smuzhiyun 	he_dev->irq_tail = (struct he_irq *) (((unsigned long)he_dev->irq_base) |
2027*4882a593Smuzhiyun 						(*he_dev->irq_tailoffset << 2));
2028*4882a593Smuzhiyun 
2029*4882a593Smuzhiyun 	if (he_dev->irq_tail == he_dev->irq_head) {
2030*4882a593Smuzhiyun 		HPRINTK("tailoffset not updated?\n");
2031*4882a593Smuzhiyun 		he_dev->irq_tail = (struct he_irq *) ((unsigned long)he_dev->irq_base |
2032*4882a593Smuzhiyun 			((he_readl(he_dev, IRQ0_BASE) & IRQ_MASK) << 2));
2033*4882a593Smuzhiyun 		(void) he_readl(he_dev, INT_FIFO);	/* 8.1.2 controller errata */
2034*4882a593Smuzhiyun 	}
2035*4882a593Smuzhiyun 
2036*4882a593Smuzhiyun #ifdef DEBUG
2037*4882a593Smuzhiyun 	if (he_dev->irq_head == he_dev->irq_tail /* && !IRQ_PENDING */)
2038*4882a593Smuzhiyun 		hprintk("spurious (or shared) interrupt?\n");
2039*4882a593Smuzhiyun #endif
2040*4882a593Smuzhiyun 
2041*4882a593Smuzhiyun 	if (he_dev->irq_head != he_dev->irq_tail) {
2042*4882a593Smuzhiyun 		handled = 1;
2043*4882a593Smuzhiyun 		tasklet_schedule(&he_dev->tasklet);
2044*4882a593Smuzhiyun 		he_writel(he_dev, INT_CLEAR_A, INT_FIFO);	/* clear interrupt */
2045*4882a593Smuzhiyun 		(void) he_readl(he_dev, INT_FIFO);		/* flush posted writes */
2046*4882a593Smuzhiyun 	}
2047*4882a593Smuzhiyun 	spin_unlock_irqrestore(&he_dev->global_lock, flags);
2048*4882a593Smuzhiyun 	return IRQ_RETVAL(handled);
2049*4882a593Smuzhiyun 
2050*4882a593Smuzhiyun }
2051*4882a593Smuzhiyun 
2052*4882a593Smuzhiyun static __inline__ void
__enqueue_tpd(struct he_dev * he_dev,struct he_tpd * tpd,unsigned cid)2053*4882a593Smuzhiyun __enqueue_tpd(struct he_dev *he_dev, struct he_tpd *tpd, unsigned cid)
2054*4882a593Smuzhiyun {
2055*4882a593Smuzhiyun 	struct he_tpdrq *new_tail;
2056*4882a593Smuzhiyun 
2057*4882a593Smuzhiyun 	HPRINTK("tpdrq %p cid 0x%x -> tpdrq_tail %p\n",
2058*4882a593Smuzhiyun 					tpd, cid, he_dev->tpdrq_tail);
2059*4882a593Smuzhiyun 
2060*4882a593Smuzhiyun 	/* new_tail = he_dev->tpdrq_tail; */
2061*4882a593Smuzhiyun 	new_tail = (struct he_tpdrq *) ((unsigned long) he_dev->tpdrq_base |
2062*4882a593Smuzhiyun 					TPDRQ_MASK(he_dev->tpdrq_tail+1));
2063*4882a593Smuzhiyun 
2064*4882a593Smuzhiyun 	/*
2065*4882a593Smuzhiyun 	 * check to see if we are about to set the tail == head
2066*4882a593Smuzhiyun 	 * if true, update the head pointer from the adapter
2067*4882a593Smuzhiyun 	 * to see if this is really the case (reading the queue
2068*4882a593Smuzhiyun 	 * head for every enqueue would be unnecessarily slow)
2069*4882a593Smuzhiyun 	 */
2070*4882a593Smuzhiyun 
2071*4882a593Smuzhiyun 	if (new_tail == he_dev->tpdrq_head) {
2072*4882a593Smuzhiyun 		he_dev->tpdrq_head = (struct he_tpdrq *)
2073*4882a593Smuzhiyun 			(((unsigned long)he_dev->tpdrq_base) |
2074*4882a593Smuzhiyun 				TPDRQ_MASK(he_readl(he_dev, TPDRQ_B_H)));
2075*4882a593Smuzhiyun 
2076*4882a593Smuzhiyun 		if (new_tail == he_dev->tpdrq_head) {
2077*4882a593Smuzhiyun 			int slot;
2078*4882a593Smuzhiyun 
2079*4882a593Smuzhiyun 			hprintk("tpdrq full (cid 0x%x)\n", cid);
2080*4882a593Smuzhiyun 			/*
2081*4882a593Smuzhiyun 			 * FIXME
2082*4882a593Smuzhiyun 			 * push tpd onto a transmit backlog queue
2083*4882a593Smuzhiyun 			 * after service_tbrq, service the backlog
2084*4882a593Smuzhiyun 			 * for now, we just drop the pdu
2085*4882a593Smuzhiyun 			 */
2086*4882a593Smuzhiyun 			for (slot = 0; slot < TPD_MAXIOV; ++slot) {
2087*4882a593Smuzhiyun 				if (tpd->iovec[slot].addr)
2088*4882a593Smuzhiyun 					dma_unmap_single(&he_dev->pci_dev->dev,
2089*4882a593Smuzhiyun 						tpd->iovec[slot].addr,
2090*4882a593Smuzhiyun 						tpd->iovec[slot].len & TPD_LEN_MASK,
2091*4882a593Smuzhiyun 								DMA_TO_DEVICE);
2092*4882a593Smuzhiyun 			}
2093*4882a593Smuzhiyun 			if (tpd->skb) {
2094*4882a593Smuzhiyun 				if (tpd->vcc->pop)
2095*4882a593Smuzhiyun 					tpd->vcc->pop(tpd->vcc, tpd->skb);
2096*4882a593Smuzhiyun 				else
2097*4882a593Smuzhiyun 					dev_kfree_skb_any(tpd->skb);
2098*4882a593Smuzhiyun 				atomic_inc(&tpd->vcc->stats->tx_err);
2099*4882a593Smuzhiyun 			}
2100*4882a593Smuzhiyun 			dma_pool_free(he_dev->tpd_pool, tpd, TPD_ADDR(tpd->status));
2101*4882a593Smuzhiyun 			return;
2102*4882a593Smuzhiyun 		}
2103*4882a593Smuzhiyun 	}
2104*4882a593Smuzhiyun 
2105*4882a593Smuzhiyun 	/* 2.1.5 transmit packet descriptor ready queue */
2106*4882a593Smuzhiyun 	list_add_tail(&tpd->entry, &he_dev->outstanding_tpds);
2107*4882a593Smuzhiyun 	he_dev->tpdrq_tail->tpd = TPD_ADDR(tpd->status);
2108*4882a593Smuzhiyun 	he_dev->tpdrq_tail->cid = cid;
2109*4882a593Smuzhiyun 	wmb();
2110*4882a593Smuzhiyun 
2111*4882a593Smuzhiyun 	he_dev->tpdrq_tail = new_tail;
2112*4882a593Smuzhiyun 
2113*4882a593Smuzhiyun 	he_writel(he_dev, TPDRQ_MASK(he_dev->tpdrq_tail), TPDRQ_T);
2114*4882a593Smuzhiyun 	(void) he_readl(he_dev, TPDRQ_T);		/* flush posted writes */
2115*4882a593Smuzhiyun }
2116*4882a593Smuzhiyun 
2117*4882a593Smuzhiyun static int
he_open(struct atm_vcc * vcc)2118*4882a593Smuzhiyun he_open(struct atm_vcc *vcc)
2119*4882a593Smuzhiyun {
2120*4882a593Smuzhiyun 	unsigned long flags;
2121*4882a593Smuzhiyun 	struct he_dev *he_dev = HE_DEV(vcc->dev);
2122*4882a593Smuzhiyun 	struct he_vcc *he_vcc;
2123*4882a593Smuzhiyun 	int err = 0;
2124*4882a593Smuzhiyun 	unsigned cid, rsr0, rsr1, rsr4, tsr0, tsr0_aal, tsr4, period, reg, clock;
2125*4882a593Smuzhiyun 	short vpi = vcc->vpi;
2126*4882a593Smuzhiyun 	int vci = vcc->vci;
2127*4882a593Smuzhiyun 
2128*4882a593Smuzhiyun 	if (vci == ATM_VCI_UNSPEC || vpi == ATM_VPI_UNSPEC)
2129*4882a593Smuzhiyun 		return 0;
2130*4882a593Smuzhiyun 
2131*4882a593Smuzhiyun 	HPRINTK("open vcc %p %d.%d\n", vcc, vpi, vci);
2132*4882a593Smuzhiyun 
2133*4882a593Smuzhiyun 	set_bit(ATM_VF_ADDR, &vcc->flags);
2134*4882a593Smuzhiyun 
2135*4882a593Smuzhiyun 	cid = he_mkcid(he_dev, vpi, vci);
2136*4882a593Smuzhiyun 
2137*4882a593Smuzhiyun 	he_vcc = kmalloc(sizeof(struct he_vcc), GFP_ATOMIC);
2138*4882a593Smuzhiyun 	if (he_vcc == NULL) {
2139*4882a593Smuzhiyun 		hprintk("unable to allocate he_vcc during open\n");
2140*4882a593Smuzhiyun 		return -ENOMEM;
2141*4882a593Smuzhiyun 	}
2142*4882a593Smuzhiyun 
2143*4882a593Smuzhiyun 	INIT_LIST_HEAD(&he_vcc->buffers);
2144*4882a593Smuzhiyun 	he_vcc->pdu_len = 0;
2145*4882a593Smuzhiyun 	he_vcc->rc_index = -1;
2146*4882a593Smuzhiyun 
2147*4882a593Smuzhiyun 	init_waitqueue_head(&he_vcc->rx_waitq);
2148*4882a593Smuzhiyun 	init_waitqueue_head(&he_vcc->tx_waitq);
2149*4882a593Smuzhiyun 
2150*4882a593Smuzhiyun 	vcc->dev_data = he_vcc;
2151*4882a593Smuzhiyun 
2152*4882a593Smuzhiyun 	if (vcc->qos.txtp.traffic_class != ATM_NONE) {
2153*4882a593Smuzhiyun 		int pcr_goal;
2154*4882a593Smuzhiyun 
2155*4882a593Smuzhiyun 		pcr_goal = atm_pcr_goal(&vcc->qos.txtp);
2156*4882a593Smuzhiyun 		if (pcr_goal == 0)
2157*4882a593Smuzhiyun 			pcr_goal = he_dev->atm_dev->link_rate;
2158*4882a593Smuzhiyun 		if (pcr_goal < 0)	/* means round down, technically */
2159*4882a593Smuzhiyun 			pcr_goal = -pcr_goal;
2160*4882a593Smuzhiyun 
2161*4882a593Smuzhiyun 		HPRINTK("open tx cid 0x%x pcr_goal %d\n", cid, pcr_goal);
2162*4882a593Smuzhiyun 
2163*4882a593Smuzhiyun 		switch (vcc->qos.aal) {
2164*4882a593Smuzhiyun 			case ATM_AAL5:
2165*4882a593Smuzhiyun 				tsr0_aal = TSR0_AAL5;
2166*4882a593Smuzhiyun 				tsr4 = TSR4_AAL5;
2167*4882a593Smuzhiyun 				break;
2168*4882a593Smuzhiyun 			case ATM_AAL0:
2169*4882a593Smuzhiyun 				tsr0_aal = TSR0_AAL0_SDU;
2170*4882a593Smuzhiyun 				tsr4 = TSR4_AAL0_SDU;
2171*4882a593Smuzhiyun 				break;
2172*4882a593Smuzhiyun 			default:
2173*4882a593Smuzhiyun 				err = -EINVAL;
2174*4882a593Smuzhiyun 				goto open_failed;
2175*4882a593Smuzhiyun 		}
2176*4882a593Smuzhiyun 
2177*4882a593Smuzhiyun 		spin_lock_irqsave(&he_dev->global_lock, flags);
2178*4882a593Smuzhiyun 		tsr0 = he_readl_tsr0(he_dev, cid);
2179*4882a593Smuzhiyun 		spin_unlock_irqrestore(&he_dev->global_lock, flags);
2180*4882a593Smuzhiyun 
2181*4882a593Smuzhiyun 		if (TSR0_CONN_STATE(tsr0) != 0) {
2182*4882a593Smuzhiyun 			hprintk("cid 0x%x not idle (tsr0 = 0x%x)\n", cid, tsr0);
2183*4882a593Smuzhiyun 			err = -EBUSY;
2184*4882a593Smuzhiyun 			goto open_failed;
2185*4882a593Smuzhiyun 		}
2186*4882a593Smuzhiyun 
2187*4882a593Smuzhiyun 		switch (vcc->qos.txtp.traffic_class) {
2188*4882a593Smuzhiyun 			case ATM_UBR:
2189*4882a593Smuzhiyun 				/* 2.3.3.1 open connection ubr */
2190*4882a593Smuzhiyun 
2191*4882a593Smuzhiyun 				tsr0 = TSR0_UBR | TSR0_GROUP(0) | tsr0_aal |
2192*4882a593Smuzhiyun 					TSR0_USE_WMIN | TSR0_UPDATE_GER;
2193*4882a593Smuzhiyun 				break;
2194*4882a593Smuzhiyun 
2195*4882a593Smuzhiyun 			case ATM_CBR:
2196*4882a593Smuzhiyun 				/* 2.3.3.2 open connection cbr */
2197*4882a593Smuzhiyun 
2198*4882a593Smuzhiyun 				/* 8.2.3 cbr scheduler wrap problem -- limit to 90% total link rate */
2199*4882a593Smuzhiyun 				if ((he_dev->total_bw + pcr_goal)
2200*4882a593Smuzhiyun 					> (he_dev->atm_dev->link_rate * 9 / 10))
2201*4882a593Smuzhiyun 				{
2202*4882a593Smuzhiyun 					err = -EBUSY;
2203*4882a593Smuzhiyun 					goto open_failed;
2204*4882a593Smuzhiyun 				}
2205*4882a593Smuzhiyun 
2206*4882a593Smuzhiyun 				spin_lock_irqsave(&he_dev->global_lock, flags);			/* also protects he_dev->cs_stper[] */
2207*4882a593Smuzhiyun 
2208*4882a593Smuzhiyun 				/* find an unused cs_stper register */
2209*4882a593Smuzhiyun 				for (reg = 0; reg < HE_NUM_CS_STPER; ++reg)
2210*4882a593Smuzhiyun 					if (he_dev->cs_stper[reg].inuse == 0 ||
2211*4882a593Smuzhiyun 					    he_dev->cs_stper[reg].pcr == pcr_goal)
2212*4882a593Smuzhiyun 							break;
2213*4882a593Smuzhiyun 
2214*4882a593Smuzhiyun 				if (reg == HE_NUM_CS_STPER) {
2215*4882a593Smuzhiyun 					err = -EBUSY;
2216*4882a593Smuzhiyun 					spin_unlock_irqrestore(&he_dev->global_lock, flags);
2217*4882a593Smuzhiyun 					goto open_failed;
2218*4882a593Smuzhiyun 				}
2219*4882a593Smuzhiyun 
2220*4882a593Smuzhiyun 				he_dev->total_bw += pcr_goal;
2221*4882a593Smuzhiyun 
2222*4882a593Smuzhiyun 				he_vcc->rc_index = reg;
2223*4882a593Smuzhiyun 				++he_dev->cs_stper[reg].inuse;
2224*4882a593Smuzhiyun 				he_dev->cs_stper[reg].pcr = pcr_goal;
2225*4882a593Smuzhiyun 
2226*4882a593Smuzhiyun 				clock = he_is622(he_dev) ? 66667000 : 50000000;
2227*4882a593Smuzhiyun 				period = clock / pcr_goal;
2228*4882a593Smuzhiyun 
2229*4882a593Smuzhiyun 				HPRINTK("rc_index = %d period = %d\n",
2230*4882a593Smuzhiyun 								reg, period);
2231*4882a593Smuzhiyun 
2232*4882a593Smuzhiyun 				he_writel_mbox(he_dev, rate_to_atmf(period/2),
2233*4882a593Smuzhiyun 							CS_STPER0 + reg);
2234*4882a593Smuzhiyun 				spin_unlock_irqrestore(&he_dev->global_lock, flags);
2235*4882a593Smuzhiyun 
2236*4882a593Smuzhiyun 				tsr0 = TSR0_CBR | TSR0_GROUP(0) | tsr0_aal |
2237*4882a593Smuzhiyun 							TSR0_RC_INDEX(reg);
2238*4882a593Smuzhiyun 
2239*4882a593Smuzhiyun 				break;
2240*4882a593Smuzhiyun 			default:
2241*4882a593Smuzhiyun 				err = -EINVAL;
2242*4882a593Smuzhiyun 				goto open_failed;
2243*4882a593Smuzhiyun 		}
2244*4882a593Smuzhiyun 
2245*4882a593Smuzhiyun 		spin_lock_irqsave(&he_dev->global_lock, flags);
2246*4882a593Smuzhiyun 
2247*4882a593Smuzhiyun 		he_writel_tsr0(he_dev, tsr0, cid);
2248*4882a593Smuzhiyun 		he_writel_tsr4(he_dev, tsr4 | 1, cid);
2249*4882a593Smuzhiyun 		he_writel_tsr1(he_dev, TSR1_MCR(rate_to_atmf(0)) |
2250*4882a593Smuzhiyun 					TSR1_PCR(rate_to_atmf(pcr_goal)), cid);
2251*4882a593Smuzhiyun 		he_writel_tsr2(he_dev, TSR2_ACR(rate_to_atmf(pcr_goal)), cid);
2252*4882a593Smuzhiyun 		he_writel_tsr9(he_dev, TSR9_OPEN_CONN, cid);
2253*4882a593Smuzhiyun 
2254*4882a593Smuzhiyun 		he_writel_tsr3(he_dev, 0x0, cid);
2255*4882a593Smuzhiyun 		he_writel_tsr5(he_dev, 0x0, cid);
2256*4882a593Smuzhiyun 		he_writel_tsr6(he_dev, 0x0, cid);
2257*4882a593Smuzhiyun 		he_writel_tsr7(he_dev, 0x0, cid);
2258*4882a593Smuzhiyun 		he_writel_tsr8(he_dev, 0x0, cid);
2259*4882a593Smuzhiyun 		he_writel_tsr10(he_dev, 0x0, cid);
2260*4882a593Smuzhiyun 		he_writel_tsr11(he_dev, 0x0, cid);
2261*4882a593Smuzhiyun 		he_writel_tsr12(he_dev, 0x0, cid);
2262*4882a593Smuzhiyun 		he_writel_tsr13(he_dev, 0x0, cid);
2263*4882a593Smuzhiyun 		he_writel_tsr14(he_dev, 0x0, cid);
2264*4882a593Smuzhiyun 		(void) he_readl_tsr0(he_dev, cid);		/* flush posted writes */
2265*4882a593Smuzhiyun 		spin_unlock_irqrestore(&he_dev->global_lock, flags);
2266*4882a593Smuzhiyun 	}
2267*4882a593Smuzhiyun 
2268*4882a593Smuzhiyun 	if (vcc->qos.rxtp.traffic_class != ATM_NONE) {
2269*4882a593Smuzhiyun 		unsigned aal;
2270*4882a593Smuzhiyun 
2271*4882a593Smuzhiyun 		HPRINTK("open rx cid 0x%x (rx_waitq %p)\n", cid,
2272*4882a593Smuzhiyun 		 				&HE_VCC(vcc)->rx_waitq);
2273*4882a593Smuzhiyun 
2274*4882a593Smuzhiyun 		switch (vcc->qos.aal) {
2275*4882a593Smuzhiyun 			case ATM_AAL5:
2276*4882a593Smuzhiyun 				aal = RSR0_AAL5;
2277*4882a593Smuzhiyun 				break;
2278*4882a593Smuzhiyun 			case ATM_AAL0:
2279*4882a593Smuzhiyun 				aal = RSR0_RAWCELL;
2280*4882a593Smuzhiyun 				break;
2281*4882a593Smuzhiyun 			default:
2282*4882a593Smuzhiyun 				err = -EINVAL;
2283*4882a593Smuzhiyun 				goto open_failed;
2284*4882a593Smuzhiyun 		}
2285*4882a593Smuzhiyun 
2286*4882a593Smuzhiyun 		spin_lock_irqsave(&he_dev->global_lock, flags);
2287*4882a593Smuzhiyun 
2288*4882a593Smuzhiyun 		rsr0 = he_readl_rsr0(he_dev, cid);
2289*4882a593Smuzhiyun 		if (rsr0 & RSR0_OPEN_CONN) {
2290*4882a593Smuzhiyun 			spin_unlock_irqrestore(&he_dev->global_lock, flags);
2291*4882a593Smuzhiyun 
2292*4882a593Smuzhiyun 			hprintk("cid 0x%x not idle (rsr0 = 0x%x)\n", cid, rsr0);
2293*4882a593Smuzhiyun 			err = -EBUSY;
2294*4882a593Smuzhiyun 			goto open_failed;
2295*4882a593Smuzhiyun 		}
2296*4882a593Smuzhiyun 
2297*4882a593Smuzhiyun 		rsr1 = RSR1_GROUP(0) | RSR1_RBPL_ONLY;
2298*4882a593Smuzhiyun 		rsr4 = RSR4_GROUP(0) | RSR4_RBPL_ONLY;
2299*4882a593Smuzhiyun 		rsr0 = vcc->qos.rxtp.traffic_class == ATM_UBR ?
2300*4882a593Smuzhiyun 				(RSR0_EPD_ENABLE|RSR0_PPD_ENABLE) : 0;
2301*4882a593Smuzhiyun 
2302*4882a593Smuzhiyun #ifdef USE_CHECKSUM_HW
2303*4882a593Smuzhiyun 		if (vpi == 0 && vci >= ATM_NOT_RSV_VCI)
2304*4882a593Smuzhiyun 			rsr0 |= RSR0_TCP_CKSUM;
2305*4882a593Smuzhiyun #endif
2306*4882a593Smuzhiyun 
2307*4882a593Smuzhiyun 		he_writel_rsr4(he_dev, rsr4, cid);
2308*4882a593Smuzhiyun 		he_writel_rsr1(he_dev, rsr1, cid);
2309*4882a593Smuzhiyun 		/* 5.1.11 last parameter initialized should be
2310*4882a593Smuzhiyun 			  the open/closed indication in rsr0 */
2311*4882a593Smuzhiyun 		he_writel_rsr0(he_dev,
2312*4882a593Smuzhiyun 			rsr0 | RSR0_START_PDU | RSR0_OPEN_CONN | aal, cid);
2313*4882a593Smuzhiyun 		(void) he_readl_rsr0(he_dev, cid);		/* flush posted writes */
2314*4882a593Smuzhiyun 
2315*4882a593Smuzhiyun 		spin_unlock_irqrestore(&he_dev->global_lock, flags);
2316*4882a593Smuzhiyun 	}
2317*4882a593Smuzhiyun 
2318*4882a593Smuzhiyun open_failed:
2319*4882a593Smuzhiyun 
2320*4882a593Smuzhiyun 	if (err) {
2321*4882a593Smuzhiyun 		kfree(he_vcc);
2322*4882a593Smuzhiyun 		clear_bit(ATM_VF_ADDR, &vcc->flags);
2323*4882a593Smuzhiyun 	}
2324*4882a593Smuzhiyun 	else
2325*4882a593Smuzhiyun 		set_bit(ATM_VF_READY, &vcc->flags);
2326*4882a593Smuzhiyun 
2327*4882a593Smuzhiyun 	return err;
2328*4882a593Smuzhiyun }
2329*4882a593Smuzhiyun 
2330*4882a593Smuzhiyun static void
he_close(struct atm_vcc * vcc)2331*4882a593Smuzhiyun he_close(struct atm_vcc *vcc)
2332*4882a593Smuzhiyun {
2333*4882a593Smuzhiyun 	unsigned long flags;
2334*4882a593Smuzhiyun 	DECLARE_WAITQUEUE(wait, current);
2335*4882a593Smuzhiyun 	struct he_dev *he_dev = HE_DEV(vcc->dev);
2336*4882a593Smuzhiyun 	struct he_tpd *tpd;
2337*4882a593Smuzhiyun 	unsigned cid;
2338*4882a593Smuzhiyun 	struct he_vcc *he_vcc = HE_VCC(vcc);
2339*4882a593Smuzhiyun #define MAX_RETRY 30
2340*4882a593Smuzhiyun 	int retry = 0, sleep = 1, tx_inuse;
2341*4882a593Smuzhiyun 
2342*4882a593Smuzhiyun 	HPRINTK("close vcc %p %d.%d\n", vcc, vcc->vpi, vcc->vci);
2343*4882a593Smuzhiyun 
2344*4882a593Smuzhiyun 	clear_bit(ATM_VF_READY, &vcc->flags);
2345*4882a593Smuzhiyun 	cid = he_mkcid(he_dev, vcc->vpi, vcc->vci);
2346*4882a593Smuzhiyun 
2347*4882a593Smuzhiyun 	if (vcc->qos.rxtp.traffic_class != ATM_NONE) {
2348*4882a593Smuzhiyun 		int timeout;
2349*4882a593Smuzhiyun 
2350*4882a593Smuzhiyun 		HPRINTK("close rx cid 0x%x\n", cid);
2351*4882a593Smuzhiyun 
2352*4882a593Smuzhiyun 		/* 2.7.2.2 close receive operation */
2353*4882a593Smuzhiyun 
2354*4882a593Smuzhiyun 		/* wait for previous close (if any) to finish */
2355*4882a593Smuzhiyun 
2356*4882a593Smuzhiyun 		spin_lock_irqsave(&he_dev->global_lock, flags);
2357*4882a593Smuzhiyun 		while (he_readl(he_dev, RCC_STAT) & RCC_BUSY) {
2358*4882a593Smuzhiyun 			HPRINTK("close cid 0x%x RCC_BUSY\n", cid);
2359*4882a593Smuzhiyun 			udelay(250);
2360*4882a593Smuzhiyun 		}
2361*4882a593Smuzhiyun 
2362*4882a593Smuzhiyun 		set_current_state(TASK_UNINTERRUPTIBLE);
2363*4882a593Smuzhiyun 		add_wait_queue(&he_vcc->rx_waitq, &wait);
2364*4882a593Smuzhiyun 
2365*4882a593Smuzhiyun 		he_writel_rsr0(he_dev, RSR0_CLOSE_CONN, cid);
2366*4882a593Smuzhiyun 		(void) he_readl_rsr0(he_dev, cid);		/* flush posted writes */
2367*4882a593Smuzhiyun 		he_writel_mbox(he_dev, cid, RXCON_CLOSE);
2368*4882a593Smuzhiyun 		spin_unlock_irqrestore(&he_dev->global_lock, flags);
2369*4882a593Smuzhiyun 
2370*4882a593Smuzhiyun 		timeout = schedule_timeout(30*HZ);
2371*4882a593Smuzhiyun 
2372*4882a593Smuzhiyun 		remove_wait_queue(&he_vcc->rx_waitq, &wait);
2373*4882a593Smuzhiyun 		set_current_state(TASK_RUNNING);
2374*4882a593Smuzhiyun 
2375*4882a593Smuzhiyun 		if (timeout == 0)
2376*4882a593Smuzhiyun 			hprintk("close rx timeout cid 0x%x\n", cid);
2377*4882a593Smuzhiyun 
2378*4882a593Smuzhiyun 		HPRINTK("close rx cid 0x%x complete\n", cid);
2379*4882a593Smuzhiyun 
2380*4882a593Smuzhiyun 	}
2381*4882a593Smuzhiyun 
2382*4882a593Smuzhiyun 	if (vcc->qos.txtp.traffic_class != ATM_NONE) {
2383*4882a593Smuzhiyun 		volatile unsigned tsr4, tsr0;
2384*4882a593Smuzhiyun 		int timeout;
2385*4882a593Smuzhiyun 
2386*4882a593Smuzhiyun 		HPRINTK("close tx cid 0x%x\n", cid);
2387*4882a593Smuzhiyun 
2388*4882a593Smuzhiyun 		/* 2.1.2
2389*4882a593Smuzhiyun 		 *
2390*4882a593Smuzhiyun 		 * ... the host must first stop queueing packets to the TPDRQ
2391*4882a593Smuzhiyun 		 * on the connection to be closed, then wait for all outstanding
2392*4882a593Smuzhiyun 		 * packets to be transmitted and their buffers returned to the
2393*4882a593Smuzhiyun 		 * TBRQ. When the last packet on the connection arrives in the
2394*4882a593Smuzhiyun 		 * TBRQ, the host issues the close command to the adapter.
2395*4882a593Smuzhiyun 		 */
2396*4882a593Smuzhiyun 
2397*4882a593Smuzhiyun 		while (((tx_inuse = refcount_read(&sk_atm(vcc)->sk_wmem_alloc)) > 1) &&
2398*4882a593Smuzhiyun 		       (retry < MAX_RETRY)) {
2399*4882a593Smuzhiyun 			msleep(sleep);
2400*4882a593Smuzhiyun 			if (sleep < 250)
2401*4882a593Smuzhiyun 				sleep = sleep * 2;
2402*4882a593Smuzhiyun 
2403*4882a593Smuzhiyun 			++retry;
2404*4882a593Smuzhiyun 		}
2405*4882a593Smuzhiyun 
2406*4882a593Smuzhiyun 		if (tx_inuse > 1)
2407*4882a593Smuzhiyun 			hprintk("close tx cid 0x%x tx_inuse = %d\n", cid, tx_inuse);
2408*4882a593Smuzhiyun 
2409*4882a593Smuzhiyun 		/* 2.3.1.1 generic close operations with flush */
2410*4882a593Smuzhiyun 
2411*4882a593Smuzhiyun 		spin_lock_irqsave(&he_dev->global_lock, flags);
2412*4882a593Smuzhiyun 		he_writel_tsr4_upper(he_dev, TSR4_FLUSH_CONN, cid);
2413*4882a593Smuzhiyun 					/* also clears TSR4_SESSION_ENDED */
2414*4882a593Smuzhiyun 
2415*4882a593Smuzhiyun 		switch (vcc->qos.txtp.traffic_class) {
2416*4882a593Smuzhiyun 			case ATM_UBR:
2417*4882a593Smuzhiyun 				he_writel_tsr1(he_dev,
2418*4882a593Smuzhiyun 					TSR1_MCR(rate_to_atmf(200000))
2419*4882a593Smuzhiyun 					| TSR1_PCR(0), cid);
2420*4882a593Smuzhiyun 				break;
2421*4882a593Smuzhiyun 			case ATM_CBR:
2422*4882a593Smuzhiyun 				he_writel_tsr14_upper(he_dev, TSR14_DELETE, cid);
2423*4882a593Smuzhiyun 				break;
2424*4882a593Smuzhiyun 		}
2425*4882a593Smuzhiyun 		(void) he_readl_tsr4(he_dev, cid);		/* flush posted writes */
2426*4882a593Smuzhiyun 
2427*4882a593Smuzhiyun 		tpd = __alloc_tpd(he_dev);
2428*4882a593Smuzhiyun 		if (tpd == NULL) {
2429*4882a593Smuzhiyun 			hprintk("close tx he_alloc_tpd failed cid 0x%x\n", cid);
2430*4882a593Smuzhiyun 			goto close_tx_incomplete;
2431*4882a593Smuzhiyun 		}
2432*4882a593Smuzhiyun 		tpd->status |= TPD_EOS | TPD_INT;
2433*4882a593Smuzhiyun 		tpd->skb = NULL;
2434*4882a593Smuzhiyun 		tpd->vcc = vcc;
2435*4882a593Smuzhiyun 		wmb();
2436*4882a593Smuzhiyun 
2437*4882a593Smuzhiyun 		set_current_state(TASK_UNINTERRUPTIBLE);
2438*4882a593Smuzhiyun 		add_wait_queue(&he_vcc->tx_waitq, &wait);
2439*4882a593Smuzhiyun 		__enqueue_tpd(he_dev, tpd, cid);
2440*4882a593Smuzhiyun 		spin_unlock_irqrestore(&he_dev->global_lock, flags);
2441*4882a593Smuzhiyun 
2442*4882a593Smuzhiyun 		timeout = schedule_timeout(30*HZ);
2443*4882a593Smuzhiyun 
2444*4882a593Smuzhiyun 		remove_wait_queue(&he_vcc->tx_waitq, &wait);
2445*4882a593Smuzhiyun 		set_current_state(TASK_RUNNING);
2446*4882a593Smuzhiyun 
2447*4882a593Smuzhiyun 		spin_lock_irqsave(&he_dev->global_lock, flags);
2448*4882a593Smuzhiyun 
2449*4882a593Smuzhiyun 		if (timeout == 0) {
2450*4882a593Smuzhiyun 			hprintk("close tx timeout cid 0x%x\n", cid);
2451*4882a593Smuzhiyun 			goto close_tx_incomplete;
2452*4882a593Smuzhiyun 		}
2453*4882a593Smuzhiyun 
2454*4882a593Smuzhiyun 		while (!((tsr4 = he_readl_tsr4(he_dev, cid)) & TSR4_SESSION_ENDED)) {
2455*4882a593Smuzhiyun 			HPRINTK("close tx cid 0x%x !TSR4_SESSION_ENDED (tsr4 = 0x%x)\n", cid, tsr4);
2456*4882a593Smuzhiyun 			udelay(250);
2457*4882a593Smuzhiyun 		}
2458*4882a593Smuzhiyun 
2459*4882a593Smuzhiyun 		while (TSR0_CONN_STATE(tsr0 = he_readl_tsr0(he_dev, cid)) != 0) {
2460*4882a593Smuzhiyun 			HPRINTK("close tx cid 0x%x TSR0_CONN_STATE != 0 (tsr0 = 0x%x)\n", cid, tsr0);
2461*4882a593Smuzhiyun 			udelay(250);
2462*4882a593Smuzhiyun 		}
2463*4882a593Smuzhiyun 
2464*4882a593Smuzhiyun close_tx_incomplete:
2465*4882a593Smuzhiyun 
2466*4882a593Smuzhiyun 		if (vcc->qos.txtp.traffic_class == ATM_CBR) {
2467*4882a593Smuzhiyun 			int reg = he_vcc->rc_index;
2468*4882a593Smuzhiyun 
2469*4882a593Smuzhiyun 			HPRINTK("cs_stper reg = %d\n", reg);
2470*4882a593Smuzhiyun 
2471*4882a593Smuzhiyun 			if (he_dev->cs_stper[reg].inuse == 0)
2472*4882a593Smuzhiyun 				hprintk("cs_stper[%d].inuse = 0!\n", reg);
2473*4882a593Smuzhiyun 			else
2474*4882a593Smuzhiyun 				--he_dev->cs_stper[reg].inuse;
2475*4882a593Smuzhiyun 
2476*4882a593Smuzhiyun 			he_dev->total_bw -= he_dev->cs_stper[reg].pcr;
2477*4882a593Smuzhiyun 		}
2478*4882a593Smuzhiyun 		spin_unlock_irqrestore(&he_dev->global_lock, flags);
2479*4882a593Smuzhiyun 
2480*4882a593Smuzhiyun 		HPRINTK("close tx cid 0x%x complete\n", cid);
2481*4882a593Smuzhiyun 	}
2482*4882a593Smuzhiyun 
2483*4882a593Smuzhiyun 	kfree(he_vcc);
2484*4882a593Smuzhiyun 
2485*4882a593Smuzhiyun 	clear_bit(ATM_VF_ADDR, &vcc->flags);
2486*4882a593Smuzhiyun }
2487*4882a593Smuzhiyun 
2488*4882a593Smuzhiyun static int
he_send(struct atm_vcc * vcc,struct sk_buff * skb)2489*4882a593Smuzhiyun he_send(struct atm_vcc *vcc, struct sk_buff *skb)
2490*4882a593Smuzhiyun {
2491*4882a593Smuzhiyun 	unsigned long flags;
2492*4882a593Smuzhiyun 	struct he_dev *he_dev = HE_DEV(vcc->dev);
2493*4882a593Smuzhiyun 	unsigned cid = he_mkcid(he_dev, vcc->vpi, vcc->vci);
2494*4882a593Smuzhiyun 	struct he_tpd *tpd;
2495*4882a593Smuzhiyun #ifdef USE_SCATTERGATHER
2496*4882a593Smuzhiyun 	int i, slot = 0;
2497*4882a593Smuzhiyun #endif
2498*4882a593Smuzhiyun 
2499*4882a593Smuzhiyun #define HE_TPD_BUFSIZE 0xffff
2500*4882a593Smuzhiyun 
2501*4882a593Smuzhiyun 	HPRINTK("send %d.%d\n", vcc->vpi, vcc->vci);
2502*4882a593Smuzhiyun 
2503*4882a593Smuzhiyun 	if ((skb->len > HE_TPD_BUFSIZE) ||
2504*4882a593Smuzhiyun 	    ((vcc->qos.aal == ATM_AAL0) && (skb->len != ATM_AAL0_SDU))) {
2505*4882a593Smuzhiyun 		hprintk("buffer too large (or small) -- %d bytes\n", skb->len );
2506*4882a593Smuzhiyun 		if (vcc->pop)
2507*4882a593Smuzhiyun 			vcc->pop(vcc, skb);
2508*4882a593Smuzhiyun 		else
2509*4882a593Smuzhiyun 			dev_kfree_skb_any(skb);
2510*4882a593Smuzhiyun 		atomic_inc(&vcc->stats->tx_err);
2511*4882a593Smuzhiyun 		return -EINVAL;
2512*4882a593Smuzhiyun 	}
2513*4882a593Smuzhiyun 
2514*4882a593Smuzhiyun #ifndef USE_SCATTERGATHER
2515*4882a593Smuzhiyun 	if (skb_shinfo(skb)->nr_frags) {
2516*4882a593Smuzhiyun 		hprintk("no scatter/gather support\n");
2517*4882a593Smuzhiyun 		if (vcc->pop)
2518*4882a593Smuzhiyun 			vcc->pop(vcc, skb);
2519*4882a593Smuzhiyun 		else
2520*4882a593Smuzhiyun 			dev_kfree_skb_any(skb);
2521*4882a593Smuzhiyun 		atomic_inc(&vcc->stats->tx_err);
2522*4882a593Smuzhiyun 		return -EINVAL;
2523*4882a593Smuzhiyun 	}
2524*4882a593Smuzhiyun #endif
2525*4882a593Smuzhiyun 	spin_lock_irqsave(&he_dev->global_lock, flags);
2526*4882a593Smuzhiyun 
2527*4882a593Smuzhiyun 	tpd = __alloc_tpd(he_dev);
2528*4882a593Smuzhiyun 	if (tpd == NULL) {
2529*4882a593Smuzhiyun 		if (vcc->pop)
2530*4882a593Smuzhiyun 			vcc->pop(vcc, skb);
2531*4882a593Smuzhiyun 		else
2532*4882a593Smuzhiyun 			dev_kfree_skb_any(skb);
2533*4882a593Smuzhiyun 		atomic_inc(&vcc->stats->tx_err);
2534*4882a593Smuzhiyun 		spin_unlock_irqrestore(&he_dev->global_lock, flags);
2535*4882a593Smuzhiyun 		return -ENOMEM;
2536*4882a593Smuzhiyun 	}
2537*4882a593Smuzhiyun 
2538*4882a593Smuzhiyun 	if (vcc->qos.aal == ATM_AAL5)
2539*4882a593Smuzhiyun 		tpd->status |= TPD_CELLTYPE(TPD_USERCELL);
2540*4882a593Smuzhiyun 	else {
2541*4882a593Smuzhiyun 		char *pti_clp = (void *) (skb->data + 3);
2542*4882a593Smuzhiyun 		int clp, pti;
2543*4882a593Smuzhiyun 
2544*4882a593Smuzhiyun 		pti = (*pti_clp & ATM_HDR_PTI_MASK) >> ATM_HDR_PTI_SHIFT;
2545*4882a593Smuzhiyun 		clp = (*pti_clp & ATM_HDR_CLP);
2546*4882a593Smuzhiyun 		tpd->status |= TPD_CELLTYPE(pti);
2547*4882a593Smuzhiyun 		if (clp)
2548*4882a593Smuzhiyun 			tpd->status |= TPD_CLP;
2549*4882a593Smuzhiyun 
2550*4882a593Smuzhiyun 		skb_pull(skb, ATM_AAL0_SDU - ATM_CELL_PAYLOAD);
2551*4882a593Smuzhiyun 	}
2552*4882a593Smuzhiyun 
2553*4882a593Smuzhiyun #ifdef USE_SCATTERGATHER
2554*4882a593Smuzhiyun 	tpd->iovec[slot].addr = dma_map_single(&he_dev->pci_dev->dev, skb->data,
2555*4882a593Smuzhiyun 				skb_headlen(skb), DMA_TO_DEVICE);
2556*4882a593Smuzhiyun 	tpd->iovec[slot].len = skb_headlen(skb);
2557*4882a593Smuzhiyun 	++slot;
2558*4882a593Smuzhiyun 
2559*4882a593Smuzhiyun 	for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
2560*4882a593Smuzhiyun 		skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
2561*4882a593Smuzhiyun 
2562*4882a593Smuzhiyun 		if (slot == TPD_MAXIOV) {	/* queue tpd; start new tpd */
2563*4882a593Smuzhiyun 			tpd->vcc = vcc;
2564*4882a593Smuzhiyun 			tpd->skb = NULL;	/* not the last fragment
2565*4882a593Smuzhiyun 						   so dont ->push() yet */
2566*4882a593Smuzhiyun 			wmb();
2567*4882a593Smuzhiyun 
2568*4882a593Smuzhiyun 			__enqueue_tpd(he_dev, tpd, cid);
2569*4882a593Smuzhiyun 			tpd = __alloc_tpd(he_dev);
2570*4882a593Smuzhiyun 			if (tpd == NULL) {
2571*4882a593Smuzhiyun 				if (vcc->pop)
2572*4882a593Smuzhiyun 					vcc->pop(vcc, skb);
2573*4882a593Smuzhiyun 				else
2574*4882a593Smuzhiyun 					dev_kfree_skb_any(skb);
2575*4882a593Smuzhiyun 				atomic_inc(&vcc->stats->tx_err);
2576*4882a593Smuzhiyun 				spin_unlock_irqrestore(&he_dev->global_lock, flags);
2577*4882a593Smuzhiyun 				return -ENOMEM;
2578*4882a593Smuzhiyun 			}
2579*4882a593Smuzhiyun 			tpd->status |= TPD_USERCELL;
2580*4882a593Smuzhiyun 			slot = 0;
2581*4882a593Smuzhiyun 		}
2582*4882a593Smuzhiyun 
2583*4882a593Smuzhiyun 		tpd->iovec[slot].addr = skb_frag_dma_map(&he_dev->pci_dev->dev,
2584*4882a593Smuzhiyun 				frag, 0, skb_frag_size(frag), DMA_TO_DEVICE);
2585*4882a593Smuzhiyun 		tpd->iovec[slot].len = skb_frag_size(frag);
2586*4882a593Smuzhiyun 		++slot;
2587*4882a593Smuzhiyun 
2588*4882a593Smuzhiyun 	}
2589*4882a593Smuzhiyun 
2590*4882a593Smuzhiyun 	tpd->iovec[slot - 1].len |= TPD_LST;
2591*4882a593Smuzhiyun #else
2592*4882a593Smuzhiyun 	tpd->address0 = dma_map_single(&he_dev->pci_dev->dev, skb->data, skb->len, DMA_TO_DEVICE);
2593*4882a593Smuzhiyun 	tpd->length0 = skb->len | TPD_LST;
2594*4882a593Smuzhiyun #endif
2595*4882a593Smuzhiyun 	tpd->status |= TPD_INT;
2596*4882a593Smuzhiyun 
2597*4882a593Smuzhiyun 	tpd->vcc = vcc;
2598*4882a593Smuzhiyun 	tpd->skb = skb;
2599*4882a593Smuzhiyun 	wmb();
2600*4882a593Smuzhiyun 	ATM_SKB(skb)->vcc = vcc;
2601*4882a593Smuzhiyun 
2602*4882a593Smuzhiyun 	__enqueue_tpd(he_dev, tpd, cid);
2603*4882a593Smuzhiyun 	spin_unlock_irqrestore(&he_dev->global_lock, flags);
2604*4882a593Smuzhiyun 
2605*4882a593Smuzhiyun 	atomic_inc(&vcc->stats->tx);
2606*4882a593Smuzhiyun 
2607*4882a593Smuzhiyun 	return 0;
2608*4882a593Smuzhiyun }
2609*4882a593Smuzhiyun 
2610*4882a593Smuzhiyun static int
he_ioctl(struct atm_dev * atm_dev,unsigned int cmd,void __user * arg)2611*4882a593Smuzhiyun he_ioctl(struct atm_dev *atm_dev, unsigned int cmd, void __user *arg)
2612*4882a593Smuzhiyun {
2613*4882a593Smuzhiyun 	unsigned long flags;
2614*4882a593Smuzhiyun 	struct he_dev *he_dev = HE_DEV(atm_dev);
2615*4882a593Smuzhiyun 	struct he_ioctl_reg reg;
2616*4882a593Smuzhiyun 	int err = 0;
2617*4882a593Smuzhiyun 
2618*4882a593Smuzhiyun 	switch (cmd) {
2619*4882a593Smuzhiyun 		case HE_GET_REG:
2620*4882a593Smuzhiyun 			if (!capable(CAP_NET_ADMIN))
2621*4882a593Smuzhiyun 				return -EPERM;
2622*4882a593Smuzhiyun 
2623*4882a593Smuzhiyun 			if (copy_from_user(&reg, arg,
2624*4882a593Smuzhiyun 					   sizeof(struct he_ioctl_reg)))
2625*4882a593Smuzhiyun 				return -EFAULT;
2626*4882a593Smuzhiyun 
2627*4882a593Smuzhiyun 			spin_lock_irqsave(&he_dev->global_lock, flags);
2628*4882a593Smuzhiyun 			switch (reg.type) {
2629*4882a593Smuzhiyun 				case HE_REGTYPE_PCI:
2630*4882a593Smuzhiyun 					if (reg.addr >= HE_REGMAP_SIZE) {
2631*4882a593Smuzhiyun 						err = -EINVAL;
2632*4882a593Smuzhiyun 						break;
2633*4882a593Smuzhiyun 					}
2634*4882a593Smuzhiyun 
2635*4882a593Smuzhiyun 					reg.val = he_readl(he_dev, reg.addr);
2636*4882a593Smuzhiyun 					break;
2637*4882a593Smuzhiyun 				case HE_REGTYPE_RCM:
2638*4882a593Smuzhiyun 					reg.val =
2639*4882a593Smuzhiyun 						he_readl_rcm(he_dev, reg.addr);
2640*4882a593Smuzhiyun 					break;
2641*4882a593Smuzhiyun 				case HE_REGTYPE_TCM:
2642*4882a593Smuzhiyun 					reg.val =
2643*4882a593Smuzhiyun 						he_readl_tcm(he_dev, reg.addr);
2644*4882a593Smuzhiyun 					break;
2645*4882a593Smuzhiyun 				case HE_REGTYPE_MBOX:
2646*4882a593Smuzhiyun 					reg.val =
2647*4882a593Smuzhiyun 						he_readl_mbox(he_dev, reg.addr);
2648*4882a593Smuzhiyun 					break;
2649*4882a593Smuzhiyun 				default:
2650*4882a593Smuzhiyun 					err = -EINVAL;
2651*4882a593Smuzhiyun 					break;
2652*4882a593Smuzhiyun 			}
2653*4882a593Smuzhiyun 			spin_unlock_irqrestore(&he_dev->global_lock, flags);
2654*4882a593Smuzhiyun 			if (err == 0)
2655*4882a593Smuzhiyun 				if (copy_to_user(arg, &reg,
2656*4882a593Smuzhiyun 							sizeof(struct he_ioctl_reg)))
2657*4882a593Smuzhiyun 					return -EFAULT;
2658*4882a593Smuzhiyun 			break;
2659*4882a593Smuzhiyun 		default:
2660*4882a593Smuzhiyun #ifdef CONFIG_ATM_HE_USE_SUNI
2661*4882a593Smuzhiyun 			if (atm_dev->phy && atm_dev->phy->ioctl)
2662*4882a593Smuzhiyun 				err = atm_dev->phy->ioctl(atm_dev, cmd, arg);
2663*4882a593Smuzhiyun #else /* CONFIG_ATM_HE_USE_SUNI */
2664*4882a593Smuzhiyun 			err = -EINVAL;
2665*4882a593Smuzhiyun #endif /* CONFIG_ATM_HE_USE_SUNI */
2666*4882a593Smuzhiyun 			break;
2667*4882a593Smuzhiyun 	}
2668*4882a593Smuzhiyun 
2669*4882a593Smuzhiyun 	return err;
2670*4882a593Smuzhiyun }
2671*4882a593Smuzhiyun 
2672*4882a593Smuzhiyun static void
he_phy_put(struct atm_dev * atm_dev,unsigned char val,unsigned long addr)2673*4882a593Smuzhiyun he_phy_put(struct atm_dev *atm_dev, unsigned char val, unsigned long addr)
2674*4882a593Smuzhiyun {
2675*4882a593Smuzhiyun 	unsigned long flags;
2676*4882a593Smuzhiyun 	struct he_dev *he_dev = HE_DEV(atm_dev);
2677*4882a593Smuzhiyun 
2678*4882a593Smuzhiyun 	HPRINTK("phy_put(val 0x%x, addr 0x%lx)\n", val, addr);
2679*4882a593Smuzhiyun 
2680*4882a593Smuzhiyun 	spin_lock_irqsave(&he_dev->global_lock, flags);
2681*4882a593Smuzhiyun 	he_writel(he_dev, val, FRAMER + (addr*4));
2682*4882a593Smuzhiyun 	(void) he_readl(he_dev, FRAMER + (addr*4));		/* flush posted writes */
2683*4882a593Smuzhiyun 	spin_unlock_irqrestore(&he_dev->global_lock, flags);
2684*4882a593Smuzhiyun }
2685*4882a593Smuzhiyun 
2686*4882a593Smuzhiyun 
2687*4882a593Smuzhiyun static unsigned char
he_phy_get(struct atm_dev * atm_dev,unsigned long addr)2688*4882a593Smuzhiyun he_phy_get(struct atm_dev *atm_dev, unsigned long addr)
2689*4882a593Smuzhiyun {
2690*4882a593Smuzhiyun 	unsigned long flags;
2691*4882a593Smuzhiyun 	struct he_dev *he_dev = HE_DEV(atm_dev);
2692*4882a593Smuzhiyun 	unsigned reg;
2693*4882a593Smuzhiyun 
2694*4882a593Smuzhiyun 	spin_lock_irqsave(&he_dev->global_lock, flags);
2695*4882a593Smuzhiyun 	reg = he_readl(he_dev, FRAMER + (addr*4));
2696*4882a593Smuzhiyun 	spin_unlock_irqrestore(&he_dev->global_lock, flags);
2697*4882a593Smuzhiyun 
2698*4882a593Smuzhiyun 	HPRINTK("phy_get(addr 0x%lx) =0x%x\n", addr, reg);
2699*4882a593Smuzhiyun 	return reg;
2700*4882a593Smuzhiyun }
2701*4882a593Smuzhiyun 
2702*4882a593Smuzhiyun static int
he_proc_read(struct atm_dev * dev,loff_t * pos,char * page)2703*4882a593Smuzhiyun he_proc_read(struct atm_dev *dev, loff_t *pos, char *page)
2704*4882a593Smuzhiyun {
2705*4882a593Smuzhiyun 	unsigned long flags;
2706*4882a593Smuzhiyun 	struct he_dev *he_dev = HE_DEV(dev);
2707*4882a593Smuzhiyun 	int left, i;
2708*4882a593Smuzhiyun #ifdef notdef
2709*4882a593Smuzhiyun 	struct he_rbrq *rbrq_tail;
2710*4882a593Smuzhiyun 	struct he_tpdrq *tpdrq_head;
2711*4882a593Smuzhiyun 	int rbpl_head, rbpl_tail;
2712*4882a593Smuzhiyun #endif
2713*4882a593Smuzhiyun 	static long mcc = 0, oec = 0, dcc = 0, cec = 0;
2714*4882a593Smuzhiyun 
2715*4882a593Smuzhiyun 
2716*4882a593Smuzhiyun 	left = *pos;
2717*4882a593Smuzhiyun 	if (!left--)
2718*4882a593Smuzhiyun 		return sprintf(page, "ATM he driver\n");
2719*4882a593Smuzhiyun 
2720*4882a593Smuzhiyun 	if (!left--)
2721*4882a593Smuzhiyun 		return sprintf(page, "%s%s\n\n",
2722*4882a593Smuzhiyun 			he_dev->prod_id, he_dev->media & 0x40 ? "SM" : "MM");
2723*4882a593Smuzhiyun 
2724*4882a593Smuzhiyun 	if (!left--)
2725*4882a593Smuzhiyun 		return sprintf(page, "Mismatched Cells  VPI/VCI Not Open  Dropped Cells  RCM Dropped Cells\n");
2726*4882a593Smuzhiyun 
2727*4882a593Smuzhiyun 	spin_lock_irqsave(&he_dev->global_lock, flags);
2728*4882a593Smuzhiyun 	mcc += he_readl(he_dev, MCC);
2729*4882a593Smuzhiyun 	oec += he_readl(he_dev, OEC);
2730*4882a593Smuzhiyun 	dcc += he_readl(he_dev, DCC);
2731*4882a593Smuzhiyun 	cec += he_readl(he_dev, CEC);
2732*4882a593Smuzhiyun 	spin_unlock_irqrestore(&he_dev->global_lock, flags);
2733*4882a593Smuzhiyun 
2734*4882a593Smuzhiyun 	if (!left--)
2735*4882a593Smuzhiyun 		return sprintf(page, "%16ld  %16ld  %13ld  %17ld\n\n",
2736*4882a593Smuzhiyun 							mcc, oec, dcc, cec);
2737*4882a593Smuzhiyun 
2738*4882a593Smuzhiyun 	if (!left--)
2739*4882a593Smuzhiyun 		return sprintf(page, "irq_size = %d  inuse = ?  peak = %d\n",
2740*4882a593Smuzhiyun 				CONFIG_IRQ_SIZE, he_dev->irq_peak);
2741*4882a593Smuzhiyun 
2742*4882a593Smuzhiyun 	if (!left--)
2743*4882a593Smuzhiyun 		return sprintf(page, "tpdrq_size = %d  inuse = ?\n",
2744*4882a593Smuzhiyun 						CONFIG_TPDRQ_SIZE);
2745*4882a593Smuzhiyun 
2746*4882a593Smuzhiyun 	if (!left--)
2747*4882a593Smuzhiyun 		return sprintf(page, "rbrq_size = %d  inuse = ?  peak = %d\n",
2748*4882a593Smuzhiyun 				CONFIG_RBRQ_SIZE, he_dev->rbrq_peak);
2749*4882a593Smuzhiyun 
2750*4882a593Smuzhiyun 	if (!left--)
2751*4882a593Smuzhiyun 		return sprintf(page, "tbrq_size = %d  peak = %d\n",
2752*4882a593Smuzhiyun 					CONFIG_TBRQ_SIZE, he_dev->tbrq_peak);
2753*4882a593Smuzhiyun 
2754*4882a593Smuzhiyun 
2755*4882a593Smuzhiyun #ifdef notdef
2756*4882a593Smuzhiyun 	rbpl_head = RBPL_MASK(he_readl(he_dev, G0_RBPL_S));
2757*4882a593Smuzhiyun 	rbpl_tail = RBPL_MASK(he_readl(he_dev, G0_RBPL_T));
2758*4882a593Smuzhiyun 
2759*4882a593Smuzhiyun 	inuse = rbpl_head - rbpl_tail;
2760*4882a593Smuzhiyun 	if (inuse < 0)
2761*4882a593Smuzhiyun 		inuse += CONFIG_RBPL_SIZE * sizeof(struct he_rbp);
2762*4882a593Smuzhiyun 	inuse /= sizeof(struct he_rbp);
2763*4882a593Smuzhiyun 
2764*4882a593Smuzhiyun 	if (!left--)
2765*4882a593Smuzhiyun 		return sprintf(page, "rbpl_size = %d  inuse = %d\n\n",
2766*4882a593Smuzhiyun 						CONFIG_RBPL_SIZE, inuse);
2767*4882a593Smuzhiyun #endif
2768*4882a593Smuzhiyun 
2769*4882a593Smuzhiyun 	if (!left--)
2770*4882a593Smuzhiyun 		return sprintf(page, "rate controller periods (cbr)\n                 pcr  #vc\n");
2771*4882a593Smuzhiyun 
2772*4882a593Smuzhiyun 	for (i = 0; i < HE_NUM_CS_STPER; ++i)
2773*4882a593Smuzhiyun 		if (!left--)
2774*4882a593Smuzhiyun 			return sprintf(page, "cs_stper%-2d  %8ld  %3d\n", i,
2775*4882a593Smuzhiyun 						he_dev->cs_stper[i].pcr,
2776*4882a593Smuzhiyun 						he_dev->cs_stper[i].inuse);
2777*4882a593Smuzhiyun 
2778*4882a593Smuzhiyun 	if (!left--)
2779*4882a593Smuzhiyun 		return sprintf(page, "total bw (cbr): %d  (limit %d)\n",
2780*4882a593Smuzhiyun 			he_dev->total_bw, he_dev->atm_dev->link_rate * 10 / 9);
2781*4882a593Smuzhiyun 
2782*4882a593Smuzhiyun 	return 0;
2783*4882a593Smuzhiyun }
2784*4882a593Smuzhiyun 
2785*4882a593Smuzhiyun /* eeprom routines  -- see 4.7 */
2786*4882a593Smuzhiyun 
read_prom_byte(struct he_dev * he_dev,int addr)2787*4882a593Smuzhiyun static u8 read_prom_byte(struct he_dev *he_dev, int addr)
2788*4882a593Smuzhiyun {
2789*4882a593Smuzhiyun 	u32 val = 0, tmp_read = 0;
2790*4882a593Smuzhiyun 	int i, j = 0;
2791*4882a593Smuzhiyun 	u8 byte_read = 0;
2792*4882a593Smuzhiyun 
2793*4882a593Smuzhiyun 	val = readl(he_dev->membase + HOST_CNTL);
2794*4882a593Smuzhiyun 	val &= 0xFFFFE0FF;
2795*4882a593Smuzhiyun 
2796*4882a593Smuzhiyun 	/* Turn on write enable */
2797*4882a593Smuzhiyun 	val |= 0x800;
2798*4882a593Smuzhiyun 	he_writel(he_dev, val, HOST_CNTL);
2799*4882a593Smuzhiyun 
2800*4882a593Smuzhiyun 	/* Send READ instruction */
2801*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(readtab); i++) {
2802*4882a593Smuzhiyun 		he_writel(he_dev, val | readtab[i], HOST_CNTL);
2803*4882a593Smuzhiyun 		udelay(EEPROM_DELAY);
2804*4882a593Smuzhiyun 	}
2805*4882a593Smuzhiyun 
2806*4882a593Smuzhiyun 	/* Next, we need to send the byte address to read from */
2807*4882a593Smuzhiyun 	for (i = 7; i >= 0; i--) {
2808*4882a593Smuzhiyun 		he_writel(he_dev, val | clocktab[j++] | (((addr >> i) & 1) << 9), HOST_CNTL);
2809*4882a593Smuzhiyun 		udelay(EEPROM_DELAY);
2810*4882a593Smuzhiyun 		he_writel(he_dev, val | clocktab[j++] | (((addr >> i) & 1) << 9), HOST_CNTL);
2811*4882a593Smuzhiyun 		udelay(EEPROM_DELAY);
2812*4882a593Smuzhiyun 	}
2813*4882a593Smuzhiyun 
2814*4882a593Smuzhiyun 	j = 0;
2815*4882a593Smuzhiyun 
2816*4882a593Smuzhiyun 	val &= 0xFFFFF7FF;      /* Turn off write enable */
2817*4882a593Smuzhiyun 	he_writel(he_dev, val, HOST_CNTL);
2818*4882a593Smuzhiyun 
2819*4882a593Smuzhiyun 	/* Now, we can read data from the EEPROM by clocking it in */
2820*4882a593Smuzhiyun 	for (i = 7; i >= 0; i--) {
2821*4882a593Smuzhiyun 		he_writel(he_dev, val | clocktab[j++], HOST_CNTL);
2822*4882a593Smuzhiyun 		udelay(EEPROM_DELAY);
2823*4882a593Smuzhiyun 		tmp_read = he_readl(he_dev, HOST_CNTL);
2824*4882a593Smuzhiyun 		byte_read |= (unsigned char)
2825*4882a593Smuzhiyun 			   ((tmp_read & ID_DOUT) >> ID_DOFFSET << i);
2826*4882a593Smuzhiyun 		he_writel(he_dev, val | clocktab[j++], HOST_CNTL);
2827*4882a593Smuzhiyun 		udelay(EEPROM_DELAY);
2828*4882a593Smuzhiyun 	}
2829*4882a593Smuzhiyun 
2830*4882a593Smuzhiyun 	he_writel(he_dev, val | ID_CS, HOST_CNTL);
2831*4882a593Smuzhiyun 	udelay(EEPROM_DELAY);
2832*4882a593Smuzhiyun 
2833*4882a593Smuzhiyun 	return byte_read;
2834*4882a593Smuzhiyun }
2835*4882a593Smuzhiyun 
2836*4882a593Smuzhiyun MODULE_LICENSE("GPL");
2837*4882a593Smuzhiyun MODULE_AUTHOR("chas williams <chas@cmf.nrl.navy.mil>");
2838*4882a593Smuzhiyun MODULE_DESCRIPTION("ForeRunnerHE ATM Adapter driver");
2839*4882a593Smuzhiyun module_param(disable64, bool, 0);
2840*4882a593Smuzhiyun MODULE_PARM_DESC(disable64, "disable 64-bit pci bus transfers");
2841*4882a593Smuzhiyun module_param(nvpibits, short, 0);
2842*4882a593Smuzhiyun MODULE_PARM_DESC(nvpibits, "numbers of bits for vpi (default 0)");
2843*4882a593Smuzhiyun module_param(nvcibits, short, 0);
2844*4882a593Smuzhiyun MODULE_PARM_DESC(nvcibits, "numbers of bits for vci (default 12)");
2845*4882a593Smuzhiyun module_param(rx_skb_reserve, short, 0);
2846*4882a593Smuzhiyun MODULE_PARM_DESC(rx_skb_reserve, "padding for receive skb (default 16)");
2847*4882a593Smuzhiyun module_param(irq_coalesce, bool, 0);
2848*4882a593Smuzhiyun MODULE_PARM_DESC(irq_coalesce, "use interrupt coalescing (default 1)");
2849*4882a593Smuzhiyun module_param(sdh, bool, 0);
2850*4882a593Smuzhiyun MODULE_PARM_DESC(sdh, "use SDH framing (default 0)");
2851*4882a593Smuzhiyun 
2852*4882a593Smuzhiyun static const struct pci_device_id he_pci_tbl[] = {
2853*4882a593Smuzhiyun 	{ PCI_VDEVICE(FORE, PCI_DEVICE_ID_FORE_HE), 0 },
2854*4882a593Smuzhiyun 	{ 0, }
2855*4882a593Smuzhiyun };
2856*4882a593Smuzhiyun 
2857*4882a593Smuzhiyun MODULE_DEVICE_TABLE(pci, he_pci_tbl);
2858*4882a593Smuzhiyun 
2859*4882a593Smuzhiyun static struct pci_driver he_driver = {
2860*4882a593Smuzhiyun 	.name =		"he",
2861*4882a593Smuzhiyun 	.probe =	he_init_one,
2862*4882a593Smuzhiyun 	.remove =	he_remove_one,
2863*4882a593Smuzhiyun 	.id_table =	he_pci_tbl,
2864*4882a593Smuzhiyun };
2865*4882a593Smuzhiyun 
2866*4882a593Smuzhiyun module_pci_driver(he_driver);
2867