1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0-or-later */ 2*4882a593Smuzhiyun /* drivers/atm/firestream.h - FireStream 155 (MB86697) and 3*4882a593Smuzhiyun * FireStream 50 (MB86695) device driver 4*4882a593Smuzhiyun */ 5*4882a593Smuzhiyun 6*4882a593Smuzhiyun /* Written & (C) 2000 by R.E.Wolff@BitWizard.nl 7*4882a593Smuzhiyun * Copied snippets from zatm.c by Werner Almesberger, EPFL LRC/ICA 8*4882a593Smuzhiyun * and ambassador.c Copyright (C) 1995-1999 Madge Networks Ltd 9*4882a593Smuzhiyun */ 10*4882a593Smuzhiyun 11*4882a593Smuzhiyun /* 12*4882a593Smuzhiyun */ 13*4882a593Smuzhiyun 14*4882a593Smuzhiyun 15*4882a593Smuzhiyun /*********************************************************************** 16*4882a593Smuzhiyun * first the defines for the chip. * 17*4882a593Smuzhiyun ***********************************************************************/ 18*4882a593Smuzhiyun 19*4882a593Smuzhiyun 20*4882a593Smuzhiyun /********************* General chip parameters. ************************/ 21*4882a593Smuzhiyun 22*4882a593Smuzhiyun #define FS_NR_FREE_POOLS 8 23*4882a593Smuzhiyun #define FS_NR_RX_QUEUES 4 24*4882a593Smuzhiyun 25*4882a593Smuzhiyun 26*4882a593Smuzhiyun /********************* queues and queue access macros ******************/ 27*4882a593Smuzhiyun 28*4882a593Smuzhiyun 29*4882a593Smuzhiyun /* A queue entry. */ 30*4882a593Smuzhiyun struct FS_QENTRY { 31*4882a593Smuzhiyun u32 cmd; 32*4882a593Smuzhiyun u32 p0, p1, p2; 33*4882a593Smuzhiyun }; 34*4882a593Smuzhiyun 35*4882a593Smuzhiyun 36*4882a593Smuzhiyun /* A freepool entry. */ 37*4882a593Smuzhiyun struct FS_BPENTRY { 38*4882a593Smuzhiyun u32 flags; 39*4882a593Smuzhiyun u32 next; 40*4882a593Smuzhiyun u32 bsa; 41*4882a593Smuzhiyun u32 aal_bufsize; 42*4882a593Smuzhiyun 43*4882a593Smuzhiyun /* The hardware doesn't look at this, but we need the SKB somewhere... */ 44*4882a593Smuzhiyun struct sk_buff *skb; 45*4882a593Smuzhiyun struct freepool *fp; 46*4882a593Smuzhiyun struct fs_dev *dev; 47*4882a593Smuzhiyun }; 48*4882a593Smuzhiyun 49*4882a593Smuzhiyun 50*4882a593Smuzhiyun #define STATUS_CODE(qe) ((qe->cmd >> 22) & 0x3f) 51*4882a593Smuzhiyun 52*4882a593Smuzhiyun 53*4882a593Smuzhiyun /* OFFSETS against the base of a QUEUE... */ 54*4882a593Smuzhiyun #define QSA 0x00 55*4882a593Smuzhiyun #define QEA 0x04 56*4882a593Smuzhiyun #define QRP 0x08 57*4882a593Smuzhiyun #define QWP 0x0c 58*4882a593Smuzhiyun #define QCNF 0x10 /* Only for Release queues! */ 59*4882a593Smuzhiyun /* Not for the transmit pending queue. */ 60*4882a593Smuzhiyun 61*4882a593Smuzhiyun 62*4882a593Smuzhiyun /* OFFSETS against the base of a FREE POOL... */ 63*4882a593Smuzhiyun #define FPCNF 0x00 64*4882a593Smuzhiyun #define FPSA 0x04 65*4882a593Smuzhiyun #define FPEA 0x08 66*4882a593Smuzhiyun #define FPCNT 0x0c 67*4882a593Smuzhiyun #define FPCTU 0x10 68*4882a593Smuzhiyun 69*4882a593Smuzhiyun #define Q_SA(b) (b + QSA ) 70*4882a593Smuzhiyun #define Q_EA(b) (b + QEA ) 71*4882a593Smuzhiyun #define Q_RP(b) (b + QRP ) 72*4882a593Smuzhiyun #define Q_WP(b) (b + QWP ) 73*4882a593Smuzhiyun #define Q_CNF(b) (b + QCNF) 74*4882a593Smuzhiyun 75*4882a593Smuzhiyun #define FP_CNF(b) (b + FPCNF) 76*4882a593Smuzhiyun #define FP_SA(b) (b + FPSA) 77*4882a593Smuzhiyun #define FP_EA(b) (b + FPEA) 78*4882a593Smuzhiyun #define FP_CNT(b) (b + FPCNT) 79*4882a593Smuzhiyun #define FP_CTU(b) (b + FPCTU) 80*4882a593Smuzhiyun 81*4882a593Smuzhiyun /* bits in a queue register. */ 82*4882a593Smuzhiyun #define Q_FULL 0x1 83*4882a593Smuzhiyun #define Q_EMPTY 0x2 84*4882a593Smuzhiyun #define Q_INCWRAP 0x4 85*4882a593Smuzhiyun #define Q_ADDR_MASK 0xfffffff0 86*4882a593Smuzhiyun 87*4882a593Smuzhiyun /* bits in a FreePool config register */ 88*4882a593Smuzhiyun #define RBFP_RBS (0x1 << 16) 89*4882a593Smuzhiyun #define RBFP_RBSVAL (0x1 << 15) 90*4882a593Smuzhiyun #define RBFP_CME (0x1 << 12) 91*4882a593Smuzhiyun #define RBFP_DLP (0x1 << 11) 92*4882a593Smuzhiyun #define RBFP_BFPWT (0x1 << 0) 93*4882a593Smuzhiyun 94*4882a593Smuzhiyun 95*4882a593Smuzhiyun 96*4882a593Smuzhiyun 97*4882a593Smuzhiyun /* FireStream commands. */ 98*4882a593Smuzhiyun #define QE_CMD_NULL (0x00 << 22) 99*4882a593Smuzhiyun #define QE_CMD_REG_RD (0x01 << 22) 100*4882a593Smuzhiyun #define QE_CMD_REG_RDM (0x02 << 22) 101*4882a593Smuzhiyun #define QE_CMD_REG_WR (0x03 << 22) 102*4882a593Smuzhiyun #define QE_CMD_REG_WRM (0x04 << 22) 103*4882a593Smuzhiyun #define QE_CMD_CONFIG_TX (0x05 << 22) 104*4882a593Smuzhiyun #define QE_CMD_CONFIG_RX (0x06 << 22) 105*4882a593Smuzhiyun #define QE_CMD_PRP_RD (0x07 << 22) 106*4882a593Smuzhiyun #define QE_CMD_PRP_RDM (0x2a << 22) 107*4882a593Smuzhiyun #define QE_CMD_PRP_WR (0x09 << 22) 108*4882a593Smuzhiyun #define QE_CMD_PRP_WRM (0x2b << 22) 109*4882a593Smuzhiyun #define QE_CMD_RX_EN (0x0a << 22) 110*4882a593Smuzhiyun #define QE_CMD_RX_PURGE (0x0b << 22) 111*4882a593Smuzhiyun #define QE_CMD_RX_PURGE_INH (0x0c << 22) 112*4882a593Smuzhiyun #define QE_CMD_TX_EN (0x0d << 22) 113*4882a593Smuzhiyun #define QE_CMD_TX_PURGE (0x0e << 22) 114*4882a593Smuzhiyun #define QE_CMD_TX_PURGE_INH (0x0f << 22) 115*4882a593Smuzhiyun #define QE_CMD_RST_CG (0x10 << 22) 116*4882a593Smuzhiyun #define QE_CMD_SET_CG (0x11 << 22) 117*4882a593Smuzhiyun #define QE_CMD_RST_CLP (0x12 << 22) 118*4882a593Smuzhiyun #define QE_CMD_SET_CLP (0x13 << 22) 119*4882a593Smuzhiyun #define QE_CMD_OVERRIDE (0x14 << 22) 120*4882a593Smuzhiyun #define QE_CMD_ADD_BFP (0x15 << 22) 121*4882a593Smuzhiyun #define QE_CMD_DUMP_TX (0x16 << 22) 122*4882a593Smuzhiyun #define QE_CMD_DUMP_RX (0x17 << 22) 123*4882a593Smuzhiyun #define QE_CMD_LRAM_RD (0x18 << 22) 124*4882a593Smuzhiyun #define QE_CMD_LRAM_RDM (0x28 << 22) 125*4882a593Smuzhiyun #define QE_CMD_LRAM_WR (0x19 << 22) 126*4882a593Smuzhiyun #define QE_CMD_LRAM_WRM (0x29 << 22) 127*4882a593Smuzhiyun #define QE_CMD_LRAM_BSET (0x1a << 22) 128*4882a593Smuzhiyun #define QE_CMD_LRAM_BCLR (0x1b << 22) 129*4882a593Smuzhiyun #define QE_CMD_CONFIG_SEGM (0x1c << 22) 130*4882a593Smuzhiyun #define QE_CMD_READ_SEGM (0x1d << 22) 131*4882a593Smuzhiyun #define QE_CMD_CONFIG_ROUT (0x1e << 22) 132*4882a593Smuzhiyun #define QE_CMD_READ_ROUT (0x1f << 22) 133*4882a593Smuzhiyun #define QE_CMD_CONFIG_TM (0x20 << 22) 134*4882a593Smuzhiyun #define QE_CMD_READ_TM (0x21 << 22) 135*4882a593Smuzhiyun #define QE_CMD_CONFIG_TXBM (0x22 << 22) 136*4882a593Smuzhiyun #define QE_CMD_READ_TXBM (0x23 << 22) 137*4882a593Smuzhiyun #define QE_CMD_CONFIG_RXBM (0x24 << 22) 138*4882a593Smuzhiyun #define QE_CMD_READ_RXBM (0x25 << 22) 139*4882a593Smuzhiyun #define QE_CMD_CONFIG_REAS (0x26 << 22) 140*4882a593Smuzhiyun #define QE_CMD_READ_REAS (0x27 << 22) 141*4882a593Smuzhiyun 142*4882a593Smuzhiyun #define QE_TRANSMIT_DE (0x0 << 30) 143*4882a593Smuzhiyun #define QE_CMD_LINKED (0x1 << 30) 144*4882a593Smuzhiyun #define QE_CMD_IMM (0x2 << 30) 145*4882a593Smuzhiyun #define QE_CMD_IMM_INQ (0x3 << 30) 146*4882a593Smuzhiyun 147*4882a593Smuzhiyun #define TD_EPI (0x1 << 27) 148*4882a593Smuzhiyun #define TD_COMMAND (0x1 << 28) 149*4882a593Smuzhiyun 150*4882a593Smuzhiyun #define TD_DATA (0x0 << 29) 151*4882a593Smuzhiyun #define TD_RM_CELL (0x1 << 29) 152*4882a593Smuzhiyun #define TD_OAM_CELL (0x2 << 29) 153*4882a593Smuzhiyun #define TD_OAM_CELL_SEGMENT (0x3 << 29) 154*4882a593Smuzhiyun 155*4882a593Smuzhiyun #define TD_BPI (0x1 << 20) 156*4882a593Smuzhiyun 157*4882a593Smuzhiyun #define FP_FLAGS_EPI (0x1 << 27) 158*4882a593Smuzhiyun 159*4882a593Smuzhiyun 160*4882a593Smuzhiyun #define TX_PQ(i) (0x00 + (i) * 0x10) 161*4882a593Smuzhiyun #define TXB_RQ (0x20) 162*4882a593Smuzhiyun #define ST_Q (0x48) 163*4882a593Smuzhiyun #define RXB_FP(i) (0x90 + (i) * 0x14) 164*4882a593Smuzhiyun #define RXB_RQ(i) (0x134 + (i) * 0x14) 165*4882a593Smuzhiyun 166*4882a593Smuzhiyun 167*4882a593Smuzhiyun #define TXQ_HP 0 168*4882a593Smuzhiyun #define TXQ_LP 1 169*4882a593Smuzhiyun 170*4882a593Smuzhiyun /* Phew. You don't want to know how many revisions these simple queue 171*4882a593Smuzhiyun * address macros went through before I got them nice and compact as 172*4882a593Smuzhiyun * they are now. -- REW 173*4882a593Smuzhiyun */ 174*4882a593Smuzhiyun 175*4882a593Smuzhiyun 176*4882a593Smuzhiyun /* And now for something completely different: 177*4882a593Smuzhiyun * The rest of the registers... */ 178*4882a593Smuzhiyun 179*4882a593Smuzhiyun 180*4882a593Smuzhiyun #define CMDR0 0x34 181*4882a593Smuzhiyun #define CMDR1 0x38 182*4882a593Smuzhiyun #define CMDR2 0x3c 183*4882a593Smuzhiyun #define CMDR3 0x40 184*4882a593Smuzhiyun 185*4882a593Smuzhiyun 186*4882a593Smuzhiyun #define SARMODE0 0x5c 187*4882a593Smuzhiyun 188*4882a593Smuzhiyun #define SARMODE0_TXVCS_0 (0x0 << 0) 189*4882a593Smuzhiyun #define SARMODE0_TXVCS_1k (0x1 << 0) 190*4882a593Smuzhiyun #define SARMODE0_TXVCS_2k (0x2 << 0) 191*4882a593Smuzhiyun #define SARMODE0_TXVCS_4k (0x3 << 0) 192*4882a593Smuzhiyun #define SARMODE0_TXVCS_8k (0x4 << 0) 193*4882a593Smuzhiyun #define SARMODE0_TXVCS_16k (0x5 << 0) 194*4882a593Smuzhiyun #define SARMODE0_TXVCS_32k (0x6 << 0) 195*4882a593Smuzhiyun #define SARMODE0_TXVCS_64k (0x7 << 0) 196*4882a593Smuzhiyun #define SARMODE0_TXVCS_32 (0x8 << 0) 197*4882a593Smuzhiyun 198*4882a593Smuzhiyun #define SARMODE0_ABRVCS_0 (0x0 << 4) 199*4882a593Smuzhiyun #define SARMODE0_ABRVCS_512 (0x1 << 4) 200*4882a593Smuzhiyun #define SARMODE0_ABRVCS_1k (0x2 << 4) 201*4882a593Smuzhiyun #define SARMODE0_ABRVCS_2k (0x3 << 4) 202*4882a593Smuzhiyun #define SARMODE0_ABRVCS_4k (0x4 << 4) 203*4882a593Smuzhiyun #define SARMODE0_ABRVCS_8k (0x5 << 4) 204*4882a593Smuzhiyun #define SARMODE0_ABRVCS_16k (0x6 << 4) 205*4882a593Smuzhiyun #define SARMODE0_ABRVCS_32k (0x7 << 4) 206*4882a593Smuzhiyun #define SARMODE0_ABRVCS_32 (0x9 << 4) /* The others are "8", this one really has to 207*4882a593Smuzhiyun be 9. Tell me you don't believe me. -- REW */ 208*4882a593Smuzhiyun 209*4882a593Smuzhiyun #define SARMODE0_RXVCS_0 (0x0 << 8) 210*4882a593Smuzhiyun #define SARMODE0_RXVCS_1k (0x1 << 8) 211*4882a593Smuzhiyun #define SARMODE0_RXVCS_2k (0x2 << 8) 212*4882a593Smuzhiyun #define SARMODE0_RXVCS_4k (0x3 << 8) 213*4882a593Smuzhiyun #define SARMODE0_RXVCS_8k (0x4 << 8) 214*4882a593Smuzhiyun #define SARMODE0_RXVCS_16k (0x5 << 8) 215*4882a593Smuzhiyun #define SARMODE0_RXVCS_32k (0x6 << 8) 216*4882a593Smuzhiyun #define SARMODE0_RXVCS_64k (0x7 << 8) 217*4882a593Smuzhiyun #define SARMODE0_RXVCS_32 (0x8 << 8) 218*4882a593Smuzhiyun 219*4882a593Smuzhiyun #define SARMODE0_CALSUP_1 (0x0 << 12) 220*4882a593Smuzhiyun #define SARMODE0_CALSUP_2 (0x1 << 12) 221*4882a593Smuzhiyun #define SARMODE0_CALSUP_3 (0x2 << 12) 222*4882a593Smuzhiyun #define SARMODE0_CALSUP_4 (0x3 << 12) 223*4882a593Smuzhiyun 224*4882a593Smuzhiyun #define SARMODE0_PRPWT_FS50_0 (0x0 << 14) 225*4882a593Smuzhiyun #define SARMODE0_PRPWT_FS50_2 (0x1 << 14) 226*4882a593Smuzhiyun #define SARMODE0_PRPWT_FS50_5 (0x2 << 14) 227*4882a593Smuzhiyun #define SARMODE0_PRPWT_FS50_11 (0x3 << 14) 228*4882a593Smuzhiyun 229*4882a593Smuzhiyun #define SARMODE0_PRPWT_FS155_0 (0x0 << 14) 230*4882a593Smuzhiyun #define SARMODE0_PRPWT_FS155_1 (0x1 << 14) 231*4882a593Smuzhiyun #define SARMODE0_PRPWT_FS155_2 (0x2 << 14) 232*4882a593Smuzhiyun #define SARMODE0_PRPWT_FS155_3 (0x3 << 14) 233*4882a593Smuzhiyun 234*4882a593Smuzhiyun #define SARMODE0_SRTS0 (0x1 << 23) 235*4882a593Smuzhiyun #define SARMODE0_SRTS1 (0x1 << 24) 236*4882a593Smuzhiyun 237*4882a593Smuzhiyun #define SARMODE0_RUN (0x1 << 25) 238*4882a593Smuzhiyun 239*4882a593Smuzhiyun #define SARMODE0_UNLOCK (0x1 << 26) 240*4882a593Smuzhiyun #define SARMODE0_CWRE (0x1 << 27) 241*4882a593Smuzhiyun 242*4882a593Smuzhiyun 243*4882a593Smuzhiyun #define SARMODE0_INTMODE_READCLEAR (0x0 << 28) 244*4882a593Smuzhiyun #define SARMODE0_INTMODE_READNOCLEAR (0x1 << 28) 245*4882a593Smuzhiyun #define SARMODE0_INTMODE_READNOCLEARINHIBIT (0x2 << 28) 246*4882a593Smuzhiyun #define SARMODE0_INTMODE_READCLEARINHIBIT (0x3 << 28) /* Tell me you don't believe me. */ 247*4882a593Smuzhiyun 248*4882a593Smuzhiyun #define SARMODE0_GINT (0x1 << 30) 249*4882a593Smuzhiyun #define SARMODE0_SHADEN (0x1 << 31) 250*4882a593Smuzhiyun 251*4882a593Smuzhiyun 252*4882a593Smuzhiyun #define SARMODE1 0x60 253*4882a593Smuzhiyun 254*4882a593Smuzhiyun 255*4882a593Smuzhiyun #define SARMODE1_TRTL_SHIFT 0 /* Program to 0 */ 256*4882a593Smuzhiyun #define SARMODE1_RRTL_SHIFT 4 /* Program to 0 */ 257*4882a593Smuzhiyun 258*4882a593Smuzhiyun #define SARMODE1_TAGM (0x1 << 8) /* Program to 0 */ 259*4882a593Smuzhiyun 260*4882a593Smuzhiyun #define SARMODE1_HECM0 (0x1 << 9) 261*4882a593Smuzhiyun #define SARMODE1_HECM1 (0x1 << 10) 262*4882a593Smuzhiyun #define SARMODE1_HECM2 (0x1 << 11) 263*4882a593Smuzhiyun 264*4882a593Smuzhiyun #define SARMODE1_GFCE (0x1 << 14) 265*4882a593Smuzhiyun #define SARMODE1_GFCR (0x1 << 15) 266*4882a593Smuzhiyun #define SARMODE1_PMS (0x1 << 18) 267*4882a593Smuzhiyun #define SARMODE1_GPRI (0x1 << 19) 268*4882a593Smuzhiyun #define SARMODE1_GPAS (0x1 << 20) 269*4882a593Smuzhiyun #define SARMODE1_GVAS (0x1 << 21) 270*4882a593Smuzhiyun #define SARMODE1_GNAM (0x1 << 22) 271*4882a593Smuzhiyun #define SARMODE1_GPLEN (0x1 << 23) 272*4882a593Smuzhiyun #define SARMODE1_DUMPE (0x1 << 24) 273*4882a593Smuzhiyun #define SARMODE1_OAMCRC (0x1 << 25) 274*4882a593Smuzhiyun #define SARMODE1_DCOAM (0x1 << 26) 275*4882a593Smuzhiyun #define SARMODE1_DCRM (0x1 << 27) 276*4882a593Smuzhiyun #define SARMODE1_TSTLP (0x1 << 28) 277*4882a593Smuzhiyun #define SARMODE1_DEFHEC (0x1 << 29) 278*4882a593Smuzhiyun 279*4882a593Smuzhiyun 280*4882a593Smuzhiyun #define ISR 0x64 281*4882a593Smuzhiyun #define IUSR 0x68 282*4882a593Smuzhiyun #define IMR 0x6c 283*4882a593Smuzhiyun 284*4882a593Smuzhiyun #define ISR_LPCO (0x1 << 0) 285*4882a593Smuzhiyun #define ISR_DPCO (0x1 << 1) 286*4882a593Smuzhiyun #define ISR_RBRQ0_W (0x1 << 2) 287*4882a593Smuzhiyun #define ISR_RBRQ1_W (0x1 << 3) 288*4882a593Smuzhiyun #define ISR_RBRQ2_W (0x1 << 4) 289*4882a593Smuzhiyun #define ISR_RBRQ3_W (0x1 << 5) 290*4882a593Smuzhiyun #define ISR_RBRQ0_NF (0x1 << 6) 291*4882a593Smuzhiyun #define ISR_RBRQ1_NF (0x1 << 7) 292*4882a593Smuzhiyun #define ISR_RBRQ2_NF (0x1 << 8) 293*4882a593Smuzhiyun #define ISR_RBRQ3_NF (0x1 << 9) 294*4882a593Smuzhiyun #define ISR_BFP_SC (0x1 << 10) 295*4882a593Smuzhiyun #define ISR_INIT (0x1 << 11) 296*4882a593Smuzhiyun #define ISR_INIT_ERR (0x1 << 12) /* Documented as "reserved" */ 297*4882a593Smuzhiyun #define ISR_USCEO (0x1 << 13) 298*4882a593Smuzhiyun #define ISR_UPEC0 (0x1 << 14) 299*4882a593Smuzhiyun #define ISR_VPFCO (0x1 << 15) 300*4882a593Smuzhiyun #define ISR_CRCCO (0x1 << 16) 301*4882a593Smuzhiyun #define ISR_HECO (0x1 << 17) 302*4882a593Smuzhiyun #define ISR_TBRQ_W (0x1 << 18) 303*4882a593Smuzhiyun #define ISR_TBRQ_NF (0x1 << 19) 304*4882a593Smuzhiyun #define ISR_CTPQ_E (0x1 << 20) 305*4882a593Smuzhiyun #define ISR_GFC_C0 (0x1 << 21) 306*4882a593Smuzhiyun #define ISR_PCI_FTL (0x1 << 22) 307*4882a593Smuzhiyun #define ISR_CSQ_W (0x1 << 23) 308*4882a593Smuzhiyun #define ISR_CSQ_NF (0x1 << 24) 309*4882a593Smuzhiyun #define ISR_EXT_INT (0x1 << 25) 310*4882a593Smuzhiyun #define ISR_RXDMA_S (0x1 << 26) 311*4882a593Smuzhiyun 312*4882a593Smuzhiyun 313*4882a593Smuzhiyun #define TMCONF 0x78 314*4882a593Smuzhiyun /* Bits? */ 315*4882a593Smuzhiyun 316*4882a593Smuzhiyun 317*4882a593Smuzhiyun #define CALPRESCALE 0x7c 318*4882a593Smuzhiyun /* Bits? */ 319*4882a593Smuzhiyun 320*4882a593Smuzhiyun #define CELLOSCONF 0x84 321*4882a593Smuzhiyun #define CELLOSCONF_COTS (0x1 << 28) 322*4882a593Smuzhiyun #define CELLOSCONF_CEN (0x1 << 27) 323*4882a593Smuzhiyun #define CELLOSCONF_SC8 (0x3 << 24) 324*4882a593Smuzhiyun #define CELLOSCONF_SC4 (0x2 << 24) 325*4882a593Smuzhiyun #define CELLOSCONF_SC2 (0x1 << 24) 326*4882a593Smuzhiyun #define CELLOSCONF_SC1 (0x0 << 24) 327*4882a593Smuzhiyun 328*4882a593Smuzhiyun #define CELLOSCONF_COBS (0x1 << 16) 329*4882a593Smuzhiyun #define CELLOSCONF_COPK (0x1 << 8) 330*4882a593Smuzhiyun #define CELLOSCONF_COST (0x1 << 0) 331*4882a593Smuzhiyun /* Bits? */ 332*4882a593Smuzhiyun 333*4882a593Smuzhiyun #define RAS0 0x1bc 334*4882a593Smuzhiyun #define RAS0_DCD_XHLT (0x1 << 31) 335*4882a593Smuzhiyun 336*4882a593Smuzhiyun #define RAS0_VPSEL (0x1 << 16) 337*4882a593Smuzhiyun #define RAS0_VCSEL (0x1 << 0) 338*4882a593Smuzhiyun 339*4882a593Smuzhiyun #define RAS1 0x1c0 340*4882a593Smuzhiyun #define RAS1_UTREG (0x1 << 5) 341*4882a593Smuzhiyun 342*4882a593Smuzhiyun 343*4882a593Smuzhiyun #define DMAMR 0x1cc 344*4882a593Smuzhiyun #define DMAMR_TX_MODE_FULL (0x0 << 0) 345*4882a593Smuzhiyun #define DMAMR_TX_MODE_PART (0x1 << 0) 346*4882a593Smuzhiyun #define DMAMR_TX_MODE_NONE (0x2 << 0) /* And 3 */ 347*4882a593Smuzhiyun 348*4882a593Smuzhiyun 349*4882a593Smuzhiyun 350*4882a593Smuzhiyun #define RAS2 0x280 351*4882a593Smuzhiyun 352*4882a593Smuzhiyun #define RAS2_NNI (0x1 << 0) 353*4882a593Smuzhiyun #define RAS2_USEL (0x1 << 1) 354*4882a593Smuzhiyun #define RAS2_UBS (0x1 << 2) 355*4882a593Smuzhiyun 356*4882a593Smuzhiyun 357*4882a593Smuzhiyun 358*4882a593Smuzhiyun struct fs_transmit_config { 359*4882a593Smuzhiyun u32 flags; 360*4882a593Smuzhiyun u32 atm_hdr; 361*4882a593Smuzhiyun u32 TMC[4]; 362*4882a593Smuzhiyun u32 spec; 363*4882a593Smuzhiyun u32 rtag[3]; 364*4882a593Smuzhiyun }; 365*4882a593Smuzhiyun 366*4882a593Smuzhiyun #define TC_FLAGS_AAL5 (0x0 << 29) 367*4882a593Smuzhiyun #define TC_FLAGS_TRANSPARENT_PAYLOAD (0x1 << 29) 368*4882a593Smuzhiyun #define TC_FLAGS_TRANSPARENT_CELL (0x2 << 29) 369*4882a593Smuzhiyun #define TC_FLAGS_STREAMING (0x1 << 28) 370*4882a593Smuzhiyun #define TC_FLAGS_PACKET (0x0) 371*4882a593Smuzhiyun #define TC_FLAGS_TYPE_ABR (0x0 << 22) 372*4882a593Smuzhiyun #define TC_FLAGS_TYPE_CBR (0x1 << 22) 373*4882a593Smuzhiyun #define TC_FLAGS_TYPE_VBR (0x2 << 22) 374*4882a593Smuzhiyun #define TC_FLAGS_TYPE_UBR (0x3 << 22) 375*4882a593Smuzhiyun #define TC_FLAGS_CAL0 (0x0 << 20) 376*4882a593Smuzhiyun #define TC_FLAGS_CAL1 (0x1 << 20) 377*4882a593Smuzhiyun #define TC_FLAGS_CAL2 (0x2 << 20) 378*4882a593Smuzhiyun #define TC_FLAGS_CAL3 (0x3 << 20) 379*4882a593Smuzhiyun 380*4882a593Smuzhiyun 381*4882a593Smuzhiyun #define RC_FLAGS_NAM (0x1 << 13) 382*4882a593Smuzhiyun #define RC_FLAGS_RXBM_PSB (0x0 << 14) 383*4882a593Smuzhiyun #define RC_FLAGS_RXBM_CIF (0x1 << 14) 384*4882a593Smuzhiyun #define RC_FLAGS_RXBM_PMB (0x2 << 14) 385*4882a593Smuzhiyun #define RC_FLAGS_RXBM_STR (0x4 << 14) 386*4882a593Smuzhiyun #define RC_FLAGS_RXBM_SAF (0x6 << 14) 387*4882a593Smuzhiyun #define RC_FLAGS_RXBM_POS (0x6 << 14) 388*4882a593Smuzhiyun #define RC_FLAGS_BFPS (0x1 << 17) 389*4882a593Smuzhiyun 390*4882a593Smuzhiyun #define RC_FLAGS_BFPS_BFP (0x1 << 17) 391*4882a593Smuzhiyun 392*4882a593Smuzhiyun #define RC_FLAGS_BFPS_BFP0 (0x0 << 17) 393*4882a593Smuzhiyun #define RC_FLAGS_BFPS_BFP1 (0x1 << 17) 394*4882a593Smuzhiyun #define RC_FLAGS_BFPS_BFP2 (0x2 << 17) 395*4882a593Smuzhiyun #define RC_FLAGS_BFPS_BFP3 (0x3 << 17) 396*4882a593Smuzhiyun #define RC_FLAGS_BFPS_BFP4 (0x4 << 17) 397*4882a593Smuzhiyun #define RC_FLAGS_BFPS_BFP5 (0x5 << 17) 398*4882a593Smuzhiyun #define RC_FLAGS_BFPS_BFP6 (0x6 << 17) 399*4882a593Smuzhiyun #define RC_FLAGS_BFPS_BFP7 (0x7 << 17) 400*4882a593Smuzhiyun #define RC_FLAGS_BFPS_BFP01 (0x8 << 17) 401*4882a593Smuzhiyun #define RC_FLAGS_BFPS_BFP23 (0x9 << 17) 402*4882a593Smuzhiyun #define RC_FLAGS_BFPS_BFP45 (0xa << 17) 403*4882a593Smuzhiyun #define RC_FLAGS_BFPS_BFP67 (0xb << 17) 404*4882a593Smuzhiyun #define RC_FLAGS_BFPS_BFP07 (0xc << 17) 405*4882a593Smuzhiyun #define RC_FLAGS_BFPS_BFP27 (0xd << 17) 406*4882a593Smuzhiyun #define RC_FLAGS_BFPS_BFP47 (0xe << 17) 407*4882a593Smuzhiyun 408*4882a593Smuzhiyun #define RC_FLAGS_BFPP (0x1 << 21) 409*4882a593Smuzhiyun #define RC_FLAGS_TEVC (0x1 << 22) 410*4882a593Smuzhiyun #define RC_FLAGS_TEP (0x1 << 23) 411*4882a593Smuzhiyun #define RC_FLAGS_AAL5 (0x0 << 24) 412*4882a593Smuzhiyun #define RC_FLAGS_TRANSP (0x1 << 24) 413*4882a593Smuzhiyun #define RC_FLAGS_TRANSC (0x2 << 24) 414*4882a593Smuzhiyun #define RC_FLAGS_ML (0x1 << 27) 415*4882a593Smuzhiyun #define RC_FLAGS_TRBRM (0x1 << 28) 416*4882a593Smuzhiyun #define RC_FLAGS_PRI (0x1 << 29) 417*4882a593Smuzhiyun #define RC_FLAGS_HOAM (0x1 << 30) 418*4882a593Smuzhiyun #define RC_FLAGS_CRC10 (0x1 << 31) 419*4882a593Smuzhiyun 420*4882a593Smuzhiyun 421*4882a593Smuzhiyun #define RAC 0x1c8 422*4882a593Smuzhiyun #define RAM 0x1c4 423*4882a593Smuzhiyun 424*4882a593Smuzhiyun 425*4882a593Smuzhiyun 426*4882a593Smuzhiyun /************************************************************************ 427*4882a593Smuzhiyun * Then the datastructures that the DRIVER uses. * 428*4882a593Smuzhiyun ************************************************************************/ 429*4882a593Smuzhiyun 430*4882a593Smuzhiyun #define TXQ_NENTRIES 32 431*4882a593Smuzhiyun #define RXRQ_NENTRIES 1024 432*4882a593Smuzhiyun 433*4882a593Smuzhiyun 434*4882a593Smuzhiyun struct fs_vcc { 435*4882a593Smuzhiyun int channo; 436*4882a593Smuzhiyun wait_queue_head_t close_wait; 437*4882a593Smuzhiyun struct sk_buff *last_skb; 438*4882a593Smuzhiyun }; 439*4882a593Smuzhiyun 440*4882a593Smuzhiyun 441*4882a593Smuzhiyun struct queue { 442*4882a593Smuzhiyun struct FS_QENTRY *sa, *ea; 443*4882a593Smuzhiyun int offset; 444*4882a593Smuzhiyun }; 445*4882a593Smuzhiyun 446*4882a593Smuzhiyun struct freepool { 447*4882a593Smuzhiyun int offset; 448*4882a593Smuzhiyun int bufsize; 449*4882a593Smuzhiyun int nr_buffers; 450*4882a593Smuzhiyun int n; 451*4882a593Smuzhiyun }; 452*4882a593Smuzhiyun 453*4882a593Smuzhiyun 454*4882a593Smuzhiyun struct fs_dev { 455*4882a593Smuzhiyun struct fs_dev *next; /* other FS devices */ 456*4882a593Smuzhiyun int flags; 457*4882a593Smuzhiyun 458*4882a593Smuzhiyun unsigned char irq; /* IRQ */ 459*4882a593Smuzhiyun struct pci_dev *pci_dev; /* PCI stuff */ 460*4882a593Smuzhiyun struct atm_dev *atm_dev; 461*4882a593Smuzhiyun struct timer_list timer; 462*4882a593Smuzhiyun 463*4882a593Smuzhiyun unsigned long hw_base; /* mem base address */ 464*4882a593Smuzhiyun void __iomem *base; /* Mapping of base address */ 465*4882a593Smuzhiyun int channo; 466*4882a593Smuzhiyun unsigned long channel_mask; 467*4882a593Smuzhiyun 468*4882a593Smuzhiyun struct queue hp_txq, lp_txq, tx_relq, st_q; 469*4882a593Smuzhiyun struct freepool rx_fp[FS_NR_FREE_POOLS]; 470*4882a593Smuzhiyun struct queue rx_rq[FS_NR_RX_QUEUES]; 471*4882a593Smuzhiyun 472*4882a593Smuzhiyun int nchannels; 473*4882a593Smuzhiyun struct atm_vcc **atm_vccs; 474*4882a593Smuzhiyun void *tx_inuse; 475*4882a593Smuzhiyun int ntxpckts; 476*4882a593Smuzhiyun }; 477*4882a593Smuzhiyun 478*4882a593Smuzhiyun 479*4882a593Smuzhiyun 480*4882a593Smuzhiyun 481*4882a593Smuzhiyun /* Number of channesl that the FS50 supports. */ 482*4882a593Smuzhiyun #define FS50_CHANNEL_BITS 5 483*4882a593Smuzhiyun #define FS50_NR_CHANNELS (1 << FS50_CHANNEL_BITS) 484*4882a593Smuzhiyun 485*4882a593Smuzhiyun 486*4882a593Smuzhiyun #define FS_DEV(atm_dev) ((struct fs_dev *) (atm_dev)->dev_data) 487*4882a593Smuzhiyun #define FS_VCC(atm_vcc) ((struct fs_vcc *) (atm_vcc)->dev_data) 488*4882a593Smuzhiyun 489*4882a593Smuzhiyun 490*4882a593Smuzhiyun #define FS_IS50 0x1 491*4882a593Smuzhiyun #define FS_IS155 0x2 492*4882a593Smuzhiyun 493*4882a593Smuzhiyun #define IS_FS50(dev) (dev->flags & FS_IS50) 494*4882a593Smuzhiyun #define IS_FS155(dev) (dev->flags & FS_IS155) 495*4882a593Smuzhiyun 496*4882a593Smuzhiyun /* Within limits this is user-configurable. */ 497*4882a593Smuzhiyun /* Note: Currently the sum (10 -> 1k channels) is hardcoded in the driver. */ 498*4882a593Smuzhiyun #define FS155_VPI_BITS 4 499*4882a593Smuzhiyun #define FS155_VCI_BITS 6 500*4882a593Smuzhiyun 501*4882a593Smuzhiyun #define FS155_CHANNEL_BITS (FS155_VPI_BITS + FS155_VCI_BITS) 502*4882a593Smuzhiyun #define FS155_NR_CHANNELS (1 << FS155_CHANNEL_BITS) 503