1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * sata_sis.c - Silicon Integrated Systems SATA
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Maintained by: Uwe Koziolek
6*4882a593Smuzhiyun * Please ALWAYS copy linux-ide@vger.kernel.org
7*4882a593Smuzhiyun * on emails.
8*4882a593Smuzhiyun *
9*4882a593Smuzhiyun * Copyright 2004 Uwe Koziolek
10*4882a593Smuzhiyun *
11*4882a593Smuzhiyun * libata documentation is available via 'make {ps|pdf}docs',
12*4882a593Smuzhiyun * as Documentation/driver-api/libata.rst
13*4882a593Smuzhiyun *
14*4882a593Smuzhiyun * Hardware documentation available under NDA.
15*4882a593Smuzhiyun */
16*4882a593Smuzhiyun
17*4882a593Smuzhiyun #include <linux/kernel.h>
18*4882a593Smuzhiyun #include <linux/module.h>
19*4882a593Smuzhiyun #include <linux/pci.h>
20*4882a593Smuzhiyun #include <linux/blkdev.h>
21*4882a593Smuzhiyun #include <linux/delay.h>
22*4882a593Smuzhiyun #include <linux/interrupt.h>
23*4882a593Smuzhiyun #include <linux/device.h>
24*4882a593Smuzhiyun #include <scsi/scsi_host.h>
25*4882a593Smuzhiyun #include <linux/libata.h>
26*4882a593Smuzhiyun #include "sis.h"
27*4882a593Smuzhiyun
28*4882a593Smuzhiyun #define DRV_NAME "sata_sis"
29*4882a593Smuzhiyun #define DRV_VERSION "1.0"
30*4882a593Smuzhiyun
31*4882a593Smuzhiyun enum {
32*4882a593Smuzhiyun sis_180 = 0,
33*4882a593Smuzhiyun SIS_SCR_PCI_BAR = 5,
34*4882a593Smuzhiyun
35*4882a593Smuzhiyun /* PCI configuration registers */
36*4882a593Smuzhiyun SIS_GENCTL = 0x54, /* IDE General Control register */
37*4882a593Smuzhiyun SIS_SCR_BASE = 0xc0, /* sata0 phy SCR registers */
38*4882a593Smuzhiyun SIS180_SATA1_OFS = 0x10, /* offset from sata0->sata1 phy regs */
39*4882a593Smuzhiyun SIS182_SATA1_OFS = 0x20, /* offset from sata0->sata1 phy regs */
40*4882a593Smuzhiyun SIS_PMR = 0x90, /* port mapping register */
41*4882a593Smuzhiyun SIS_PMR_COMBINED = 0x30,
42*4882a593Smuzhiyun
43*4882a593Smuzhiyun /* random bits */
44*4882a593Smuzhiyun SIS_FLAG_CFGSCR = (1 << 30), /* host flag: SCRs via PCI cfg */
45*4882a593Smuzhiyun
46*4882a593Smuzhiyun GENCTL_IOMAPPED_SCR = (1 << 26), /* if set, SCRs are in IO space */
47*4882a593Smuzhiyun };
48*4882a593Smuzhiyun
49*4882a593Smuzhiyun static int sis_init_one(struct pci_dev *pdev, const struct pci_device_id *ent);
50*4882a593Smuzhiyun static int sis_scr_read(struct ata_link *link, unsigned int sc_reg, u32 *val);
51*4882a593Smuzhiyun static int sis_scr_write(struct ata_link *link, unsigned int sc_reg, u32 val);
52*4882a593Smuzhiyun
53*4882a593Smuzhiyun static const struct pci_device_id sis_pci_tbl[] = {
54*4882a593Smuzhiyun { PCI_VDEVICE(SI, 0x0180), sis_180 }, /* SiS 964/180 */
55*4882a593Smuzhiyun { PCI_VDEVICE(SI, 0x0181), sis_180 }, /* SiS 964/180 */
56*4882a593Smuzhiyun { PCI_VDEVICE(SI, 0x0182), sis_180 }, /* SiS 965/965L */
57*4882a593Smuzhiyun { PCI_VDEVICE(SI, 0x0183), sis_180 }, /* SiS 965/965L */
58*4882a593Smuzhiyun { PCI_VDEVICE(SI, 0x1182), sis_180 }, /* SiS 966/680 */
59*4882a593Smuzhiyun { PCI_VDEVICE(SI, 0x1183), sis_180 }, /* SiS 966/966L/968/680 */
60*4882a593Smuzhiyun
61*4882a593Smuzhiyun { } /* terminate list */
62*4882a593Smuzhiyun };
63*4882a593Smuzhiyun
64*4882a593Smuzhiyun static struct pci_driver sis_pci_driver = {
65*4882a593Smuzhiyun .name = DRV_NAME,
66*4882a593Smuzhiyun .id_table = sis_pci_tbl,
67*4882a593Smuzhiyun .probe = sis_init_one,
68*4882a593Smuzhiyun .remove = ata_pci_remove_one,
69*4882a593Smuzhiyun #ifdef CONFIG_PM_SLEEP
70*4882a593Smuzhiyun .suspend = ata_pci_device_suspend,
71*4882a593Smuzhiyun .resume = ata_pci_device_resume,
72*4882a593Smuzhiyun #endif
73*4882a593Smuzhiyun };
74*4882a593Smuzhiyun
75*4882a593Smuzhiyun static struct scsi_host_template sis_sht = {
76*4882a593Smuzhiyun ATA_BMDMA_SHT(DRV_NAME),
77*4882a593Smuzhiyun };
78*4882a593Smuzhiyun
79*4882a593Smuzhiyun static struct ata_port_operations sis_ops = {
80*4882a593Smuzhiyun .inherits = &ata_bmdma_port_ops,
81*4882a593Smuzhiyun .scr_read = sis_scr_read,
82*4882a593Smuzhiyun .scr_write = sis_scr_write,
83*4882a593Smuzhiyun };
84*4882a593Smuzhiyun
85*4882a593Smuzhiyun static const struct ata_port_info sis_port_info = {
86*4882a593Smuzhiyun .flags = ATA_FLAG_SATA,
87*4882a593Smuzhiyun .pio_mask = ATA_PIO4,
88*4882a593Smuzhiyun .mwdma_mask = ATA_MWDMA2,
89*4882a593Smuzhiyun .udma_mask = ATA_UDMA6,
90*4882a593Smuzhiyun .port_ops = &sis_ops,
91*4882a593Smuzhiyun };
92*4882a593Smuzhiyun
93*4882a593Smuzhiyun MODULE_AUTHOR("Uwe Koziolek");
94*4882a593Smuzhiyun MODULE_DESCRIPTION("low-level driver for Silicon Integrated Systems SATA controller");
95*4882a593Smuzhiyun MODULE_LICENSE("GPL");
96*4882a593Smuzhiyun MODULE_DEVICE_TABLE(pci, sis_pci_tbl);
97*4882a593Smuzhiyun MODULE_VERSION(DRV_VERSION);
98*4882a593Smuzhiyun
get_scr_cfg_addr(struct ata_link * link,unsigned int sc_reg)99*4882a593Smuzhiyun static unsigned int get_scr_cfg_addr(struct ata_link *link, unsigned int sc_reg)
100*4882a593Smuzhiyun {
101*4882a593Smuzhiyun struct ata_port *ap = link->ap;
102*4882a593Smuzhiyun struct pci_dev *pdev = to_pci_dev(ap->host->dev);
103*4882a593Smuzhiyun unsigned int addr = SIS_SCR_BASE + (4 * sc_reg);
104*4882a593Smuzhiyun u8 pmr;
105*4882a593Smuzhiyun
106*4882a593Smuzhiyun if (ap->port_no) {
107*4882a593Smuzhiyun switch (pdev->device) {
108*4882a593Smuzhiyun case 0x0180:
109*4882a593Smuzhiyun case 0x0181:
110*4882a593Smuzhiyun pci_read_config_byte(pdev, SIS_PMR, &pmr);
111*4882a593Smuzhiyun if ((pmr & SIS_PMR_COMBINED) == 0)
112*4882a593Smuzhiyun addr += SIS180_SATA1_OFS;
113*4882a593Smuzhiyun break;
114*4882a593Smuzhiyun
115*4882a593Smuzhiyun case 0x0182:
116*4882a593Smuzhiyun case 0x0183:
117*4882a593Smuzhiyun case 0x1182:
118*4882a593Smuzhiyun addr += SIS182_SATA1_OFS;
119*4882a593Smuzhiyun break;
120*4882a593Smuzhiyun }
121*4882a593Smuzhiyun }
122*4882a593Smuzhiyun if (link->pmp)
123*4882a593Smuzhiyun addr += 0x10;
124*4882a593Smuzhiyun
125*4882a593Smuzhiyun return addr;
126*4882a593Smuzhiyun }
127*4882a593Smuzhiyun
sis_scr_cfg_read(struct ata_link * link,unsigned int sc_reg,u32 * val)128*4882a593Smuzhiyun static u32 sis_scr_cfg_read(struct ata_link *link,
129*4882a593Smuzhiyun unsigned int sc_reg, u32 *val)
130*4882a593Smuzhiyun {
131*4882a593Smuzhiyun struct pci_dev *pdev = to_pci_dev(link->ap->host->dev);
132*4882a593Smuzhiyun unsigned int cfg_addr = get_scr_cfg_addr(link, sc_reg);
133*4882a593Smuzhiyun
134*4882a593Smuzhiyun if (sc_reg == SCR_ERROR) /* doesn't exist in PCI cfg space */
135*4882a593Smuzhiyun return -EINVAL;
136*4882a593Smuzhiyun
137*4882a593Smuzhiyun pci_read_config_dword(pdev, cfg_addr, val);
138*4882a593Smuzhiyun return 0;
139*4882a593Smuzhiyun }
140*4882a593Smuzhiyun
sis_scr_cfg_write(struct ata_link * link,unsigned int sc_reg,u32 val)141*4882a593Smuzhiyun static int sis_scr_cfg_write(struct ata_link *link,
142*4882a593Smuzhiyun unsigned int sc_reg, u32 val)
143*4882a593Smuzhiyun {
144*4882a593Smuzhiyun struct pci_dev *pdev = to_pci_dev(link->ap->host->dev);
145*4882a593Smuzhiyun unsigned int cfg_addr = get_scr_cfg_addr(link, sc_reg);
146*4882a593Smuzhiyun
147*4882a593Smuzhiyun pci_write_config_dword(pdev, cfg_addr, val);
148*4882a593Smuzhiyun return 0;
149*4882a593Smuzhiyun }
150*4882a593Smuzhiyun
sis_scr_read(struct ata_link * link,unsigned int sc_reg,u32 * val)151*4882a593Smuzhiyun static int sis_scr_read(struct ata_link *link, unsigned int sc_reg, u32 *val)
152*4882a593Smuzhiyun {
153*4882a593Smuzhiyun struct ata_port *ap = link->ap;
154*4882a593Smuzhiyun void __iomem *base = ap->ioaddr.scr_addr + link->pmp * 0x10;
155*4882a593Smuzhiyun
156*4882a593Smuzhiyun if (sc_reg > SCR_CONTROL)
157*4882a593Smuzhiyun return -EINVAL;
158*4882a593Smuzhiyun
159*4882a593Smuzhiyun if (ap->flags & SIS_FLAG_CFGSCR)
160*4882a593Smuzhiyun return sis_scr_cfg_read(link, sc_reg, val);
161*4882a593Smuzhiyun
162*4882a593Smuzhiyun *val = ioread32(base + sc_reg * 4);
163*4882a593Smuzhiyun return 0;
164*4882a593Smuzhiyun }
165*4882a593Smuzhiyun
sis_scr_write(struct ata_link * link,unsigned int sc_reg,u32 val)166*4882a593Smuzhiyun static int sis_scr_write(struct ata_link *link, unsigned int sc_reg, u32 val)
167*4882a593Smuzhiyun {
168*4882a593Smuzhiyun struct ata_port *ap = link->ap;
169*4882a593Smuzhiyun void __iomem *base = ap->ioaddr.scr_addr + link->pmp * 0x10;
170*4882a593Smuzhiyun
171*4882a593Smuzhiyun if (sc_reg > SCR_CONTROL)
172*4882a593Smuzhiyun return -EINVAL;
173*4882a593Smuzhiyun
174*4882a593Smuzhiyun if (ap->flags & SIS_FLAG_CFGSCR)
175*4882a593Smuzhiyun return sis_scr_cfg_write(link, sc_reg, val);
176*4882a593Smuzhiyun
177*4882a593Smuzhiyun iowrite32(val, base + (sc_reg * 4));
178*4882a593Smuzhiyun return 0;
179*4882a593Smuzhiyun }
180*4882a593Smuzhiyun
sis_init_one(struct pci_dev * pdev,const struct pci_device_id * ent)181*4882a593Smuzhiyun static int sis_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
182*4882a593Smuzhiyun {
183*4882a593Smuzhiyun struct ata_port_info pi = sis_port_info;
184*4882a593Smuzhiyun const struct ata_port_info *ppi[] = { &pi, &pi };
185*4882a593Smuzhiyun struct ata_host *host;
186*4882a593Smuzhiyun u32 genctl, val;
187*4882a593Smuzhiyun u8 pmr;
188*4882a593Smuzhiyun u8 port2_start = 0x20;
189*4882a593Smuzhiyun int i, rc;
190*4882a593Smuzhiyun
191*4882a593Smuzhiyun ata_print_version_once(&pdev->dev, DRV_VERSION);
192*4882a593Smuzhiyun
193*4882a593Smuzhiyun rc = pcim_enable_device(pdev);
194*4882a593Smuzhiyun if (rc)
195*4882a593Smuzhiyun return rc;
196*4882a593Smuzhiyun
197*4882a593Smuzhiyun /* check and see if the SCRs are in IO space or PCI cfg space */
198*4882a593Smuzhiyun pci_read_config_dword(pdev, SIS_GENCTL, &genctl);
199*4882a593Smuzhiyun if ((genctl & GENCTL_IOMAPPED_SCR) == 0)
200*4882a593Smuzhiyun pi.flags |= SIS_FLAG_CFGSCR;
201*4882a593Smuzhiyun
202*4882a593Smuzhiyun /* if hardware thinks SCRs are in IO space, but there are
203*4882a593Smuzhiyun * no IO resources assigned, change to PCI cfg space.
204*4882a593Smuzhiyun */
205*4882a593Smuzhiyun if ((!(pi.flags & SIS_FLAG_CFGSCR)) &&
206*4882a593Smuzhiyun ((pci_resource_start(pdev, SIS_SCR_PCI_BAR) == 0) ||
207*4882a593Smuzhiyun (pci_resource_len(pdev, SIS_SCR_PCI_BAR) < 128))) {
208*4882a593Smuzhiyun genctl &= ~GENCTL_IOMAPPED_SCR;
209*4882a593Smuzhiyun pci_write_config_dword(pdev, SIS_GENCTL, genctl);
210*4882a593Smuzhiyun pi.flags |= SIS_FLAG_CFGSCR;
211*4882a593Smuzhiyun }
212*4882a593Smuzhiyun
213*4882a593Smuzhiyun pci_read_config_byte(pdev, SIS_PMR, &pmr);
214*4882a593Smuzhiyun switch (ent->device) {
215*4882a593Smuzhiyun case 0x0180:
216*4882a593Smuzhiyun case 0x0181:
217*4882a593Smuzhiyun
218*4882a593Smuzhiyun /* The PATA-handling is provided by pata_sis */
219*4882a593Smuzhiyun switch (pmr & 0x30) {
220*4882a593Smuzhiyun case 0x10:
221*4882a593Smuzhiyun ppi[1] = &sis_info133_for_sata;
222*4882a593Smuzhiyun break;
223*4882a593Smuzhiyun
224*4882a593Smuzhiyun case 0x30:
225*4882a593Smuzhiyun ppi[0] = &sis_info133_for_sata;
226*4882a593Smuzhiyun break;
227*4882a593Smuzhiyun }
228*4882a593Smuzhiyun if ((pmr & SIS_PMR_COMBINED) == 0) {
229*4882a593Smuzhiyun dev_info(&pdev->dev,
230*4882a593Smuzhiyun "Detected SiS 180/181/964 chipset in SATA mode\n");
231*4882a593Smuzhiyun port2_start = 64;
232*4882a593Smuzhiyun } else {
233*4882a593Smuzhiyun dev_info(&pdev->dev,
234*4882a593Smuzhiyun "Detected SiS 180/181 chipset in combined mode\n");
235*4882a593Smuzhiyun port2_start = 0;
236*4882a593Smuzhiyun pi.flags |= ATA_FLAG_SLAVE_POSS;
237*4882a593Smuzhiyun }
238*4882a593Smuzhiyun break;
239*4882a593Smuzhiyun
240*4882a593Smuzhiyun case 0x0182:
241*4882a593Smuzhiyun case 0x0183:
242*4882a593Smuzhiyun pci_read_config_dword(pdev, 0x6C, &val);
243*4882a593Smuzhiyun if (val & (1L << 31)) {
244*4882a593Smuzhiyun dev_info(&pdev->dev, "Detected SiS 182/965 chipset\n");
245*4882a593Smuzhiyun pi.flags |= ATA_FLAG_SLAVE_POSS;
246*4882a593Smuzhiyun } else {
247*4882a593Smuzhiyun dev_info(&pdev->dev, "Detected SiS 182/965L chipset\n");
248*4882a593Smuzhiyun }
249*4882a593Smuzhiyun break;
250*4882a593Smuzhiyun
251*4882a593Smuzhiyun case 0x1182:
252*4882a593Smuzhiyun dev_info(&pdev->dev,
253*4882a593Smuzhiyun "Detected SiS 1182/966/680 SATA controller\n");
254*4882a593Smuzhiyun pi.flags |= ATA_FLAG_SLAVE_POSS;
255*4882a593Smuzhiyun break;
256*4882a593Smuzhiyun
257*4882a593Smuzhiyun case 0x1183:
258*4882a593Smuzhiyun dev_info(&pdev->dev,
259*4882a593Smuzhiyun "Detected SiS 1183/966/966L/968/680 controller in PATA mode\n");
260*4882a593Smuzhiyun ppi[0] = &sis_info133_for_sata;
261*4882a593Smuzhiyun ppi[1] = &sis_info133_for_sata;
262*4882a593Smuzhiyun break;
263*4882a593Smuzhiyun }
264*4882a593Smuzhiyun
265*4882a593Smuzhiyun rc = ata_pci_bmdma_prepare_host(pdev, ppi, &host);
266*4882a593Smuzhiyun if (rc)
267*4882a593Smuzhiyun return rc;
268*4882a593Smuzhiyun
269*4882a593Smuzhiyun for (i = 0; i < 2; i++) {
270*4882a593Smuzhiyun struct ata_port *ap = host->ports[i];
271*4882a593Smuzhiyun
272*4882a593Smuzhiyun if (ap->flags & ATA_FLAG_SATA &&
273*4882a593Smuzhiyun ap->flags & ATA_FLAG_SLAVE_POSS) {
274*4882a593Smuzhiyun rc = ata_slave_link_init(ap);
275*4882a593Smuzhiyun if (rc)
276*4882a593Smuzhiyun return rc;
277*4882a593Smuzhiyun }
278*4882a593Smuzhiyun }
279*4882a593Smuzhiyun
280*4882a593Smuzhiyun if (!(pi.flags & SIS_FLAG_CFGSCR)) {
281*4882a593Smuzhiyun void __iomem *mmio;
282*4882a593Smuzhiyun
283*4882a593Smuzhiyun rc = pcim_iomap_regions(pdev, 1 << SIS_SCR_PCI_BAR, DRV_NAME);
284*4882a593Smuzhiyun if (rc)
285*4882a593Smuzhiyun return rc;
286*4882a593Smuzhiyun mmio = host->iomap[SIS_SCR_PCI_BAR];
287*4882a593Smuzhiyun
288*4882a593Smuzhiyun host->ports[0]->ioaddr.scr_addr = mmio;
289*4882a593Smuzhiyun host->ports[1]->ioaddr.scr_addr = mmio + port2_start;
290*4882a593Smuzhiyun }
291*4882a593Smuzhiyun
292*4882a593Smuzhiyun pci_set_master(pdev);
293*4882a593Smuzhiyun pci_intx(pdev, 1);
294*4882a593Smuzhiyun return ata_host_activate(host, pdev->irq, ata_bmdma_interrupt,
295*4882a593Smuzhiyun IRQF_SHARED, &sis_sht);
296*4882a593Smuzhiyun }
297*4882a593Smuzhiyun
298*4882a593Smuzhiyun module_pci_driver(sis_pci_driver);
299