xref: /OK3568_Linux_fs/kernel/drivers/ata/sata_sil24.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * sata_sil24.c - Driver for Silicon Image 3124/3132 SATA-2 controllers
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Copyright 2005  Tejun Heo
6*4882a593Smuzhiyun  *
7*4882a593Smuzhiyun  * Based on preview driver from Silicon Image.
8*4882a593Smuzhiyun  */
9*4882a593Smuzhiyun 
10*4882a593Smuzhiyun #include <linux/kernel.h>
11*4882a593Smuzhiyun #include <linux/module.h>
12*4882a593Smuzhiyun #include <linux/gfp.h>
13*4882a593Smuzhiyun #include <linux/pci.h>
14*4882a593Smuzhiyun #include <linux/blkdev.h>
15*4882a593Smuzhiyun #include <linux/delay.h>
16*4882a593Smuzhiyun #include <linux/interrupt.h>
17*4882a593Smuzhiyun #include <linux/dma-mapping.h>
18*4882a593Smuzhiyun #include <linux/device.h>
19*4882a593Smuzhiyun #include <scsi/scsi_host.h>
20*4882a593Smuzhiyun #include <scsi/scsi_cmnd.h>
21*4882a593Smuzhiyun #include <linux/libata.h>
22*4882a593Smuzhiyun 
23*4882a593Smuzhiyun #define DRV_NAME	"sata_sil24"
24*4882a593Smuzhiyun #define DRV_VERSION	"1.1"
25*4882a593Smuzhiyun 
26*4882a593Smuzhiyun /*
27*4882a593Smuzhiyun  * Port request block (PRB) 32 bytes
28*4882a593Smuzhiyun  */
29*4882a593Smuzhiyun struct sil24_prb {
30*4882a593Smuzhiyun 	__le16	ctrl;
31*4882a593Smuzhiyun 	__le16	prot;
32*4882a593Smuzhiyun 	__le32	rx_cnt;
33*4882a593Smuzhiyun 	u8	fis[6 * 4];
34*4882a593Smuzhiyun };
35*4882a593Smuzhiyun 
36*4882a593Smuzhiyun /*
37*4882a593Smuzhiyun  * Scatter gather entry (SGE) 16 bytes
38*4882a593Smuzhiyun  */
39*4882a593Smuzhiyun struct sil24_sge {
40*4882a593Smuzhiyun 	__le64	addr;
41*4882a593Smuzhiyun 	__le32	cnt;
42*4882a593Smuzhiyun 	__le32	flags;
43*4882a593Smuzhiyun };
44*4882a593Smuzhiyun 
45*4882a593Smuzhiyun 
46*4882a593Smuzhiyun enum {
47*4882a593Smuzhiyun 	SIL24_HOST_BAR		= 0,
48*4882a593Smuzhiyun 	SIL24_PORT_BAR		= 2,
49*4882a593Smuzhiyun 
50*4882a593Smuzhiyun 	/* sil24 fetches in chunks of 64bytes.  The first block
51*4882a593Smuzhiyun 	 * contains the PRB and two SGEs.  From the second block, it's
52*4882a593Smuzhiyun 	 * consisted of four SGEs and called SGT.  Calculate the
53*4882a593Smuzhiyun 	 * number of SGTs that fit into one page.
54*4882a593Smuzhiyun 	 */
55*4882a593Smuzhiyun 	SIL24_PRB_SZ		= sizeof(struct sil24_prb)
56*4882a593Smuzhiyun 				  + 2 * sizeof(struct sil24_sge),
57*4882a593Smuzhiyun 	SIL24_MAX_SGT		= (PAGE_SIZE - SIL24_PRB_SZ)
58*4882a593Smuzhiyun 				  / (4 * sizeof(struct sil24_sge)),
59*4882a593Smuzhiyun 
60*4882a593Smuzhiyun 	/* This will give us one unused SGEs for ATA.  This extra SGE
61*4882a593Smuzhiyun 	 * will be used to store CDB for ATAPI devices.
62*4882a593Smuzhiyun 	 */
63*4882a593Smuzhiyun 	SIL24_MAX_SGE		= 4 * SIL24_MAX_SGT + 1,
64*4882a593Smuzhiyun 
65*4882a593Smuzhiyun 	/*
66*4882a593Smuzhiyun 	 * Global controller registers (128 bytes @ BAR0)
67*4882a593Smuzhiyun 	 */
68*4882a593Smuzhiyun 		/* 32 bit regs */
69*4882a593Smuzhiyun 	HOST_SLOT_STAT		= 0x00, /* 32 bit slot stat * 4 */
70*4882a593Smuzhiyun 	HOST_CTRL		= 0x40,
71*4882a593Smuzhiyun 	HOST_IRQ_STAT		= 0x44,
72*4882a593Smuzhiyun 	HOST_PHY_CFG		= 0x48,
73*4882a593Smuzhiyun 	HOST_BIST_CTRL		= 0x50,
74*4882a593Smuzhiyun 	HOST_BIST_PTRN		= 0x54,
75*4882a593Smuzhiyun 	HOST_BIST_STAT		= 0x58,
76*4882a593Smuzhiyun 	HOST_MEM_BIST_STAT	= 0x5c,
77*4882a593Smuzhiyun 	HOST_FLASH_CMD		= 0x70,
78*4882a593Smuzhiyun 		/* 8 bit regs */
79*4882a593Smuzhiyun 	HOST_FLASH_DATA		= 0x74,
80*4882a593Smuzhiyun 	HOST_TRANSITION_DETECT	= 0x75,
81*4882a593Smuzhiyun 	HOST_GPIO_CTRL		= 0x76,
82*4882a593Smuzhiyun 	HOST_I2C_ADDR		= 0x78, /* 32 bit */
83*4882a593Smuzhiyun 	HOST_I2C_DATA		= 0x7c,
84*4882a593Smuzhiyun 	HOST_I2C_XFER_CNT	= 0x7e,
85*4882a593Smuzhiyun 	HOST_I2C_CTRL		= 0x7f,
86*4882a593Smuzhiyun 
87*4882a593Smuzhiyun 	/* HOST_SLOT_STAT bits */
88*4882a593Smuzhiyun 	HOST_SSTAT_ATTN		= (1 << 31),
89*4882a593Smuzhiyun 
90*4882a593Smuzhiyun 	/* HOST_CTRL bits */
91*4882a593Smuzhiyun 	HOST_CTRL_M66EN		= (1 << 16), /* M66EN PCI bus signal */
92*4882a593Smuzhiyun 	HOST_CTRL_TRDY		= (1 << 17), /* latched PCI TRDY */
93*4882a593Smuzhiyun 	HOST_CTRL_STOP		= (1 << 18), /* latched PCI STOP */
94*4882a593Smuzhiyun 	HOST_CTRL_DEVSEL	= (1 << 19), /* latched PCI DEVSEL */
95*4882a593Smuzhiyun 	HOST_CTRL_REQ64		= (1 << 20), /* latched PCI REQ64 */
96*4882a593Smuzhiyun 	HOST_CTRL_GLOBAL_RST	= (1 << 31), /* global reset */
97*4882a593Smuzhiyun 
98*4882a593Smuzhiyun 	/*
99*4882a593Smuzhiyun 	 * Port registers
100*4882a593Smuzhiyun 	 * (8192 bytes @ +0x0000, +0x2000, +0x4000 and +0x6000 @ BAR2)
101*4882a593Smuzhiyun 	 */
102*4882a593Smuzhiyun 	PORT_REGS_SIZE		= 0x2000,
103*4882a593Smuzhiyun 
104*4882a593Smuzhiyun 	PORT_LRAM		= 0x0000, /* 31 LRAM slots and PMP regs */
105*4882a593Smuzhiyun 	PORT_LRAM_SLOT_SZ	= 0x0080, /* 32 bytes PRB + 2 SGE, ACT... */
106*4882a593Smuzhiyun 
107*4882a593Smuzhiyun 	PORT_PMP		= 0x0f80, /* 8 bytes PMP * 16 (128 bytes) */
108*4882a593Smuzhiyun 	PORT_PMP_STATUS		= 0x0000, /* port device status offset */
109*4882a593Smuzhiyun 	PORT_PMP_QACTIVE	= 0x0004, /* port device QActive offset */
110*4882a593Smuzhiyun 	PORT_PMP_SIZE		= 0x0008, /* 8 bytes per PMP */
111*4882a593Smuzhiyun 
112*4882a593Smuzhiyun 		/* 32 bit regs */
113*4882a593Smuzhiyun 	PORT_CTRL_STAT		= 0x1000, /* write: ctrl-set, read: stat */
114*4882a593Smuzhiyun 	PORT_CTRL_CLR		= 0x1004, /* write: ctrl-clear */
115*4882a593Smuzhiyun 	PORT_IRQ_STAT		= 0x1008, /* high: status, low: interrupt */
116*4882a593Smuzhiyun 	PORT_IRQ_ENABLE_SET	= 0x1010, /* write: enable-set */
117*4882a593Smuzhiyun 	PORT_IRQ_ENABLE_CLR	= 0x1014, /* write: enable-clear */
118*4882a593Smuzhiyun 	PORT_ACTIVATE_UPPER_ADDR= 0x101c,
119*4882a593Smuzhiyun 	PORT_EXEC_FIFO		= 0x1020, /* command execution fifo */
120*4882a593Smuzhiyun 	PORT_CMD_ERR		= 0x1024, /* command error number */
121*4882a593Smuzhiyun 	PORT_FIS_CFG		= 0x1028,
122*4882a593Smuzhiyun 	PORT_FIFO_THRES		= 0x102c,
123*4882a593Smuzhiyun 		/* 16 bit regs */
124*4882a593Smuzhiyun 	PORT_DECODE_ERR_CNT	= 0x1040,
125*4882a593Smuzhiyun 	PORT_DECODE_ERR_THRESH	= 0x1042,
126*4882a593Smuzhiyun 	PORT_CRC_ERR_CNT	= 0x1044,
127*4882a593Smuzhiyun 	PORT_CRC_ERR_THRESH	= 0x1046,
128*4882a593Smuzhiyun 	PORT_HSHK_ERR_CNT	= 0x1048,
129*4882a593Smuzhiyun 	PORT_HSHK_ERR_THRESH	= 0x104a,
130*4882a593Smuzhiyun 		/* 32 bit regs */
131*4882a593Smuzhiyun 	PORT_PHY_CFG		= 0x1050,
132*4882a593Smuzhiyun 	PORT_SLOT_STAT		= 0x1800,
133*4882a593Smuzhiyun 	PORT_CMD_ACTIVATE	= 0x1c00, /* 64 bit cmd activate * 31 (248 bytes) */
134*4882a593Smuzhiyun 	PORT_CONTEXT		= 0x1e04,
135*4882a593Smuzhiyun 	PORT_EXEC_DIAG		= 0x1e00, /* 32bit exec diag * 16 (64 bytes, 0-10 used on 3124) */
136*4882a593Smuzhiyun 	PORT_PSD_DIAG		= 0x1e40, /* 32bit psd diag * 16 (64 bytes, 0-8 used on 3124) */
137*4882a593Smuzhiyun 	PORT_SCONTROL		= 0x1f00,
138*4882a593Smuzhiyun 	PORT_SSTATUS		= 0x1f04,
139*4882a593Smuzhiyun 	PORT_SERROR		= 0x1f08,
140*4882a593Smuzhiyun 	PORT_SACTIVE		= 0x1f0c,
141*4882a593Smuzhiyun 
142*4882a593Smuzhiyun 	/* PORT_CTRL_STAT bits */
143*4882a593Smuzhiyun 	PORT_CS_PORT_RST	= (1 << 0), /* port reset */
144*4882a593Smuzhiyun 	PORT_CS_DEV_RST		= (1 << 1), /* device reset */
145*4882a593Smuzhiyun 	PORT_CS_INIT		= (1 << 2), /* port initialize */
146*4882a593Smuzhiyun 	PORT_CS_IRQ_WOC		= (1 << 3), /* interrupt write one to clear */
147*4882a593Smuzhiyun 	PORT_CS_CDB16		= (1 << 5), /* 0=12b cdb, 1=16b cdb */
148*4882a593Smuzhiyun 	PORT_CS_PMP_RESUME	= (1 << 6), /* PMP resume */
149*4882a593Smuzhiyun 	PORT_CS_32BIT_ACTV	= (1 << 10), /* 32-bit activation */
150*4882a593Smuzhiyun 	PORT_CS_PMP_EN		= (1 << 13), /* port multiplier enable */
151*4882a593Smuzhiyun 	PORT_CS_RDY		= (1 << 31), /* port ready to accept commands */
152*4882a593Smuzhiyun 
153*4882a593Smuzhiyun 	/* PORT_IRQ_STAT/ENABLE_SET/CLR */
154*4882a593Smuzhiyun 	/* bits[11:0] are masked */
155*4882a593Smuzhiyun 	PORT_IRQ_COMPLETE	= (1 << 0), /* command(s) completed */
156*4882a593Smuzhiyun 	PORT_IRQ_ERROR		= (1 << 1), /* command execution error */
157*4882a593Smuzhiyun 	PORT_IRQ_PORTRDY_CHG	= (1 << 2), /* port ready change */
158*4882a593Smuzhiyun 	PORT_IRQ_PWR_CHG	= (1 << 3), /* power management change */
159*4882a593Smuzhiyun 	PORT_IRQ_PHYRDY_CHG	= (1 << 4), /* PHY ready change */
160*4882a593Smuzhiyun 	PORT_IRQ_COMWAKE	= (1 << 5), /* COMWAKE received */
161*4882a593Smuzhiyun 	PORT_IRQ_UNK_FIS	= (1 << 6), /* unknown FIS received */
162*4882a593Smuzhiyun 	PORT_IRQ_DEV_XCHG	= (1 << 7), /* device exchanged */
163*4882a593Smuzhiyun 	PORT_IRQ_8B10B		= (1 << 8), /* 8b/10b decode error threshold */
164*4882a593Smuzhiyun 	PORT_IRQ_CRC		= (1 << 9), /* CRC error threshold */
165*4882a593Smuzhiyun 	PORT_IRQ_HANDSHAKE	= (1 << 10), /* handshake error threshold */
166*4882a593Smuzhiyun 	PORT_IRQ_SDB_NOTIFY	= (1 << 11), /* SDB notify received */
167*4882a593Smuzhiyun 
168*4882a593Smuzhiyun 	DEF_PORT_IRQ		= PORT_IRQ_COMPLETE | PORT_IRQ_ERROR |
169*4882a593Smuzhiyun 				  PORT_IRQ_PHYRDY_CHG | PORT_IRQ_DEV_XCHG |
170*4882a593Smuzhiyun 				  PORT_IRQ_UNK_FIS | PORT_IRQ_SDB_NOTIFY,
171*4882a593Smuzhiyun 
172*4882a593Smuzhiyun 	/* bits[27:16] are unmasked (raw) */
173*4882a593Smuzhiyun 	PORT_IRQ_RAW_SHIFT	= 16,
174*4882a593Smuzhiyun 	PORT_IRQ_MASKED_MASK	= 0x7ff,
175*4882a593Smuzhiyun 	PORT_IRQ_RAW_MASK	= (0x7ff << PORT_IRQ_RAW_SHIFT),
176*4882a593Smuzhiyun 
177*4882a593Smuzhiyun 	/* ENABLE_SET/CLR specific, intr steering - 2 bit field */
178*4882a593Smuzhiyun 	PORT_IRQ_STEER_SHIFT	= 30,
179*4882a593Smuzhiyun 	PORT_IRQ_STEER_MASK	= (3 << PORT_IRQ_STEER_SHIFT),
180*4882a593Smuzhiyun 
181*4882a593Smuzhiyun 	/* PORT_CMD_ERR constants */
182*4882a593Smuzhiyun 	PORT_CERR_DEV		= 1, /* Error bit in D2H Register FIS */
183*4882a593Smuzhiyun 	PORT_CERR_SDB		= 2, /* Error bit in SDB FIS */
184*4882a593Smuzhiyun 	PORT_CERR_DATA		= 3, /* Error in data FIS not detected by dev */
185*4882a593Smuzhiyun 	PORT_CERR_SEND		= 4, /* Initial cmd FIS transmission failure */
186*4882a593Smuzhiyun 	PORT_CERR_INCONSISTENT	= 5, /* Protocol mismatch */
187*4882a593Smuzhiyun 	PORT_CERR_DIRECTION	= 6, /* Data direction mismatch */
188*4882a593Smuzhiyun 	PORT_CERR_UNDERRUN	= 7, /* Ran out of SGEs while writing */
189*4882a593Smuzhiyun 	PORT_CERR_OVERRUN	= 8, /* Ran out of SGEs while reading */
190*4882a593Smuzhiyun 	PORT_CERR_PKT_PROT	= 11, /* DIR invalid in 1st PIO setup of ATAPI */
191*4882a593Smuzhiyun 	PORT_CERR_SGT_BOUNDARY	= 16, /* PLD ecode 00 - SGT not on qword boundary */
192*4882a593Smuzhiyun 	PORT_CERR_SGT_TGTABRT	= 17, /* PLD ecode 01 - target abort */
193*4882a593Smuzhiyun 	PORT_CERR_SGT_MSTABRT	= 18, /* PLD ecode 10 - master abort */
194*4882a593Smuzhiyun 	PORT_CERR_SGT_PCIPERR	= 19, /* PLD ecode 11 - PCI parity err while fetching SGT */
195*4882a593Smuzhiyun 	PORT_CERR_CMD_BOUNDARY	= 24, /* ctrl[15:13] 001 - PRB not on qword boundary */
196*4882a593Smuzhiyun 	PORT_CERR_CMD_TGTABRT	= 25, /* ctrl[15:13] 010 - target abort */
197*4882a593Smuzhiyun 	PORT_CERR_CMD_MSTABRT	= 26, /* ctrl[15:13] 100 - master abort */
198*4882a593Smuzhiyun 	PORT_CERR_CMD_PCIPERR	= 27, /* ctrl[15:13] 110 - PCI parity err while fetching PRB */
199*4882a593Smuzhiyun 	PORT_CERR_XFR_UNDEF	= 32, /* PSD ecode 00 - undefined */
200*4882a593Smuzhiyun 	PORT_CERR_XFR_TGTABRT	= 33, /* PSD ecode 01 - target abort */
201*4882a593Smuzhiyun 	PORT_CERR_XFR_MSTABRT	= 34, /* PSD ecode 10 - master abort */
202*4882a593Smuzhiyun 	PORT_CERR_XFR_PCIPERR	= 35, /* PSD ecode 11 - PCI prity err during transfer */
203*4882a593Smuzhiyun 	PORT_CERR_SENDSERVICE	= 36, /* FIS received while sending service */
204*4882a593Smuzhiyun 
205*4882a593Smuzhiyun 	/* bits of PRB control field */
206*4882a593Smuzhiyun 	PRB_CTRL_PROTOCOL	= (1 << 0), /* override def. ATA protocol */
207*4882a593Smuzhiyun 	PRB_CTRL_PACKET_READ	= (1 << 4), /* PACKET cmd read */
208*4882a593Smuzhiyun 	PRB_CTRL_PACKET_WRITE	= (1 << 5), /* PACKET cmd write */
209*4882a593Smuzhiyun 	PRB_CTRL_NIEN		= (1 << 6), /* Mask completion irq */
210*4882a593Smuzhiyun 	PRB_CTRL_SRST		= (1 << 7), /* Soft reset request (ign BSY?) */
211*4882a593Smuzhiyun 
212*4882a593Smuzhiyun 	/* PRB protocol field */
213*4882a593Smuzhiyun 	PRB_PROT_PACKET		= (1 << 0),
214*4882a593Smuzhiyun 	PRB_PROT_TCQ		= (1 << 1),
215*4882a593Smuzhiyun 	PRB_PROT_NCQ		= (1 << 2),
216*4882a593Smuzhiyun 	PRB_PROT_READ		= (1 << 3),
217*4882a593Smuzhiyun 	PRB_PROT_WRITE		= (1 << 4),
218*4882a593Smuzhiyun 	PRB_PROT_TRANSPARENT	= (1 << 5),
219*4882a593Smuzhiyun 
220*4882a593Smuzhiyun 	/*
221*4882a593Smuzhiyun 	 * Other constants
222*4882a593Smuzhiyun 	 */
223*4882a593Smuzhiyun 	SGE_TRM			= (1 << 31), /* Last SGE in chain */
224*4882a593Smuzhiyun 	SGE_LNK			= (1 << 30), /* linked list
225*4882a593Smuzhiyun 						Points to SGT, not SGE */
226*4882a593Smuzhiyun 	SGE_DRD			= (1 << 29), /* discard data read (/dev/null)
227*4882a593Smuzhiyun 						data address ignored */
228*4882a593Smuzhiyun 
229*4882a593Smuzhiyun 	SIL24_MAX_CMDS		= 31,
230*4882a593Smuzhiyun 
231*4882a593Smuzhiyun 	/* board id */
232*4882a593Smuzhiyun 	BID_SIL3124		= 0,
233*4882a593Smuzhiyun 	BID_SIL3132		= 1,
234*4882a593Smuzhiyun 	BID_SIL3131		= 2,
235*4882a593Smuzhiyun 
236*4882a593Smuzhiyun 	/* host flags */
237*4882a593Smuzhiyun 	SIL24_COMMON_FLAGS	= ATA_FLAG_SATA | ATA_FLAG_PIO_DMA |
238*4882a593Smuzhiyun 				  ATA_FLAG_NCQ | ATA_FLAG_ACPI_SATA |
239*4882a593Smuzhiyun 				  ATA_FLAG_AN | ATA_FLAG_PMP,
240*4882a593Smuzhiyun 	SIL24_FLAG_PCIX_IRQ_WOC	= (1 << 24), /* IRQ loss errata on PCI-X */
241*4882a593Smuzhiyun 
242*4882a593Smuzhiyun 	IRQ_STAT_4PORTS		= 0xf,
243*4882a593Smuzhiyun };
244*4882a593Smuzhiyun 
245*4882a593Smuzhiyun struct sil24_ata_block {
246*4882a593Smuzhiyun 	struct sil24_prb prb;
247*4882a593Smuzhiyun 	struct sil24_sge sge[SIL24_MAX_SGE];
248*4882a593Smuzhiyun };
249*4882a593Smuzhiyun 
250*4882a593Smuzhiyun struct sil24_atapi_block {
251*4882a593Smuzhiyun 	struct sil24_prb prb;
252*4882a593Smuzhiyun 	u8 cdb[16];
253*4882a593Smuzhiyun 	struct sil24_sge sge[SIL24_MAX_SGE];
254*4882a593Smuzhiyun };
255*4882a593Smuzhiyun 
256*4882a593Smuzhiyun union sil24_cmd_block {
257*4882a593Smuzhiyun 	struct sil24_ata_block ata;
258*4882a593Smuzhiyun 	struct sil24_atapi_block atapi;
259*4882a593Smuzhiyun };
260*4882a593Smuzhiyun 
261*4882a593Smuzhiyun static const struct sil24_cerr_info {
262*4882a593Smuzhiyun 	unsigned int err_mask, action;
263*4882a593Smuzhiyun 	const char *desc;
264*4882a593Smuzhiyun } sil24_cerr_db[] = {
265*4882a593Smuzhiyun 	[0]			= { AC_ERR_DEV, 0,
266*4882a593Smuzhiyun 				    "device error" },
267*4882a593Smuzhiyun 	[PORT_CERR_DEV]		= { AC_ERR_DEV, 0,
268*4882a593Smuzhiyun 				    "device error via D2H FIS" },
269*4882a593Smuzhiyun 	[PORT_CERR_SDB]		= { AC_ERR_DEV, 0,
270*4882a593Smuzhiyun 				    "device error via SDB FIS" },
271*4882a593Smuzhiyun 	[PORT_CERR_DATA]	= { AC_ERR_ATA_BUS, ATA_EH_RESET,
272*4882a593Smuzhiyun 				    "error in data FIS" },
273*4882a593Smuzhiyun 	[PORT_CERR_SEND]	= { AC_ERR_ATA_BUS, ATA_EH_RESET,
274*4882a593Smuzhiyun 				    "failed to transmit command FIS" },
275*4882a593Smuzhiyun 	[PORT_CERR_INCONSISTENT] = { AC_ERR_HSM, ATA_EH_RESET,
276*4882a593Smuzhiyun 				     "protocol mismatch" },
277*4882a593Smuzhiyun 	[PORT_CERR_DIRECTION]	= { AC_ERR_HSM, ATA_EH_RESET,
278*4882a593Smuzhiyun 				    "data direction mismatch" },
279*4882a593Smuzhiyun 	[PORT_CERR_UNDERRUN]	= { AC_ERR_HSM, ATA_EH_RESET,
280*4882a593Smuzhiyun 				    "ran out of SGEs while writing" },
281*4882a593Smuzhiyun 	[PORT_CERR_OVERRUN]	= { AC_ERR_HSM, ATA_EH_RESET,
282*4882a593Smuzhiyun 				    "ran out of SGEs while reading" },
283*4882a593Smuzhiyun 	[PORT_CERR_PKT_PROT]	= { AC_ERR_HSM, ATA_EH_RESET,
284*4882a593Smuzhiyun 				    "invalid data direction for ATAPI CDB" },
285*4882a593Smuzhiyun 	[PORT_CERR_SGT_BOUNDARY] = { AC_ERR_SYSTEM, ATA_EH_RESET,
286*4882a593Smuzhiyun 				     "SGT not on qword boundary" },
287*4882a593Smuzhiyun 	[PORT_CERR_SGT_TGTABRT]	= { AC_ERR_HOST_BUS, ATA_EH_RESET,
288*4882a593Smuzhiyun 				    "PCI target abort while fetching SGT" },
289*4882a593Smuzhiyun 	[PORT_CERR_SGT_MSTABRT]	= { AC_ERR_HOST_BUS, ATA_EH_RESET,
290*4882a593Smuzhiyun 				    "PCI master abort while fetching SGT" },
291*4882a593Smuzhiyun 	[PORT_CERR_SGT_PCIPERR]	= { AC_ERR_HOST_BUS, ATA_EH_RESET,
292*4882a593Smuzhiyun 				    "PCI parity error while fetching SGT" },
293*4882a593Smuzhiyun 	[PORT_CERR_CMD_BOUNDARY] = { AC_ERR_SYSTEM, ATA_EH_RESET,
294*4882a593Smuzhiyun 				     "PRB not on qword boundary" },
295*4882a593Smuzhiyun 	[PORT_CERR_CMD_TGTABRT]	= { AC_ERR_HOST_BUS, ATA_EH_RESET,
296*4882a593Smuzhiyun 				    "PCI target abort while fetching PRB" },
297*4882a593Smuzhiyun 	[PORT_CERR_CMD_MSTABRT]	= { AC_ERR_HOST_BUS, ATA_EH_RESET,
298*4882a593Smuzhiyun 				    "PCI master abort while fetching PRB" },
299*4882a593Smuzhiyun 	[PORT_CERR_CMD_PCIPERR]	= { AC_ERR_HOST_BUS, ATA_EH_RESET,
300*4882a593Smuzhiyun 				    "PCI parity error while fetching PRB" },
301*4882a593Smuzhiyun 	[PORT_CERR_XFR_UNDEF]	= { AC_ERR_HOST_BUS, ATA_EH_RESET,
302*4882a593Smuzhiyun 				    "undefined error while transferring data" },
303*4882a593Smuzhiyun 	[PORT_CERR_XFR_TGTABRT]	= { AC_ERR_HOST_BUS, ATA_EH_RESET,
304*4882a593Smuzhiyun 				    "PCI target abort while transferring data" },
305*4882a593Smuzhiyun 	[PORT_CERR_XFR_MSTABRT]	= { AC_ERR_HOST_BUS, ATA_EH_RESET,
306*4882a593Smuzhiyun 				    "PCI master abort while transferring data" },
307*4882a593Smuzhiyun 	[PORT_CERR_XFR_PCIPERR]	= { AC_ERR_HOST_BUS, ATA_EH_RESET,
308*4882a593Smuzhiyun 				    "PCI parity error while transferring data" },
309*4882a593Smuzhiyun 	[PORT_CERR_SENDSERVICE]	= { AC_ERR_HSM, ATA_EH_RESET,
310*4882a593Smuzhiyun 				    "FIS received while sending service FIS" },
311*4882a593Smuzhiyun };
312*4882a593Smuzhiyun 
313*4882a593Smuzhiyun /*
314*4882a593Smuzhiyun  * ap->private_data
315*4882a593Smuzhiyun  *
316*4882a593Smuzhiyun  * The preview driver always returned 0 for status.  We emulate it
317*4882a593Smuzhiyun  * here from the previous interrupt.
318*4882a593Smuzhiyun  */
319*4882a593Smuzhiyun struct sil24_port_priv {
320*4882a593Smuzhiyun 	union sil24_cmd_block *cmd_block;	/* 32 cmd blocks */
321*4882a593Smuzhiyun 	dma_addr_t cmd_block_dma;		/* DMA base addr for them */
322*4882a593Smuzhiyun 	int do_port_rst;
323*4882a593Smuzhiyun };
324*4882a593Smuzhiyun 
325*4882a593Smuzhiyun static void sil24_dev_config(struct ata_device *dev);
326*4882a593Smuzhiyun static int sil24_scr_read(struct ata_link *link, unsigned sc_reg, u32 *val);
327*4882a593Smuzhiyun static int sil24_scr_write(struct ata_link *link, unsigned sc_reg, u32 val);
328*4882a593Smuzhiyun static int sil24_qc_defer(struct ata_queued_cmd *qc);
329*4882a593Smuzhiyun static enum ata_completion_errors sil24_qc_prep(struct ata_queued_cmd *qc);
330*4882a593Smuzhiyun static unsigned int sil24_qc_issue(struct ata_queued_cmd *qc);
331*4882a593Smuzhiyun static bool sil24_qc_fill_rtf(struct ata_queued_cmd *qc);
332*4882a593Smuzhiyun static void sil24_pmp_attach(struct ata_port *ap);
333*4882a593Smuzhiyun static void sil24_pmp_detach(struct ata_port *ap);
334*4882a593Smuzhiyun static void sil24_freeze(struct ata_port *ap);
335*4882a593Smuzhiyun static void sil24_thaw(struct ata_port *ap);
336*4882a593Smuzhiyun static int sil24_softreset(struct ata_link *link, unsigned int *class,
337*4882a593Smuzhiyun 			   unsigned long deadline);
338*4882a593Smuzhiyun static int sil24_hardreset(struct ata_link *link, unsigned int *class,
339*4882a593Smuzhiyun 			   unsigned long deadline);
340*4882a593Smuzhiyun static int sil24_pmp_hardreset(struct ata_link *link, unsigned int *class,
341*4882a593Smuzhiyun 			       unsigned long deadline);
342*4882a593Smuzhiyun static void sil24_error_handler(struct ata_port *ap);
343*4882a593Smuzhiyun static void sil24_post_internal_cmd(struct ata_queued_cmd *qc);
344*4882a593Smuzhiyun static int sil24_port_start(struct ata_port *ap);
345*4882a593Smuzhiyun static int sil24_init_one(struct pci_dev *pdev, const struct pci_device_id *ent);
346*4882a593Smuzhiyun #ifdef CONFIG_PM_SLEEP
347*4882a593Smuzhiyun static int sil24_pci_device_resume(struct pci_dev *pdev);
348*4882a593Smuzhiyun #endif
349*4882a593Smuzhiyun #ifdef CONFIG_PM
350*4882a593Smuzhiyun static int sil24_port_resume(struct ata_port *ap);
351*4882a593Smuzhiyun #endif
352*4882a593Smuzhiyun 
353*4882a593Smuzhiyun static const struct pci_device_id sil24_pci_tbl[] = {
354*4882a593Smuzhiyun 	{ PCI_VDEVICE(CMD, 0x3124), BID_SIL3124 },
355*4882a593Smuzhiyun 	{ PCI_VDEVICE(INTEL, 0x3124), BID_SIL3124 },
356*4882a593Smuzhiyun 	{ PCI_VDEVICE(CMD, 0x3132), BID_SIL3132 },
357*4882a593Smuzhiyun 	{ PCI_VDEVICE(CMD, 0x0242), BID_SIL3132 },
358*4882a593Smuzhiyun 	{ PCI_VDEVICE(CMD, 0x0244), BID_SIL3132 },
359*4882a593Smuzhiyun 	{ PCI_VDEVICE(CMD, 0x3131), BID_SIL3131 },
360*4882a593Smuzhiyun 	{ PCI_VDEVICE(CMD, 0x3531), BID_SIL3131 },
361*4882a593Smuzhiyun 
362*4882a593Smuzhiyun 	{ } /* terminate list */
363*4882a593Smuzhiyun };
364*4882a593Smuzhiyun 
365*4882a593Smuzhiyun static struct pci_driver sil24_pci_driver = {
366*4882a593Smuzhiyun 	.name			= DRV_NAME,
367*4882a593Smuzhiyun 	.id_table		= sil24_pci_tbl,
368*4882a593Smuzhiyun 	.probe			= sil24_init_one,
369*4882a593Smuzhiyun 	.remove			= ata_pci_remove_one,
370*4882a593Smuzhiyun #ifdef CONFIG_PM_SLEEP
371*4882a593Smuzhiyun 	.suspend		= ata_pci_device_suspend,
372*4882a593Smuzhiyun 	.resume			= sil24_pci_device_resume,
373*4882a593Smuzhiyun #endif
374*4882a593Smuzhiyun };
375*4882a593Smuzhiyun 
376*4882a593Smuzhiyun static struct scsi_host_template sil24_sht = {
377*4882a593Smuzhiyun 	ATA_NCQ_SHT(DRV_NAME),
378*4882a593Smuzhiyun 	.can_queue		= SIL24_MAX_CMDS,
379*4882a593Smuzhiyun 	.sg_tablesize		= SIL24_MAX_SGE,
380*4882a593Smuzhiyun 	.dma_boundary		= ATA_DMA_BOUNDARY,
381*4882a593Smuzhiyun 	.tag_alloc_policy	= BLK_TAG_ALLOC_FIFO,
382*4882a593Smuzhiyun };
383*4882a593Smuzhiyun 
384*4882a593Smuzhiyun static struct ata_port_operations sil24_ops = {
385*4882a593Smuzhiyun 	.inherits		= &sata_pmp_port_ops,
386*4882a593Smuzhiyun 
387*4882a593Smuzhiyun 	.qc_defer		= sil24_qc_defer,
388*4882a593Smuzhiyun 	.qc_prep		= sil24_qc_prep,
389*4882a593Smuzhiyun 	.qc_issue		= sil24_qc_issue,
390*4882a593Smuzhiyun 	.qc_fill_rtf		= sil24_qc_fill_rtf,
391*4882a593Smuzhiyun 
392*4882a593Smuzhiyun 	.freeze			= sil24_freeze,
393*4882a593Smuzhiyun 	.thaw			= sil24_thaw,
394*4882a593Smuzhiyun 	.softreset		= sil24_softreset,
395*4882a593Smuzhiyun 	.hardreset		= sil24_hardreset,
396*4882a593Smuzhiyun 	.pmp_softreset		= sil24_softreset,
397*4882a593Smuzhiyun 	.pmp_hardreset		= sil24_pmp_hardreset,
398*4882a593Smuzhiyun 	.error_handler		= sil24_error_handler,
399*4882a593Smuzhiyun 	.post_internal_cmd	= sil24_post_internal_cmd,
400*4882a593Smuzhiyun 	.dev_config		= sil24_dev_config,
401*4882a593Smuzhiyun 
402*4882a593Smuzhiyun 	.scr_read		= sil24_scr_read,
403*4882a593Smuzhiyun 	.scr_write		= sil24_scr_write,
404*4882a593Smuzhiyun 	.pmp_attach		= sil24_pmp_attach,
405*4882a593Smuzhiyun 	.pmp_detach		= sil24_pmp_detach,
406*4882a593Smuzhiyun 
407*4882a593Smuzhiyun 	.port_start		= sil24_port_start,
408*4882a593Smuzhiyun #ifdef CONFIG_PM
409*4882a593Smuzhiyun 	.port_resume		= sil24_port_resume,
410*4882a593Smuzhiyun #endif
411*4882a593Smuzhiyun };
412*4882a593Smuzhiyun 
413*4882a593Smuzhiyun static bool sata_sil24_msi;    /* Disable MSI */
414*4882a593Smuzhiyun module_param_named(msi, sata_sil24_msi, bool, S_IRUGO);
415*4882a593Smuzhiyun MODULE_PARM_DESC(msi, "Enable MSI (Default: false)");
416*4882a593Smuzhiyun 
417*4882a593Smuzhiyun /*
418*4882a593Smuzhiyun  * Use bits 30-31 of port_flags to encode available port numbers.
419*4882a593Smuzhiyun  * Current maxium is 4.
420*4882a593Smuzhiyun  */
421*4882a593Smuzhiyun #define SIL24_NPORTS2FLAG(nports)	((((unsigned)(nports) - 1) & 0x3) << 30)
422*4882a593Smuzhiyun #define SIL24_FLAG2NPORTS(flag)		((((flag) >> 30) & 0x3) + 1)
423*4882a593Smuzhiyun 
424*4882a593Smuzhiyun static const struct ata_port_info sil24_port_info[] = {
425*4882a593Smuzhiyun 	/* sil_3124 */
426*4882a593Smuzhiyun 	{
427*4882a593Smuzhiyun 		.flags		= SIL24_COMMON_FLAGS | SIL24_NPORTS2FLAG(4) |
428*4882a593Smuzhiyun 				  SIL24_FLAG_PCIX_IRQ_WOC,
429*4882a593Smuzhiyun 		.pio_mask	= ATA_PIO4,
430*4882a593Smuzhiyun 		.mwdma_mask	= ATA_MWDMA2,
431*4882a593Smuzhiyun 		.udma_mask	= ATA_UDMA5,
432*4882a593Smuzhiyun 		.port_ops	= &sil24_ops,
433*4882a593Smuzhiyun 	},
434*4882a593Smuzhiyun 	/* sil_3132 */
435*4882a593Smuzhiyun 	{
436*4882a593Smuzhiyun 		.flags		= SIL24_COMMON_FLAGS | SIL24_NPORTS2FLAG(2),
437*4882a593Smuzhiyun 		.pio_mask	= ATA_PIO4,
438*4882a593Smuzhiyun 		.mwdma_mask	= ATA_MWDMA2,
439*4882a593Smuzhiyun 		.udma_mask	= ATA_UDMA5,
440*4882a593Smuzhiyun 		.port_ops	= &sil24_ops,
441*4882a593Smuzhiyun 	},
442*4882a593Smuzhiyun 	/* sil_3131/sil_3531 */
443*4882a593Smuzhiyun 	{
444*4882a593Smuzhiyun 		.flags		= SIL24_COMMON_FLAGS | SIL24_NPORTS2FLAG(1),
445*4882a593Smuzhiyun 		.pio_mask	= ATA_PIO4,
446*4882a593Smuzhiyun 		.mwdma_mask	= ATA_MWDMA2,
447*4882a593Smuzhiyun 		.udma_mask	= ATA_UDMA5,
448*4882a593Smuzhiyun 		.port_ops	= &sil24_ops,
449*4882a593Smuzhiyun 	},
450*4882a593Smuzhiyun };
451*4882a593Smuzhiyun 
sil24_tag(int tag)452*4882a593Smuzhiyun static int sil24_tag(int tag)
453*4882a593Smuzhiyun {
454*4882a593Smuzhiyun 	if (unlikely(ata_tag_internal(tag)))
455*4882a593Smuzhiyun 		return 0;
456*4882a593Smuzhiyun 	return tag;
457*4882a593Smuzhiyun }
458*4882a593Smuzhiyun 
sil24_port_offset(struct ata_port * ap)459*4882a593Smuzhiyun static unsigned long sil24_port_offset(struct ata_port *ap)
460*4882a593Smuzhiyun {
461*4882a593Smuzhiyun 	return ap->port_no * PORT_REGS_SIZE;
462*4882a593Smuzhiyun }
463*4882a593Smuzhiyun 
sil24_port_base(struct ata_port * ap)464*4882a593Smuzhiyun static void __iomem *sil24_port_base(struct ata_port *ap)
465*4882a593Smuzhiyun {
466*4882a593Smuzhiyun 	return ap->host->iomap[SIL24_PORT_BAR] + sil24_port_offset(ap);
467*4882a593Smuzhiyun }
468*4882a593Smuzhiyun 
sil24_dev_config(struct ata_device * dev)469*4882a593Smuzhiyun static void sil24_dev_config(struct ata_device *dev)
470*4882a593Smuzhiyun {
471*4882a593Smuzhiyun 	void __iomem *port = sil24_port_base(dev->link->ap);
472*4882a593Smuzhiyun 
473*4882a593Smuzhiyun 	if (dev->cdb_len == 16)
474*4882a593Smuzhiyun 		writel(PORT_CS_CDB16, port + PORT_CTRL_STAT);
475*4882a593Smuzhiyun 	else
476*4882a593Smuzhiyun 		writel(PORT_CS_CDB16, port + PORT_CTRL_CLR);
477*4882a593Smuzhiyun }
478*4882a593Smuzhiyun 
sil24_read_tf(struct ata_port * ap,int tag,struct ata_taskfile * tf)479*4882a593Smuzhiyun static void sil24_read_tf(struct ata_port *ap, int tag, struct ata_taskfile *tf)
480*4882a593Smuzhiyun {
481*4882a593Smuzhiyun 	void __iomem *port = sil24_port_base(ap);
482*4882a593Smuzhiyun 	struct sil24_prb __iomem *prb;
483*4882a593Smuzhiyun 	u8 fis[6 * 4];
484*4882a593Smuzhiyun 
485*4882a593Smuzhiyun 	prb = port + PORT_LRAM + sil24_tag(tag) * PORT_LRAM_SLOT_SZ;
486*4882a593Smuzhiyun 	memcpy_fromio(fis, prb->fis, sizeof(fis));
487*4882a593Smuzhiyun 	ata_tf_from_fis(fis, tf);
488*4882a593Smuzhiyun }
489*4882a593Smuzhiyun 
490*4882a593Smuzhiyun static int sil24_scr_map[] = {
491*4882a593Smuzhiyun 	[SCR_CONTROL]	= 0,
492*4882a593Smuzhiyun 	[SCR_STATUS]	= 1,
493*4882a593Smuzhiyun 	[SCR_ERROR]	= 2,
494*4882a593Smuzhiyun 	[SCR_ACTIVE]	= 3,
495*4882a593Smuzhiyun };
496*4882a593Smuzhiyun 
sil24_scr_read(struct ata_link * link,unsigned sc_reg,u32 * val)497*4882a593Smuzhiyun static int sil24_scr_read(struct ata_link *link, unsigned sc_reg, u32 *val)
498*4882a593Smuzhiyun {
499*4882a593Smuzhiyun 	void __iomem *scr_addr = sil24_port_base(link->ap) + PORT_SCONTROL;
500*4882a593Smuzhiyun 
501*4882a593Smuzhiyun 	if (sc_reg < ARRAY_SIZE(sil24_scr_map)) {
502*4882a593Smuzhiyun 		*val = readl(scr_addr + sil24_scr_map[sc_reg] * 4);
503*4882a593Smuzhiyun 		return 0;
504*4882a593Smuzhiyun 	}
505*4882a593Smuzhiyun 	return -EINVAL;
506*4882a593Smuzhiyun }
507*4882a593Smuzhiyun 
sil24_scr_write(struct ata_link * link,unsigned sc_reg,u32 val)508*4882a593Smuzhiyun static int sil24_scr_write(struct ata_link *link, unsigned sc_reg, u32 val)
509*4882a593Smuzhiyun {
510*4882a593Smuzhiyun 	void __iomem *scr_addr = sil24_port_base(link->ap) + PORT_SCONTROL;
511*4882a593Smuzhiyun 
512*4882a593Smuzhiyun 	if (sc_reg < ARRAY_SIZE(sil24_scr_map)) {
513*4882a593Smuzhiyun 		writel(val, scr_addr + sil24_scr_map[sc_reg] * 4);
514*4882a593Smuzhiyun 		return 0;
515*4882a593Smuzhiyun 	}
516*4882a593Smuzhiyun 	return -EINVAL;
517*4882a593Smuzhiyun }
518*4882a593Smuzhiyun 
sil24_config_port(struct ata_port * ap)519*4882a593Smuzhiyun static void sil24_config_port(struct ata_port *ap)
520*4882a593Smuzhiyun {
521*4882a593Smuzhiyun 	void __iomem *port = sil24_port_base(ap);
522*4882a593Smuzhiyun 
523*4882a593Smuzhiyun 	/* configure IRQ WoC */
524*4882a593Smuzhiyun 	if (ap->flags & SIL24_FLAG_PCIX_IRQ_WOC)
525*4882a593Smuzhiyun 		writel(PORT_CS_IRQ_WOC, port + PORT_CTRL_STAT);
526*4882a593Smuzhiyun 	else
527*4882a593Smuzhiyun 		writel(PORT_CS_IRQ_WOC, port + PORT_CTRL_CLR);
528*4882a593Smuzhiyun 
529*4882a593Smuzhiyun 	/* zero error counters. */
530*4882a593Smuzhiyun 	writew(0x8000, port + PORT_DECODE_ERR_THRESH);
531*4882a593Smuzhiyun 	writew(0x8000, port + PORT_CRC_ERR_THRESH);
532*4882a593Smuzhiyun 	writew(0x8000, port + PORT_HSHK_ERR_THRESH);
533*4882a593Smuzhiyun 	writew(0x0000, port + PORT_DECODE_ERR_CNT);
534*4882a593Smuzhiyun 	writew(0x0000, port + PORT_CRC_ERR_CNT);
535*4882a593Smuzhiyun 	writew(0x0000, port + PORT_HSHK_ERR_CNT);
536*4882a593Smuzhiyun 
537*4882a593Smuzhiyun 	/* always use 64bit activation */
538*4882a593Smuzhiyun 	writel(PORT_CS_32BIT_ACTV, port + PORT_CTRL_CLR);
539*4882a593Smuzhiyun 
540*4882a593Smuzhiyun 	/* clear port multiplier enable and resume bits */
541*4882a593Smuzhiyun 	writel(PORT_CS_PMP_EN | PORT_CS_PMP_RESUME, port + PORT_CTRL_CLR);
542*4882a593Smuzhiyun }
543*4882a593Smuzhiyun 
sil24_config_pmp(struct ata_port * ap,int attached)544*4882a593Smuzhiyun static void sil24_config_pmp(struct ata_port *ap, int attached)
545*4882a593Smuzhiyun {
546*4882a593Smuzhiyun 	void __iomem *port = sil24_port_base(ap);
547*4882a593Smuzhiyun 
548*4882a593Smuzhiyun 	if (attached)
549*4882a593Smuzhiyun 		writel(PORT_CS_PMP_EN, port + PORT_CTRL_STAT);
550*4882a593Smuzhiyun 	else
551*4882a593Smuzhiyun 		writel(PORT_CS_PMP_EN, port + PORT_CTRL_CLR);
552*4882a593Smuzhiyun }
553*4882a593Smuzhiyun 
sil24_clear_pmp(struct ata_port * ap)554*4882a593Smuzhiyun static void sil24_clear_pmp(struct ata_port *ap)
555*4882a593Smuzhiyun {
556*4882a593Smuzhiyun 	void __iomem *port = sil24_port_base(ap);
557*4882a593Smuzhiyun 	int i;
558*4882a593Smuzhiyun 
559*4882a593Smuzhiyun 	writel(PORT_CS_PMP_RESUME, port + PORT_CTRL_CLR);
560*4882a593Smuzhiyun 
561*4882a593Smuzhiyun 	for (i = 0; i < SATA_PMP_MAX_PORTS; i++) {
562*4882a593Smuzhiyun 		void __iomem *pmp_base = port + PORT_PMP + i * PORT_PMP_SIZE;
563*4882a593Smuzhiyun 
564*4882a593Smuzhiyun 		writel(0, pmp_base + PORT_PMP_STATUS);
565*4882a593Smuzhiyun 		writel(0, pmp_base + PORT_PMP_QACTIVE);
566*4882a593Smuzhiyun 	}
567*4882a593Smuzhiyun }
568*4882a593Smuzhiyun 
sil24_init_port(struct ata_port * ap)569*4882a593Smuzhiyun static int sil24_init_port(struct ata_port *ap)
570*4882a593Smuzhiyun {
571*4882a593Smuzhiyun 	void __iomem *port = sil24_port_base(ap);
572*4882a593Smuzhiyun 	struct sil24_port_priv *pp = ap->private_data;
573*4882a593Smuzhiyun 	u32 tmp;
574*4882a593Smuzhiyun 
575*4882a593Smuzhiyun 	/* clear PMP error status */
576*4882a593Smuzhiyun 	if (sata_pmp_attached(ap))
577*4882a593Smuzhiyun 		sil24_clear_pmp(ap);
578*4882a593Smuzhiyun 
579*4882a593Smuzhiyun 	writel(PORT_CS_INIT, port + PORT_CTRL_STAT);
580*4882a593Smuzhiyun 	ata_wait_register(ap, port + PORT_CTRL_STAT,
581*4882a593Smuzhiyun 			  PORT_CS_INIT, PORT_CS_INIT, 10, 100);
582*4882a593Smuzhiyun 	tmp = ata_wait_register(ap, port + PORT_CTRL_STAT,
583*4882a593Smuzhiyun 				PORT_CS_RDY, 0, 10, 100);
584*4882a593Smuzhiyun 
585*4882a593Smuzhiyun 	if ((tmp & (PORT_CS_INIT | PORT_CS_RDY)) != PORT_CS_RDY) {
586*4882a593Smuzhiyun 		pp->do_port_rst = 1;
587*4882a593Smuzhiyun 		ap->link.eh_context.i.action |= ATA_EH_RESET;
588*4882a593Smuzhiyun 		return -EIO;
589*4882a593Smuzhiyun 	}
590*4882a593Smuzhiyun 
591*4882a593Smuzhiyun 	return 0;
592*4882a593Smuzhiyun }
593*4882a593Smuzhiyun 
sil24_exec_polled_cmd(struct ata_port * ap,int pmp,const struct ata_taskfile * tf,int is_cmd,u32 ctrl,unsigned long timeout_msec)594*4882a593Smuzhiyun static int sil24_exec_polled_cmd(struct ata_port *ap, int pmp,
595*4882a593Smuzhiyun 				 const struct ata_taskfile *tf,
596*4882a593Smuzhiyun 				 int is_cmd, u32 ctrl,
597*4882a593Smuzhiyun 				 unsigned long timeout_msec)
598*4882a593Smuzhiyun {
599*4882a593Smuzhiyun 	void __iomem *port = sil24_port_base(ap);
600*4882a593Smuzhiyun 	struct sil24_port_priv *pp = ap->private_data;
601*4882a593Smuzhiyun 	struct sil24_prb *prb = &pp->cmd_block[0].ata.prb;
602*4882a593Smuzhiyun 	dma_addr_t paddr = pp->cmd_block_dma;
603*4882a593Smuzhiyun 	u32 irq_enabled, irq_mask, irq_stat;
604*4882a593Smuzhiyun 	int rc;
605*4882a593Smuzhiyun 
606*4882a593Smuzhiyun 	prb->ctrl = cpu_to_le16(ctrl);
607*4882a593Smuzhiyun 	ata_tf_to_fis(tf, pmp, is_cmd, prb->fis);
608*4882a593Smuzhiyun 
609*4882a593Smuzhiyun 	/* temporarily plug completion and error interrupts */
610*4882a593Smuzhiyun 	irq_enabled = readl(port + PORT_IRQ_ENABLE_SET);
611*4882a593Smuzhiyun 	writel(PORT_IRQ_COMPLETE | PORT_IRQ_ERROR, port + PORT_IRQ_ENABLE_CLR);
612*4882a593Smuzhiyun 
613*4882a593Smuzhiyun 	/*
614*4882a593Smuzhiyun 	 * The barrier is required to ensure that writes to cmd_block reach
615*4882a593Smuzhiyun 	 * the memory before the write to PORT_CMD_ACTIVATE.
616*4882a593Smuzhiyun 	 */
617*4882a593Smuzhiyun 	wmb();
618*4882a593Smuzhiyun 	writel((u32)paddr, port + PORT_CMD_ACTIVATE);
619*4882a593Smuzhiyun 	writel((u64)paddr >> 32, port + PORT_CMD_ACTIVATE + 4);
620*4882a593Smuzhiyun 
621*4882a593Smuzhiyun 	irq_mask = (PORT_IRQ_COMPLETE | PORT_IRQ_ERROR) << PORT_IRQ_RAW_SHIFT;
622*4882a593Smuzhiyun 	irq_stat = ata_wait_register(ap, port + PORT_IRQ_STAT, irq_mask, 0x0,
623*4882a593Smuzhiyun 				     10, timeout_msec);
624*4882a593Smuzhiyun 
625*4882a593Smuzhiyun 	writel(irq_mask, port + PORT_IRQ_STAT); /* clear IRQs */
626*4882a593Smuzhiyun 	irq_stat >>= PORT_IRQ_RAW_SHIFT;
627*4882a593Smuzhiyun 
628*4882a593Smuzhiyun 	if (irq_stat & PORT_IRQ_COMPLETE)
629*4882a593Smuzhiyun 		rc = 0;
630*4882a593Smuzhiyun 	else {
631*4882a593Smuzhiyun 		/* force port into known state */
632*4882a593Smuzhiyun 		sil24_init_port(ap);
633*4882a593Smuzhiyun 
634*4882a593Smuzhiyun 		if (irq_stat & PORT_IRQ_ERROR)
635*4882a593Smuzhiyun 			rc = -EIO;
636*4882a593Smuzhiyun 		else
637*4882a593Smuzhiyun 			rc = -EBUSY;
638*4882a593Smuzhiyun 	}
639*4882a593Smuzhiyun 
640*4882a593Smuzhiyun 	/* restore IRQ enabled */
641*4882a593Smuzhiyun 	writel(irq_enabled, port + PORT_IRQ_ENABLE_SET);
642*4882a593Smuzhiyun 
643*4882a593Smuzhiyun 	return rc;
644*4882a593Smuzhiyun }
645*4882a593Smuzhiyun 
sil24_softreset(struct ata_link * link,unsigned int * class,unsigned long deadline)646*4882a593Smuzhiyun static int sil24_softreset(struct ata_link *link, unsigned int *class,
647*4882a593Smuzhiyun 			   unsigned long deadline)
648*4882a593Smuzhiyun {
649*4882a593Smuzhiyun 	struct ata_port *ap = link->ap;
650*4882a593Smuzhiyun 	int pmp = sata_srst_pmp(link);
651*4882a593Smuzhiyun 	unsigned long timeout_msec = 0;
652*4882a593Smuzhiyun 	struct ata_taskfile tf;
653*4882a593Smuzhiyun 	const char *reason;
654*4882a593Smuzhiyun 	int rc;
655*4882a593Smuzhiyun 
656*4882a593Smuzhiyun 	DPRINTK("ENTER\n");
657*4882a593Smuzhiyun 
658*4882a593Smuzhiyun 	/* put the port into known state */
659*4882a593Smuzhiyun 	if (sil24_init_port(ap)) {
660*4882a593Smuzhiyun 		reason = "port not ready";
661*4882a593Smuzhiyun 		goto err;
662*4882a593Smuzhiyun 	}
663*4882a593Smuzhiyun 
664*4882a593Smuzhiyun 	/* do SRST */
665*4882a593Smuzhiyun 	if (time_after(deadline, jiffies))
666*4882a593Smuzhiyun 		timeout_msec = jiffies_to_msecs(deadline - jiffies);
667*4882a593Smuzhiyun 
668*4882a593Smuzhiyun 	ata_tf_init(link->device, &tf);	/* doesn't really matter */
669*4882a593Smuzhiyun 	rc = sil24_exec_polled_cmd(ap, pmp, &tf, 0, PRB_CTRL_SRST,
670*4882a593Smuzhiyun 				   timeout_msec);
671*4882a593Smuzhiyun 	if (rc == -EBUSY) {
672*4882a593Smuzhiyun 		reason = "timeout";
673*4882a593Smuzhiyun 		goto err;
674*4882a593Smuzhiyun 	} else if (rc) {
675*4882a593Smuzhiyun 		reason = "SRST command error";
676*4882a593Smuzhiyun 		goto err;
677*4882a593Smuzhiyun 	}
678*4882a593Smuzhiyun 
679*4882a593Smuzhiyun 	sil24_read_tf(ap, 0, &tf);
680*4882a593Smuzhiyun 	*class = ata_dev_classify(&tf);
681*4882a593Smuzhiyun 
682*4882a593Smuzhiyun 	DPRINTK("EXIT, class=%u\n", *class);
683*4882a593Smuzhiyun 	return 0;
684*4882a593Smuzhiyun 
685*4882a593Smuzhiyun  err:
686*4882a593Smuzhiyun 	ata_link_err(link, "softreset failed (%s)\n", reason);
687*4882a593Smuzhiyun 	return -EIO;
688*4882a593Smuzhiyun }
689*4882a593Smuzhiyun 
sil24_hardreset(struct ata_link * link,unsigned int * class,unsigned long deadline)690*4882a593Smuzhiyun static int sil24_hardreset(struct ata_link *link, unsigned int *class,
691*4882a593Smuzhiyun 			   unsigned long deadline)
692*4882a593Smuzhiyun {
693*4882a593Smuzhiyun 	struct ata_port *ap = link->ap;
694*4882a593Smuzhiyun 	void __iomem *port = sil24_port_base(ap);
695*4882a593Smuzhiyun 	struct sil24_port_priv *pp = ap->private_data;
696*4882a593Smuzhiyun 	int did_port_rst = 0;
697*4882a593Smuzhiyun 	const char *reason;
698*4882a593Smuzhiyun 	int tout_msec, rc;
699*4882a593Smuzhiyun 	u32 tmp;
700*4882a593Smuzhiyun 
701*4882a593Smuzhiyun  retry:
702*4882a593Smuzhiyun 	/* Sometimes, DEV_RST is not enough to recover the controller.
703*4882a593Smuzhiyun 	 * This happens often after PM DMA CS errata.
704*4882a593Smuzhiyun 	 */
705*4882a593Smuzhiyun 	if (pp->do_port_rst) {
706*4882a593Smuzhiyun 		ata_port_warn(ap,
707*4882a593Smuzhiyun 			      "controller in dubious state, performing PORT_RST\n");
708*4882a593Smuzhiyun 
709*4882a593Smuzhiyun 		writel(PORT_CS_PORT_RST, port + PORT_CTRL_STAT);
710*4882a593Smuzhiyun 		ata_msleep(ap, 10);
711*4882a593Smuzhiyun 		writel(PORT_CS_PORT_RST, port + PORT_CTRL_CLR);
712*4882a593Smuzhiyun 		ata_wait_register(ap, port + PORT_CTRL_STAT, PORT_CS_RDY, 0,
713*4882a593Smuzhiyun 				  10, 5000);
714*4882a593Smuzhiyun 
715*4882a593Smuzhiyun 		/* restore port configuration */
716*4882a593Smuzhiyun 		sil24_config_port(ap);
717*4882a593Smuzhiyun 		sil24_config_pmp(ap, ap->nr_pmp_links);
718*4882a593Smuzhiyun 
719*4882a593Smuzhiyun 		pp->do_port_rst = 0;
720*4882a593Smuzhiyun 		did_port_rst = 1;
721*4882a593Smuzhiyun 	}
722*4882a593Smuzhiyun 
723*4882a593Smuzhiyun 	/* sil24 does the right thing(tm) without any protection */
724*4882a593Smuzhiyun 	sata_set_spd(link);
725*4882a593Smuzhiyun 
726*4882a593Smuzhiyun 	tout_msec = 100;
727*4882a593Smuzhiyun 	if (ata_link_online(link))
728*4882a593Smuzhiyun 		tout_msec = 5000;
729*4882a593Smuzhiyun 
730*4882a593Smuzhiyun 	writel(PORT_CS_DEV_RST, port + PORT_CTRL_STAT);
731*4882a593Smuzhiyun 	tmp = ata_wait_register(ap, port + PORT_CTRL_STAT,
732*4882a593Smuzhiyun 				PORT_CS_DEV_RST, PORT_CS_DEV_RST, 10,
733*4882a593Smuzhiyun 				tout_msec);
734*4882a593Smuzhiyun 
735*4882a593Smuzhiyun 	/* SStatus oscillates between zero and valid status after
736*4882a593Smuzhiyun 	 * DEV_RST, debounce it.
737*4882a593Smuzhiyun 	 */
738*4882a593Smuzhiyun 	rc = sata_link_debounce(link, sata_deb_timing_long, deadline);
739*4882a593Smuzhiyun 	if (rc) {
740*4882a593Smuzhiyun 		reason = "PHY debouncing failed";
741*4882a593Smuzhiyun 		goto err;
742*4882a593Smuzhiyun 	}
743*4882a593Smuzhiyun 
744*4882a593Smuzhiyun 	if (tmp & PORT_CS_DEV_RST) {
745*4882a593Smuzhiyun 		if (ata_link_offline(link))
746*4882a593Smuzhiyun 			return 0;
747*4882a593Smuzhiyun 		reason = "link not ready";
748*4882a593Smuzhiyun 		goto err;
749*4882a593Smuzhiyun 	}
750*4882a593Smuzhiyun 
751*4882a593Smuzhiyun 	/* Sil24 doesn't store signature FIS after hardreset, so we
752*4882a593Smuzhiyun 	 * can't wait for BSY to clear.  Some devices take a long time
753*4882a593Smuzhiyun 	 * to get ready and those devices will choke if we don't wait
754*4882a593Smuzhiyun 	 * for BSY clearance here.  Tell libata to perform follow-up
755*4882a593Smuzhiyun 	 * softreset.
756*4882a593Smuzhiyun 	 */
757*4882a593Smuzhiyun 	return -EAGAIN;
758*4882a593Smuzhiyun 
759*4882a593Smuzhiyun  err:
760*4882a593Smuzhiyun 	if (!did_port_rst) {
761*4882a593Smuzhiyun 		pp->do_port_rst = 1;
762*4882a593Smuzhiyun 		goto retry;
763*4882a593Smuzhiyun 	}
764*4882a593Smuzhiyun 
765*4882a593Smuzhiyun 	ata_link_err(link, "hardreset failed (%s)\n", reason);
766*4882a593Smuzhiyun 	return -EIO;
767*4882a593Smuzhiyun }
768*4882a593Smuzhiyun 
sil24_fill_sg(struct ata_queued_cmd * qc,struct sil24_sge * sge)769*4882a593Smuzhiyun static inline void sil24_fill_sg(struct ata_queued_cmd *qc,
770*4882a593Smuzhiyun 				 struct sil24_sge *sge)
771*4882a593Smuzhiyun {
772*4882a593Smuzhiyun 	struct scatterlist *sg;
773*4882a593Smuzhiyun 	struct sil24_sge *last_sge = NULL;
774*4882a593Smuzhiyun 	unsigned int si;
775*4882a593Smuzhiyun 
776*4882a593Smuzhiyun 	for_each_sg(qc->sg, sg, qc->n_elem, si) {
777*4882a593Smuzhiyun 		sge->addr = cpu_to_le64(sg_dma_address(sg));
778*4882a593Smuzhiyun 		sge->cnt = cpu_to_le32(sg_dma_len(sg));
779*4882a593Smuzhiyun 		sge->flags = 0;
780*4882a593Smuzhiyun 
781*4882a593Smuzhiyun 		last_sge = sge;
782*4882a593Smuzhiyun 		sge++;
783*4882a593Smuzhiyun 	}
784*4882a593Smuzhiyun 
785*4882a593Smuzhiyun 	last_sge->flags = cpu_to_le32(SGE_TRM);
786*4882a593Smuzhiyun }
787*4882a593Smuzhiyun 
sil24_qc_defer(struct ata_queued_cmd * qc)788*4882a593Smuzhiyun static int sil24_qc_defer(struct ata_queued_cmd *qc)
789*4882a593Smuzhiyun {
790*4882a593Smuzhiyun 	struct ata_link *link = qc->dev->link;
791*4882a593Smuzhiyun 	struct ata_port *ap = link->ap;
792*4882a593Smuzhiyun 	u8 prot = qc->tf.protocol;
793*4882a593Smuzhiyun 
794*4882a593Smuzhiyun 	/*
795*4882a593Smuzhiyun 	 * There is a bug in the chip:
796*4882a593Smuzhiyun 	 * Port LRAM Causes the PRB/SGT Data to be Corrupted
797*4882a593Smuzhiyun 	 * If the host issues a read request for LRAM and SActive registers
798*4882a593Smuzhiyun 	 * while active commands are available in the port, PRB/SGT data in
799*4882a593Smuzhiyun 	 * the LRAM can become corrupted. This issue applies only when
800*4882a593Smuzhiyun 	 * reading from, but not writing to, the LRAM.
801*4882a593Smuzhiyun 	 *
802*4882a593Smuzhiyun 	 * Therefore, reading LRAM when there is no particular error [and
803*4882a593Smuzhiyun 	 * other commands may be outstanding] is prohibited.
804*4882a593Smuzhiyun 	 *
805*4882a593Smuzhiyun 	 * To avoid this bug there are two situations where a command must run
806*4882a593Smuzhiyun 	 * exclusive of any other commands on the port:
807*4882a593Smuzhiyun 	 *
808*4882a593Smuzhiyun 	 * - ATAPI commands which check the sense data
809*4882a593Smuzhiyun 	 * - Passthrough ATA commands which always have ATA_QCFLAG_RESULT_TF
810*4882a593Smuzhiyun 	 *   set.
811*4882a593Smuzhiyun 	 *
812*4882a593Smuzhiyun  	 */
813*4882a593Smuzhiyun 	int is_excl = (ata_is_atapi(prot) ||
814*4882a593Smuzhiyun 		       (qc->flags & ATA_QCFLAG_RESULT_TF));
815*4882a593Smuzhiyun 
816*4882a593Smuzhiyun 	if (unlikely(ap->excl_link)) {
817*4882a593Smuzhiyun 		if (link == ap->excl_link) {
818*4882a593Smuzhiyun 			if (ap->nr_active_links)
819*4882a593Smuzhiyun 				return ATA_DEFER_PORT;
820*4882a593Smuzhiyun 			qc->flags |= ATA_QCFLAG_CLEAR_EXCL;
821*4882a593Smuzhiyun 		} else
822*4882a593Smuzhiyun 			return ATA_DEFER_PORT;
823*4882a593Smuzhiyun 	} else if (unlikely(is_excl)) {
824*4882a593Smuzhiyun 		ap->excl_link = link;
825*4882a593Smuzhiyun 		if (ap->nr_active_links)
826*4882a593Smuzhiyun 			return ATA_DEFER_PORT;
827*4882a593Smuzhiyun 		qc->flags |= ATA_QCFLAG_CLEAR_EXCL;
828*4882a593Smuzhiyun 	}
829*4882a593Smuzhiyun 
830*4882a593Smuzhiyun 	return ata_std_qc_defer(qc);
831*4882a593Smuzhiyun }
832*4882a593Smuzhiyun 
sil24_qc_prep(struct ata_queued_cmd * qc)833*4882a593Smuzhiyun static enum ata_completion_errors sil24_qc_prep(struct ata_queued_cmd *qc)
834*4882a593Smuzhiyun {
835*4882a593Smuzhiyun 	struct ata_port *ap = qc->ap;
836*4882a593Smuzhiyun 	struct sil24_port_priv *pp = ap->private_data;
837*4882a593Smuzhiyun 	union sil24_cmd_block *cb;
838*4882a593Smuzhiyun 	struct sil24_prb *prb;
839*4882a593Smuzhiyun 	struct sil24_sge *sge;
840*4882a593Smuzhiyun 	u16 ctrl = 0;
841*4882a593Smuzhiyun 
842*4882a593Smuzhiyun 	cb = &pp->cmd_block[sil24_tag(qc->hw_tag)];
843*4882a593Smuzhiyun 
844*4882a593Smuzhiyun 	if (!ata_is_atapi(qc->tf.protocol)) {
845*4882a593Smuzhiyun 		prb = &cb->ata.prb;
846*4882a593Smuzhiyun 		sge = cb->ata.sge;
847*4882a593Smuzhiyun 		if (ata_is_data(qc->tf.protocol)) {
848*4882a593Smuzhiyun 			u16 prot = 0;
849*4882a593Smuzhiyun 			ctrl = PRB_CTRL_PROTOCOL;
850*4882a593Smuzhiyun 			if (ata_is_ncq(qc->tf.protocol))
851*4882a593Smuzhiyun 				prot |= PRB_PROT_NCQ;
852*4882a593Smuzhiyun 			if (qc->tf.flags & ATA_TFLAG_WRITE)
853*4882a593Smuzhiyun 				prot |= PRB_PROT_WRITE;
854*4882a593Smuzhiyun 			else
855*4882a593Smuzhiyun 				prot |= PRB_PROT_READ;
856*4882a593Smuzhiyun 			prb->prot = cpu_to_le16(prot);
857*4882a593Smuzhiyun 		}
858*4882a593Smuzhiyun 	} else {
859*4882a593Smuzhiyun 		prb = &cb->atapi.prb;
860*4882a593Smuzhiyun 		sge = cb->atapi.sge;
861*4882a593Smuzhiyun 		memset(cb->atapi.cdb, 0, sizeof(cb->atapi.cdb));
862*4882a593Smuzhiyun 		memcpy(cb->atapi.cdb, qc->cdb, qc->dev->cdb_len);
863*4882a593Smuzhiyun 
864*4882a593Smuzhiyun 		if (ata_is_data(qc->tf.protocol)) {
865*4882a593Smuzhiyun 			if (qc->tf.flags & ATA_TFLAG_WRITE)
866*4882a593Smuzhiyun 				ctrl = PRB_CTRL_PACKET_WRITE;
867*4882a593Smuzhiyun 			else
868*4882a593Smuzhiyun 				ctrl = PRB_CTRL_PACKET_READ;
869*4882a593Smuzhiyun 		}
870*4882a593Smuzhiyun 	}
871*4882a593Smuzhiyun 
872*4882a593Smuzhiyun 	prb->ctrl = cpu_to_le16(ctrl);
873*4882a593Smuzhiyun 	ata_tf_to_fis(&qc->tf, qc->dev->link->pmp, 1, prb->fis);
874*4882a593Smuzhiyun 
875*4882a593Smuzhiyun 	if (qc->flags & ATA_QCFLAG_DMAMAP)
876*4882a593Smuzhiyun 		sil24_fill_sg(qc, sge);
877*4882a593Smuzhiyun 
878*4882a593Smuzhiyun 	return AC_ERR_OK;
879*4882a593Smuzhiyun }
880*4882a593Smuzhiyun 
sil24_qc_issue(struct ata_queued_cmd * qc)881*4882a593Smuzhiyun static unsigned int sil24_qc_issue(struct ata_queued_cmd *qc)
882*4882a593Smuzhiyun {
883*4882a593Smuzhiyun 	struct ata_port *ap = qc->ap;
884*4882a593Smuzhiyun 	struct sil24_port_priv *pp = ap->private_data;
885*4882a593Smuzhiyun 	void __iomem *port = sil24_port_base(ap);
886*4882a593Smuzhiyun 	unsigned int tag = sil24_tag(qc->hw_tag);
887*4882a593Smuzhiyun 	dma_addr_t paddr;
888*4882a593Smuzhiyun 	void __iomem *activate;
889*4882a593Smuzhiyun 
890*4882a593Smuzhiyun 	paddr = pp->cmd_block_dma + tag * sizeof(*pp->cmd_block);
891*4882a593Smuzhiyun 	activate = port + PORT_CMD_ACTIVATE + tag * 8;
892*4882a593Smuzhiyun 
893*4882a593Smuzhiyun 	/*
894*4882a593Smuzhiyun 	 * The barrier is required to ensure that writes to cmd_block reach
895*4882a593Smuzhiyun 	 * the memory before the write to PORT_CMD_ACTIVATE.
896*4882a593Smuzhiyun 	 */
897*4882a593Smuzhiyun 	wmb();
898*4882a593Smuzhiyun 	writel((u32)paddr, activate);
899*4882a593Smuzhiyun 	writel((u64)paddr >> 32, activate + 4);
900*4882a593Smuzhiyun 
901*4882a593Smuzhiyun 	return 0;
902*4882a593Smuzhiyun }
903*4882a593Smuzhiyun 
sil24_qc_fill_rtf(struct ata_queued_cmd * qc)904*4882a593Smuzhiyun static bool sil24_qc_fill_rtf(struct ata_queued_cmd *qc)
905*4882a593Smuzhiyun {
906*4882a593Smuzhiyun 	sil24_read_tf(qc->ap, qc->hw_tag, &qc->result_tf);
907*4882a593Smuzhiyun 	return true;
908*4882a593Smuzhiyun }
909*4882a593Smuzhiyun 
sil24_pmp_attach(struct ata_port * ap)910*4882a593Smuzhiyun static void sil24_pmp_attach(struct ata_port *ap)
911*4882a593Smuzhiyun {
912*4882a593Smuzhiyun 	u32 *gscr = ap->link.device->gscr;
913*4882a593Smuzhiyun 
914*4882a593Smuzhiyun 	sil24_config_pmp(ap, 1);
915*4882a593Smuzhiyun 	sil24_init_port(ap);
916*4882a593Smuzhiyun 
917*4882a593Smuzhiyun 	if (sata_pmp_gscr_vendor(gscr) == 0x11ab &&
918*4882a593Smuzhiyun 	    sata_pmp_gscr_devid(gscr) == 0x4140) {
919*4882a593Smuzhiyun 		ata_port_info(ap,
920*4882a593Smuzhiyun 			"disabling NCQ support due to sil24-mv4140 quirk\n");
921*4882a593Smuzhiyun 		ap->flags &= ~ATA_FLAG_NCQ;
922*4882a593Smuzhiyun 	}
923*4882a593Smuzhiyun }
924*4882a593Smuzhiyun 
sil24_pmp_detach(struct ata_port * ap)925*4882a593Smuzhiyun static void sil24_pmp_detach(struct ata_port *ap)
926*4882a593Smuzhiyun {
927*4882a593Smuzhiyun 	sil24_init_port(ap);
928*4882a593Smuzhiyun 	sil24_config_pmp(ap, 0);
929*4882a593Smuzhiyun 
930*4882a593Smuzhiyun 	ap->flags |= ATA_FLAG_NCQ;
931*4882a593Smuzhiyun }
932*4882a593Smuzhiyun 
sil24_pmp_hardreset(struct ata_link * link,unsigned int * class,unsigned long deadline)933*4882a593Smuzhiyun static int sil24_pmp_hardreset(struct ata_link *link, unsigned int *class,
934*4882a593Smuzhiyun 			       unsigned long deadline)
935*4882a593Smuzhiyun {
936*4882a593Smuzhiyun 	int rc;
937*4882a593Smuzhiyun 
938*4882a593Smuzhiyun 	rc = sil24_init_port(link->ap);
939*4882a593Smuzhiyun 	if (rc) {
940*4882a593Smuzhiyun 		ata_link_err(link, "hardreset failed (port not ready)\n");
941*4882a593Smuzhiyun 		return rc;
942*4882a593Smuzhiyun 	}
943*4882a593Smuzhiyun 
944*4882a593Smuzhiyun 	return sata_std_hardreset(link, class, deadline);
945*4882a593Smuzhiyun }
946*4882a593Smuzhiyun 
sil24_freeze(struct ata_port * ap)947*4882a593Smuzhiyun static void sil24_freeze(struct ata_port *ap)
948*4882a593Smuzhiyun {
949*4882a593Smuzhiyun 	void __iomem *port = sil24_port_base(ap);
950*4882a593Smuzhiyun 
951*4882a593Smuzhiyun 	/* Port-wide IRQ mask in HOST_CTRL doesn't really work, clear
952*4882a593Smuzhiyun 	 * PORT_IRQ_ENABLE instead.
953*4882a593Smuzhiyun 	 */
954*4882a593Smuzhiyun 	writel(0xffff, port + PORT_IRQ_ENABLE_CLR);
955*4882a593Smuzhiyun }
956*4882a593Smuzhiyun 
sil24_thaw(struct ata_port * ap)957*4882a593Smuzhiyun static void sil24_thaw(struct ata_port *ap)
958*4882a593Smuzhiyun {
959*4882a593Smuzhiyun 	void __iomem *port = sil24_port_base(ap);
960*4882a593Smuzhiyun 	u32 tmp;
961*4882a593Smuzhiyun 
962*4882a593Smuzhiyun 	/* clear IRQ */
963*4882a593Smuzhiyun 	tmp = readl(port + PORT_IRQ_STAT);
964*4882a593Smuzhiyun 	writel(tmp, port + PORT_IRQ_STAT);
965*4882a593Smuzhiyun 
966*4882a593Smuzhiyun 	/* turn IRQ back on */
967*4882a593Smuzhiyun 	writel(DEF_PORT_IRQ, port + PORT_IRQ_ENABLE_SET);
968*4882a593Smuzhiyun }
969*4882a593Smuzhiyun 
sil24_error_intr(struct ata_port * ap)970*4882a593Smuzhiyun static void sil24_error_intr(struct ata_port *ap)
971*4882a593Smuzhiyun {
972*4882a593Smuzhiyun 	void __iomem *port = sil24_port_base(ap);
973*4882a593Smuzhiyun 	struct sil24_port_priv *pp = ap->private_data;
974*4882a593Smuzhiyun 	struct ata_queued_cmd *qc = NULL;
975*4882a593Smuzhiyun 	struct ata_link *link;
976*4882a593Smuzhiyun 	struct ata_eh_info *ehi;
977*4882a593Smuzhiyun 	int abort = 0, freeze = 0;
978*4882a593Smuzhiyun 	u32 irq_stat;
979*4882a593Smuzhiyun 
980*4882a593Smuzhiyun 	/* on error, we need to clear IRQ explicitly */
981*4882a593Smuzhiyun 	irq_stat = readl(port + PORT_IRQ_STAT);
982*4882a593Smuzhiyun 	writel(irq_stat, port + PORT_IRQ_STAT);
983*4882a593Smuzhiyun 
984*4882a593Smuzhiyun 	/* first, analyze and record host port events */
985*4882a593Smuzhiyun 	link = &ap->link;
986*4882a593Smuzhiyun 	ehi = &link->eh_info;
987*4882a593Smuzhiyun 	ata_ehi_clear_desc(ehi);
988*4882a593Smuzhiyun 
989*4882a593Smuzhiyun 	ata_ehi_push_desc(ehi, "irq_stat 0x%08x", irq_stat);
990*4882a593Smuzhiyun 
991*4882a593Smuzhiyun 	if (irq_stat & PORT_IRQ_SDB_NOTIFY) {
992*4882a593Smuzhiyun 		ata_ehi_push_desc(ehi, "SDB notify");
993*4882a593Smuzhiyun 		sata_async_notification(ap);
994*4882a593Smuzhiyun 	}
995*4882a593Smuzhiyun 
996*4882a593Smuzhiyun 	if (irq_stat & (PORT_IRQ_PHYRDY_CHG | PORT_IRQ_DEV_XCHG)) {
997*4882a593Smuzhiyun 		ata_ehi_hotplugged(ehi);
998*4882a593Smuzhiyun 		ata_ehi_push_desc(ehi, "%s",
999*4882a593Smuzhiyun 				  irq_stat & PORT_IRQ_PHYRDY_CHG ?
1000*4882a593Smuzhiyun 				  "PHY RDY changed" : "device exchanged");
1001*4882a593Smuzhiyun 		freeze = 1;
1002*4882a593Smuzhiyun 	}
1003*4882a593Smuzhiyun 
1004*4882a593Smuzhiyun 	if (irq_stat & PORT_IRQ_UNK_FIS) {
1005*4882a593Smuzhiyun 		ehi->err_mask |= AC_ERR_HSM;
1006*4882a593Smuzhiyun 		ehi->action |= ATA_EH_RESET;
1007*4882a593Smuzhiyun 		ata_ehi_push_desc(ehi, "unknown FIS");
1008*4882a593Smuzhiyun 		freeze = 1;
1009*4882a593Smuzhiyun 	}
1010*4882a593Smuzhiyun 
1011*4882a593Smuzhiyun 	/* deal with command error */
1012*4882a593Smuzhiyun 	if (irq_stat & PORT_IRQ_ERROR) {
1013*4882a593Smuzhiyun 		const struct sil24_cerr_info *ci = NULL;
1014*4882a593Smuzhiyun 		unsigned int err_mask = 0, action = 0;
1015*4882a593Smuzhiyun 		u32 context, cerr;
1016*4882a593Smuzhiyun 		int pmp;
1017*4882a593Smuzhiyun 
1018*4882a593Smuzhiyun 		abort = 1;
1019*4882a593Smuzhiyun 
1020*4882a593Smuzhiyun 		/* DMA Context Switch Failure in Port Multiplier Mode
1021*4882a593Smuzhiyun 		 * errata.  If we have active commands to 3 or more
1022*4882a593Smuzhiyun 		 * devices, any error condition on active devices can
1023*4882a593Smuzhiyun 		 * corrupt DMA context switching.
1024*4882a593Smuzhiyun 		 */
1025*4882a593Smuzhiyun 		if (ap->nr_active_links >= 3) {
1026*4882a593Smuzhiyun 			ehi->err_mask |= AC_ERR_OTHER;
1027*4882a593Smuzhiyun 			ehi->action |= ATA_EH_RESET;
1028*4882a593Smuzhiyun 			ata_ehi_push_desc(ehi, "PMP DMA CS errata");
1029*4882a593Smuzhiyun 			pp->do_port_rst = 1;
1030*4882a593Smuzhiyun 			freeze = 1;
1031*4882a593Smuzhiyun 		}
1032*4882a593Smuzhiyun 
1033*4882a593Smuzhiyun 		/* find out the offending link and qc */
1034*4882a593Smuzhiyun 		if (sata_pmp_attached(ap)) {
1035*4882a593Smuzhiyun 			context = readl(port + PORT_CONTEXT);
1036*4882a593Smuzhiyun 			pmp = (context >> 5) & 0xf;
1037*4882a593Smuzhiyun 
1038*4882a593Smuzhiyun 			if (pmp < ap->nr_pmp_links) {
1039*4882a593Smuzhiyun 				link = &ap->pmp_link[pmp];
1040*4882a593Smuzhiyun 				ehi = &link->eh_info;
1041*4882a593Smuzhiyun 				qc = ata_qc_from_tag(ap, link->active_tag);
1042*4882a593Smuzhiyun 
1043*4882a593Smuzhiyun 				ata_ehi_clear_desc(ehi);
1044*4882a593Smuzhiyun 				ata_ehi_push_desc(ehi, "irq_stat 0x%08x",
1045*4882a593Smuzhiyun 						  irq_stat);
1046*4882a593Smuzhiyun 			} else {
1047*4882a593Smuzhiyun 				err_mask |= AC_ERR_HSM;
1048*4882a593Smuzhiyun 				action |= ATA_EH_RESET;
1049*4882a593Smuzhiyun 				freeze = 1;
1050*4882a593Smuzhiyun 			}
1051*4882a593Smuzhiyun 		} else
1052*4882a593Smuzhiyun 			qc = ata_qc_from_tag(ap, link->active_tag);
1053*4882a593Smuzhiyun 
1054*4882a593Smuzhiyun 		/* analyze CMD_ERR */
1055*4882a593Smuzhiyun 		cerr = readl(port + PORT_CMD_ERR);
1056*4882a593Smuzhiyun 		if (cerr < ARRAY_SIZE(sil24_cerr_db))
1057*4882a593Smuzhiyun 			ci = &sil24_cerr_db[cerr];
1058*4882a593Smuzhiyun 
1059*4882a593Smuzhiyun 		if (ci && ci->desc) {
1060*4882a593Smuzhiyun 			err_mask |= ci->err_mask;
1061*4882a593Smuzhiyun 			action |= ci->action;
1062*4882a593Smuzhiyun 			if (action & ATA_EH_RESET)
1063*4882a593Smuzhiyun 				freeze = 1;
1064*4882a593Smuzhiyun 			ata_ehi_push_desc(ehi, "%s", ci->desc);
1065*4882a593Smuzhiyun 		} else {
1066*4882a593Smuzhiyun 			err_mask |= AC_ERR_OTHER;
1067*4882a593Smuzhiyun 			action |= ATA_EH_RESET;
1068*4882a593Smuzhiyun 			freeze = 1;
1069*4882a593Smuzhiyun 			ata_ehi_push_desc(ehi, "unknown command error %d",
1070*4882a593Smuzhiyun 					  cerr);
1071*4882a593Smuzhiyun 		}
1072*4882a593Smuzhiyun 
1073*4882a593Smuzhiyun 		/* record error info */
1074*4882a593Smuzhiyun 		if (qc)
1075*4882a593Smuzhiyun 			qc->err_mask |= err_mask;
1076*4882a593Smuzhiyun 		else
1077*4882a593Smuzhiyun 			ehi->err_mask |= err_mask;
1078*4882a593Smuzhiyun 
1079*4882a593Smuzhiyun 		ehi->action |= action;
1080*4882a593Smuzhiyun 
1081*4882a593Smuzhiyun 		/* if PMP, resume */
1082*4882a593Smuzhiyun 		if (sata_pmp_attached(ap))
1083*4882a593Smuzhiyun 			writel(PORT_CS_PMP_RESUME, port + PORT_CTRL_STAT);
1084*4882a593Smuzhiyun 	}
1085*4882a593Smuzhiyun 
1086*4882a593Smuzhiyun 	/* freeze or abort */
1087*4882a593Smuzhiyun 	if (freeze)
1088*4882a593Smuzhiyun 		ata_port_freeze(ap);
1089*4882a593Smuzhiyun 	else if (abort) {
1090*4882a593Smuzhiyun 		if (qc)
1091*4882a593Smuzhiyun 			ata_link_abort(qc->dev->link);
1092*4882a593Smuzhiyun 		else
1093*4882a593Smuzhiyun 			ata_port_abort(ap);
1094*4882a593Smuzhiyun 	}
1095*4882a593Smuzhiyun }
1096*4882a593Smuzhiyun 
sil24_host_intr(struct ata_port * ap)1097*4882a593Smuzhiyun static inline void sil24_host_intr(struct ata_port *ap)
1098*4882a593Smuzhiyun {
1099*4882a593Smuzhiyun 	void __iomem *port = sil24_port_base(ap);
1100*4882a593Smuzhiyun 	u32 slot_stat, qc_active;
1101*4882a593Smuzhiyun 	int rc;
1102*4882a593Smuzhiyun 
1103*4882a593Smuzhiyun 	/* If PCIX_IRQ_WOC, there's an inherent race window between
1104*4882a593Smuzhiyun 	 * clearing IRQ pending status and reading PORT_SLOT_STAT
1105*4882a593Smuzhiyun 	 * which may cause spurious interrupts afterwards.  This is
1106*4882a593Smuzhiyun 	 * unavoidable and much better than losing interrupts which
1107*4882a593Smuzhiyun 	 * happens if IRQ pending is cleared after reading
1108*4882a593Smuzhiyun 	 * PORT_SLOT_STAT.
1109*4882a593Smuzhiyun 	 */
1110*4882a593Smuzhiyun 	if (ap->flags & SIL24_FLAG_PCIX_IRQ_WOC)
1111*4882a593Smuzhiyun 		writel(PORT_IRQ_COMPLETE, port + PORT_IRQ_STAT);
1112*4882a593Smuzhiyun 
1113*4882a593Smuzhiyun 	slot_stat = readl(port + PORT_SLOT_STAT);
1114*4882a593Smuzhiyun 
1115*4882a593Smuzhiyun 	if (unlikely(slot_stat & HOST_SSTAT_ATTN)) {
1116*4882a593Smuzhiyun 		sil24_error_intr(ap);
1117*4882a593Smuzhiyun 		return;
1118*4882a593Smuzhiyun 	}
1119*4882a593Smuzhiyun 
1120*4882a593Smuzhiyun 	qc_active = slot_stat & ~HOST_SSTAT_ATTN;
1121*4882a593Smuzhiyun 	rc = ata_qc_complete_multiple(ap, qc_active);
1122*4882a593Smuzhiyun 	if (rc > 0)
1123*4882a593Smuzhiyun 		return;
1124*4882a593Smuzhiyun 	if (rc < 0) {
1125*4882a593Smuzhiyun 		struct ata_eh_info *ehi = &ap->link.eh_info;
1126*4882a593Smuzhiyun 		ehi->err_mask |= AC_ERR_HSM;
1127*4882a593Smuzhiyun 		ehi->action |= ATA_EH_RESET;
1128*4882a593Smuzhiyun 		ata_port_freeze(ap);
1129*4882a593Smuzhiyun 		return;
1130*4882a593Smuzhiyun 	}
1131*4882a593Smuzhiyun 
1132*4882a593Smuzhiyun 	/* spurious interrupts are expected if PCIX_IRQ_WOC */
1133*4882a593Smuzhiyun 	if (!(ap->flags & SIL24_FLAG_PCIX_IRQ_WOC) && ata_ratelimit())
1134*4882a593Smuzhiyun 		ata_port_info(ap,
1135*4882a593Smuzhiyun 			"spurious interrupt (slot_stat 0x%x active_tag %d sactive 0x%x)\n",
1136*4882a593Smuzhiyun 			slot_stat, ap->link.active_tag, ap->link.sactive);
1137*4882a593Smuzhiyun }
1138*4882a593Smuzhiyun 
sil24_interrupt(int irq,void * dev_instance)1139*4882a593Smuzhiyun static irqreturn_t sil24_interrupt(int irq, void *dev_instance)
1140*4882a593Smuzhiyun {
1141*4882a593Smuzhiyun 	struct ata_host *host = dev_instance;
1142*4882a593Smuzhiyun 	void __iomem *host_base = host->iomap[SIL24_HOST_BAR];
1143*4882a593Smuzhiyun 	unsigned handled = 0;
1144*4882a593Smuzhiyun 	u32 status;
1145*4882a593Smuzhiyun 	int i;
1146*4882a593Smuzhiyun 
1147*4882a593Smuzhiyun 	status = readl(host_base + HOST_IRQ_STAT);
1148*4882a593Smuzhiyun 
1149*4882a593Smuzhiyun 	if (status == 0xffffffff) {
1150*4882a593Smuzhiyun 		dev_err(host->dev, "IRQ status == 0xffffffff, "
1151*4882a593Smuzhiyun 			"PCI fault or device removal?\n");
1152*4882a593Smuzhiyun 		goto out;
1153*4882a593Smuzhiyun 	}
1154*4882a593Smuzhiyun 
1155*4882a593Smuzhiyun 	if (!(status & IRQ_STAT_4PORTS))
1156*4882a593Smuzhiyun 		goto out;
1157*4882a593Smuzhiyun 
1158*4882a593Smuzhiyun 	spin_lock(&host->lock);
1159*4882a593Smuzhiyun 
1160*4882a593Smuzhiyun 	for (i = 0; i < host->n_ports; i++)
1161*4882a593Smuzhiyun 		if (status & (1 << i)) {
1162*4882a593Smuzhiyun 			sil24_host_intr(host->ports[i]);
1163*4882a593Smuzhiyun 			handled++;
1164*4882a593Smuzhiyun 		}
1165*4882a593Smuzhiyun 
1166*4882a593Smuzhiyun 	spin_unlock(&host->lock);
1167*4882a593Smuzhiyun  out:
1168*4882a593Smuzhiyun 	return IRQ_RETVAL(handled);
1169*4882a593Smuzhiyun }
1170*4882a593Smuzhiyun 
sil24_error_handler(struct ata_port * ap)1171*4882a593Smuzhiyun static void sil24_error_handler(struct ata_port *ap)
1172*4882a593Smuzhiyun {
1173*4882a593Smuzhiyun 	struct sil24_port_priv *pp = ap->private_data;
1174*4882a593Smuzhiyun 
1175*4882a593Smuzhiyun 	if (sil24_init_port(ap))
1176*4882a593Smuzhiyun 		ata_eh_freeze_port(ap);
1177*4882a593Smuzhiyun 
1178*4882a593Smuzhiyun 	sata_pmp_error_handler(ap);
1179*4882a593Smuzhiyun 
1180*4882a593Smuzhiyun 	pp->do_port_rst = 0;
1181*4882a593Smuzhiyun }
1182*4882a593Smuzhiyun 
sil24_post_internal_cmd(struct ata_queued_cmd * qc)1183*4882a593Smuzhiyun static void sil24_post_internal_cmd(struct ata_queued_cmd *qc)
1184*4882a593Smuzhiyun {
1185*4882a593Smuzhiyun 	struct ata_port *ap = qc->ap;
1186*4882a593Smuzhiyun 
1187*4882a593Smuzhiyun 	/* make DMA engine forget about the failed command */
1188*4882a593Smuzhiyun 	if ((qc->flags & ATA_QCFLAG_FAILED) && sil24_init_port(ap))
1189*4882a593Smuzhiyun 		ata_eh_freeze_port(ap);
1190*4882a593Smuzhiyun }
1191*4882a593Smuzhiyun 
sil24_port_start(struct ata_port * ap)1192*4882a593Smuzhiyun static int sil24_port_start(struct ata_port *ap)
1193*4882a593Smuzhiyun {
1194*4882a593Smuzhiyun 	struct device *dev = ap->host->dev;
1195*4882a593Smuzhiyun 	struct sil24_port_priv *pp;
1196*4882a593Smuzhiyun 	union sil24_cmd_block *cb;
1197*4882a593Smuzhiyun 	size_t cb_size = sizeof(*cb) * SIL24_MAX_CMDS;
1198*4882a593Smuzhiyun 	dma_addr_t cb_dma;
1199*4882a593Smuzhiyun 
1200*4882a593Smuzhiyun 	pp = devm_kzalloc(dev, sizeof(*pp), GFP_KERNEL);
1201*4882a593Smuzhiyun 	if (!pp)
1202*4882a593Smuzhiyun 		return -ENOMEM;
1203*4882a593Smuzhiyun 
1204*4882a593Smuzhiyun 	cb = dmam_alloc_coherent(dev, cb_size, &cb_dma, GFP_KERNEL);
1205*4882a593Smuzhiyun 	if (!cb)
1206*4882a593Smuzhiyun 		return -ENOMEM;
1207*4882a593Smuzhiyun 
1208*4882a593Smuzhiyun 	pp->cmd_block = cb;
1209*4882a593Smuzhiyun 	pp->cmd_block_dma = cb_dma;
1210*4882a593Smuzhiyun 
1211*4882a593Smuzhiyun 	ap->private_data = pp;
1212*4882a593Smuzhiyun 
1213*4882a593Smuzhiyun 	ata_port_pbar_desc(ap, SIL24_HOST_BAR, -1, "host");
1214*4882a593Smuzhiyun 	ata_port_pbar_desc(ap, SIL24_PORT_BAR, sil24_port_offset(ap), "port");
1215*4882a593Smuzhiyun 
1216*4882a593Smuzhiyun 	return 0;
1217*4882a593Smuzhiyun }
1218*4882a593Smuzhiyun 
sil24_init_controller(struct ata_host * host)1219*4882a593Smuzhiyun static void sil24_init_controller(struct ata_host *host)
1220*4882a593Smuzhiyun {
1221*4882a593Smuzhiyun 	void __iomem *host_base = host->iomap[SIL24_HOST_BAR];
1222*4882a593Smuzhiyun 	u32 tmp;
1223*4882a593Smuzhiyun 	int i;
1224*4882a593Smuzhiyun 
1225*4882a593Smuzhiyun 	/* GPIO off */
1226*4882a593Smuzhiyun 	writel(0, host_base + HOST_FLASH_CMD);
1227*4882a593Smuzhiyun 
1228*4882a593Smuzhiyun 	/* clear global reset & mask interrupts during initialization */
1229*4882a593Smuzhiyun 	writel(0, host_base + HOST_CTRL);
1230*4882a593Smuzhiyun 
1231*4882a593Smuzhiyun 	/* init ports */
1232*4882a593Smuzhiyun 	for (i = 0; i < host->n_ports; i++) {
1233*4882a593Smuzhiyun 		struct ata_port *ap = host->ports[i];
1234*4882a593Smuzhiyun 		void __iomem *port = sil24_port_base(ap);
1235*4882a593Smuzhiyun 
1236*4882a593Smuzhiyun 
1237*4882a593Smuzhiyun 		/* Initial PHY setting */
1238*4882a593Smuzhiyun 		writel(0x20c, port + PORT_PHY_CFG);
1239*4882a593Smuzhiyun 
1240*4882a593Smuzhiyun 		/* Clear port RST */
1241*4882a593Smuzhiyun 		tmp = readl(port + PORT_CTRL_STAT);
1242*4882a593Smuzhiyun 		if (tmp & PORT_CS_PORT_RST) {
1243*4882a593Smuzhiyun 			writel(PORT_CS_PORT_RST, port + PORT_CTRL_CLR);
1244*4882a593Smuzhiyun 			tmp = ata_wait_register(NULL, port + PORT_CTRL_STAT,
1245*4882a593Smuzhiyun 						PORT_CS_PORT_RST,
1246*4882a593Smuzhiyun 						PORT_CS_PORT_RST, 10, 100);
1247*4882a593Smuzhiyun 			if (tmp & PORT_CS_PORT_RST)
1248*4882a593Smuzhiyun 				dev_err(host->dev,
1249*4882a593Smuzhiyun 					"failed to clear port RST\n");
1250*4882a593Smuzhiyun 		}
1251*4882a593Smuzhiyun 
1252*4882a593Smuzhiyun 		/* configure port */
1253*4882a593Smuzhiyun 		sil24_config_port(ap);
1254*4882a593Smuzhiyun 	}
1255*4882a593Smuzhiyun 
1256*4882a593Smuzhiyun 	/* Turn on interrupts */
1257*4882a593Smuzhiyun 	writel(IRQ_STAT_4PORTS, host_base + HOST_CTRL);
1258*4882a593Smuzhiyun }
1259*4882a593Smuzhiyun 
sil24_init_one(struct pci_dev * pdev,const struct pci_device_id * ent)1260*4882a593Smuzhiyun static int sil24_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
1261*4882a593Smuzhiyun {
1262*4882a593Smuzhiyun 	extern int __MARKER__sil24_cmd_block_is_sized_wrongly;
1263*4882a593Smuzhiyun 	struct ata_port_info pi = sil24_port_info[ent->driver_data];
1264*4882a593Smuzhiyun 	const struct ata_port_info *ppi[] = { &pi, NULL };
1265*4882a593Smuzhiyun 	void __iomem * const *iomap;
1266*4882a593Smuzhiyun 	struct ata_host *host;
1267*4882a593Smuzhiyun 	int rc;
1268*4882a593Smuzhiyun 	u32 tmp;
1269*4882a593Smuzhiyun 
1270*4882a593Smuzhiyun 	/* cause link error if sil24_cmd_block is sized wrongly */
1271*4882a593Smuzhiyun 	if (sizeof(union sil24_cmd_block) != PAGE_SIZE)
1272*4882a593Smuzhiyun 		__MARKER__sil24_cmd_block_is_sized_wrongly = 1;
1273*4882a593Smuzhiyun 
1274*4882a593Smuzhiyun 	ata_print_version_once(&pdev->dev, DRV_VERSION);
1275*4882a593Smuzhiyun 
1276*4882a593Smuzhiyun 	/* acquire resources */
1277*4882a593Smuzhiyun 	rc = pcim_enable_device(pdev);
1278*4882a593Smuzhiyun 	if (rc)
1279*4882a593Smuzhiyun 		return rc;
1280*4882a593Smuzhiyun 
1281*4882a593Smuzhiyun 	rc = pcim_iomap_regions(pdev,
1282*4882a593Smuzhiyun 				(1 << SIL24_HOST_BAR) | (1 << SIL24_PORT_BAR),
1283*4882a593Smuzhiyun 				DRV_NAME);
1284*4882a593Smuzhiyun 	if (rc)
1285*4882a593Smuzhiyun 		return rc;
1286*4882a593Smuzhiyun 	iomap = pcim_iomap_table(pdev);
1287*4882a593Smuzhiyun 
1288*4882a593Smuzhiyun 	/* apply workaround for completion IRQ loss on PCI-X errata */
1289*4882a593Smuzhiyun 	if (pi.flags & SIL24_FLAG_PCIX_IRQ_WOC) {
1290*4882a593Smuzhiyun 		tmp = readl(iomap[SIL24_HOST_BAR] + HOST_CTRL);
1291*4882a593Smuzhiyun 		if (tmp & (HOST_CTRL_TRDY | HOST_CTRL_STOP | HOST_CTRL_DEVSEL))
1292*4882a593Smuzhiyun 			dev_info(&pdev->dev,
1293*4882a593Smuzhiyun 				 "Applying completion IRQ loss on PCI-X errata fix\n");
1294*4882a593Smuzhiyun 		else
1295*4882a593Smuzhiyun 			pi.flags &= ~SIL24_FLAG_PCIX_IRQ_WOC;
1296*4882a593Smuzhiyun 	}
1297*4882a593Smuzhiyun 
1298*4882a593Smuzhiyun 	/* allocate and fill host */
1299*4882a593Smuzhiyun 	host = ata_host_alloc_pinfo(&pdev->dev, ppi,
1300*4882a593Smuzhiyun 				    SIL24_FLAG2NPORTS(ppi[0]->flags));
1301*4882a593Smuzhiyun 	if (!host)
1302*4882a593Smuzhiyun 		return -ENOMEM;
1303*4882a593Smuzhiyun 	host->iomap = iomap;
1304*4882a593Smuzhiyun 
1305*4882a593Smuzhiyun 	/* configure and activate the device */
1306*4882a593Smuzhiyun 	rc = dma_set_mask_and_coherent(&pdev->dev, DMA_BIT_MASK(64));
1307*4882a593Smuzhiyun 	if (rc) {
1308*4882a593Smuzhiyun 		dev_err(&pdev->dev, "DMA enable failed\n");
1309*4882a593Smuzhiyun 		return rc;
1310*4882a593Smuzhiyun 	}
1311*4882a593Smuzhiyun 
1312*4882a593Smuzhiyun 	/* Set max read request size to 4096.  This slightly increases
1313*4882a593Smuzhiyun 	 * write throughput for pci-e variants.
1314*4882a593Smuzhiyun 	 */
1315*4882a593Smuzhiyun 	pcie_set_readrq(pdev, 4096);
1316*4882a593Smuzhiyun 
1317*4882a593Smuzhiyun 	sil24_init_controller(host);
1318*4882a593Smuzhiyun 
1319*4882a593Smuzhiyun 	if (sata_sil24_msi && !pci_enable_msi(pdev)) {
1320*4882a593Smuzhiyun 		dev_info(&pdev->dev, "Using MSI\n");
1321*4882a593Smuzhiyun 		pci_intx(pdev, 0);
1322*4882a593Smuzhiyun 	}
1323*4882a593Smuzhiyun 
1324*4882a593Smuzhiyun 	pci_set_master(pdev);
1325*4882a593Smuzhiyun 	return ata_host_activate(host, pdev->irq, sil24_interrupt, IRQF_SHARED,
1326*4882a593Smuzhiyun 				 &sil24_sht);
1327*4882a593Smuzhiyun }
1328*4882a593Smuzhiyun 
1329*4882a593Smuzhiyun #ifdef CONFIG_PM_SLEEP
sil24_pci_device_resume(struct pci_dev * pdev)1330*4882a593Smuzhiyun static int sil24_pci_device_resume(struct pci_dev *pdev)
1331*4882a593Smuzhiyun {
1332*4882a593Smuzhiyun 	struct ata_host *host = pci_get_drvdata(pdev);
1333*4882a593Smuzhiyun 	void __iomem *host_base = host->iomap[SIL24_HOST_BAR];
1334*4882a593Smuzhiyun 	int rc;
1335*4882a593Smuzhiyun 
1336*4882a593Smuzhiyun 	rc = ata_pci_device_do_resume(pdev);
1337*4882a593Smuzhiyun 	if (rc)
1338*4882a593Smuzhiyun 		return rc;
1339*4882a593Smuzhiyun 
1340*4882a593Smuzhiyun 	if (pdev->dev.power.power_state.event == PM_EVENT_SUSPEND)
1341*4882a593Smuzhiyun 		writel(HOST_CTRL_GLOBAL_RST, host_base + HOST_CTRL);
1342*4882a593Smuzhiyun 
1343*4882a593Smuzhiyun 	sil24_init_controller(host);
1344*4882a593Smuzhiyun 
1345*4882a593Smuzhiyun 	ata_host_resume(host);
1346*4882a593Smuzhiyun 
1347*4882a593Smuzhiyun 	return 0;
1348*4882a593Smuzhiyun }
1349*4882a593Smuzhiyun #endif
1350*4882a593Smuzhiyun 
1351*4882a593Smuzhiyun #ifdef CONFIG_PM
sil24_port_resume(struct ata_port * ap)1352*4882a593Smuzhiyun static int sil24_port_resume(struct ata_port *ap)
1353*4882a593Smuzhiyun {
1354*4882a593Smuzhiyun 	sil24_config_pmp(ap, ap->nr_pmp_links);
1355*4882a593Smuzhiyun 	return 0;
1356*4882a593Smuzhiyun }
1357*4882a593Smuzhiyun #endif
1358*4882a593Smuzhiyun 
1359*4882a593Smuzhiyun module_pci_driver(sil24_pci_driver);
1360*4882a593Smuzhiyun 
1361*4882a593Smuzhiyun MODULE_AUTHOR("Tejun Heo");
1362*4882a593Smuzhiyun MODULE_DESCRIPTION("Silicon Image 3124/3132 SATA low-level driver");
1363*4882a593Smuzhiyun MODULE_LICENSE("GPL");
1364*4882a593Smuzhiyun MODULE_DEVICE_TABLE(pci, sil24_pci_tbl);
1365