1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * sata_sil.c - Silicon Image SATA
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Maintained by: Tejun Heo <tj@kernel.org>
6*4882a593Smuzhiyun * Please ALWAYS copy linux-ide@vger.kernel.org
7*4882a593Smuzhiyun * on emails.
8*4882a593Smuzhiyun *
9*4882a593Smuzhiyun * Copyright 2003-2005 Red Hat, Inc.
10*4882a593Smuzhiyun * Copyright 2003 Benjamin Herrenschmidt
11*4882a593Smuzhiyun *
12*4882a593Smuzhiyun * libata documentation is available via 'make {ps|pdf}docs',
13*4882a593Smuzhiyun * as Documentation/driver-api/libata.rst
14*4882a593Smuzhiyun *
15*4882a593Smuzhiyun * Documentation for SiI 3112:
16*4882a593Smuzhiyun * http://gkernel.sourceforge.net/specs/sii/3112A_SiI-DS-0095-B2.pdf.bz2
17*4882a593Smuzhiyun *
18*4882a593Smuzhiyun * Other errata and documentation available under NDA.
19*4882a593Smuzhiyun */
20*4882a593Smuzhiyun
21*4882a593Smuzhiyun #include <linux/kernel.h>
22*4882a593Smuzhiyun #include <linux/module.h>
23*4882a593Smuzhiyun #include <linux/pci.h>
24*4882a593Smuzhiyun #include <linux/blkdev.h>
25*4882a593Smuzhiyun #include <linux/delay.h>
26*4882a593Smuzhiyun #include <linux/interrupt.h>
27*4882a593Smuzhiyun #include <linux/device.h>
28*4882a593Smuzhiyun #include <scsi/scsi_host.h>
29*4882a593Smuzhiyun #include <linux/libata.h>
30*4882a593Smuzhiyun #include <linux/dmi.h>
31*4882a593Smuzhiyun
32*4882a593Smuzhiyun #define DRV_NAME "sata_sil"
33*4882a593Smuzhiyun #define DRV_VERSION "2.4"
34*4882a593Smuzhiyun
35*4882a593Smuzhiyun #define SIL_DMA_BOUNDARY 0x7fffffffUL
36*4882a593Smuzhiyun
37*4882a593Smuzhiyun enum {
38*4882a593Smuzhiyun SIL_MMIO_BAR = 5,
39*4882a593Smuzhiyun
40*4882a593Smuzhiyun /*
41*4882a593Smuzhiyun * host flags
42*4882a593Smuzhiyun */
43*4882a593Smuzhiyun SIL_FLAG_NO_SATA_IRQ = (1 << 28),
44*4882a593Smuzhiyun SIL_FLAG_RERR_ON_DMA_ACT = (1 << 29),
45*4882a593Smuzhiyun SIL_FLAG_MOD15WRITE = (1 << 30),
46*4882a593Smuzhiyun
47*4882a593Smuzhiyun SIL_DFL_PORT_FLAGS = ATA_FLAG_SATA,
48*4882a593Smuzhiyun
49*4882a593Smuzhiyun /*
50*4882a593Smuzhiyun * Controller IDs
51*4882a593Smuzhiyun */
52*4882a593Smuzhiyun sil_3112 = 0,
53*4882a593Smuzhiyun sil_3112_no_sata_irq = 1,
54*4882a593Smuzhiyun sil_3512 = 2,
55*4882a593Smuzhiyun sil_3114 = 3,
56*4882a593Smuzhiyun
57*4882a593Smuzhiyun /*
58*4882a593Smuzhiyun * Register offsets
59*4882a593Smuzhiyun */
60*4882a593Smuzhiyun SIL_SYSCFG = 0x48,
61*4882a593Smuzhiyun
62*4882a593Smuzhiyun /*
63*4882a593Smuzhiyun * Register bits
64*4882a593Smuzhiyun */
65*4882a593Smuzhiyun /* SYSCFG */
66*4882a593Smuzhiyun SIL_MASK_IDE0_INT = (1 << 22),
67*4882a593Smuzhiyun SIL_MASK_IDE1_INT = (1 << 23),
68*4882a593Smuzhiyun SIL_MASK_IDE2_INT = (1 << 24),
69*4882a593Smuzhiyun SIL_MASK_IDE3_INT = (1 << 25),
70*4882a593Smuzhiyun SIL_MASK_2PORT = SIL_MASK_IDE0_INT | SIL_MASK_IDE1_INT,
71*4882a593Smuzhiyun SIL_MASK_4PORT = SIL_MASK_2PORT |
72*4882a593Smuzhiyun SIL_MASK_IDE2_INT | SIL_MASK_IDE3_INT,
73*4882a593Smuzhiyun
74*4882a593Smuzhiyun /* BMDMA/BMDMA2 */
75*4882a593Smuzhiyun SIL_INTR_STEERING = (1 << 1),
76*4882a593Smuzhiyun
77*4882a593Smuzhiyun SIL_DMA_ENABLE = (1 << 0), /* DMA run switch */
78*4882a593Smuzhiyun SIL_DMA_RDWR = (1 << 3), /* DMA Rd-Wr */
79*4882a593Smuzhiyun SIL_DMA_SATA_IRQ = (1 << 4), /* OR of all SATA IRQs */
80*4882a593Smuzhiyun SIL_DMA_ACTIVE = (1 << 16), /* DMA running */
81*4882a593Smuzhiyun SIL_DMA_ERROR = (1 << 17), /* PCI bus error */
82*4882a593Smuzhiyun SIL_DMA_COMPLETE = (1 << 18), /* cmd complete / IRQ pending */
83*4882a593Smuzhiyun SIL_DMA_N_SATA_IRQ = (1 << 6), /* SATA_IRQ for the next channel */
84*4882a593Smuzhiyun SIL_DMA_N_ACTIVE = (1 << 24), /* ACTIVE for the next channel */
85*4882a593Smuzhiyun SIL_DMA_N_ERROR = (1 << 25), /* ERROR for the next channel */
86*4882a593Smuzhiyun SIL_DMA_N_COMPLETE = (1 << 26), /* COMPLETE for the next channel */
87*4882a593Smuzhiyun
88*4882a593Smuzhiyun /* SIEN */
89*4882a593Smuzhiyun SIL_SIEN_N = (1 << 16), /* triggered by SError.N */
90*4882a593Smuzhiyun
91*4882a593Smuzhiyun /*
92*4882a593Smuzhiyun * Others
93*4882a593Smuzhiyun */
94*4882a593Smuzhiyun SIL_QUIRK_MOD15WRITE = (1 << 0),
95*4882a593Smuzhiyun SIL_QUIRK_UDMA5MAX = (1 << 1),
96*4882a593Smuzhiyun };
97*4882a593Smuzhiyun
98*4882a593Smuzhiyun static int sil_init_one(struct pci_dev *pdev, const struct pci_device_id *ent);
99*4882a593Smuzhiyun #ifdef CONFIG_PM_SLEEP
100*4882a593Smuzhiyun static int sil_pci_device_resume(struct pci_dev *pdev);
101*4882a593Smuzhiyun #endif
102*4882a593Smuzhiyun static void sil_dev_config(struct ata_device *dev);
103*4882a593Smuzhiyun static int sil_scr_read(struct ata_link *link, unsigned int sc_reg, u32 *val);
104*4882a593Smuzhiyun static int sil_scr_write(struct ata_link *link, unsigned int sc_reg, u32 val);
105*4882a593Smuzhiyun static int sil_set_mode(struct ata_link *link, struct ata_device **r_failed);
106*4882a593Smuzhiyun static enum ata_completion_errors sil_qc_prep(struct ata_queued_cmd *qc);
107*4882a593Smuzhiyun static void sil_bmdma_setup(struct ata_queued_cmd *qc);
108*4882a593Smuzhiyun static void sil_bmdma_start(struct ata_queued_cmd *qc);
109*4882a593Smuzhiyun static void sil_bmdma_stop(struct ata_queued_cmd *qc);
110*4882a593Smuzhiyun static void sil_freeze(struct ata_port *ap);
111*4882a593Smuzhiyun static void sil_thaw(struct ata_port *ap);
112*4882a593Smuzhiyun
113*4882a593Smuzhiyun
114*4882a593Smuzhiyun static const struct pci_device_id sil_pci_tbl[] = {
115*4882a593Smuzhiyun { PCI_VDEVICE(CMD, 0x3112), sil_3112 },
116*4882a593Smuzhiyun { PCI_VDEVICE(CMD, 0x0240), sil_3112 },
117*4882a593Smuzhiyun { PCI_VDEVICE(CMD, 0x3512), sil_3512 },
118*4882a593Smuzhiyun { PCI_VDEVICE(CMD, 0x3114), sil_3114 },
119*4882a593Smuzhiyun { PCI_VDEVICE(ATI, 0x436e), sil_3112 },
120*4882a593Smuzhiyun { PCI_VDEVICE(ATI, 0x4379), sil_3112_no_sata_irq },
121*4882a593Smuzhiyun { PCI_VDEVICE(ATI, 0x437a), sil_3112_no_sata_irq },
122*4882a593Smuzhiyun
123*4882a593Smuzhiyun { } /* terminate list */
124*4882a593Smuzhiyun };
125*4882a593Smuzhiyun
126*4882a593Smuzhiyun
127*4882a593Smuzhiyun /* TODO firmware versions should be added - eric */
128*4882a593Smuzhiyun static const struct sil_drivelist {
129*4882a593Smuzhiyun const char *product;
130*4882a593Smuzhiyun unsigned int quirk;
131*4882a593Smuzhiyun } sil_blacklist [] = {
132*4882a593Smuzhiyun { "ST320012AS", SIL_QUIRK_MOD15WRITE },
133*4882a593Smuzhiyun { "ST330013AS", SIL_QUIRK_MOD15WRITE },
134*4882a593Smuzhiyun { "ST340017AS", SIL_QUIRK_MOD15WRITE },
135*4882a593Smuzhiyun { "ST360015AS", SIL_QUIRK_MOD15WRITE },
136*4882a593Smuzhiyun { "ST380023AS", SIL_QUIRK_MOD15WRITE },
137*4882a593Smuzhiyun { "ST3120023AS", SIL_QUIRK_MOD15WRITE },
138*4882a593Smuzhiyun { "ST340014ASL", SIL_QUIRK_MOD15WRITE },
139*4882a593Smuzhiyun { "ST360014ASL", SIL_QUIRK_MOD15WRITE },
140*4882a593Smuzhiyun { "ST380011ASL", SIL_QUIRK_MOD15WRITE },
141*4882a593Smuzhiyun { "ST3120022ASL", SIL_QUIRK_MOD15WRITE },
142*4882a593Smuzhiyun { "ST3160021ASL", SIL_QUIRK_MOD15WRITE },
143*4882a593Smuzhiyun { "TOSHIBA MK2561GSYN", SIL_QUIRK_MOD15WRITE },
144*4882a593Smuzhiyun { "Maxtor 4D060H3", SIL_QUIRK_UDMA5MAX },
145*4882a593Smuzhiyun { }
146*4882a593Smuzhiyun };
147*4882a593Smuzhiyun
148*4882a593Smuzhiyun static struct pci_driver sil_pci_driver = {
149*4882a593Smuzhiyun .name = DRV_NAME,
150*4882a593Smuzhiyun .id_table = sil_pci_tbl,
151*4882a593Smuzhiyun .probe = sil_init_one,
152*4882a593Smuzhiyun .remove = ata_pci_remove_one,
153*4882a593Smuzhiyun #ifdef CONFIG_PM_SLEEP
154*4882a593Smuzhiyun .suspend = ata_pci_device_suspend,
155*4882a593Smuzhiyun .resume = sil_pci_device_resume,
156*4882a593Smuzhiyun #endif
157*4882a593Smuzhiyun };
158*4882a593Smuzhiyun
159*4882a593Smuzhiyun static struct scsi_host_template sil_sht = {
160*4882a593Smuzhiyun ATA_BASE_SHT(DRV_NAME),
161*4882a593Smuzhiyun /** These controllers support Large Block Transfer which allows
162*4882a593Smuzhiyun transfer chunks up to 2GB and which cross 64KB boundaries,
163*4882a593Smuzhiyun therefore the DMA limits are more relaxed than standard ATA SFF. */
164*4882a593Smuzhiyun .dma_boundary = SIL_DMA_BOUNDARY,
165*4882a593Smuzhiyun .sg_tablesize = ATA_MAX_PRD
166*4882a593Smuzhiyun };
167*4882a593Smuzhiyun
168*4882a593Smuzhiyun static struct ata_port_operations sil_ops = {
169*4882a593Smuzhiyun .inherits = &ata_bmdma32_port_ops,
170*4882a593Smuzhiyun .dev_config = sil_dev_config,
171*4882a593Smuzhiyun .set_mode = sil_set_mode,
172*4882a593Smuzhiyun .bmdma_setup = sil_bmdma_setup,
173*4882a593Smuzhiyun .bmdma_start = sil_bmdma_start,
174*4882a593Smuzhiyun .bmdma_stop = sil_bmdma_stop,
175*4882a593Smuzhiyun .qc_prep = sil_qc_prep,
176*4882a593Smuzhiyun .freeze = sil_freeze,
177*4882a593Smuzhiyun .thaw = sil_thaw,
178*4882a593Smuzhiyun .scr_read = sil_scr_read,
179*4882a593Smuzhiyun .scr_write = sil_scr_write,
180*4882a593Smuzhiyun };
181*4882a593Smuzhiyun
182*4882a593Smuzhiyun static const struct ata_port_info sil_port_info[] = {
183*4882a593Smuzhiyun /* sil_3112 */
184*4882a593Smuzhiyun {
185*4882a593Smuzhiyun .flags = SIL_DFL_PORT_FLAGS | SIL_FLAG_MOD15WRITE,
186*4882a593Smuzhiyun .pio_mask = ATA_PIO4,
187*4882a593Smuzhiyun .mwdma_mask = ATA_MWDMA2,
188*4882a593Smuzhiyun .udma_mask = ATA_UDMA5,
189*4882a593Smuzhiyun .port_ops = &sil_ops,
190*4882a593Smuzhiyun },
191*4882a593Smuzhiyun /* sil_3112_no_sata_irq */
192*4882a593Smuzhiyun {
193*4882a593Smuzhiyun .flags = SIL_DFL_PORT_FLAGS | SIL_FLAG_MOD15WRITE |
194*4882a593Smuzhiyun SIL_FLAG_NO_SATA_IRQ,
195*4882a593Smuzhiyun .pio_mask = ATA_PIO4,
196*4882a593Smuzhiyun .mwdma_mask = ATA_MWDMA2,
197*4882a593Smuzhiyun .udma_mask = ATA_UDMA5,
198*4882a593Smuzhiyun .port_ops = &sil_ops,
199*4882a593Smuzhiyun },
200*4882a593Smuzhiyun /* sil_3512 */
201*4882a593Smuzhiyun {
202*4882a593Smuzhiyun .flags = SIL_DFL_PORT_FLAGS | SIL_FLAG_RERR_ON_DMA_ACT,
203*4882a593Smuzhiyun .pio_mask = ATA_PIO4,
204*4882a593Smuzhiyun .mwdma_mask = ATA_MWDMA2,
205*4882a593Smuzhiyun .udma_mask = ATA_UDMA5,
206*4882a593Smuzhiyun .port_ops = &sil_ops,
207*4882a593Smuzhiyun },
208*4882a593Smuzhiyun /* sil_3114 */
209*4882a593Smuzhiyun {
210*4882a593Smuzhiyun .flags = SIL_DFL_PORT_FLAGS | SIL_FLAG_RERR_ON_DMA_ACT,
211*4882a593Smuzhiyun .pio_mask = ATA_PIO4,
212*4882a593Smuzhiyun .mwdma_mask = ATA_MWDMA2,
213*4882a593Smuzhiyun .udma_mask = ATA_UDMA5,
214*4882a593Smuzhiyun .port_ops = &sil_ops,
215*4882a593Smuzhiyun },
216*4882a593Smuzhiyun };
217*4882a593Smuzhiyun
218*4882a593Smuzhiyun /* per-port register offsets */
219*4882a593Smuzhiyun /* TODO: we can probably calculate rather than use a table */
220*4882a593Smuzhiyun static const struct {
221*4882a593Smuzhiyun unsigned long tf; /* ATA taskfile register block */
222*4882a593Smuzhiyun unsigned long ctl; /* ATA control/altstatus register block */
223*4882a593Smuzhiyun unsigned long bmdma; /* DMA register block */
224*4882a593Smuzhiyun unsigned long bmdma2; /* DMA register block #2 */
225*4882a593Smuzhiyun unsigned long fifo_cfg; /* FIFO Valid Byte Count and Control */
226*4882a593Smuzhiyun unsigned long scr; /* SATA control register block */
227*4882a593Smuzhiyun unsigned long sien; /* SATA Interrupt Enable register */
228*4882a593Smuzhiyun unsigned long xfer_mode;/* data transfer mode register */
229*4882a593Smuzhiyun unsigned long sfis_cfg; /* SATA FIS reception config register */
230*4882a593Smuzhiyun } sil_port[] = {
231*4882a593Smuzhiyun /* port 0 ... */
232*4882a593Smuzhiyun /* tf ctl bmdma bmdma2 fifo scr sien mode sfis */
233*4882a593Smuzhiyun { 0x80, 0x8A, 0x0, 0x10, 0x40, 0x100, 0x148, 0xb4, 0x14c },
234*4882a593Smuzhiyun { 0xC0, 0xCA, 0x8, 0x18, 0x44, 0x180, 0x1c8, 0xf4, 0x1cc },
235*4882a593Smuzhiyun { 0x280, 0x28A, 0x200, 0x210, 0x240, 0x300, 0x348, 0x2b4, 0x34c },
236*4882a593Smuzhiyun { 0x2C0, 0x2CA, 0x208, 0x218, 0x244, 0x380, 0x3c8, 0x2f4, 0x3cc },
237*4882a593Smuzhiyun /* ... port 3 */
238*4882a593Smuzhiyun };
239*4882a593Smuzhiyun
240*4882a593Smuzhiyun MODULE_AUTHOR("Jeff Garzik");
241*4882a593Smuzhiyun MODULE_DESCRIPTION("low-level driver for Silicon Image SATA controller");
242*4882a593Smuzhiyun MODULE_LICENSE("GPL");
243*4882a593Smuzhiyun MODULE_DEVICE_TABLE(pci, sil_pci_tbl);
244*4882a593Smuzhiyun MODULE_VERSION(DRV_VERSION);
245*4882a593Smuzhiyun
246*4882a593Smuzhiyun static int slow_down;
247*4882a593Smuzhiyun module_param(slow_down, int, 0444);
248*4882a593Smuzhiyun MODULE_PARM_DESC(slow_down, "Sledgehammer used to work around random problems, by limiting commands to 15 sectors (0=off, 1=on)");
249*4882a593Smuzhiyun
250*4882a593Smuzhiyun
sil_bmdma_stop(struct ata_queued_cmd * qc)251*4882a593Smuzhiyun static void sil_bmdma_stop(struct ata_queued_cmd *qc)
252*4882a593Smuzhiyun {
253*4882a593Smuzhiyun struct ata_port *ap = qc->ap;
254*4882a593Smuzhiyun void __iomem *mmio_base = ap->host->iomap[SIL_MMIO_BAR];
255*4882a593Smuzhiyun void __iomem *bmdma2 = mmio_base + sil_port[ap->port_no].bmdma2;
256*4882a593Smuzhiyun
257*4882a593Smuzhiyun /* clear start/stop bit - can safely always write 0 */
258*4882a593Smuzhiyun iowrite8(0, bmdma2);
259*4882a593Smuzhiyun
260*4882a593Smuzhiyun /* one-PIO-cycle guaranteed wait, per spec, for HDMA1:0 transition */
261*4882a593Smuzhiyun ata_sff_dma_pause(ap);
262*4882a593Smuzhiyun }
263*4882a593Smuzhiyun
sil_bmdma_setup(struct ata_queued_cmd * qc)264*4882a593Smuzhiyun static void sil_bmdma_setup(struct ata_queued_cmd *qc)
265*4882a593Smuzhiyun {
266*4882a593Smuzhiyun struct ata_port *ap = qc->ap;
267*4882a593Smuzhiyun void __iomem *bmdma = ap->ioaddr.bmdma_addr;
268*4882a593Smuzhiyun
269*4882a593Smuzhiyun /* load PRD table addr. */
270*4882a593Smuzhiyun iowrite32(ap->bmdma_prd_dma, bmdma + ATA_DMA_TABLE_OFS);
271*4882a593Smuzhiyun
272*4882a593Smuzhiyun /* issue r/w command */
273*4882a593Smuzhiyun ap->ops->sff_exec_command(ap, &qc->tf);
274*4882a593Smuzhiyun }
275*4882a593Smuzhiyun
sil_bmdma_start(struct ata_queued_cmd * qc)276*4882a593Smuzhiyun static void sil_bmdma_start(struct ata_queued_cmd *qc)
277*4882a593Smuzhiyun {
278*4882a593Smuzhiyun unsigned int rw = (qc->tf.flags & ATA_TFLAG_WRITE);
279*4882a593Smuzhiyun struct ata_port *ap = qc->ap;
280*4882a593Smuzhiyun void __iomem *mmio_base = ap->host->iomap[SIL_MMIO_BAR];
281*4882a593Smuzhiyun void __iomem *bmdma2 = mmio_base + sil_port[ap->port_no].bmdma2;
282*4882a593Smuzhiyun u8 dmactl = ATA_DMA_START;
283*4882a593Smuzhiyun
284*4882a593Smuzhiyun /* set transfer direction, start host DMA transaction
285*4882a593Smuzhiyun Note: For Large Block Transfer to work, the DMA must be started
286*4882a593Smuzhiyun using the bmdma2 register. */
287*4882a593Smuzhiyun if (!rw)
288*4882a593Smuzhiyun dmactl |= ATA_DMA_WR;
289*4882a593Smuzhiyun iowrite8(dmactl, bmdma2);
290*4882a593Smuzhiyun }
291*4882a593Smuzhiyun
292*4882a593Smuzhiyun /* The way God intended PCI IDE scatter/gather lists to look and behave... */
sil_fill_sg(struct ata_queued_cmd * qc)293*4882a593Smuzhiyun static void sil_fill_sg(struct ata_queued_cmd *qc)
294*4882a593Smuzhiyun {
295*4882a593Smuzhiyun struct scatterlist *sg;
296*4882a593Smuzhiyun struct ata_port *ap = qc->ap;
297*4882a593Smuzhiyun struct ata_bmdma_prd *prd, *last_prd = NULL;
298*4882a593Smuzhiyun unsigned int si;
299*4882a593Smuzhiyun
300*4882a593Smuzhiyun prd = &ap->bmdma_prd[0];
301*4882a593Smuzhiyun for_each_sg(qc->sg, sg, qc->n_elem, si) {
302*4882a593Smuzhiyun /* Note h/w doesn't support 64-bit, so we unconditionally
303*4882a593Smuzhiyun * truncate dma_addr_t to u32.
304*4882a593Smuzhiyun */
305*4882a593Smuzhiyun u32 addr = (u32) sg_dma_address(sg);
306*4882a593Smuzhiyun u32 sg_len = sg_dma_len(sg);
307*4882a593Smuzhiyun
308*4882a593Smuzhiyun prd->addr = cpu_to_le32(addr);
309*4882a593Smuzhiyun prd->flags_len = cpu_to_le32(sg_len);
310*4882a593Smuzhiyun VPRINTK("PRD[%u] = (0x%X, 0x%X)\n", si, addr, sg_len);
311*4882a593Smuzhiyun
312*4882a593Smuzhiyun last_prd = prd;
313*4882a593Smuzhiyun prd++;
314*4882a593Smuzhiyun }
315*4882a593Smuzhiyun
316*4882a593Smuzhiyun if (likely(last_prd))
317*4882a593Smuzhiyun last_prd->flags_len |= cpu_to_le32(ATA_PRD_EOT);
318*4882a593Smuzhiyun }
319*4882a593Smuzhiyun
sil_qc_prep(struct ata_queued_cmd * qc)320*4882a593Smuzhiyun static enum ata_completion_errors sil_qc_prep(struct ata_queued_cmd *qc)
321*4882a593Smuzhiyun {
322*4882a593Smuzhiyun if (!(qc->flags & ATA_QCFLAG_DMAMAP))
323*4882a593Smuzhiyun return AC_ERR_OK;
324*4882a593Smuzhiyun
325*4882a593Smuzhiyun sil_fill_sg(qc);
326*4882a593Smuzhiyun
327*4882a593Smuzhiyun return AC_ERR_OK;
328*4882a593Smuzhiyun }
329*4882a593Smuzhiyun
sil_get_device_cache_line(struct pci_dev * pdev)330*4882a593Smuzhiyun static unsigned char sil_get_device_cache_line(struct pci_dev *pdev)
331*4882a593Smuzhiyun {
332*4882a593Smuzhiyun u8 cache_line = 0;
333*4882a593Smuzhiyun pci_read_config_byte(pdev, PCI_CACHE_LINE_SIZE, &cache_line);
334*4882a593Smuzhiyun return cache_line;
335*4882a593Smuzhiyun }
336*4882a593Smuzhiyun
337*4882a593Smuzhiyun /**
338*4882a593Smuzhiyun * sil_set_mode - wrap set_mode functions
339*4882a593Smuzhiyun * @link: link to set up
340*4882a593Smuzhiyun * @r_failed: returned device when we fail
341*4882a593Smuzhiyun *
342*4882a593Smuzhiyun * Wrap the libata method for device setup as after the setup we need
343*4882a593Smuzhiyun * to inspect the results and do some configuration work
344*4882a593Smuzhiyun */
345*4882a593Smuzhiyun
sil_set_mode(struct ata_link * link,struct ata_device ** r_failed)346*4882a593Smuzhiyun static int sil_set_mode(struct ata_link *link, struct ata_device **r_failed)
347*4882a593Smuzhiyun {
348*4882a593Smuzhiyun struct ata_port *ap = link->ap;
349*4882a593Smuzhiyun void __iomem *mmio_base = ap->host->iomap[SIL_MMIO_BAR];
350*4882a593Smuzhiyun void __iomem *addr = mmio_base + sil_port[ap->port_no].xfer_mode;
351*4882a593Smuzhiyun struct ata_device *dev;
352*4882a593Smuzhiyun u32 tmp, dev_mode[2] = { };
353*4882a593Smuzhiyun int rc;
354*4882a593Smuzhiyun
355*4882a593Smuzhiyun rc = ata_do_set_mode(link, r_failed);
356*4882a593Smuzhiyun if (rc)
357*4882a593Smuzhiyun return rc;
358*4882a593Smuzhiyun
359*4882a593Smuzhiyun ata_for_each_dev(dev, link, ALL) {
360*4882a593Smuzhiyun if (!ata_dev_enabled(dev))
361*4882a593Smuzhiyun dev_mode[dev->devno] = 0; /* PIO0/1/2 */
362*4882a593Smuzhiyun else if (dev->flags & ATA_DFLAG_PIO)
363*4882a593Smuzhiyun dev_mode[dev->devno] = 1; /* PIO3/4 */
364*4882a593Smuzhiyun else
365*4882a593Smuzhiyun dev_mode[dev->devno] = 3; /* UDMA */
366*4882a593Smuzhiyun /* value 2 indicates MDMA */
367*4882a593Smuzhiyun }
368*4882a593Smuzhiyun
369*4882a593Smuzhiyun tmp = readl(addr);
370*4882a593Smuzhiyun tmp &= ~((1<<5) | (1<<4) | (1<<1) | (1<<0));
371*4882a593Smuzhiyun tmp |= dev_mode[0];
372*4882a593Smuzhiyun tmp |= (dev_mode[1] << 4);
373*4882a593Smuzhiyun writel(tmp, addr);
374*4882a593Smuzhiyun readl(addr); /* flush */
375*4882a593Smuzhiyun return 0;
376*4882a593Smuzhiyun }
377*4882a593Smuzhiyun
sil_scr_addr(struct ata_port * ap,unsigned int sc_reg)378*4882a593Smuzhiyun static inline void __iomem *sil_scr_addr(struct ata_port *ap,
379*4882a593Smuzhiyun unsigned int sc_reg)
380*4882a593Smuzhiyun {
381*4882a593Smuzhiyun void __iomem *offset = ap->ioaddr.scr_addr;
382*4882a593Smuzhiyun
383*4882a593Smuzhiyun switch (sc_reg) {
384*4882a593Smuzhiyun case SCR_STATUS:
385*4882a593Smuzhiyun return offset + 4;
386*4882a593Smuzhiyun case SCR_ERROR:
387*4882a593Smuzhiyun return offset + 8;
388*4882a593Smuzhiyun case SCR_CONTROL:
389*4882a593Smuzhiyun return offset;
390*4882a593Smuzhiyun default:
391*4882a593Smuzhiyun /* do nothing */
392*4882a593Smuzhiyun break;
393*4882a593Smuzhiyun }
394*4882a593Smuzhiyun
395*4882a593Smuzhiyun return NULL;
396*4882a593Smuzhiyun }
397*4882a593Smuzhiyun
sil_scr_read(struct ata_link * link,unsigned int sc_reg,u32 * val)398*4882a593Smuzhiyun static int sil_scr_read(struct ata_link *link, unsigned int sc_reg, u32 *val)
399*4882a593Smuzhiyun {
400*4882a593Smuzhiyun void __iomem *mmio = sil_scr_addr(link->ap, sc_reg);
401*4882a593Smuzhiyun
402*4882a593Smuzhiyun if (mmio) {
403*4882a593Smuzhiyun *val = readl(mmio);
404*4882a593Smuzhiyun return 0;
405*4882a593Smuzhiyun }
406*4882a593Smuzhiyun return -EINVAL;
407*4882a593Smuzhiyun }
408*4882a593Smuzhiyun
sil_scr_write(struct ata_link * link,unsigned int sc_reg,u32 val)409*4882a593Smuzhiyun static int sil_scr_write(struct ata_link *link, unsigned int sc_reg, u32 val)
410*4882a593Smuzhiyun {
411*4882a593Smuzhiyun void __iomem *mmio = sil_scr_addr(link->ap, sc_reg);
412*4882a593Smuzhiyun
413*4882a593Smuzhiyun if (mmio) {
414*4882a593Smuzhiyun writel(val, mmio);
415*4882a593Smuzhiyun return 0;
416*4882a593Smuzhiyun }
417*4882a593Smuzhiyun return -EINVAL;
418*4882a593Smuzhiyun }
419*4882a593Smuzhiyun
sil_host_intr(struct ata_port * ap,u32 bmdma2)420*4882a593Smuzhiyun static void sil_host_intr(struct ata_port *ap, u32 bmdma2)
421*4882a593Smuzhiyun {
422*4882a593Smuzhiyun struct ata_eh_info *ehi = &ap->link.eh_info;
423*4882a593Smuzhiyun struct ata_queued_cmd *qc = ata_qc_from_tag(ap, ap->link.active_tag);
424*4882a593Smuzhiyun u8 status;
425*4882a593Smuzhiyun
426*4882a593Smuzhiyun if (unlikely(bmdma2 & SIL_DMA_SATA_IRQ)) {
427*4882a593Smuzhiyun u32 serror = 0xffffffff;
428*4882a593Smuzhiyun
429*4882a593Smuzhiyun /* SIEN doesn't mask SATA IRQs on some 3112s. Those
430*4882a593Smuzhiyun * controllers continue to assert IRQ as long as
431*4882a593Smuzhiyun * SError bits are pending. Clear SError immediately.
432*4882a593Smuzhiyun */
433*4882a593Smuzhiyun sil_scr_read(&ap->link, SCR_ERROR, &serror);
434*4882a593Smuzhiyun sil_scr_write(&ap->link, SCR_ERROR, serror);
435*4882a593Smuzhiyun
436*4882a593Smuzhiyun /* Sometimes spurious interrupts occur, double check
437*4882a593Smuzhiyun * it's PHYRDY CHG.
438*4882a593Smuzhiyun */
439*4882a593Smuzhiyun if (serror & SERR_PHYRDY_CHG) {
440*4882a593Smuzhiyun ap->link.eh_info.serror |= serror;
441*4882a593Smuzhiyun goto freeze;
442*4882a593Smuzhiyun }
443*4882a593Smuzhiyun
444*4882a593Smuzhiyun if (!(bmdma2 & SIL_DMA_COMPLETE))
445*4882a593Smuzhiyun return;
446*4882a593Smuzhiyun }
447*4882a593Smuzhiyun
448*4882a593Smuzhiyun if (unlikely(!qc || (qc->tf.flags & ATA_TFLAG_POLLING))) {
449*4882a593Smuzhiyun /* this sometimes happens, just clear IRQ */
450*4882a593Smuzhiyun ap->ops->sff_check_status(ap);
451*4882a593Smuzhiyun return;
452*4882a593Smuzhiyun }
453*4882a593Smuzhiyun
454*4882a593Smuzhiyun /* Check whether we are expecting interrupt in this state */
455*4882a593Smuzhiyun switch (ap->hsm_task_state) {
456*4882a593Smuzhiyun case HSM_ST_FIRST:
457*4882a593Smuzhiyun /* Some pre-ATAPI-4 devices assert INTRQ
458*4882a593Smuzhiyun * at this state when ready to receive CDB.
459*4882a593Smuzhiyun */
460*4882a593Smuzhiyun
461*4882a593Smuzhiyun /* Check the ATA_DFLAG_CDB_INTR flag is enough here.
462*4882a593Smuzhiyun * The flag was turned on only for atapi devices. No
463*4882a593Smuzhiyun * need to check ata_is_atapi(qc->tf.protocol) again.
464*4882a593Smuzhiyun */
465*4882a593Smuzhiyun if (!(qc->dev->flags & ATA_DFLAG_CDB_INTR))
466*4882a593Smuzhiyun goto err_hsm;
467*4882a593Smuzhiyun break;
468*4882a593Smuzhiyun case HSM_ST_LAST:
469*4882a593Smuzhiyun if (ata_is_dma(qc->tf.protocol)) {
470*4882a593Smuzhiyun /* clear DMA-Start bit */
471*4882a593Smuzhiyun ap->ops->bmdma_stop(qc);
472*4882a593Smuzhiyun
473*4882a593Smuzhiyun if (bmdma2 & SIL_DMA_ERROR) {
474*4882a593Smuzhiyun qc->err_mask |= AC_ERR_HOST_BUS;
475*4882a593Smuzhiyun ap->hsm_task_state = HSM_ST_ERR;
476*4882a593Smuzhiyun }
477*4882a593Smuzhiyun }
478*4882a593Smuzhiyun break;
479*4882a593Smuzhiyun case HSM_ST:
480*4882a593Smuzhiyun break;
481*4882a593Smuzhiyun default:
482*4882a593Smuzhiyun goto err_hsm;
483*4882a593Smuzhiyun }
484*4882a593Smuzhiyun
485*4882a593Smuzhiyun /* check main status, clearing INTRQ */
486*4882a593Smuzhiyun status = ap->ops->sff_check_status(ap);
487*4882a593Smuzhiyun if (unlikely(status & ATA_BUSY))
488*4882a593Smuzhiyun goto err_hsm;
489*4882a593Smuzhiyun
490*4882a593Smuzhiyun /* ack bmdma irq events */
491*4882a593Smuzhiyun ata_bmdma_irq_clear(ap);
492*4882a593Smuzhiyun
493*4882a593Smuzhiyun /* kick HSM in the ass */
494*4882a593Smuzhiyun ata_sff_hsm_move(ap, qc, status, 0);
495*4882a593Smuzhiyun
496*4882a593Smuzhiyun if (unlikely(qc->err_mask) && ata_is_dma(qc->tf.protocol))
497*4882a593Smuzhiyun ata_ehi_push_desc(ehi, "BMDMA2 stat 0x%x", bmdma2);
498*4882a593Smuzhiyun
499*4882a593Smuzhiyun return;
500*4882a593Smuzhiyun
501*4882a593Smuzhiyun err_hsm:
502*4882a593Smuzhiyun qc->err_mask |= AC_ERR_HSM;
503*4882a593Smuzhiyun freeze:
504*4882a593Smuzhiyun ata_port_freeze(ap);
505*4882a593Smuzhiyun }
506*4882a593Smuzhiyun
sil_interrupt(int irq,void * dev_instance)507*4882a593Smuzhiyun static irqreturn_t sil_interrupt(int irq, void *dev_instance)
508*4882a593Smuzhiyun {
509*4882a593Smuzhiyun struct ata_host *host = dev_instance;
510*4882a593Smuzhiyun void __iomem *mmio_base = host->iomap[SIL_MMIO_BAR];
511*4882a593Smuzhiyun int handled = 0;
512*4882a593Smuzhiyun int i;
513*4882a593Smuzhiyun
514*4882a593Smuzhiyun spin_lock(&host->lock);
515*4882a593Smuzhiyun
516*4882a593Smuzhiyun for (i = 0; i < host->n_ports; i++) {
517*4882a593Smuzhiyun struct ata_port *ap = host->ports[i];
518*4882a593Smuzhiyun u32 bmdma2 = readl(mmio_base + sil_port[ap->port_no].bmdma2);
519*4882a593Smuzhiyun
520*4882a593Smuzhiyun /* turn off SATA_IRQ if not supported */
521*4882a593Smuzhiyun if (ap->flags & SIL_FLAG_NO_SATA_IRQ)
522*4882a593Smuzhiyun bmdma2 &= ~SIL_DMA_SATA_IRQ;
523*4882a593Smuzhiyun
524*4882a593Smuzhiyun if (bmdma2 == 0xffffffff ||
525*4882a593Smuzhiyun !(bmdma2 & (SIL_DMA_COMPLETE | SIL_DMA_SATA_IRQ)))
526*4882a593Smuzhiyun continue;
527*4882a593Smuzhiyun
528*4882a593Smuzhiyun sil_host_intr(ap, bmdma2);
529*4882a593Smuzhiyun handled = 1;
530*4882a593Smuzhiyun }
531*4882a593Smuzhiyun
532*4882a593Smuzhiyun spin_unlock(&host->lock);
533*4882a593Smuzhiyun
534*4882a593Smuzhiyun return IRQ_RETVAL(handled);
535*4882a593Smuzhiyun }
536*4882a593Smuzhiyun
sil_freeze(struct ata_port * ap)537*4882a593Smuzhiyun static void sil_freeze(struct ata_port *ap)
538*4882a593Smuzhiyun {
539*4882a593Smuzhiyun void __iomem *mmio_base = ap->host->iomap[SIL_MMIO_BAR];
540*4882a593Smuzhiyun u32 tmp;
541*4882a593Smuzhiyun
542*4882a593Smuzhiyun /* global IRQ mask doesn't block SATA IRQ, turn off explicitly */
543*4882a593Smuzhiyun writel(0, mmio_base + sil_port[ap->port_no].sien);
544*4882a593Smuzhiyun
545*4882a593Smuzhiyun /* plug IRQ */
546*4882a593Smuzhiyun tmp = readl(mmio_base + SIL_SYSCFG);
547*4882a593Smuzhiyun tmp |= SIL_MASK_IDE0_INT << ap->port_no;
548*4882a593Smuzhiyun writel(tmp, mmio_base + SIL_SYSCFG);
549*4882a593Smuzhiyun readl(mmio_base + SIL_SYSCFG); /* flush */
550*4882a593Smuzhiyun
551*4882a593Smuzhiyun /* Ensure DMA_ENABLE is off.
552*4882a593Smuzhiyun *
553*4882a593Smuzhiyun * This is because the controller will not give us access to the
554*4882a593Smuzhiyun * taskfile registers while a DMA is in progress
555*4882a593Smuzhiyun */
556*4882a593Smuzhiyun iowrite8(ioread8(ap->ioaddr.bmdma_addr) & ~SIL_DMA_ENABLE,
557*4882a593Smuzhiyun ap->ioaddr.bmdma_addr);
558*4882a593Smuzhiyun
559*4882a593Smuzhiyun /* According to ata_bmdma_stop, an HDMA transition requires
560*4882a593Smuzhiyun * on PIO cycle. But we can't read a taskfile register.
561*4882a593Smuzhiyun */
562*4882a593Smuzhiyun ioread8(ap->ioaddr.bmdma_addr);
563*4882a593Smuzhiyun }
564*4882a593Smuzhiyun
sil_thaw(struct ata_port * ap)565*4882a593Smuzhiyun static void sil_thaw(struct ata_port *ap)
566*4882a593Smuzhiyun {
567*4882a593Smuzhiyun void __iomem *mmio_base = ap->host->iomap[SIL_MMIO_BAR];
568*4882a593Smuzhiyun u32 tmp;
569*4882a593Smuzhiyun
570*4882a593Smuzhiyun /* clear IRQ */
571*4882a593Smuzhiyun ap->ops->sff_check_status(ap);
572*4882a593Smuzhiyun ata_bmdma_irq_clear(ap);
573*4882a593Smuzhiyun
574*4882a593Smuzhiyun /* turn on SATA IRQ if supported */
575*4882a593Smuzhiyun if (!(ap->flags & SIL_FLAG_NO_SATA_IRQ))
576*4882a593Smuzhiyun writel(SIL_SIEN_N, mmio_base + sil_port[ap->port_no].sien);
577*4882a593Smuzhiyun
578*4882a593Smuzhiyun /* turn on IRQ */
579*4882a593Smuzhiyun tmp = readl(mmio_base + SIL_SYSCFG);
580*4882a593Smuzhiyun tmp &= ~(SIL_MASK_IDE0_INT << ap->port_no);
581*4882a593Smuzhiyun writel(tmp, mmio_base + SIL_SYSCFG);
582*4882a593Smuzhiyun }
583*4882a593Smuzhiyun
584*4882a593Smuzhiyun /**
585*4882a593Smuzhiyun * sil_dev_config - Apply device/host-specific errata fixups
586*4882a593Smuzhiyun * @dev: Device to be examined
587*4882a593Smuzhiyun *
588*4882a593Smuzhiyun * After the IDENTIFY [PACKET] DEVICE step is complete, and a
589*4882a593Smuzhiyun * device is known to be present, this function is called.
590*4882a593Smuzhiyun * We apply two errata fixups which are specific to Silicon Image,
591*4882a593Smuzhiyun * a Seagate and a Maxtor fixup.
592*4882a593Smuzhiyun *
593*4882a593Smuzhiyun * For certain Seagate devices, we must limit the maximum sectors
594*4882a593Smuzhiyun * to under 8K.
595*4882a593Smuzhiyun *
596*4882a593Smuzhiyun * For certain Maxtor devices, we must not program the drive
597*4882a593Smuzhiyun * beyond udma5.
598*4882a593Smuzhiyun *
599*4882a593Smuzhiyun * Both fixups are unfairly pessimistic. As soon as I get more
600*4882a593Smuzhiyun * information on these errata, I will create a more exhaustive
601*4882a593Smuzhiyun * list, and apply the fixups to only the specific
602*4882a593Smuzhiyun * devices/hosts/firmwares that need it.
603*4882a593Smuzhiyun *
604*4882a593Smuzhiyun * 20040111 - Seagate drives affected by the Mod15Write bug are blacklisted
605*4882a593Smuzhiyun * The Maxtor quirk is in the blacklist, but I'm keeping the original
606*4882a593Smuzhiyun * pessimistic fix for the following reasons...
607*4882a593Smuzhiyun * - There seems to be less info on it, only one device gleaned off the
608*4882a593Smuzhiyun * Windows driver, maybe only one is affected. More info would be greatly
609*4882a593Smuzhiyun * appreciated.
610*4882a593Smuzhiyun * - But then again UDMA5 is hardly anything to complain about
611*4882a593Smuzhiyun */
sil_dev_config(struct ata_device * dev)612*4882a593Smuzhiyun static void sil_dev_config(struct ata_device *dev)
613*4882a593Smuzhiyun {
614*4882a593Smuzhiyun struct ata_port *ap = dev->link->ap;
615*4882a593Smuzhiyun int print_info = ap->link.eh_context.i.flags & ATA_EHI_PRINTINFO;
616*4882a593Smuzhiyun unsigned int n, quirks = 0;
617*4882a593Smuzhiyun unsigned char model_num[ATA_ID_PROD_LEN + 1];
618*4882a593Smuzhiyun
619*4882a593Smuzhiyun /* This controller doesn't support trim */
620*4882a593Smuzhiyun dev->horkage |= ATA_HORKAGE_NOTRIM;
621*4882a593Smuzhiyun
622*4882a593Smuzhiyun ata_id_c_string(dev->id, model_num, ATA_ID_PROD, sizeof(model_num));
623*4882a593Smuzhiyun
624*4882a593Smuzhiyun for (n = 0; sil_blacklist[n].product; n++)
625*4882a593Smuzhiyun if (!strcmp(sil_blacklist[n].product, model_num)) {
626*4882a593Smuzhiyun quirks = sil_blacklist[n].quirk;
627*4882a593Smuzhiyun break;
628*4882a593Smuzhiyun }
629*4882a593Smuzhiyun
630*4882a593Smuzhiyun /* limit requests to 15 sectors */
631*4882a593Smuzhiyun if (slow_down ||
632*4882a593Smuzhiyun ((ap->flags & SIL_FLAG_MOD15WRITE) &&
633*4882a593Smuzhiyun (quirks & SIL_QUIRK_MOD15WRITE))) {
634*4882a593Smuzhiyun if (print_info)
635*4882a593Smuzhiyun ata_dev_info(dev,
636*4882a593Smuzhiyun "applying Seagate errata fix (mod15write workaround)\n");
637*4882a593Smuzhiyun dev->max_sectors = 15;
638*4882a593Smuzhiyun return;
639*4882a593Smuzhiyun }
640*4882a593Smuzhiyun
641*4882a593Smuzhiyun /* limit to udma5 */
642*4882a593Smuzhiyun if (quirks & SIL_QUIRK_UDMA5MAX) {
643*4882a593Smuzhiyun if (print_info)
644*4882a593Smuzhiyun ata_dev_info(dev, "applying Maxtor errata fix %s\n",
645*4882a593Smuzhiyun model_num);
646*4882a593Smuzhiyun dev->udma_mask &= ATA_UDMA5;
647*4882a593Smuzhiyun return;
648*4882a593Smuzhiyun }
649*4882a593Smuzhiyun }
650*4882a593Smuzhiyun
sil_init_controller(struct ata_host * host)651*4882a593Smuzhiyun static void sil_init_controller(struct ata_host *host)
652*4882a593Smuzhiyun {
653*4882a593Smuzhiyun struct pci_dev *pdev = to_pci_dev(host->dev);
654*4882a593Smuzhiyun void __iomem *mmio_base = host->iomap[SIL_MMIO_BAR];
655*4882a593Smuzhiyun u8 cls;
656*4882a593Smuzhiyun u32 tmp;
657*4882a593Smuzhiyun int i;
658*4882a593Smuzhiyun
659*4882a593Smuzhiyun /* Initialize FIFO PCI bus arbitration */
660*4882a593Smuzhiyun cls = sil_get_device_cache_line(pdev);
661*4882a593Smuzhiyun if (cls) {
662*4882a593Smuzhiyun cls >>= 3;
663*4882a593Smuzhiyun cls++; /* cls = (line_size/8)+1 */
664*4882a593Smuzhiyun for (i = 0; i < host->n_ports; i++)
665*4882a593Smuzhiyun writew(cls << 8 | cls,
666*4882a593Smuzhiyun mmio_base + sil_port[i].fifo_cfg);
667*4882a593Smuzhiyun } else
668*4882a593Smuzhiyun dev_warn(&pdev->dev,
669*4882a593Smuzhiyun "cache line size not set. Driver may not function\n");
670*4882a593Smuzhiyun
671*4882a593Smuzhiyun /* Apply R_ERR on DMA activate FIS errata workaround */
672*4882a593Smuzhiyun if (host->ports[0]->flags & SIL_FLAG_RERR_ON_DMA_ACT) {
673*4882a593Smuzhiyun int cnt;
674*4882a593Smuzhiyun
675*4882a593Smuzhiyun for (i = 0, cnt = 0; i < host->n_ports; i++) {
676*4882a593Smuzhiyun tmp = readl(mmio_base + sil_port[i].sfis_cfg);
677*4882a593Smuzhiyun if ((tmp & 0x3) != 0x01)
678*4882a593Smuzhiyun continue;
679*4882a593Smuzhiyun if (!cnt)
680*4882a593Smuzhiyun dev_info(&pdev->dev,
681*4882a593Smuzhiyun "Applying R_ERR on DMA activate FIS errata fix\n");
682*4882a593Smuzhiyun writel(tmp & ~0x3, mmio_base + sil_port[i].sfis_cfg);
683*4882a593Smuzhiyun cnt++;
684*4882a593Smuzhiyun }
685*4882a593Smuzhiyun }
686*4882a593Smuzhiyun
687*4882a593Smuzhiyun if (host->n_ports == 4) {
688*4882a593Smuzhiyun /* flip the magic "make 4 ports work" bit */
689*4882a593Smuzhiyun tmp = readl(mmio_base + sil_port[2].bmdma);
690*4882a593Smuzhiyun if ((tmp & SIL_INTR_STEERING) == 0)
691*4882a593Smuzhiyun writel(tmp | SIL_INTR_STEERING,
692*4882a593Smuzhiyun mmio_base + sil_port[2].bmdma);
693*4882a593Smuzhiyun }
694*4882a593Smuzhiyun }
695*4882a593Smuzhiyun
sil_broken_system_poweroff(struct pci_dev * pdev)696*4882a593Smuzhiyun static bool sil_broken_system_poweroff(struct pci_dev *pdev)
697*4882a593Smuzhiyun {
698*4882a593Smuzhiyun static const struct dmi_system_id broken_systems[] = {
699*4882a593Smuzhiyun {
700*4882a593Smuzhiyun .ident = "HP Compaq nx6325",
701*4882a593Smuzhiyun .matches = {
702*4882a593Smuzhiyun DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
703*4882a593Smuzhiyun DMI_MATCH(DMI_PRODUCT_NAME, "HP Compaq nx6325"),
704*4882a593Smuzhiyun },
705*4882a593Smuzhiyun /* PCI slot number of the controller */
706*4882a593Smuzhiyun .driver_data = (void *)0x12UL,
707*4882a593Smuzhiyun },
708*4882a593Smuzhiyun
709*4882a593Smuzhiyun { } /* terminate list */
710*4882a593Smuzhiyun };
711*4882a593Smuzhiyun const struct dmi_system_id *dmi = dmi_first_match(broken_systems);
712*4882a593Smuzhiyun
713*4882a593Smuzhiyun if (dmi) {
714*4882a593Smuzhiyun unsigned long slot = (unsigned long)dmi->driver_data;
715*4882a593Smuzhiyun /* apply the quirk only to on-board controllers */
716*4882a593Smuzhiyun return slot == PCI_SLOT(pdev->devfn);
717*4882a593Smuzhiyun }
718*4882a593Smuzhiyun
719*4882a593Smuzhiyun return false;
720*4882a593Smuzhiyun }
721*4882a593Smuzhiyun
sil_init_one(struct pci_dev * pdev,const struct pci_device_id * ent)722*4882a593Smuzhiyun static int sil_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
723*4882a593Smuzhiyun {
724*4882a593Smuzhiyun int board_id = ent->driver_data;
725*4882a593Smuzhiyun struct ata_port_info pi = sil_port_info[board_id];
726*4882a593Smuzhiyun const struct ata_port_info *ppi[] = { &pi, NULL };
727*4882a593Smuzhiyun struct ata_host *host;
728*4882a593Smuzhiyun void __iomem *mmio_base;
729*4882a593Smuzhiyun int n_ports, rc;
730*4882a593Smuzhiyun unsigned int i;
731*4882a593Smuzhiyun
732*4882a593Smuzhiyun ata_print_version_once(&pdev->dev, DRV_VERSION);
733*4882a593Smuzhiyun
734*4882a593Smuzhiyun /* allocate host */
735*4882a593Smuzhiyun n_ports = 2;
736*4882a593Smuzhiyun if (board_id == sil_3114)
737*4882a593Smuzhiyun n_ports = 4;
738*4882a593Smuzhiyun
739*4882a593Smuzhiyun if (sil_broken_system_poweroff(pdev)) {
740*4882a593Smuzhiyun pi.flags |= ATA_FLAG_NO_POWEROFF_SPINDOWN |
741*4882a593Smuzhiyun ATA_FLAG_NO_HIBERNATE_SPINDOWN;
742*4882a593Smuzhiyun dev_info(&pdev->dev, "quirky BIOS, skipping spindown "
743*4882a593Smuzhiyun "on poweroff and hibernation\n");
744*4882a593Smuzhiyun }
745*4882a593Smuzhiyun
746*4882a593Smuzhiyun host = ata_host_alloc_pinfo(&pdev->dev, ppi, n_ports);
747*4882a593Smuzhiyun if (!host)
748*4882a593Smuzhiyun return -ENOMEM;
749*4882a593Smuzhiyun
750*4882a593Smuzhiyun /* acquire resources and fill host */
751*4882a593Smuzhiyun rc = pcim_enable_device(pdev);
752*4882a593Smuzhiyun if (rc)
753*4882a593Smuzhiyun return rc;
754*4882a593Smuzhiyun
755*4882a593Smuzhiyun rc = pcim_iomap_regions(pdev, 1 << SIL_MMIO_BAR, DRV_NAME);
756*4882a593Smuzhiyun if (rc == -EBUSY)
757*4882a593Smuzhiyun pcim_pin_device(pdev);
758*4882a593Smuzhiyun if (rc)
759*4882a593Smuzhiyun return rc;
760*4882a593Smuzhiyun host->iomap = pcim_iomap_table(pdev);
761*4882a593Smuzhiyun
762*4882a593Smuzhiyun rc = dma_set_mask_and_coherent(&pdev->dev, ATA_DMA_MASK);
763*4882a593Smuzhiyun if (rc)
764*4882a593Smuzhiyun return rc;
765*4882a593Smuzhiyun
766*4882a593Smuzhiyun mmio_base = host->iomap[SIL_MMIO_BAR];
767*4882a593Smuzhiyun
768*4882a593Smuzhiyun for (i = 0; i < host->n_ports; i++) {
769*4882a593Smuzhiyun struct ata_port *ap = host->ports[i];
770*4882a593Smuzhiyun struct ata_ioports *ioaddr = &ap->ioaddr;
771*4882a593Smuzhiyun
772*4882a593Smuzhiyun ioaddr->cmd_addr = mmio_base + sil_port[i].tf;
773*4882a593Smuzhiyun ioaddr->altstatus_addr =
774*4882a593Smuzhiyun ioaddr->ctl_addr = mmio_base + sil_port[i].ctl;
775*4882a593Smuzhiyun ioaddr->bmdma_addr = mmio_base + sil_port[i].bmdma;
776*4882a593Smuzhiyun ioaddr->scr_addr = mmio_base + sil_port[i].scr;
777*4882a593Smuzhiyun ata_sff_std_ports(ioaddr);
778*4882a593Smuzhiyun
779*4882a593Smuzhiyun ata_port_pbar_desc(ap, SIL_MMIO_BAR, -1, "mmio");
780*4882a593Smuzhiyun ata_port_pbar_desc(ap, SIL_MMIO_BAR, sil_port[i].tf, "tf");
781*4882a593Smuzhiyun }
782*4882a593Smuzhiyun
783*4882a593Smuzhiyun /* initialize and activate */
784*4882a593Smuzhiyun sil_init_controller(host);
785*4882a593Smuzhiyun
786*4882a593Smuzhiyun pci_set_master(pdev);
787*4882a593Smuzhiyun return ata_host_activate(host, pdev->irq, sil_interrupt, IRQF_SHARED,
788*4882a593Smuzhiyun &sil_sht);
789*4882a593Smuzhiyun }
790*4882a593Smuzhiyun
791*4882a593Smuzhiyun #ifdef CONFIG_PM_SLEEP
sil_pci_device_resume(struct pci_dev * pdev)792*4882a593Smuzhiyun static int sil_pci_device_resume(struct pci_dev *pdev)
793*4882a593Smuzhiyun {
794*4882a593Smuzhiyun struct ata_host *host = pci_get_drvdata(pdev);
795*4882a593Smuzhiyun int rc;
796*4882a593Smuzhiyun
797*4882a593Smuzhiyun rc = ata_pci_device_do_resume(pdev);
798*4882a593Smuzhiyun if (rc)
799*4882a593Smuzhiyun return rc;
800*4882a593Smuzhiyun
801*4882a593Smuzhiyun sil_init_controller(host);
802*4882a593Smuzhiyun ata_host_resume(host);
803*4882a593Smuzhiyun
804*4882a593Smuzhiyun return 0;
805*4882a593Smuzhiyun }
806*4882a593Smuzhiyun #endif
807*4882a593Smuzhiyun
808*4882a593Smuzhiyun module_pci_driver(sil_pci_driver);
809