1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0+
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Renesas R-Car SATA driver
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Author: Vladimir Barinov <source@cogentembedded.com>
6*4882a593Smuzhiyun * Copyright (C) 2013-2015 Cogent Embedded, Inc.
7*4882a593Smuzhiyun * Copyright (C) 2013-2015 Renesas Solutions Corp.
8*4882a593Smuzhiyun */
9*4882a593Smuzhiyun
10*4882a593Smuzhiyun #include <linux/kernel.h>
11*4882a593Smuzhiyun #include <linux/module.h>
12*4882a593Smuzhiyun #include <linux/ata.h>
13*4882a593Smuzhiyun #include <linux/libata.h>
14*4882a593Smuzhiyun #include <linux/of_device.h>
15*4882a593Smuzhiyun #include <linux/platform_device.h>
16*4882a593Smuzhiyun #include <linux/pm_runtime.h>
17*4882a593Smuzhiyun #include <linux/err.h>
18*4882a593Smuzhiyun
19*4882a593Smuzhiyun #define DRV_NAME "sata_rcar"
20*4882a593Smuzhiyun
21*4882a593Smuzhiyun /* SH-Navi2G/ATAPI-ATA compatible task registers */
22*4882a593Smuzhiyun #define DATA_REG 0x100
23*4882a593Smuzhiyun #define SDEVCON_REG 0x138
24*4882a593Smuzhiyun
25*4882a593Smuzhiyun /* SH-Navi2G/ATAPI module compatible control registers */
26*4882a593Smuzhiyun #define ATAPI_CONTROL1_REG 0x180
27*4882a593Smuzhiyun #define ATAPI_STATUS_REG 0x184
28*4882a593Smuzhiyun #define ATAPI_INT_ENABLE_REG 0x188
29*4882a593Smuzhiyun #define ATAPI_DTB_ADR_REG 0x198
30*4882a593Smuzhiyun #define ATAPI_DMA_START_ADR_REG 0x19C
31*4882a593Smuzhiyun #define ATAPI_DMA_TRANS_CNT_REG 0x1A0
32*4882a593Smuzhiyun #define ATAPI_CONTROL2_REG 0x1A4
33*4882a593Smuzhiyun #define ATAPI_SIG_ST_REG 0x1B0
34*4882a593Smuzhiyun #define ATAPI_BYTE_SWAP_REG 0x1BC
35*4882a593Smuzhiyun
36*4882a593Smuzhiyun /* ATAPI control 1 register (ATAPI_CONTROL1) bits */
37*4882a593Smuzhiyun #define ATAPI_CONTROL1_ISM BIT(16)
38*4882a593Smuzhiyun #define ATAPI_CONTROL1_DTA32M BIT(11)
39*4882a593Smuzhiyun #define ATAPI_CONTROL1_RESET BIT(7)
40*4882a593Smuzhiyun #define ATAPI_CONTROL1_DESE BIT(3)
41*4882a593Smuzhiyun #define ATAPI_CONTROL1_RW BIT(2)
42*4882a593Smuzhiyun #define ATAPI_CONTROL1_STOP BIT(1)
43*4882a593Smuzhiyun #define ATAPI_CONTROL1_START BIT(0)
44*4882a593Smuzhiyun
45*4882a593Smuzhiyun /* ATAPI status register (ATAPI_STATUS) bits */
46*4882a593Smuzhiyun #define ATAPI_STATUS_SATAINT BIT(11)
47*4882a593Smuzhiyun #define ATAPI_STATUS_DNEND BIT(6)
48*4882a593Smuzhiyun #define ATAPI_STATUS_DEVTRM BIT(5)
49*4882a593Smuzhiyun #define ATAPI_STATUS_DEVINT BIT(4)
50*4882a593Smuzhiyun #define ATAPI_STATUS_ERR BIT(2)
51*4882a593Smuzhiyun #define ATAPI_STATUS_NEND BIT(1)
52*4882a593Smuzhiyun #define ATAPI_STATUS_ACT BIT(0)
53*4882a593Smuzhiyun
54*4882a593Smuzhiyun /* Interrupt enable register (ATAPI_INT_ENABLE) bits */
55*4882a593Smuzhiyun #define ATAPI_INT_ENABLE_SATAINT BIT(11)
56*4882a593Smuzhiyun #define ATAPI_INT_ENABLE_DNEND BIT(6)
57*4882a593Smuzhiyun #define ATAPI_INT_ENABLE_DEVTRM BIT(5)
58*4882a593Smuzhiyun #define ATAPI_INT_ENABLE_DEVINT BIT(4)
59*4882a593Smuzhiyun #define ATAPI_INT_ENABLE_ERR BIT(2)
60*4882a593Smuzhiyun #define ATAPI_INT_ENABLE_NEND BIT(1)
61*4882a593Smuzhiyun #define ATAPI_INT_ENABLE_ACT BIT(0)
62*4882a593Smuzhiyun
63*4882a593Smuzhiyun /* Access control registers for physical layer control register */
64*4882a593Smuzhiyun #define SATAPHYADDR_REG 0x200
65*4882a593Smuzhiyun #define SATAPHYWDATA_REG 0x204
66*4882a593Smuzhiyun #define SATAPHYACCEN_REG 0x208
67*4882a593Smuzhiyun #define SATAPHYRESET_REG 0x20C
68*4882a593Smuzhiyun #define SATAPHYRDATA_REG 0x210
69*4882a593Smuzhiyun #define SATAPHYACK_REG 0x214
70*4882a593Smuzhiyun
71*4882a593Smuzhiyun /* Physical layer control address command register (SATAPHYADDR) bits */
72*4882a593Smuzhiyun #define SATAPHYADDR_PHYRATEMODE BIT(10)
73*4882a593Smuzhiyun #define SATAPHYADDR_PHYCMD_READ BIT(9)
74*4882a593Smuzhiyun #define SATAPHYADDR_PHYCMD_WRITE BIT(8)
75*4882a593Smuzhiyun
76*4882a593Smuzhiyun /* Physical layer control enable register (SATAPHYACCEN) bits */
77*4882a593Smuzhiyun #define SATAPHYACCEN_PHYLANE BIT(0)
78*4882a593Smuzhiyun
79*4882a593Smuzhiyun /* Physical layer control reset register (SATAPHYRESET) bits */
80*4882a593Smuzhiyun #define SATAPHYRESET_PHYRST BIT(1)
81*4882a593Smuzhiyun #define SATAPHYRESET_PHYSRES BIT(0)
82*4882a593Smuzhiyun
83*4882a593Smuzhiyun /* Physical layer control acknowledge register (SATAPHYACK) bits */
84*4882a593Smuzhiyun #define SATAPHYACK_PHYACK BIT(0)
85*4882a593Smuzhiyun
86*4882a593Smuzhiyun /* Serial-ATA HOST control registers */
87*4882a593Smuzhiyun #define BISTCONF_REG 0x102C
88*4882a593Smuzhiyun #define SDATA_REG 0x1100
89*4882a593Smuzhiyun #define SSDEVCON_REG 0x1204
90*4882a593Smuzhiyun
91*4882a593Smuzhiyun #define SCRSSTS_REG 0x1400
92*4882a593Smuzhiyun #define SCRSERR_REG 0x1404
93*4882a593Smuzhiyun #define SCRSCON_REG 0x1408
94*4882a593Smuzhiyun #define SCRSACT_REG 0x140C
95*4882a593Smuzhiyun
96*4882a593Smuzhiyun #define SATAINTSTAT_REG 0x1508
97*4882a593Smuzhiyun #define SATAINTMASK_REG 0x150C
98*4882a593Smuzhiyun
99*4882a593Smuzhiyun /* SATA INT status register (SATAINTSTAT) bits */
100*4882a593Smuzhiyun #define SATAINTSTAT_SERR BIT(3)
101*4882a593Smuzhiyun #define SATAINTSTAT_ATA BIT(0)
102*4882a593Smuzhiyun
103*4882a593Smuzhiyun /* SATA INT mask register (SATAINTSTAT) bits */
104*4882a593Smuzhiyun #define SATAINTMASK_SERRMSK BIT(3)
105*4882a593Smuzhiyun #define SATAINTMASK_ERRMSK BIT(2)
106*4882a593Smuzhiyun #define SATAINTMASK_ERRCRTMSK BIT(1)
107*4882a593Smuzhiyun #define SATAINTMASK_ATAMSK BIT(0)
108*4882a593Smuzhiyun #define SATAINTMASK_ALL_GEN1 0x7ff
109*4882a593Smuzhiyun #define SATAINTMASK_ALL_GEN2 0xfff
110*4882a593Smuzhiyun
111*4882a593Smuzhiyun #define SATA_RCAR_INT_MASK (SATAINTMASK_SERRMSK | \
112*4882a593Smuzhiyun SATAINTMASK_ATAMSK)
113*4882a593Smuzhiyun
114*4882a593Smuzhiyun /* Physical Layer Control Registers */
115*4882a593Smuzhiyun #define SATAPCTLR1_REG 0x43
116*4882a593Smuzhiyun #define SATAPCTLR2_REG 0x52
117*4882a593Smuzhiyun #define SATAPCTLR3_REG 0x5A
118*4882a593Smuzhiyun #define SATAPCTLR4_REG 0x60
119*4882a593Smuzhiyun
120*4882a593Smuzhiyun /* Descriptor table word 0 bit (when DTA32M = 1) */
121*4882a593Smuzhiyun #define SATA_RCAR_DTEND BIT(0)
122*4882a593Smuzhiyun
123*4882a593Smuzhiyun #define SATA_RCAR_DMA_BOUNDARY 0x1FFFFFFFUL
124*4882a593Smuzhiyun
125*4882a593Smuzhiyun /* Gen2 Physical Layer Control Registers */
126*4882a593Smuzhiyun #define RCAR_GEN2_PHY_CTL1_REG 0x1704
127*4882a593Smuzhiyun #define RCAR_GEN2_PHY_CTL1 0x34180002
128*4882a593Smuzhiyun #define RCAR_GEN2_PHY_CTL1_SS 0xC180 /* Spread Spectrum */
129*4882a593Smuzhiyun
130*4882a593Smuzhiyun #define RCAR_GEN2_PHY_CTL2_REG 0x170C
131*4882a593Smuzhiyun #define RCAR_GEN2_PHY_CTL2 0x00002303
132*4882a593Smuzhiyun
133*4882a593Smuzhiyun #define RCAR_GEN2_PHY_CTL3_REG 0x171C
134*4882a593Smuzhiyun #define RCAR_GEN2_PHY_CTL3 0x000B0194
135*4882a593Smuzhiyun
136*4882a593Smuzhiyun #define RCAR_GEN2_PHY_CTL4_REG 0x1724
137*4882a593Smuzhiyun #define RCAR_GEN2_PHY_CTL4 0x00030994
138*4882a593Smuzhiyun
139*4882a593Smuzhiyun #define RCAR_GEN2_PHY_CTL5_REG 0x1740
140*4882a593Smuzhiyun #define RCAR_GEN2_PHY_CTL5 0x03004001
141*4882a593Smuzhiyun #define RCAR_GEN2_PHY_CTL5_DC BIT(1) /* DC connection */
142*4882a593Smuzhiyun #define RCAR_GEN2_PHY_CTL5_TR BIT(2) /* Termination Resistor */
143*4882a593Smuzhiyun
144*4882a593Smuzhiyun enum sata_rcar_type {
145*4882a593Smuzhiyun RCAR_GEN1_SATA,
146*4882a593Smuzhiyun RCAR_GEN2_SATA,
147*4882a593Smuzhiyun RCAR_GEN3_SATA,
148*4882a593Smuzhiyun RCAR_R8A7790_ES1_SATA,
149*4882a593Smuzhiyun };
150*4882a593Smuzhiyun
151*4882a593Smuzhiyun struct sata_rcar_priv {
152*4882a593Smuzhiyun void __iomem *base;
153*4882a593Smuzhiyun u32 sataint_mask;
154*4882a593Smuzhiyun enum sata_rcar_type type;
155*4882a593Smuzhiyun };
156*4882a593Smuzhiyun
sata_rcar_gen1_phy_preinit(struct sata_rcar_priv * priv)157*4882a593Smuzhiyun static void sata_rcar_gen1_phy_preinit(struct sata_rcar_priv *priv)
158*4882a593Smuzhiyun {
159*4882a593Smuzhiyun void __iomem *base = priv->base;
160*4882a593Smuzhiyun
161*4882a593Smuzhiyun /* idle state */
162*4882a593Smuzhiyun iowrite32(0, base + SATAPHYADDR_REG);
163*4882a593Smuzhiyun /* reset */
164*4882a593Smuzhiyun iowrite32(SATAPHYRESET_PHYRST, base + SATAPHYRESET_REG);
165*4882a593Smuzhiyun udelay(10);
166*4882a593Smuzhiyun /* deassert reset */
167*4882a593Smuzhiyun iowrite32(0, base + SATAPHYRESET_REG);
168*4882a593Smuzhiyun }
169*4882a593Smuzhiyun
sata_rcar_gen1_phy_write(struct sata_rcar_priv * priv,u16 reg,u32 val,int group)170*4882a593Smuzhiyun static void sata_rcar_gen1_phy_write(struct sata_rcar_priv *priv, u16 reg,
171*4882a593Smuzhiyun u32 val, int group)
172*4882a593Smuzhiyun {
173*4882a593Smuzhiyun void __iomem *base = priv->base;
174*4882a593Smuzhiyun int timeout;
175*4882a593Smuzhiyun
176*4882a593Smuzhiyun /* deassert reset */
177*4882a593Smuzhiyun iowrite32(0, base + SATAPHYRESET_REG);
178*4882a593Smuzhiyun /* lane 1 */
179*4882a593Smuzhiyun iowrite32(SATAPHYACCEN_PHYLANE, base + SATAPHYACCEN_REG);
180*4882a593Smuzhiyun /* write phy register value */
181*4882a593Smuzhiyun iowrite32(val, base + SATAPHYWDATA_REG);
182*4882a593Smuzhiyun /* set register group */
183*4882a593Smuzhiyun if (group)
184*4882a593Smuzhiyun reg |= SATAPHYADDR_PHYRATEMODE;
185*4882a593Smuzhiyun /* write command */
186*4882a593Smuzhiyun iowrite32(SATAPHYADDR_PHYCMD_WRITE | reg, base + SATAPHYADDR_REG);
187*4882a593Smuzhiyun /* wait for ack */
188*4882a593Smuzhiyun for (timeout = 0; timeout < 100; timeout++) {
189*4882a593Smuzhiyun val = ioread32(base + SATAPHYACK_REG);
190*4882a593Smuzhiyun if (val & SATAPHYACK_PHYACK)
191*4882a593Smuzhiyun break;
192*4882a593Smuzhiyun }
193*4882a593Smuzhiyun if (timeout >= 100)
194*4882a593Smuzhiyun pr_err("%s timeout\n", __func__);
195*4882a593Smuzhiyun /* idle state */
196*4882a593Smuzhiyun iowrite32(0, base + SATAPHYADDR_REG);
197*4882a593Smuzhiyun }
198*4882a593Smuzhiyun
sata_rcar_gen1_phy_init(struct sata_rcar_priv * priv)199*4882a593Smuzhiyun static void sata_rcar_gen1_phy_init(struct sata_rcar_priv *priv)
200*4882a593Smuzhiyun {
201*4882a593Smuzhiyun sata_rcar_gen1_phy_preinit(priv);
202*4882a593Smuzhiyun sata_rcar_gen1_phy_write(priv, SATAPCTLR1_REG, 0x00200188, 0);
203*4882a593Smuzhiyun sata_rcar_gen1_phy_write(priv, SATAPCTLR1_REG, 0x00200188, 1);
204*4882a593Smuzhiyun sata_rcar_gen1_phy_write(priv, SATAPCTLR3_REG, 0x0000A061, 0);
205*4882a593Smuzhiyun sata_rcar_gen1_phy_write(priv, SATAPCTLR2_REG, 0x20000000, 0);
206*4882a593Smuzhiyun sata_rcar_gen1_phy_write(priv, SATAPCTLR2_REG, 0x20000000, 1);
207*4882a593Smuzhiyun sata_rcar_gen1_phy_write(priv, SATAPCTLR4_REG, 0x28E80000, 0);
208*4882a593Smuzhiyun }
209*4882a593Smuzhiyun
sata_rcar_gen2_phy_init(struct sata_rcar_priv * priv)210*4882a593Smuzhiyun static void sata_rcar_gen2_phy_init(struct sata_rcar_priv *priv)
211*4882a593Smuzhiyun {
212*4882a593Smuzhiyun void __iomem *base = priv->base;
213*4882a593Smuzhiyun
214*4882a593Smuzhiyun iowrite32(RCAR_GEN2_PHY_CTL1, base + RCAR_GEN2_PHY_CTL1_REG);
215*4882a593Smuzhiyun iowrite32(RCAR_GEN2_PHY_CTL2, base + RCAR_GEN2_PHY_CTL2_REG);
216*4882a593Smuzhiyun iowrite32(RCAR_GEN2_PHY_CTL3, base + RCAR_GEN2_PHY_CTL3_REG);
217*4882a593Smuzhiyun iowrite32(RCAR_GEN2_PHY_CTL4, base + RCAR_GEN2_PHY_CTL4_REG);
218*4882a593Smuzhiyun iowrite32(RCAR_GEN2_PHY_CTL5 | RCAR_GEN2_PHY_CTL5_DC |
219*4882a593Smuzhiyun RCAR_GEN2_PHY_CTL5_TR, base + RCAR_GEN2_PHY_CTL5_REG);
220*4882a593Smuzhiyun }
221*4882a593Smuzhiyun
sata_rcar_freeze(struct ata_port * ap)222*4882a593Smuzhiyun static void sata_rcar_freeze(struct ata_port *ap)
223*4882a593Smuzhiyun {
224*4882a593Smuzhiyun struct sata_rcar_priv *priv = ap->host->private_data;
225*4882a593Smuzhiyun
226*4882a593Smuzhiyun /* mask */
227*4882a593Smuzhiyun iowrite32(priv->sataint_mask, priv->base + SATAINTMASK_REG);
228*4882a593Smuzhiyun
229*4882a593Smuzhiyun ata_sff_freeze(ap);
230*4882a593Smuzhiyun }
231*4882a593Smuzhiyun
sata_rcar_thaw(struct ata_port * ap)232*4882a593Smuzhiyun static void sata_rcar_thaw(struct ata_port *ap)
233*4882a593Smuzhiyun {
234*4882a593Smuzhiyun struct sata_rcar_priv *priv = ap->host->private_data;
235*4882a593Smuzhiyun void __iomem *base = priv->base;
236*4882a593Smuzhiyun
237*4882a593Smuzhiyun /* ack */
238*4882a593Smuzhiyun iowrite32(~(u32)SATA_RCAR_INT_MASK, base + SATAINTSTAT_REG);
239*4882a593Smuzhiyun
240*4882a593Smuzhiyun ata_sff_thaw(ap);
241*4882a593Smuzhiyun
242*4882a593Smuzhiyun /* unmask */
243*4882a593Smuzhiyun iowrite32(priv->sataint_mask & ~SATA_RCAR_INT_MASK, base + SATAINTMASK_REG);
244*4882a593Smuzhiyun }
245*4882a593Smuzhiyun
sata_rcar_ioread16_rep(void __iomem * reg,void * buffer,int count)246*4882a593Smuzhiyun static void sata_rcar_ioread16_rep(void __iomem *reg, void *buffer, int count)
247*4882a593Smuzhiyun {
248*4882a593Smuzhiyun u16 *ptr = buffer;
249*4882a593Smuzhiyun
250*4882a593Smuzhiyun while (count--) {
251*4882a593Smuzhiyun u16 data = ioread32(reg);
252*4882a593Smuzhiyun
253*4882a593Smuzhiyun *ptr++ = data;
254*4882a593Smuzhiyun }
255*4882a593Smuzhiyun }
256*4882a593Smuzhiyun
sata_rcar_iowrite16_rep(void __iomem * reg,void * buffer,int count)257*4882a593Smuzhiyun static void sata_rcar_iowrite16_rep(void __iomem *reg, void *buffer, int count)
258*4882a593Smuzhiyun {
259*4882a593Smuzhiyun const u16 *ptr = buffer;
260*4882a593Smuzhiyun
261*4882a593Smuzhiyun while (count--)
262*4882a593Smuzhiyun iowrite32(*ptr++, reg);
263*4882a593Smuzhiyun }
264*4882a593Smuzhiyun
sata_rcar_check_status(struct ata_port * ap)265*4882a593Smuzhiyun static u8 sata_rcar_check_status(struct ata_port *ap)
266*4882a593Smuzhiyun {
267*4882a593Smuzhiyun return ioread32(ap->ioaddr.status_addr);
268*4882a593Smuzhiyun }
269*4882a593Smuzhiyun
sata_rcar_check_altstatus(struct ata_port * ap)270*4882a593Smuzhiyun static u8 sata_rcar_check_altstatus(struct ata_port *ap)
271*4882a593Smuzhiyun {
272*4882a593Smuzhiyun return ioread32(ap->ioaddr.altstatus_addr);
273*4882a593Smuzhiyun }
274*4882a593Smuzhiyun
sata_rcar_set_devctl(struct ata_port * ap,u8 ctl)275*4882a593Smuzhiyun static void sata_rcar_set_devctl(struct ata_port *ap, u8 ctl)
276*4882a593Smuzhiyun {
277*4882a593Smuzhiyun iowrite32(ctl, ap->ioaddr.ctl_addr);
278*4882a593Smuzhiyun }
279*4882a593Smuzhiyun
sata_rcar_dev_select(struct ata_port * ap,unsigned int device)280*4882a593Smuzhiyun static void sata_rcar_dev_select(struct ata_port *ap, unsigned int device)
281*4882a593Smuzhiyun {
282*4882a593Smuzhiyun iowrite32(ATA_DEVICE_OBS, ap->ioaddr.device_addr);
283*4882a593Smuzhiyun ata_sff_pause(ap); /* needed; also flushes, for mmio */
284*4882a593Smuzhiyun }
285*4882a593Smuzhiyun
sata_rcar_ata_devchk(struct ata_port * ap,unsigned int device)286*4882a593Smuzhiyun static unsigned int sata_rcar_ata_devchk(struct ata_port *ap,
287*4882a593Smuzhiyun unsigned int device)
288*4882a593Smuzhiyun {
289*4882a593Smuzhiyun struct ata_ioports *ioaddr = &ap->ioaddr;
290*4882a593Smuzhiyun u8 nsect, lbal;
291*4882a593Smuzhiyun
292*4882a593Smuzhiyun sata_rcar_dev_select(ap, device);
293*4882a593Smuzhiyun
294*4882a593Smuzhiyun iowrite32(0x55, ioaddr->nsect_addr);
295*4882a593Smuzhiyun iowrite32(0xaa, ioaddr->lbal_addr);
296*4882a593Smuzhiyun
297*4882a593Smuzhiyun iowrite32(0xaa, ioaddr->nsect_addr);
298*4882a593Smuzhiyun iowrite32(0x55, ioaddr->lbal_addr);
299*4882a593Smuzhiyun
300*4882a593Smuzhiyun iowrite32(0x55, ioaddr->nsect_addr);
301*4882a593Smuzhiyun iowrite32(0xaa, ioaddr->lbal_addr);
302*4882a593Smuzhiyun
303*4882a593Smuzhiyun nsect = ioread32(ioaddr->nsect_addr);
304*4882a593Smuzhiyun lbal = ioread32(ioaddr->lbal_addr);
305*4882a593Smuzhiyun
306*4882a593Smuzhiyun if (nsect == 0x55 && lbal == 0xaa)
307*4882a593Smuzhiyun return 1; /* found a device */
308*4882a593Smuzhiyun
309*4882a593Smuzhiyun return 0; /* nothing found */
310*4882a593Smuzhiyun }
311*4882a593Smuzhiyun
sata_rcar_wait_after_reset(struct ata_link * link,unsigned long deadline)312*4882a593Smuzhiyun static int sata_rcar_wait_after_reset(struct ata_link *link,
313*4882a593Smuzhiyun unsigned long deadline)
314*4882a593Smuzhiyun {
315*4882a593Smuzhiyun struct ata_port *ap = link->ap;
316*4882a593Smuzhiyun
317*4882a593Smuzhiyun ata_msleep(ap, ATA_WAIT_AFTER_RESET);
318*4882a593Smuzhiyun
319*4882a593Smuzhiyun return ata_sff_wait_ready(link, deadline);
320*4882a593Smuzhiyun }
321*4882a593Smuzhiyun
sata_rcar_bus_softreset(struct ata_port * ap,unsigned long deadline)322*4882a593Smuzhiyun static int sata_rcar_bus_softreset(struct ata_port *ap, unsigned long deadline)
323*4882a593Smuzhiyun {
324*4882a593Smuzhiyun struct ata_ioports *ioaddr = &ap->ioaddr;
325*4882a593Smuzhiyun
326*4882a593Smuzhiyun DPRINTK("ata%u: bus reset via SRST\n", ap->print_id);
327*4882a593Smuzhiyun
328*4882a593Smuzhiyun /* software reset. causes dev0 to be selected */
329*4882a593Smuzhiyun iowrite32(ap->ctl, ioaddr->ctl_addr);
330*4882a593Smuzhiyun udelay(20);
331*4882a593Smuzhiyun iowrite32(ap->ctl | ATA_SRST, ioaddr->ctl_addr);
332*4882a593Smuzhiyun udelay(20);
333*4882a593Smuzhiyun iowrite32(ap->ctl, ioaddr->ctl_addr);
334*4882a593Smuzhiyun ap->last_ctl = ap->ctl;
335*4882a593Smuzhiyun
336*4882a593Smuzhiyun /* wait the port to become ready */
337*4882a593Smuzhiyun return sata_rcar_wait_after_reset(&ap->link, deadline);
338*4882a593Smuzhiyun }
339*4882a593Smuzhiyun
sata_rcar_softreset(struct ata_link * link,unsigned int * classes,unsigned long deadline)340*4882a593Smuzhiyun static int sata_rcar_softreset(struct ata_link *link, unsigned int *classes,
341*4882a593Smuzhiyun unsigned long deadline)
342*4882a593Smuzhiyun {
343*4882a593Smuzhiyun struct ata_port *ap = link->ap;
344*4882a593Smuzhiyun unsigned int devmask = 0;
345*4882a593Smuzhiyun int rc;
346*4882a593Smuzhiyun u8 err;
347*4882a593Smuzhiyun
348*4882a593Smuzhiyun /* determine if device 0 is present */
349*4882a593Smuzhiyun if (sata_rcar_ata_devchk(ap, 0))
350*4882a593Smuzhiyun devmask |= 1 << 0;
351*4882a593Smuzhiyun
352*4882a593Smuzhiyun /* issue bus reset */
353*4882a593Smuzhiyun DPRINTK("about to softreset, devmask=%x\n", devmask);
354*4882a593Smuzhiyun rc = sata_rcar_bus_softreset(ap, deadline);
355*4882a593Smuzhiyun /* if link is occupied, -ENODEV too is an error */
356*4882a593Smuzhiyun if (rc && (rc != -ENODEV || sata_scr_valid(link))) {
357*4882a593Smuzhiyun ata_link_err(link, "SRST failed (errno=%d)\n", rc);
358*4882a593Smuzhiyun return rc;
359*4882a593Smuzhiyun }
360*4882a593Smuzhiyun
361*4882a593Smuzhiyun /* determine by signature whether we have ATA or ATAPI devices */
362*4882a593Smuzhiyun classes[0] = ata_sff_dev_classify(&link->device[0], devmask, &err);
363*4882a593Smuzhiyun
364*4882a593Smuzhiyun DPRINTK("classes[0]=%u\n", classes[0]);
365*4882a593Smuzhiyun return 0;
366*4882a593Smuzhiyun }
367*4882a593Smuzhiyun
sata_rcar_tf_load(struct ata_port * ap,const struct ata_taskfile * tf)368*4882a593Smuzhiyun static void sata_rcar_tf_load(struct ata_port *ap,
369*4882a593Smuzhiyun const struct ata_taskfile *tf)
370*4882a593Smuzhiyun {
371*4882a593Smuzhiyun struct ata_ioports *ioaddr = &ap->ioaddr;
372*4882a593Smuzhiyun unsigned int is_addr = tf->flags & ATA_TFLAG_ISADDR;
373*4882a593Smuzhiyun
374*4882a593Smuzhiyun if (tf->ctl != ap->last_ctl) {
375*4882a593Smuzhiyun iowrite32(tf->ctl, ioaddr->ctl_addr);
376*4882a593Smuzhiyun ap->last_ctl = tf->ctl;
377*4882a593Smuzhiyun ata_wait_idle(ap);
378*4882a593Smuzhiyun }
379*4882a593Smuzhiyun
380*4882a593Smuzhiyun if (is_addr && (tf->flags & ATA_TFLAG_LBA48)) {
381*4882a593Smuzhiyun iowrite32(tf->hob_feature, ioaddr->feature_addr);
382*4882a593Smuzhiyun iowrite32(tf->hob_nsect, ioaddr->nsect_addr);
383*4882a593Smuzhiyun iowrite32(tf->hob_lbal, ioaddr->lbal_addr);
384*4882a593Smuzhiyun iowrite32(tf->hob_lbam, ioaddr->lbam_addr);
385*4882a593Smuzhiyun iowrite32(tf->hob_lbah, ioaddr->lbah_addr);
386*4882a593Smuzhiyun VPRINTK("hob: feat 0x%X nsect 0x%X, lba 0x%X 0x%X 0x%X\n",
387*4882a593Smuzhiyun tf->hob_feature,
388*4882a593Smuzhiyun tf->hob_nsect,
389*4882a593Smuzhiyun tf->hob_lbal,
390*4882a593Smuzhiyun tf->hob_lbam,
391*4882a593Smuzhiyun tf->hob_lbah);
392*4882a593Smuzhiyun }
393*4882a593Smuzhiyun
394*4882a593Smuzhiyun if (is_addr) {
395*4882a593Smuzhiyun iowrite32(tf->feature, ioaddr->feature_addr);
396*4882a593Smuzhiyun iowrite32(tf->nsect, ioaddr->nsect_addr);
397*4882a593Smuzhiyun iowrite32(tf->lbal, ioaddr->lbal_addr);
398*4882a593Smuzhiyun iowrite32(tf->lbam, ioaddr->lbam_addr);
399*4882a593Smuzhiyun iowrite32(tf->lbah, ioaddr->lbah_addr);
400*4882a593Smuzhiyun VPRINTK("feat 0x%X nsect 0x%X lba 0x%X 0x%X 0x%X\n",
401*4882a593Smuzhiyun tf->feature,
402*4882a593Smuzhiyun tf->nsect,
403*4882a593Smuzhiyun tf->lbal,
404*4882a593Smuzhiyun tf->lbam,
405*4882a593Smuzhiyun tf->lbah);
406*4882a593Smuzhiyun }
407*4882a593Smuzhiyun
408*4882a593Smuzhiyun if (tf->flags & ATA_TFLAG_DEVICE) {
409*4882a593Smuzhiyun iowrite32(tf->device, ioaddr->device_addr);
410*4882a593Smuzhiyun VPRINTK("device 0x%X\n", tf->device);
411*4882a593Smuzhiyun }
412*4882a593Smuzhiyun
413*4882a593Smuzhiyun ata_wait_idle(ap);
414*4882a593Smuzhiyun }
415*4882a593Smuzhiyun
sata_rcar_tf_read(struct ata_port * ap,struct ata_taskfile * tf)416*4882a593Smuzhiyun static void sata_rcar_tf_read(struct ata_port *ap, struct ata_taskfile *tf)
417*4882a593Smuzhiyun {
418*4882a593Smuzhiyun struct ata_ioports *ioaddr = &ap->ioaddr;
419*4882a593Smuzhiyun
420*4882a593Smuzhiyun tf->command = sata_rcar_check_status(ap);
421*4882a593Smuzhiyun tf->feature = ioread32(ioaddr->error_addr);
422*4882a593Smuzhiyun tf->nsect = ioread32(ioaddr->nsect_addr);
423*4882a593Smuzhiyun tf->lbal = ioread32(ioaddr->lbal_addr);
424*4882a593Smuzhiyun tf->lbam = ioread32(ioaddr->lbam_addr);
425*4882a593Smuzhiyun tf->lbah = ioread32(ioaddr->lbah_addr);
426*4882a593Smuzhiyun tf->device = ioread32(ioaddr->device_addr);
427*4882a593Smuzhiyun
428*4882a593Smuzhiyun if (tf->flags & ATA_TFLAG_LBA48) {
429*4882a593Smuzhiyun iowrite32(tf->ctl | ATA_HOB, ioaddr->ctl_addr);
430*4882a593Smuzhiyun tf->hob_feature = ioread32(ioaddr->error_addr);
431*4882a593Smuzhiyun tf->hob_nsect = ioread32(ioaddr->nsect_addr);
432*4882a593Smuzhiyun tf->hob_lbal = ioread32(ioaddr->lbal_addr);
433*4882a593Smuzhiyun tf->hob_lbam = ioread32(ioaddr->lbam_addr);
434*4882a593Smuzhiyun tf->hob_lbah = ioread32(ioaddr->lbah_addr);
435*4882a593Smuzhiyun iowrite32(tf->ctl, ioaddr->ctl_addr);
436*4882a593Smuzhiyun ap->last_ctl = tf->ctl;
437*4882a593Smuzhiyun }
438*4882a593Smuzhiyun }
439*4882a593Smuzhiyun
sata_rcar_exec_command(struct ata_port * ap,const struct ata_taskfile * tf)440*4882a593Smuzhiyun static void sata_rcar_exec_command(struct ata_port *ap,
441*4882a593Smuzhiyun const struct ata_taskfile *tf)
442*4882a593Smuzhiyun {
443*4882a593Smuzhiyun DPRINTK("ata%u: cmd 0x%X\n", ap->print_id, tf->command);
444*4882a593Smuzhiyun
445*4882a593Smuzhiyun iowrite32(tf->command, ap->ioaddr.command_addr);
446*4882a593Smuzhiyun ata_sff_pause(ap);
447*4882a593Smuzhiyun }
448*4882a593Smuzhiyun
sata_rcar_data_xfer(struct ata_queued_cmd * qc,unsigned char * buf,unsigned int buflen,int rw)449*4882a593Smuzhiyun static unsigned int sata_rcar_data_xfer(struct ata_queued_cmd *qc,
450*4882a593Smuzhiyun unsigned char *buf,
451*4882a593Smuzhiyun unsigned int buflen, int rw)
452*4882a593Smuzhiyun {
453*4882a593Smuzhiyun struct ata_port *ap = qc->dev->link->ap;
454*4882a593Smuzhiyun void __iomem *data_addr = ap->ioaddr.data_addr;
455*4882a593Smuzhiyun unsigned int words = buflen >> 1;
456*4882a593Smuzhiyun
457*4882a593Smuzhiyun /* Transfer multiple of 2 bytes */
458*4882a593Smuzhiyun if (rw == READ)
459*4882a593Smuzhiyun sata_rcar_ioread16_rep(data_addr, buf, words);
460*4882a593Smuzhiyun else
461*4882a593Smuzhiyun sata_rcar_iowrite16_rep(data_addr, buf, words);
462*4882a593Smuzhiyun
463*4882a593Smuzhiyun /* Transfer trailing byte, if any. */
464*4882a593Smuzhiyun if (unlikely(buflen & 0x01)) {
465*4882a593Smuzhiyun unsigned char pad[2] = { };
466*4882a593Smuzhiyun
467*4882a593Smuzhiyun /* Point buf to the tail of buffer */
468*4882a593Smuzhiyun buf += buflen - 1;
469*4882a593Smuzhiyun
470*4882a593Smuzhiyun /*
471*4882a593Smuzhiyun * Use io*16_rep() accessors here as well to avoid pointlessly
472*4882a593Smuzhiyun * swapping bytes to and from on the big endian machines...
473*4882a593Smuzhiyun */
474*4882a593Smuzhiyun if (rw == READ) {
475*4882a593Smuzhiyun sata_rcar_ioread16_rep(data_addr, pad, 1);
476*4882a593Smuzhiyun *buf = pad[0];
477*4882a593Smuzhiyun } else {
478*4882a593Smuzhiyun pad[0] = *buf;
479*4882a593Smuzhiyun sata_rcar_iowrite16_rep(data_addr, pad, 1);
480*4882a593Smuzhiyun }
481*4882a593Smuzhiyun words++;
482*4882a593Smuzhiyun }
483*4882a593Smuzhiyun
484*4882a593Smuzhiyun return words << 1;
485*4882a593Smuzhiyun }
486*4882a593Smuzhiyun
sata_rcar_drain_fifo(struct ata_queued_cmd * qc)487*4882a593Smuzhiyun static void sata_rcar_drain_fifo(struct ata_queued_cmd *qc)
488*4882a593Smuzhiyun {
489*4882a593Smuzhiyun int count;
490*4882a593Smuzhiyun struct ata_port *ap;
491*4882a593Smuzhiyun
492*4882a593Smuzhiyun /* We only need to flush incoming data when a command was running */
493*4882a593Smuzhiyun if (qc == NULL || qc->dma_dir == DMA_TO_DEVICE)
494*4882a593Smuzhiyun return;
495*4882a593Smuzhiyun
496*4882a593Smuzhiyun ap = qc->ap;
497*4882a593Smuzhiyun /* Drain up to 64K of data before we give up this recovery method */
498*4882a593Smuzhiyun for (count = 0; (ap->ops->sff_check_status(ap) & ATA_DRQ) &&
499*4882a593Smuzhiyun count < 65536; count += 2)
500*4882a593Smuzhiyun ioread32(ap->ioaddr.data_addr);
501*4882a593Smuzhiyun
502*4882a593Smuzhiyun /* Can become DEBUG later */
503*4882a593Smuzhiyun if (count)
504*4882a593Smuzhiyun ata_port_dbg(ap, "drained %d bytes to clear DRQ\n", count);
505*4882a593Smuzhiyun }
506*4882a593Smuzhiyun
sata_rcar_scr_read(struct ata_link * link,unsigned int sc_reg,u32 * val)507*4882a593Smuzhiyun static int sata_rcar_scr_read(struct ata_link *link, unsigned int sc_reg,
508*4882a593Smuzhiyun u32 *val)
509*4882a593Smuzhiyun {
510*4882a593Smuzhiyun if (sc_reg > SCR_ACTIVE)
511*4882a593Smuzhiyun return -EINVAL;
512*4882a593Smuzhiyun
513*4882a593Smuzhiyun *val = ioread32(link->ap->ioaddr.scr_addr + (sc_reg << 2));
514*4882a593Smuzhiyun return 0;
515*4882a593Smuzhiyun }
516*4882a593Smuzhiyun
sata_rcar_scr_write(struct ata_link * link,unsigned int sc_reg,u32 val)517*4882a593Smuzhiyun static int sata_rcar_scr_write(struct ata_link *link, unsigned int sc_reg,
518*4882a593Smuzhiyun u32 val)
519*4882a593Smuzhiyun {
520*4882a593Smuzhiyun if (sc_reg > SCR_ACTIVE)
521*4882a593Smuzhiyun return -EINVAL;
522*4882a593Smuzhiyun
523*4882a593Smuzhiyun iowrite32(val, link->ap->ioaddr.scr_addr + (sc_reg << 2));
524*4882a593Smuzhiyun return 0;
525*4882a593Smuzhiyun }
526*4882a593Smuzhiyun
sata_rcar_bmdma_fill_sg(struct ata_queued_cmd * qc)527*4882a593Smuzhiyun static void sata_rcar_bmdma_fill_sg(struct ata_queued_cmd *qc)
528*4882a593Smuzhiyun {
529*4882a593Smuzhiyun struct ata_port *ap = qc->ap;
530*4882a593Smuzhiyun struct ata_bmdma_prd *prd = ap->bmdma_prd;
531*4882a593Smuzhiyun struct scatterlist *sg;
532*4882a593Smuzhiyun unsigned int si;
533*4882a593Smuzhiyun
534*4882a593Smuzhiyun for_each_sg(qc->sg, sg, qc->n_elem, si) {
535*4882a593Smuzhiyun u32 addr, sg_len;
536*4882a593Smuzhiyun
537*4882a593Smuzhiyun /*
538*4882a593Smuzhiyun * Note: h/w doesn't support 64-bit, so we unconditionally
539*4882a593Smuzhiyun * truncate dma_addr_t to u32.
540*4882a593Smuzhiyun */
541*4882a593Smuzhiyun addr = (u32)sg_dma_address(sg);
542*4882a593Smuzhiyun sg_len = sg_dma_len(sg);
543*4882a593Smuzhiyun
544*4882a593Smuzhiyun prd[si].addr = cpu_to_le32(addr);
545*4882a593Smuzhiyun prd[si].flags_len = cpu_to_le32(sg_len);
546*4882a593Smuzhiyun VPRINTK("PRD[%u] = (0x%X, 0x%X)\n", si, addr, sg_len);
547*4882a593Smuzhiyun }
548*4882a593Smuzhiyun
549*4882a593Smuzhiyun /* end-of-table flag */
550*4882a593Smuzhiyun prd[si - 1].addr |= cpu_to_le32(SATA_RCAR_DTEND);
551*4882a593Smuzhiyun }
552*4882a593Smuzhiyun
sata_rcar_qc_prep(struct ata_queued_cmd * qc)553*4882a593Smuzhiyun static enum ata_completion_errors sata_rcar_qc_prep(struct ata_queued_cmd *qc)
554*4882a593Smuzhiyun {
555*4882a593Smuzhiyun if (!(qc->flags & ATA_QCFLAG_DMAMAP))
556*4882a593Smuzhiyun return AC_ERR_OK;
557*4882a593Smuzhiyun
558*4882a593Smuzhiyun sata_rcar_bmdma_fill_sg(qc);
559*4882a593Smuzhiyun
560*4882a593Smuzhiyun return AC_ERR_OK;
561*4882a593Smuzhiyun }
562*4882a593Smuzhiyun
sata_rcar_bmdma_setup(struct ata_queued_cmd * qc)563*4882a593Smuzhiyun static void sata_rcar_bmdma_setup(struct ata_queued_cmd *qc)
564*4882a593Smuzhiyun {
565*4882a593Smuzhiyun struct ata_port *ap = qc->ap;
566*4882a593Smuzhiyun unsigned int rw = qc->tf.flags & ATA_TFLAG_WRITE;
567*4882a593Smuzhiyun struct sata_rcar_priv *priv = ap->host->private_data;
568*4882a593Smuzhiyun void __iomem *base = priv->base;
569*4882a593Smuzhiyun u32 dmactl;
570*4882a593Smuzhiyun
571*4882a593Smuzhiyun /* load PRD table addr. */
572*4882a593Smuzhiyun mb(); /* make sure PRD table writes are visible to controller */
573*4882a593Smuzhiyun iowrite32(ap->bmdma_prd_dma, base + ATAPI_DTB_ADR_REG);
574*4882a593Smuzhiyun
575*4882a593Smuzhiyun /* specify data direction, triple-check start bit is clear */
576*4882a593Smuzhiyun dmactl = ioread32(base + ATAPI_CONTROL1_REG);
577*4882a593Smuzhiyun dmactl &= ~(ATAPI_CONTROL1_RW | ATAPI_CONTROL1_STOP);
578*4882a593Smuzhiyun if (dmactl & ATAPI_CONTROL1_START) {
579*4882a593Smuzhiyun dmactl &= ~ATAPI_CONTROL1_START;
580*4882a593Smuzhiyun dmactl |= ATAPI_CONTROL1_STOP;
581*4882a593Smuzhiyun }
582*4882a593Smuzhiyun if (!rw)
583*4882a593Smuzhiyun dmactl |= ATAPI_CONTROL1_RW;
584*4882a593Smuzhiyun iowrite32(dmactl, base + ATAPI_CONTROL1_REG);
585*4882a593Smuzhiyun
586*4882a593Smuzhiyun /* issue r/w command */
587*4882a593Smuzhiyun ap->ops->sff_exec_command(ap, &qc->tf);
588*4882a593Smuzhiyun }
589*4882a593Smuzhiyun
sata_rcar_bmdma_start(struct ata_queued_cmd * qc)590*4882a593Smuzhiyun static void sata_rcar_bmdma_start(struct ata_queued_cmd *qc)
591*4882a593Smuzhiyun {
592*4882a593Smuzhiyun struct ata_port *ap = qc->ap;
593*4882a593Smuzhiyun struct sata_rcar_priv *priv = ap->host->private_data;
594*4882a593Smuzhiyun void __iomem *base = priv->base;
595*4882a593Smuzhiyun u32 dmactl;
596*4882a593Smuzhiyun
597*4882a593Smuzhiyun /* start host DMA transaction */
598*4882a593Smuzhiyun dmactl = ioread32(base + ATAPI_CONTROL1_REG);
599*4882a593Smuzhiyun dmactl &= ~ATAPI_CONTROL1_STOP;
600*4882a593Smuzhiyun dmactl |= ATAPI_CONTROL1_START;
601*4882a593Smuzhiyun iowrite32(dmactl, base + ATAPI_CONTROL1_REG);
602*4882a593Smuzhiyun }
603*4882a593Smuzhiyun
sata_rcar_bmdma_stop(struct ata_queued_cmd * qc)604*4882a593Smuzhiyun static void sata_rcar_bmdma_stop(struct ata_queued_cmd *qc)
605*4882a593Smuzhiyun {
606*4882a593Smuzhiyun struct ata_port *ap = qc->ap;
607*4882a593Smuzhiyun struct sata_rcar_priv *priv = ap->host->private_data;
608*4882a593Smuzhiyun void __iomem *base = priv->base;
609*4882a593Smuzhiyun u32 dmactl;
610*4882a593Smuzhiyun
611*4882a593Smuzhiyun /* force termination of DMA transfer if active */
612*4882a593Smuzhiyun dmactl = ioread32(base + ATAPI_CONTROL1_REG);
613*4882a593Smuzhiyun if (dmactl & ATAPI_CONTROL1_START) {
614*4882a593Smuzhiyun dmactl &= ~ATAPI_CONTROL1_START;
615*4882a593Smuzhiyun dmactl |= ATAPI_CONTROL1_STOP;
616*4882a593Smuzhiyun iowrite32(dmactl, base + ATAPI_CONTROL1_REG);
617*4882a593Smuzhiyun }
618*4882a593Smuzhiyun
619*4882a593Smuzhiyun /* one-PIO-cycle guaranteed wait, per spec, for HDMA1:0 transition */
620*4882a593Smuzhiyun ata_sff_dma_pause(ap);
621*4882a593Smuzhiyun }
622*4882a593Smuzhiyun
sata_rcar_bmdma_status(struct ata_port * ap)623*4882a593Smuzhiyun static u8 sata_rcar_bmdma_status(struct ata_port *ap)
624*4882a593Smuzhiyun {
625*4882a593Smuzhiyun struct sata_rcar_priv *priv = ap->host->private_data;
626*4882a593Smuzhiyun u8 host_stat = 0;
627*4882a593Smuzhiyun u32 status;
628*4882a593Smuzhiyun
629*4882a593Smuzhiyun status = ioread32(priv->base + ATAPI_STATUS_REG);
630*4882a593Smuzhiyun if (status & ATAPI_STATUS_DEVINT)
631*4882a593Smuzhiyun host_stat |= ATA_DMA_INTR;
632*4882a593Smuzhiyun if (status & ATAPI_STATUS_ACT)
633*4882a593Smuzhiyun host_stat |= ATA_DMA_ACTIVE;
634*4882a593Smuzhiyun
635*4882a593Smuzhiyun return host_stat;
636*4882a593Smuzhiyun }
637*4882a593Smuzhiyun
638*4882a593Smuzhiyun static struct scsi_host_template sata_rcar_sht = {
639*4882a593Smuzhiyun ATA_BASE_SHT(DRV_NAME),
640*4882a593Smuzhiyun /*
641*4882a593Smuzhiyun * This controller allows transfer chunks up to 512MB which cross 64KB
642*4882a593Smuzhiyun * boundaries, therefore the DMA limits are more relaxed than standard
643*4882a593Smuzhiyun * ATA SFF.
644*4882a593Smuzhiyun */
645*4882a593Smuzhiyun .sg_tablesize = ATA_MAX_PRD,
646*4882a593Smuzhiyun .dma_boundary = SATA_RCAR_DMA_BOUNDARY,
647*4882a593Smuzhiyun };
648*4882a593Smuzhiyun
649*4882a593Smuzhiyun static struct ata_port_operations sata_rcar_port_ops = {
650*4882a593Smuzhiyun .inherits = &ata_bmdma_port_ops,
651*4882a593Smuzhiyun
652*4882a593Smuzhiyun .freeze = sata_rcar_freeze,
653*4882a593Smuzhiyun .thaw = sata_rcar_thaw,
654*4882a593Smuzhiyun .softreset = sata_rcar_softreset,
655*4882a593Smuzhiyun
656*4882a593Smuzhiyun .scr_read = sata_rcar_scr_read,
657*4882a593Smuzhiyun .scr_write = sata_rcar_scr_write,
658*4882a593Smuzhiyun
659*4882a593Smuzhiyun .sff_dev_select = sata_rcar_dev_select,
660*4882a593Smuzhiyun .sff_set_devctl = sata_rcar_set_devctl,
661*4882a593Smuzhiyun .sff_check_status = sata_rcar_check_status,
662*4882a593Smuzhiyun .sff_check_altstatus = sata_rcar_check_altstatus,
663*4882a593Smuzhiyun .sff_tf_load = sata_rcar_tf_load,
664*4882a593Smuzhiyun .sff_tf_read = sata_rcar_tf_read,
665*4882a593Smuzhiyun .sff_exec_command = sata_rcar_exec_command,
666*4882a593Smuzhiyun .sff_data_xfer = sata_rcar_data_xfer,
667*4882a593Smuzhiyun .sff_drain_fifo = sata_rcar_drain_fifo,
668*4882a593Smuzhiyun
669*4882a593Smuzhiyun .qc_prep = sata_rcar_qc_prep,
670*4882a593Smuzhiyun
671*4882a593Smuzhiyun .bmdma_setup = sata_rcar_bmdma_setup,
672*4882a593Smuzhiyun .bmdma_start = sata_rcar_bmdma_start,
673*4882a593Smuzhiyun .bmdma_stop = sata_rcar_bmdma_stop,
674*4882a593Smuzhiyun .bmdma_status = sata_rcar_bmdma_status,
675*4882a593Smuzhiyun };
676*4882a593Smuzhiyun
sata_rcar_serr_interrupt(struct ata_port * ap)677*4882a593Smuzhiyun static void sata_rcar_serr_interrupt(struct ata_port *ap)
678*4882a593Smuzhiyun {
679*4882a593Smuzhiyun struct sata_rcar_priv *priv = ap->host->private_data;
680*4882a593Smuzhiyun struct ata_eh_info *ehi = &ap->link.eh_info;
681*4882a593Smuzhiyun int freeze = 0;
682*4882a593Smuzhiyun u32 serror;
683*4882a593Smuzhiyun
684*4882a593Smuzhiyun serror = ioread32(priv->base + SCRSERR_REG);
685*4882a593Smuzhiyun if (!serror)
686*4882a593Smuzhiyun return;
687*4882a593Smuzhiyun
688*4882a593Smuzhiyun DPRINTK("SError @host_intr: 0x%x\n", serror);
689*4882a593Smuzhiyun
690*4882a593Smuzhiyun /* first, analyze and record host port events */
691*4882a593Smuzhiyun ata_ehi_clear_desc(ehi);
692*4882a593Smuzhiyun
693*4882a593Smuzhiyun if (serror & (SERR_DEV_XCHG | SERR_PHYRDY_CHG)) {
694*4882a593Smuzhiyun /* Setup a soft-reset EH action */
695*4882a593Smuzhiyun ata_ehi_hotplugged(ehi);
696*4882a593Smuzhiyun ata_ehi_push_desc(ehi, "%s", "hotplug");
697*4882a593Smuzhiyun
698*4882a593Smuzhiyun freeze = serror & SERR_COMM_WAKE ? 0 : 1;
699*4882a593Smuzhiyun }
700*4882a593Smuzhiyun
701*4882a593Smuzhiyun /* freeze or abort */
702*4882a593Smuzhiyun if (freeze)
703*4882a593Smuzhiyun ata_port_freeze(ap);
704*4882a593Smuzhiyun else
705*4882a593Smuzhiyun ata_port_abort(ap);
706*4882a593Smuzhiyun }
707*4882a593Smuzhiyun
sata_rcar_ata_interrupt(struct ata_port * ap)708*4882a593Smuzhiyun static void sata_rcar_ata_interrupt(struct ata_port *ap)
709*4882a593Smuzhiyun {
710*4882a593Smuzhiyun struct ata_queued_cmd *qc;
711*4882a593Smuzhiyun int handled = 0;
712*4882a593Smuzhiyun
713*4882a593Smuzhiyun qc = ata_qc_from_tag(ap, ap->link.active_tag);
714*4882a593Smuzhiyun if (qc)
715*4882a593Smuzhiyun handled |= ata_bmdma_port_intr(ap, qc);
716*4882a593Smuzhiyun
717*4882a593Smuzhiyun /* be sure to clear ATA interrupt */
718*4882a593Smuzhiyun if (!handled)
719*4882a593Smuzhiyun sata_rcar_check_status(ap);
720*4882a593Smuzhiyun }
721*4882a593Smuzhiyun
sata_rcar_interrupt(int irq,void * dev_instance)722*4882a593Smuzhiyun static irqreturn_t sata_rcar_interrupt(int irq, void *dev_instance)
723*4882a593Smuzhiyun {
724*4882a593Smuzhiyun struct ata_host *host = dev_instance;
725*4882a593Smuzhiyun struct sata_rcar_priv *priv = host->private_data;
726*4882a593Smuzhiyun void __iomem *base = priv->base;
727*4882a593Smuzhiyun unsigned int handled = 0;
728*4882a593Smuzhiyun struct ata_port *ap;
729*4882a593Smuzhiyun u32 sataintstat;
730*4882a593Smuzhiyun unsigned long flags;
731*4882a593Smuzhiyun
732*4882a593Smuzhiyun spin_lock_irqsave(&host->lock, flags);
733*4882a593Smuzhiyun
734*4882a593Smuzhiyun sataintstat = ioread32(base + SATAINTSTAT_REG);
735*4882a593Smuzhiyun sataintstat &= SATA_RCAR_INT_MASK;
736*4882a593Smuzhiyun if (!sataintstat)
737*4882a593Smuzhiyun goto done;
738*4882a593Smuzhiyun /* ack */
739*4882a593Smuzhiyun iowrite32(~sataintstat & priv->sataint_mask, base + SATAINTSTAT_REG);
740*4882a593Smuzhiyun
741*4882a593Smuzhiyun ap = host->ports[0];
742*4882a593Smuzhiyun
743*4882a593Smuzhiyun if (sataintstat & SATAINTSTAT_ATA)
744*4882a593Smuzhiyun sata_rcar_ata_interrupt(ap);
745*4882a593Smuzhiyun
746*4882a593Smuzhiyun if (sataintstat & SATAINTSTAT_SERR)
747*4882a593Smuzhiyun sata_rcar_serr_interrupt(ap);
748*4882a593Smuzhiyun
749*4882a593Smuzhiyun handled = 1;
750*4882a593Smuzhiyun done:
751*4882a593Smuzhiyun spin_unlock_irqrestore(&host->lock, flags);
752*4882a593Smuzhiyun
753*4882a593Smuzhiyun return IRQ_RETVAL(handled);
754*4882a593Smuzhiyun }
755*4882a593Smuzhiyun
sata_rcar_setup_port(struct ata_host * host)756*4882a593Smuzhiyun static void sata_rcar_setup_port(struct ata_host *host)
757*4882a593Smuzhiyun {
758*4882a593Smuzhiyun struct ata_port *ap = host->ports[0];
759*4882a593Smuzhiyun struct ata_ioports *ioaddr = &ap->ioaddr;
760*4882a593Smuzhiyun struct sata_rcar_priv *priv = host->private_data;
761*4882a593Smuzhiyun void __iomem *base = priv->base;
762*4882a593Smuzhiyun
763*4882a593Smuzhiyun ap->ops = &sata_rcar_port_ops;
764*4882a593Smuzhiyun ap->pio_mask = ATA_PIO4;
765*4882a593Smuzhiyun ap->udma_mask = ATA_UDMA6;
766*4882a593Smuzhiyun ap->flags |= ATA_FLAG_SATA;
767*4882a593Smuzhiyun
768*4882a593Smuzhiyun if (priv->type == RCAR_R8A7790_ES1_SATA)
769*4882a593Smuzhiyun ap->flags |= ATA_FLAG_NO_DIPM;
770*4882a593Smuzhiyun
771*4882a593Smuzhiyun ioaddr->cmd_addr = base + SDATA_REG;
772*4882a593Smuzhiyun ioaddr->ctl_addr = base + SSDEVCON_REG;
773*4882a593Smuzhiyun ioaddr->scr_addr = base + SCRSSTS_REG;
774*4882a593Smuzhiyun ioaddr->altstatus_addr = ioaddr->ctl_addr;
775*4882a593Smuzhiyun
776*4882a593Smuzhiyun ioaddr->data_addr = ioaddr->cmd_addr + (ATA_REG_DATA << 2);
777*4882a593Smuzhiyun ioaddr->error_addr = ioaddr->cmd_addr + (ATA_REG_ERR << 2);
778*4882a593Smuzhiyun ioaddr->feature_addr = ioaddr->cmd_addr + (ATA_REG_FEATURE << 2);
779*4882a593Smuzhiyun ioaddr->nsect_addr = ioaddr->cmd_addr + (ATA_REG_NSECT << 2);
780*4882a593Smuzhiyun ioaddr->lbal_addr = ioaddr->cmd_addr + (ATA_REG_LBAL << 2);
781*4882a593Smuzhiyun ioaddr->lbam_addr = ioaddr->cmd_addr + (ATA_REG_LBAM << 2);
782*4882a593Smuzhiyun ioaddr->lbah_addr = ioaddr->cmd_addr + (ATA_REG_LBAH << 2);
783*4882a593Smuzhiyun ioaddr->device_addr = ioaddr->cmd_addr + (ATA_REG_DEVICE << 2);
784*4882a593Smuzhiyun ioaddr->status_addr = ioaddr->cmd_addr + (ATA_REG_STATUS << 2);
785*4882a593Smuzhiyun ioaddr->command_addr = ioaddr->cmd_addr + (ATA_REG_CMD << 2);
786*4882a593Smuzhiyun }
787*4882a593Smuzhiyun
sata_rcar_init_module(struct sata_rcar_priv * priv)788*4882a593Smuzhiyun static void sata_rcar_init_module(struct sata_rcar_priv *priv)
789*4882a593Smuzhiyun {
790*4882a593Smuzhiyun void __iomem *base = priv->base;
791*4882a593Smuzhiyun u32 val;
792*4882a593Smuzhiyun
793*4882a593Smuzhiyun /* SATA-IP reset state */
794*4882a593Smuzhiyun val = ioread32(base + ATAPI_CONTROL1_REG);
795*4882a593Smuzhiyun val |= ATAPI_CONTROL1_RESET;
796*4882a593Smuzhiyun iowrite32(val, base + ATAPI_CONTROL1_REG);
797*4882a593Smuzhiyun
798*4882a593Smuzhiyun /* ISM mode, PRD mode, DTEND flag at bit 0 */
799*4882a593Smuzhiyun val = ioread32(base + ATAPI_CONTROL1_REG);
800*4882a593Smuzhiyun val |= ATAPI_CONTROL1_ISM;
801*4882a593Smuzhiyun val |= ATAPI_CONTROL1_DESE;
802*4882a593Smuzhiyun val |= ATAPI_CONTROL1_DTA32M;
803*4882a593Smuzhiyun iowrite32(val, base + ATAPI_CONTROL1_REG);
804*4882a593Smuzhiyun
805*4882a593Smuzhiyun /* Release the SATA-IP from the reset state */
806*4882a593Smuzhiyun val = ioread32(base + ATAPI_CONTROL1_REG);
807*4882a593Smuzhiyun val &= ~ATAPI_CONTROL1_RESET;
808*4882a593Smuzhiyun iowrite32(val, base + ATAPI_CONTROL1_REG);
809*4882a593Smuzhiyun
810*4882a593Smuzhiyun /* ack and mask */
811*4882a593Smuzhiyun iowrite32(0, base + SATAINTSTAT_REG);
812*4882a593Smuzhiyun iowrite32(priv->sataint_mask, base + SATAINTMASK_REG);
813*4882a593Smuzhiyun
814*4882a593Smuzhiyun /* enable interrupts */
815*4882a593Smuzhiyun iowrite32(ATAPI_INT_ENABLE_SATAINT, base + ATAPI_INT_ENABLE_REG);
816*4882a593Smuzhiyun }
817*4882a593Smuzhiyun
sata_rcar_init_controller(struct ata_host * host)818*4882a593Smuzhiyun static void sata_rcar_init_controller(struct ata_host *host)
819*4882a593Smuzhiyun {
820*4882a593Smuzhiyun struct sata_rcar_priv *priv = host->private_data;
821*4882a593Smuzhiyun
822*4882a593Smuzhiyun priv->sataint_mask = SATAINTMASK_ALL_GEN2;
823*4882a593Smuzhiyun
824*4882a593Smuzhiyun /* reset and setup phy */
825*4882a593Smuzhiyun switch (priv->type) {
826*4882a593Smuzhiyun case RCAR_GEN1_SATA:
827*4882a593Smuzhiyun priv->sataint_mask = SATAINTMASK_ALL_GEN1;
828*4882a593Smuzhiyun sata_rcar_gen1_phy_init(priv);
829*4882a593Smuzhiyun break;
830*4882a593Smuzhiyun case RCAR_GEN2_SATA:
831*4882a593Smuzhiyun case RCAR_R8A7790_ES1_SATA:
832*4882a593Smuzhiyun sata_rcar_gen2_phy_init(priv);
833*4882a593Smuzhiyun break;
834*4882a593Smuzhiyun case RCAR_GEN3_SATA:
835*4882a593Smuzhiyun break;
836*4882a593Smuzhiyun default:
837*4882a593Smuzhiyun dev_warn(host->dev, "SATA phy is not initialized\n");
838*4882a593Smuzhiyun break;
839*4882a593Smuzhiyun }
840*4882a593Smuzhiyun
841*4882a593Smuzhiyun sata_rcar_init_module(priv);
842*4882a593Smuzhiyun }
843*4882a593Smuzhiyun
844*4882a593Smuzhiyun static const struct of_device_id sata_rcar_match[] = {
845*4882a593Smuzhiyun {
846*4882a593Smuzhiyun /* Deprecated by "renesas,sata-r8a7779" */
847*4882a593Smuzhiyun .compatible = "renesas,rcar-sata",
848*4882a593Smuzhiyun .data = (void *)RCAR_GEN1_SATA,
849*4882a593Smuzhiyun },
850*4882a593Smuzhiyun {
851*4882a593Smuzhiyun .compatible = "renesas,sata-r8a7779",
852*4882a593Smuzhiyun .data = (void *)RCAR_GEN1_SATA,
853*4882a593Smuzhiyun },
854*4882a593Smuzhiyun {
855*4882a593Smuzhiyun .compatible = "renesas,sata-r8a7790",
856*4882a593Smuzhiyun .data = (void *)RCAR_GEN2_SATA
857*4882a593Smuzhiyun },
858*4882a593Smuzhiyun {
859*4882a593Smuzhiyun .compatible = "renesas,sata-r8a7790-es1",
860*4882a593Smuzhiyun .data = (void *)RCAR_R8A7790_ES1_SATA
861*4882a593Smuzhiyun },
862*4882a593Smuzhiyun {
863*4882a593Smuzhiyun .compatible = "renesas,sata-r8a7791",
864*4882a593Smuzhiyun .data = (void *)RCAR_GEN2_SATA
865*4882a593Smuzhiyun },
866*4882a593Smuzhiyun {
867*4882a593Smuzhiyun .compatible = "renesas,sata-r8a7793",
868*4882a593Smuzhiyun .data = (void *)RCAR_GEN2_SATA
869*4882a593Smuzhiyun },
870*4882a593Smuzhiyun {
871*4882a593Smuzhiyun .compatible = "renesas,sata-r8a7795",
872*4882a593Smuzhiyun .data = (void *)RCAR_GEN3_SATA
873*4882a593Smuzhiyun },
874*4882a593Smuzhiyun {
875*4882a593Smuzhiyun .compatible = "renesas,rcar-gen2-sata",
876*4882a593Smuzhiyun .data = (void *)RCAR_GEN2_SATA
877*4882a593Smuzhiyun },
878*4882a593Smuzhiyun {
879*4882a593Smuzhiyun .compatible = "renesas,rcar-gen3-sata",
880*4882a593Smuzhiyun .data = (void *)RCAR_GEN3_SATA
881*4882a593Smuzhiyun },
882*4882a593Smuzhiyun { },
883*4882a593Smuzhiyun };
884*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, sata_rcar_match);
885*4882a593Smuzhiyun
sata_rcar_probe(struct platform_device * pdev)886*4882a593Smuzhiyun static int sata_rcar_probe(struct platform_device *pdev)
887*4882a593Smuzhiyun {
888*4882a593Smuzhiyun struct device *dev = &pdev->dev;
889*4882a593Smuzhiyun struct ata_host *host;
890*4882a593Smuzhiyun struct sata_rcar_priv *priv;
891*4882a593Smuzhiyun struct resource *mem;
892*4882a593Smuzhiyun int irq;
893*4882a593Smuzhiyun int ret = 0;
894*4882a593Smuzhiyun
895*4882a593Smuzhiyun irq = platform_get_irq(pdev, 0);
896*4882a593Smuzhiyun if (irq < 0)
897*4882a593Smuzhiyun return irq;
898*4882a593Smuzhiyun if (!irq)
899*4882a593Smuzhiyun return -EINVAL;
900*4882a593Smuzhiyun
901*4882a593Smuzhiyun priv = devm_kzalloc(dev, sizeof(struct sata_rcar_priv), GFP_KERNEL);
902*4882a593Smuzhiyun if (!priv)
903*4882a593Smuzhiyun return -ENOMEM;
904*4882a593Smuzhiyun
905*4882a593Smuzhiyun priv->type = (enum sata_rcar_type)of_device_get_match_data(dev);
906*4882a593Smuzhiyun
907*4882a593Smuzhiyun pm_runtime_enable(dev);
908*4882a593Smuzhiyun ret = pm_runtime_get_sync(dev);
909*4882a593Smuzhiyun if (ret < 0)
910*4882a593Smuzhiyun goto err_pm_put;
911*4882a593Smuzhiyun
912*4882a593Smuzhiyun host = ata_host_alloc(dev, 1);
913*4882a593Smuzhiyun if (!host) {
914*4882a593Smuzhiyun ret = -ENOMEM;
915*4882a593Smuzhiyun goto err_pm_put;
916*4882a593Smuzhiyun }
917*4882a593Smuzhiyun
918*4882a593Smuzhiyun host->private_data = priv;
919*4882a593Smuzhiyun
920*4882a593Smuzhiyun mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
921*4882a593Smuzhiyun priv->base = devm_ioremap_resource(dev, mem);
922*4882a593Smuzhiyun if (IS_ERR(priv->base)) {
923*4882a593Smuzhiyun ret = PTR_ERR(priv->base);
924*4882a593Smuzhiyun goto err_pm_put;
925*4882a593Smuzhiyun }
926*4882a593Smuzhiyun
927*4882a593Smuzhiyun /* setup port */
928*4882a593Smuzhiyun sata_rcar_setup_port(host);
929*4882a593Smuzhiyun
930*4882a593Smuzhiyun /* initialize host controller */
931*4882a593Smuzhiyun sata_rcar_init_controller(host);
932*4882a593Smuzhiyun
933*4882a593Smuzhiyun ret = ata_host_activate(host, irq, sata_rcar_interrupt, 0,
934*4882a593Smuzhiyun &sata_rcar_sht);
935*4882a593Smuzhiyun if (!ret)
936*4882a593Smuzhiyun return 0;
937*4882a593Smuzhiyun
938*4882a593Smuzhiyun err_pm_put:
939*4882a593Smuzhiyun pm_runtime_put(dev);
940*4882a593Smuzhiyun pm_runtime_disable(dev);
941*4882a593Smuzhiyun return ret;
942*4882a593Smuzhiyun }
943*4882a593Smuzhiyun
sata_rcar_remove(struct platform_device * pdev)944*4882a593Smuzhiyun static int sata_rcar_remove(struct platform_device *pdev)
945*4882a593Smuzhiyun {
946*4882a593Smuzhiyun struct ata_host *host = platform_get_drvdata(pdev);
947*4882a593Smuzhiyun struct sata_rcar_priv *priv = host->private_data;
948*4882a593Smuzhiyun void __iomem *base = priv->base;
949*4882a593Smuzhiyun
950*4882a593Smuzhiyun ata_host_detach(host);
951*4882a593Smuzhiyun
952*4882a593Smuzhiyun /* disable interrupts */
953*4882a593Smuzhiyun iowrite32(0, base + ATAPI_INT_ENABLE_REG);
954*4882a593Smuzhiyun /* ack and mask */
955*4882a593Smuzhiyun iowrite32(0, base + SATAINTSTAT_REG);
956*4882a593Smuzhiyun iowrite32(priv->sataint_mask, base + SATAINTMASK_REG);
957*4882a593Smuzhiyun
958*4882a593Smuzhiyun pm_runtime_put(&pdev->dev);
959*4882a593Smuzhiyun pm_runtime_disable(&pdev->dev);
960*4882a593Smuzhiyun
961*4882a593Smuzhiyun return 0;
962*4882a593Smuzhiyun }
963*4882a593Smuzhiyun
964*4882a593Smuzhiyun #ifdef CONFIG_PM_SLEEP
sata_rcar_suspend(struct device * dev)965*4882a593Smuzhiyun static int sata_rcar_suspend(struct device *dev)
966*4882a593Smuzhiyun {
967*4882a593Smuzhiyun struct ata_host *host = dev_get_drvdata(dev);
968*4882a593Smuzhiyun struct sata_rcar_priv *priv = host->private_data;
969*4882a593Smuzhiyun void __iomem *base = priv->base;
970*4882a593Smuzhiyun int ret;
971*4882a593Smuzhiyun
972*4882a593Smuzhiyun ret = ata_host_suspend(host, PMSG_SUSPEND);
973*4882a593Smuzhiyun if (!ret) {
974*4882a593Smuzhiyun /* disable interrupts */
975*4882a593Smuzhiyun iowrite32(0, base + ATAPI_INT_ENABLE_REG);
976*4882a593Smuzhiyun /* mask */
977*4882a593Smuzhiyun iowrite32(priv->sataint_mask, base + SATAINTMASK_REG);
978*4882a593Smuzhiyun
979*4882a593Smuzhiyun pm_runtime_put(dev);
980*4882a593Smuzhiyun }
981*4882a593Smuzhiyun
982*4882a593Smuzhiyun return ret;
983*4882a593Smuzhiyun }
984*4882a593Smuzhiyun
sata_rcar_resume(struct device * dev)985*4882a593Smuzhiyun static int sata_rcar_resume(struct device *dev)
986*4882a593Smuzhiyun {
987*4882a593Smuzhiyun struct ata_host *host = dev_get_drvdata(dev);
988*4882a593Smuzhiyun struct sata_rcar_priv *priv = host->private_data;
989*4882a593Smuzhiyun void __iomem *base = priv->base;
990*4882a593Smuzhiyun int ret;
991*4882a593Smuzhiyun
992*4882a593Smuzhiyun ret = pm_runtime_get_sync(dev);
993*4882a593Smuzhiyun if (ret < 0) {
994*4882a593Smuzhiyun pm_runtime_put(dev);
995*4882a593Smuzhiyun return ret;
996*4882a593Smuzhiyun }
997*4882a593Smuzhiyun
998*4882a593Smuzhiyun if (priv->type == RCAR_GEN3_SATA) {
999*4882a593Smuzhiyun sata_rcar_init_module(priv);
1000*4882a593Smuzhiyun } else {
1001*4882a593Smuzhiyun /* ack and mask */
1002*4882a593Smuzhiyun iowrite32(0, base + SATAINTSTAT_REG);
1003*4882a593Smuzhiyun iowrite32(priv->sataint_mask, base + SATAINTMASK_REG);
1004*4882a593Smuzhiyun
1005*4882a593Smuzhiyun /* enable interrupts */
1006*4882a593Smuzhiyun iowrite32(ATAPI_INT_ENABLE_SATAINT,
1007*4882a593Smuzhiyun base + ATAPI_INT_ENABLE_REG);
1008*4882a593Smuzhiyun }
1009*4882a593Smuzhiyun
1010*4882a593Smuzhiyun ata_host_resume(host);
1011*4882a593Smuzhiyun
1012*4882a593Smuzhiyun return 0;
1013*4882a593Smuzhiyun }
1014*4882a593Smuzhiyun
sata_rcar_restore(struct device * dev)1015*4882a593Smuzhiyun static int sata_rcar_restore(struct device *dev)
1016*4882a593Smuzhiyun {
1017*4882a593Smuzhiyun struct ata_host *host = dev_get_drvdata(dev);
1018*4882a593Smuzhiyun int ret;
1019*4882a593Smuzhiyun
1020*4882a593Smuzhiyun ret = pm_runtime_get_sync(dev);
1021*4882a593Smuzhiyun if (ret < 0) {
1022*4882a593Smuzhiyun pm_runtime_put(dev);
1023*4882a593Smuzhiyun return ret;
1024*4882a593Smuzhiyun }
1025*4882a593Smuzhiyun
1026*4882a593Smuzhiyun sata_rcar_setup_port(host);
1027*4882a593Smuzhiyun
1028*4882a593Smuzhiyun /* initialize host controller */
1029*4882a593Smuzhiyun sata_rcar_init_controller(host);
1030*4882a593Smuzhiyun
1031*4882a593Smuzhiyun ata_host_resume(host);
1032*4882a593Smuzhiyun
1033*4882a593Smuzhiyun return 0;
1034*4882a593Smuzhiyun }
1035*4882a593Smuzhiyun
1036*4882a593Smuzhiyun static const struct dev_pm_ops sata_rcar_pm_ops = {
1037*4882a593Smuzhiyun .suspend = sata_rcar_suspend,
1038*4882a593Smuzhiyun .resume = sata_rcar_resume,
1039*4882a593Smuzhiyun .freeze = sata_rcar_suspend,
1040*4882a593Smuzhiyun .thaw = sata_rcar_resume,
1041*4882a593Smuzhiyun .poweroff = sata_rcar_suspend,
1042*4882a593Smuzhiyun .restore = sata_rcar_restore,
1043*4882a593Smuzhiyun };
1044*4882a593Smuzhiyun #endif
1045*4882a593Smuzhiyun
1046*4882a593Smuzhiyun static struct platform_driver sata_rcar_driver = {
1047*4882a593Smuzhiyun .probe = sata_rcar_probe,
1048*4882a593Smuzhiyun .remove = sata_rcar_remove,
1049*4882a593Smuzhiyun .driver = {
1050*4882a593Smuzhiyun .name = DRV_NAME,
1051*4882a593Smuzhiyun .of_match_table = sata_rcar_match,
1052*4882a593Smuzhiyun #ifdef CONFIG_PM_SLEEP
1053*4882a593Smuzhiyun .pm = &sata_rcar_pm_ops,
1054*4882a593Smuzhiyun #endif
1055*4882a593Smuzhiyun },
1056*4882a593Smuzhiyun };
1057*4882a593Smuzhiyun
1058*4882a593Smuzhiyun module_platform_driver(sata_rcar_driver);
1059*4882a593Smuzhiyun
1060*4882a593Smuzhiyun MODULE_LICENSE("GPL");
1061*4882a593Smuzhiyun MODULE_AUTHOR("Vladimir Barinov");
1062*4882a593Smuzhiyun MODULE_DESCRIPTION("Renesas R-Car SATA controller low level driver");
1063