xref: /OK3568_Linux_fs/kernel/drivers/ata/sata_qstor.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  *  sata_qstor.c - Pacific Digital Corporation QStor SATA
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  *  Maintained by:  Mark Lord <mlord@pobox.com>
6*4882a593Smuzhiyun  *
7*4882a593Smuzhiyun  *  Copyright 2005 Pacific Digital Corporation.
8*4882a593Smuzhiyun  *  (OSL/GPL code release authorized by Jalil Fadavi).
9*4882a593Smuzhiyun  *
10*4882a593Smuzhiyun  *  libata documentation is available via 'make {ps|pdf}docs',
11*4882a593Smuzhiyun  *  as Documentation/driver-api/libata.rst
12*4882a593Smuzhiyun  */
13*4882a593Smuzhiyun 
14*4882a593Smuzhiyun #include <linux/kernel.h>
15*4882a593Smuzhiyun #include <linux/module.h>
16*4882a593Smuzhiyun #include <linux/gfp.h>
17*4882a593Smuzhiyun #include <linux/pci.h>
18*4882a593Smuzhiyun #include <linux/blkdev.h>
19*4882a593Smuzhiyun #include <linux/delay.h>
20*4882a593Smuzhiyun #include <linux/interrupt.h>
21*4882a593Smuzhiyun #include <linux/device.h>
22*4882a593Smuzhiyun #include <scsi/scsi_host.h>
23*4882a593Smuzhiyun #include <linux/libata.h>
24*4882a593Smuzhiyun 
25*4882a593Smuzhiyun #define DRV_NAME	"sata_qstor"
26*4882a593Smuzhiyun #define DRV_VERSION	"0.09"
27*4882a593Smuzhiyun 
28*4882a593Smuzhiyun enum {
29*4882a593Smuzhiyun 	QS_MMIO_BAR		= 4,
30*4882a593Smuzhiyun 
31*4882a593Smuzhiyun 	QS_PORTS		= 4,
32*4882a593Smuzhiyun 	QS_MAX_PRD		= LIBATA_MAX_PRD,
33*4882a593Smuzhiyun 	QS_CPB_ORDER		= 6,
34*4882a593Smuzhiyun 	QS_CPB_BYTES		= (1 << QS_CPB_ORDER),
35*4882a593Smuzhiyun 	QS_PRD_BYTES		= QS_MAX_PRD * 16,
36*4882a593Smuzhiyun 	QS_PKT_BYTES		= QS_CPB_BYTES + QS_PRD_BYTES,
37*4882a593Smuzhiyun 
38*4882a593Smuzhiyun 	/* global register offsets */
39*4882a593Smuzhiyun 	QS_HCF_CNFG3		= 0x0003, /* host configuration offset */
40*4882a593Smuzhiyun 	QS_HID_HPHY		= 0x0004, /* host physical interface info */
41*4882a593Smuzhiyun 	QS_HCT_CTRL		= 0x00e4, /* global interrupt mask offset */
42*4882a593Smuzhiyun 	QS_HST_SFF		= 0x0100, /* host status fifo offset */
43*4882a593Smuzhiyun 	QS_HVS_SERD3		= 0x0393, /* PHY enable offset */
44*4882a593Smuzhiyun 
45*4882a593Smuzhiyun 	/* global control bits */
46*4882a593Smuzhiyun 	QS_HPHY_64BIT		= (1 << 1), /* 64-bit bus detected */
47*4882a593Smuzhiyun 	QS_CNFG3_GSRST		= 0x01,     /* global chip reset */
48*4882a593Smuzhiyun 	QS_SERD3_PHY_ENA	= 0xf0,     /* PHY detection ENAble*/
49*4882a593Smuzhiyun 
50*4882a593Smuzhiyun 	/* per-channel register offsets */
51*4882a593Smuzhiyun 	QS_CCF_CPBA		= 0x0710, /* chan CPB base address */
52*4882a593Smuzhiyun 	QS_CCF_CSEP		= 0x0718, /* chan CPB separation factor */
53*4882a593Smuzhiyun 	QS_CFC_HUFT		= 0x0800, /* host upstream fifo threshold */
54*4882a593Smuzhiyun 	QS_CFC_HDFT		= 0x0804, /* host downstream fifo threshold */
55*4882a593Smuzhiyun 	QS_CFC_DUFT		= 0x0808, /* dev upstream fifo threshold */
56*4882a593Smuzhiyun 	QS_CFC_DDFT		= 0x080c, /* dev downstream fifo threshold */
57*4882a593Smuzhiyun 	QS_CCT_CTR0		= 0x0900, /* chan control-0 offset */
58*4882a593Smuzhiyun 	QS_CCT_CTR1		= 0x0901, /* chan control-1 offset */
59*4882a593Smuzhiyun 	QS_CCT_CFF		= 0x0a00, /* chan command fifo offset */
60*4882a593Smuzhiyun 
61*4882a593Smuzhiyun 	/* channel control bits */
62*4882a593Smuzhiyun 	QS_CTR0_REG		= (1 << 1),   /* register mode (vs. pkt mode) */
63*4882a593Smuzhiyun 	QS_CTR0_CLER		= (1 << 2),   /* clear channel errors */
64*4882a593Smuzhiyun 	QS_CTR1_RDEV		= (1 << 1),   /* sata phy/comms reset */
65*4882a593Smuzhiyun 	QS_CTR1_RCHN		= (1 << 4),   /* reset channel logic */
66*4882a593Smuzhiyun 	QS_CCF_RUN_PKT		= 0x107,      /* RUN a new dma PKT */
67*4882a593Smuzhiyun 
68*4882a593Smuzhiyun 	/* pkt sub-field headers */
69*4882a593Smuzhiyun 	QS_HCB_HDR		= 0x01,   /* Host Control Block header */
70*4882a593Smuzhiyun 	QS_DCB_HDR		= 0x02,   /* Device Control Block header */
71*4882a593Smuzhiyun 
72*4882a593Smuzhiyun 	/* pkt HCB flag bits */
73*4882a593Smuzhiyun 	QS_HF_DIRO		= (1 << 0),   /* data DIRection Out */
74*4882a593Smuzhiyun 	QS_HF_DAT		= (1 << 3),   /* DATa pkt */
75*4882a593Smuzhiyun 	QS_HF_IEN		= (1 << 4),   /* Interrupt ENable */
76*4882a593Smuzhiyun 	QS_HF_VLD		= (1 << 5),   /* VaLiD pkt */
77*4882a593Smuzhiyun 
78*4882a593Smuzhiyun 	/* pkt DCB flag bits */
79*4882a593Smuzhiyun 	QS_DF_PORD		= (1 << 2),   /* Pio OR Dma */
80*4882a593Smuzhiyun 	QS_DF_ELBA		= (1 << 3),   /* Extended LBA (lba48) */
81*4882a593Smuzhiyun 
82*4882a593Smuzhiyun 	/* PCI device IDs */
83*4882a593Smuzhiyun 	board_2068_idx		= 0,	/* QStor 4-port SATA/RAID */
84*4882a593Smuzhiyun };
85*4882a593Smuzhiyun 
86*4882a593Smuzhiyun enum {
87*4882a593Smuzhiyun 	QS_DMA_BOUNDARY		= ~0UL
88*4882a593Smuzhiyun };
89*4882a593Smuzhiyun 
90*4882a593Smuzhiyun typedef enum { qs_state_mmio, qs_state_pkt } qs_state_t;
91*4882a593Smuzhiyun 
92*4882a593Smuzhiyun struct qs_port_priv {
93*4882a593Smuzhiyun 	u8			*pkt;
94*4882a593Smuzhiyun 	dma_addr_t		pkt_dma;
95*4882a593Smuzhiyun 	qs_state_t		state;
96*4882a593Smuzhiyun };
97*4882a593Smuzhiyun 
98*4882a593Smuzhiyun static int qs_scr_read(struct ata_link *link, unsigned int sc_reg, u32 *val);
99*4882a593Smuzhiyun static int qs_scr_write(struct ata_link *link, unsigned int sc_reg, u32 val);
100*4882a593Smuzhiyun static int qs_ata_init_one(struct pci_dev *pdev, const struct pci_device_id *ent);
101*4882a593Smuzhiyun static int qs_port_start(struct ata_port *ap);
102*4882a593Smuzhiyun static void qs_host_stop(struct ata_host *host);
103*4882a593Smuzhiyun static enum ata_completion_errors qs_qc_prep(struct ata_queued_cmd *qc);
104*4882a593Smuzhiyun static unsigned int qs_qc_issue(struct ata_queued_cmd *qc);
105*4882a593Smuzhiyun static int qs_check_atapi_dma(struct ata_queued_cmd *qc);
106*4882a593Smuzhiyun static void qs_freeze(struct ata_port *ap);
107*4882a593Smuzhiyun static void qs_thaw(struct ata_port *ap);
108*4882a593Smuzhiyun static int qs_prereset(struct ata_link *link, unsigned long deadline);
109*4882a593Smuzhiyun static void qs_error_handler(struct ata_port *ap);
110*4882a593Smuzhiyun 
111*4882a593Smuzhiyun static struct scsi_host_template qs_ata_sht = {
112*4882a593Smuzhiyun 	ATA_BASE_SHT(DRV_NAME),
113*4882a593Smuzhiyun 	.sg_tablesize		= QS_MAX_PRD,
114*4882a593Smuzhiyun 	.dma_boundary		= QS_DMA_BOUNDARY,
115*4882a593Smuzhiyun };
116*4882a593Smuzhiyun 
117*4882a593Smuzhiyun static struct ata_port_operations qs_ata_ops = {
118*4882a593Smuzhiyun 	.inherits		= &ata_sff_port_ops,
119*4882a593Smuzhiyun 
120*4882a593Smuzhiyun 	.check_atapi_dma	= qs_check_atapi_dma,
121*4882a593Smuzhiyun 	.qc_prep		= qs_qc_prep,
122*4882a593Smuzhiyun 	.qc_issue		= qs_qc_issue,
123*4882a593Smuzhiyun 
124*4882a593Smuzhiyun 	.freeze			= qs_freeze,
125*4882a593Smuzhiyun 	.thaw			= qs_thaw,
126*4882a593Smuzhiyun 	.prereset		= qs_prereset,
127*4882a593Smuzhiyun 	.softreset		= ATA_OP_NULL,
128*4882a593Smuzhiyun 	.error_handler		= qs_error_handler,
129*4882a593Smuzhiyun 	.lost_interrupt		= ATA_OP_NULL,
130*4882a593Smuzhiyun 
131*4882a593Smuzhiyun 	.scr_read		= qs_scr_read,
132*4882a593Smuzhiyun 	.scr_write		= qs_scr_write,
133*4882a593Smuzhiyun 
134*4882a593Smuzhiyun 	.port_start		= qs_port_start,
135*4882a593Smuzhiyun 	.host_stop		= qs_host_stop,
136*4882a593Smuzhiyun };
137*4882a593Smuzhiyun 
138*4882a593Smuzhiyun static const struct ata_port_info qs_port_info[] = {
139*4882a593Smuzhiyun 	/* board_2068_idx */
140*4882a593Smuzhiyun 	{
141*4882a593Smuzhiyun 		.flags		= ATA_FLAG_SATA | ATA_FLAG_PIO_POLLING,
142*4882a593Smuzhiyun 		.pio_mask	= ATA_PIO4_ONLY,
143*4882a593Smuzhiyun 		.udma_mask	= ATA_UDMA6,
144*4882a593Smuzhiyun 		.port_ops	= &qs_ata_ops,
145*4882a593Smuzhiyun 	},
146*4882a593Smuzhiyun };
147*4882a593Smuzhiyun 
148*4882a593Smuzhiyun static const struct pci_device_id qs_ata_pci_tbl[] = {
149*4882a593Smuzhiyun 	{ PCI_VDEVICE(PDC, 0x2068), board_2068_idx },
150*4882a593Smuzhiyun 
151*4882a593Smuzhiyun 	{ }	/* terminate list */
152*4882a593Smuzhiyun };
153*4882a593Smuzhiyun 
154*4882a593Smuzhiyun static struct pci_driver qs_ata_pci_driver = {
155*4882a593Smuzhiyun 	.name			= DRV_NAME,
156*4882a593Smuzhiyun 	.id_table		= qs_ata_pci_tbl,
157*4882a593Smuzhiyun 	.probe			= qs_ata_init_one,
158*4882a593Smuzhiyun 	.remove			= ata_pci_remove_one,
159*4882a593Smuzhiyun };
160*4882a593Smuzhiyun 
qs_mmio_base(struct ata_host * host)161*4882a593Smuzhiyun static void __iomem *qs_mmio_base(struct ata_host *host)
162*4882a593Smuzhiyun {
163*4882a593Smuzhiyun 	return host->iomap[QS_MMIO_BAR];
164*4882a593Smuzhiyun }
165*4882a593Smuzhiyun 
qs_check_atapi_dma(struct ata_queued_cmd * qc)166*4882a593Smuzhiyun static int qs_check_atapi_dma(struct ata_queued_cmd *qc)
167*4882a593Smuzhiyun {
168*4882a593Smuzhiyun 	return 1;	/* ATAPI DMA not supported */
169*4882a593Smuzhiyun }
170*4882a593Smuzhiyun 
qs_enter_reg_mode(struct ata_port * ap)171*4882a593Smuzhiyun static inline void qs_enter_reg_mode(struct ata_port *ap)
172*4882a593Smuzhiyun {
173*4882a593Smuzhiyun 	u8 __iomem *chan = qs_mmio_base(ap->host) + (ap->port_no * 0x4000);
174*4882a593Smuzhiyun 	struct qs_port_priv *pp = ap->private_data;
175*4882a593Smuzhiyun 
176*4882a593Smuzhiyun 	pp->state = qs_state_mmio;
177*4882a593Smuzhiyun 	writeb(QS_CTR0_REG, chan + QS_CCT_CTR0);
178*4882a593Smuzhiyun 	readb(chan + QS_CCT_CTR0);        /* flush */
179*4882a593Smuzhiyun }
180*4882a593Smuzhiyun 
qs_reset_channel_logic(struct ata_port * ap)181*4882a593Smuzhiyun static inline void qs_reset_channel_logic(struct ata_port *ap)
182*4882a593Smuzhiyun {
183*4882a593Smuzhiyun 	u8 __iomem *chan = qs_mmio_base(ap->host) + (ap->port_no * 0x4000);
184*4882a593Smuzhiyun 
185*4882a593Smuzhiyun 	writeb(QS_CTR1_RCHN, chan + QS_CCT_CTR1);
186*4882a593Smuzhiyun 	readb(chan + QS_CCT_CTR0);        /* flush */
187*4882a593Smuzhiyun 	qs_enter_reg_mode(ap);
188*4882a593Smuzhiyun }
189*4882a593Smuzhiyun 
qs_freeze(struct ata_port * ap)190*4882a593Smuzhiyun static void qs_freeze(struct ata_port *ap)
191*4882a593Smuzhiyun {
192*4882a593Smuzhiyun 	u8 __iomem *mmio_base = qs_mmio_base(ap->host);
193*4882a593Smuzhiyun 
194*4882a593Smuzhiyun 	writeb(0, mmio_base + QS_HCT_CTRL); /* disable host interrupts */
195*4882a593Smuzhiyun 	qs_enter_reg_mode(ap);
196*4882a593Smuzhiyun }
197*4882a593Smuzhiyun 
qs_thaw(struct ata_port * ap)198*4882a593Smuzhiyun static void qs_thaw(struct ata_port *ap)
199*4882a593Smuzhiyun {
200*4882a593Smuzhiyun 	u8 __iomem *mmio_base = qs_mmio_base(ap->host);
201*4882a593Smuzhiyun 
202*4882a593Smuzhiyun 	qs_enter_reg_mode(ap);
203*4882a593Smuzhiyun 	writeb(1, mmio_base + QS_HCT_CTRL); /* enable host interrupts */
204*4882a593Smuzhiyun }
205*4882a593Smuzhiyun 
qs_prereset(struct ata_link * link,unsigned long deadline)206*4882a593Smuzhiyun static int qs_prereset(struct ata_link *link, unsigned long deadline)
207*4882a593Smuzhiyun {
208*4882a593Smuzhiyun 	struct ata_port *ap = link->ap;
209*4882a593Smuzhiyun 
210*4882a593Smuzhiyun 	qs_reset_channel_logic(ap);
211*4882a593Smuzhiyun 	return ata_sff_prereset(link, deadline);
212*4882a593Smuzhiyun }
213*4882a593Smuzhiyun 
qs_scr_read(struct ata_link * link,unsigned int sc_reg,u32 * val)214*4882a593Smuzhiyun static int qs_scr_read(struct ata_link *link, unsigned int sc_reg, u32 *val)
215*4882a593Smuzhiyun {
216*4882a593Smuzhiyun 	if (sc_reg > SCR_CONTROL)
217*4882a593Smuzhiyun 		return -EINVAL;
218*4882a593Smuzhiyun 	*val = readl(link->ap->ioaddr.scr_addr + (sc_reg * 8));
219*4882a593Smuzhiyun 	return 0;
220*4882a593Smuzhiyun }
221*4882a593Smuzhiyun 
qs_error_handler(struct ata_port * ap)222*4882a593Smuzhiyun static void qs_error_handler(struct ata_port *ap)
223*4882a593Smuzhiyun {
224*4882a593Smuzhiyun 	qs_enter_reg_mode(ap);
225*4882a593Smuzhiyun 	ata_sff_error_handler(ap);
226*4882a593Smuzhiyun }
227*4882a593Smuzhiyun 
qs_scr_write(struct ata_link * link,unsigned int sc_reg,u32 val)228*4882a593Smuzhiyun static int qs_scr_write(struct ata_link *link, unsigned int sc_reg, u32 val)
229*4882a593Smuzhiyun {
230*4882a593Smuzhiyun 	if (sc_reg > SCR_CONTROL)
231*4882a593Smuzhiyun 		return -EINVAL;
232*4882a593Smuzhiyun 	writel(val, link->ap->ioaddr.scr_addr + (sc_reg * 8));
233*4882a593Smuzhiyun 	return 0;
234*4882a593Smuzhiyun }
235*4882a593Smuzhiyun 
qs_fill_sg(struct ata_queued_cmd * qc)236*4882a593Smuzhiyun static unsigned int qs_fill_sg(struct ata_queued_cmd *qc)
237*4882a593Smuzhiyun {
238*4882a593Smuzhiyun 	struct scatterlist *sg;
239*4882a593Smuzhiyun 	struct ata_port *ap = qc->ap;
240*4882a593Smuzhiyun 	struct qs_port_priv *pp = ap->private_data;
241*4882a593Smuzhiyun 	u8 *prd = pp->pkt + QS_CPB_BYTES;
242*4882a593Smuzhiyun 	unsigned int si;
243*4882a593Smuzhiyun 
244*4882a593Smuzhiyun 	for_each_sg(qc->sg, sg, qc->n_elem, si) {
245*4882a593Smuzhiyun 		u64 addr;
246*4882a593Smuzhiyun 		u32 len;
247*4882a593Smuzhiyun 
248*4882a593Smuzhiyun 		addr = sg_dma_address(sg);
249*4882a593Smuzhiyun 		*(__le64 *)prd = cpu_to_le64(addr);
250*4882a593Smuzhiyun 		prd += sizeof(u64);
251*4882a593Smuzhiyun 
252*4882a593Smuzhiyun 		len = sg_dma_len(sg);
253*4882a593Smuzhiyun 		*(__le32 *)prd = cpu_to_le32(len);
254*4882a593Smuzhiyun 		prd += sizeof(u64);
255*4882a593Smuzhiyun 
256*4882a593Smuzhiyun 		VPRINTK("PRD[%u] = (0x%llX, 0x%X)\n", si,
257*4882a593Smuzhiyun 					(unsigned long long)addr, len);
258*4882a593Smuzhiyun 	}
259*4882a593Smuzhiyun 
260*4882a593Smuzhiyun 	return si;
261*4882a593Smuzhiyun }
262*4882a593Smuzhiyun 
qs_qc_prep(struct ata_queued_cmd * qc)263*4882a593Smuzhiyun static enum ata_completion_errors qs_qc_prep(struct ata_queued_cmd *qc)
264*4882a593Smuzhiyun {
265*4882a593Smuzhiyun 	struct qs_port_priv *pp = qc->ap->private_data;
266*4882a593Smuzhiyun 	u8 dflags = QS_DF_PORD, *buf = pp->pkt;
267*4882a593Smuzhiyun 	u8 hflags = QS_HF_DAT | QS_HF_IEN | QS_HF_VLD;
268*4882a593Smuzhiyun 	u64 addr;
269*4882a593Smuzhiyun 	unsigned int nelem;
270*4882a593Smuzhiyun 
271*4882a593Smuzhiyun 	VPRINTK("ENTER\n");
272*4882a593Smuzhiyun 
273*4882a593Smuzhiyun 	qs_enter_reg_mode(qc->ap);
274*4882a593Smuzhiyun 	if (qc->tf.protocol != ATA_PROT_DMA)
275*4882a593Smuzhiyun 		return AC_ERR_OK;
276*4882a593Smuzhiyun 
277*4882a593Smuzhiyun 	nelem = qs_fill_sg(qc);
278*4882a593Smuzhiyun 
279*4882a593Smuzhiyun 	if ((qc->tf.flags & ATA_TFLAG_WRITE))
280*4882a593Smuzhiyun 		hflags |= QS_HF_DIRO;
281*4882a593Smuzhiyun 	if ((qc->tf.flags & ATA_TFLAG_LBA48))
282*4882a593Smuzhiyun 		dflags |= QS_DF_ELBA;
283*4882a593Smuzhiyun 
284*4882a593Smuzhiyun 	/* host control block (HCB) */
285*4882a593Smuzhiyun 	buf[ 0] = QS_HCB_HDR;
286*4882a593Smuzhiyun 	buf[ 1] = hflags;
287*4882a593Smuzhiyun 	*(__le32 *)(&buf[ 4]) = cpu_to_le32(qc->nbytes);
288*4882a593Smuzhiyun 	*(__le32 *)(&buf[ 8]) = cpu_to_le32(nelem);
289*4882a593Smuzhiyun 	addr = ((u64)pp->pkt_dma) + QS_CPB_BYTES;
290*4882a593Smuzhiyun 	*(__le64 *)(&buf[16]) = cpu_to_le64(addr);
291*4882a593Smuzhiyun 
292*4882a593Smuzhiyun 	/* device control block (DCB) */
293*4882a593Smuzhiyun 	buf[24] = QS_DCB_HDR;
294*4882a593Smuzhiyun 	buf[28] = dflags;
295*4882a593Smuzhiyun 
296*4882a593Smuzhiyun 	/* frame information structure (FIS) */
297*4882a593Smuzhiyun 	ata_tf_to_fis(&qc->tf, 0, 1, &buf[32]);
298*4882a593Smuzhiyun 
299*4882a593Smuzhiyun 	return AC_ERR_OK;
300*4882a593Smuzhiyun }
301*4882a593Smuzhiyun 
qs_packet_start(struct ata_queued_cmd * qc)302*4882a593Smuzhiyun static inline void qs_packet_start(struct ata_queued_cmd *qc)
303*4882a593Smuzhiyun {
304*4882a593Smuzhiyun 	struct ata_port *ap = qc->ap;
305*4882a593Smuzhiyun 	u8 __iomem *chan = qs_mmio_base(ap->host) + (ap->port_no * 0x4000);
306*4882a593Smuzhiyun 
307*4882a593Smuzhiyun 	VPRINTK("ENTER, ap %p\n", ap);
308*4882a593Smuzhiyun 
309*4882a593Smuzhiyun 	writeb(QS_CTR0_CLER, chan + QS_CCT_CTR0);
310*4882a593Smuzhiyun 	wmb();                             /* flush PRDs and pkt to memory */
311*4882a593Smuzhiyun 	writel(QS_CCF_RUN_PKT, chan + QS_CCT_CFF);
312*4882a593Smuzhiyun 	readl(chan + QS_CCT_CFF);          /* flush */
313*4882a593Smuzhiyun }
314*4882a593Smuzhiyun 
qs_qc_issue(struct ata_queued_cmd * qc)315*4882a593Smuzhiyun static unsigned int qs_qc_issue(struct ata_queued_cmd *qc)
316*4882a593Smuzhiyun {
317*4882a593Smuzhiyun 	struct qs_port_priv *pp = qc->ap->private_data;
318*4882a593Smuzhiyun 
319*4882a593Smuzhiyun 	switch (qc->tf.protocol) {
320*4882a593Smuzhiyun 	case ATA_PROT_DMA:
321*4882a593Smuzhiyun 		pp->state = qs_state_pkt;
322*4882a593Smuzhiyun 		qs_packet_start(qc);
323*4882a593Smuzhiyun 		return 0;
324*4882a593Smuzhiyun 
325*4882a593Smuzhiyun 	case ATAPI_PROT_DMA:
326*4882a593Smuzhiyun 		BUG();
327*4882a593Smuzhiyun 		break;
328*4882a593Smuzhiyun 
329*4882a593Smuzhiyun 	default:
330*4882a593Smuzhiyun 		break;
331*4882a593Smuzhiyun 	}
332*4882a593Smuzhiyun 
333*4882a593Smuzhiyun 	pp->state = qs_state_mmio;
334*4882a593Smuzhiyun 	return ata_sff_qc_issue(qc);
335*4882a593Smuzhiyun }
336*4882a593Smuzhiyun 
qs_do_or_die(struct ata_queued_cmd * qc,u8 status)337*4882a593Smuzhiyun static void qs_do_or_die(struct ata_queued_cmd *qc, u8 status)
338*4882a593Smuzhiyun {
339*4882a593Smuzhiyun 	qc->err_mask |= ac_err_mask(status);
340*4882a593Smuzhiyun 
341*4882a593Smuzhiyun 	if (!qc->err_mask) {
342*4882a593Smuzhiyun 		ata_qc_complete(qc);
343*4882a593Smuzhiyun 	} else {
344*4882a593Smuzhiyun 		struct ata_port    *ap  = qc->ap;
345*4882a593Smuzhiyun 		struct ata_eh_info *ehi = &ap->link.eh_info;
346*4882a593Smuzhiyun 
347*4882a593Smuzhiyun 		ata_ehi_clear_desc(ehi);
348*4882a593Smuzhiyun 		ata_ehi_push_desc(ehi, "status 0x%02X", status);
349*4882a593Smuzhiyun 
350*4882a593Smuzhiyun 		if (qc->err_mask == AC_ERR_DEV)
351*4882a593Smuzhiyun 			ata_port_abort(ap);
352*4882a593Smuzhiyun 		else
353*4882a593Smuzhiyun 			ata_port_freeze(ap);
354*4882a593Smuzhiyun 	}
355*4882a593Smuzhiyun }
356*4882a593Smuzhiyun 
qs_intr_pkt(struct ata_host * host)357*4882a593Smuzhiyun static inline unsigned int qs_intr_pkt(struct ata_host *host)
358*4882a593Smuzhiyun {
359*4882a593Smuzhiyun 	unsigned int handled = 0;
360*4882a593Smuzhiyun 	u8 sFFE;
361*4882a593Smuzhiyun 	u8 __iomem *mmio_base = qs_mmio_base(host);
362*4882a593Smuzhiyun 
363*4882a593Smuzhiyun 	do {
364*4882a593Smuzhiyun 		u32 sff0 = readl(mmio_base + QS_HST_SFF);
365*4882a593Smuzhiyun 		u32 sff1 = readl(mmio_base + QS_HST_SFF + 4);
366*4882a593Smuzhiyun 		u8 sEVLD = (sff1 >> 30) & 0x01;	/* valid flag */
367*4882a593Smuzhiyun 		sFFE  = sff1 >> 31;		/* empty flag */
368*4882a593Smuzhiyun 
369*4882a593Smuzhiyun 		if (sEVLD) {
370*4882a593Smuzhiyun 			u8 sDST = sff0 >> 16;	/* dev status */
371*4882a593Smuzhiyun 			u8 sHST = sff1 & 0x3f;	/* host status */
372*4882a593Smuzhiyun 			unsigned int port_no = (sff1 >> 8) & 0x03;
373*4882a593Smuzhiyun 			struct ata_port *ap = host->ports[port_no];
374*4882a593Smuzhiyun 			struct qs_port_priv *pp = ap->private_data;
375*4882a593Smuzhiyun 			struct ata_queued_cmd *qc;
376*4882a593Smuzhiyun 
377*4882a593Smuzhiyun 			DPRINTK("SFF=%08x%08x: sCHAN=%u sHST=%d sDST=%02x\n",
378*4882a593Smuzhiyun 					sff1, sff0, port_no, sHST, sDST);
379*4882a593Smuzhiyun 			handled = 1;
380*4882a593Smuzhiyun 			if (!pp || pp->state != qs_state_pkt)
381*4882a593Smuzhiyun 				continue;
382*4882a593Smuzhiyun 			qc = ata_qc_from_tag(ap, ap->link.active_tag);
383*4882a593Smuzhiyun 			if (qc && (!(qc->tf.flags & ATA_TFLAG_POLLING))) {
384*4882a593Smuzhiyun 				switch (sHST) {
385*4882a593Smuzhiyun 				case 0: /* successful CPB */
386*4882a593Smuzhiyun 				case 3: /* device error */
387*4882a593Smuzhiyun 					qs_enter_reg_mode(qc->ap);
388*4882a593Smuzhiyun 					qs_do_or_die(qc, sDST);
389*4882a593Smuzhiyun 					break;
390*4882a593Smuzhiyun 				default:
391*4882a593Smuzhiyun 					break;
392*4882a593Smuzhiyun 				}
393*4882a593Smuzhiyun 			}
394*4882a593Smuzhiyun 		}
395*4882a593Smuzhiyun 	} while (!sFFE);
396*4882a593Smuzhiyun 	return handled;
397*4882a593Smuzhiyun }
398*4882a593Smuzhiyun 
qs_intr_mmio(struct ata_host * host)399*4882a593Smuzhiyun static inline unsigned int qs_intr_mmio(struct ata_host *host)
400*4882a593Smuzhiyun {
401*4882a593Smuzhiyun 	unsigned int handled = 0, port_no;
402*4882a593Smuzhiyun 
403*4882a593Smuzhiyun 	for (port_no = 0; port_no < host->n_ports; ++port_no) {
404*4882a593Smuzhiyun 		struct ata_port *ap = host->ports[port_no];
405*4882a593Smuzhiyun 		struct qs_port_priv *pp = ap->private_data;
406*4882a593Smuzhiyun 		struct ata_queued_cmd *qc;
407*4882a593Smuzhiyun 
408*4882a593Smuzhiyun 		qc = ata_qc_from_tag(ap, ap->link.active_tag);
409*4882a593Smuzhiyun 		if (!qc) {
410*4882a593Smuzhiyun 			/*
411*4882a593Smuzhiyun 			 * The qstor hardware generates spurious
412*4882a593Smuzhiyun 			 * interrupts from time to time when switching
413*4882a593Smuzhiyun 			 * in and out of packet mode.  There's no
414*4882a593Smuzhiyun 			 * obvious way to know if we're here now due
415*4882a593Smuzhiyun 			 * to that, so just ack the irq and pretend we
416*4882a593Smuzhiyun 			 * knew it was ours.. (ugh).  This does not
417*4882a593Smuzhiyun 			 * affect packet mode.
418*4882a593Smuzhiyun 			 */
419*4882a593Smuzhiyun 			ata_sff_check_status(ap);
420*4882a593Smuzhiyun 			handled = 1;
421*4882a593Smuzhiyun 			continue;
422*4882a593Smuzhiyun 		}
423*4882a593Smuzhiyun 
424*4882a593Smuzhiyun 		if (!pp || pp->state != qs_state_mmio)
425*4882a593Smuzhiyun 			continue;
426*4882a593Smuzhiyun 		if (!(qc->tf.flags & ATA_TFLAG_POLLING))
427*4882a593Smuzhiyun 			handled |= ata_sff_port_intr(ap, qc);
428*4882a593Smuzhiyun 	}
429*4882a593Smuzhiyun 	return handled;
430*4882a593Smuzhiyun }
431*4882a593Smuzhiyun 
qs_intr(int irq,void * dev_instance)432*4882a593Smuzhiyun static irqreturn_t qs_intr(int irq, void *dev_instance)
433*4882a593Smuzhiyun {
434*4882a593Smuzhiyun 	struct ata_host *host = dev_instance;
435*4882a593Smuzhiyun 	unsigned int handled = 0;
436*4882a593Smuzhiyun 	unsigned long flags;
437*4882a593Smuzhiyun 
438*4882a593Smuzhiyun 	VPRINTK("ENTER\n");
439*4882a593Smuzhiyun 
440*4882a593Smuzhiyun 	spin_lock_irqsave(&host->lock, flags);
441*4882a593Smuzhiyun 	handled  = qs_intr_pkt(host) | qs_intr_mmio(host);
442*4882a593Smuzhiyun 	spin_unlock_irqrestore(&host->lock, flags);
443*4882a593Smuzhiyun 
444*4882a593Smuzhiyun 	VPRINTK("EXIT\n");
445*4882a593Smuzhiyun 
446*4882a593Smuzhiyun 	return IRQ_RETVAL(handled);
447*4882a593Smuzhiyun }
448*4882a593Smuzhiyun 
qs_ata_setup_port(struct ata_ioports * port,void __iomem * base)449*4882a593Smuzhiyun static void qs_ata_setup_port(struct ata_ioports *port, void __iomem *base)
450*4882a593Smuzhiyun {
451*4882a593Smuzhiyun 	port->cmd_addr		=
452*4882a593Smuzhiyun 	port->data_addr		= base + 0x400;
453*4882a593Smuzhiyun 	port->error_addr	=
454*4882a593Smuzhiyun 	port->feature_addr	= base + 0x408; /* hob_feature = 0x409 */
455*4882a593Smuzhiyun 	port->nsect_addr	= base + 0x410; /* hob_nsect   = 0x411 */
456*4882a593Smuzhiyun 	port->lbal_addr		= base + 0x418; /* hob_lbal    = 0x419 */
457*4882a593Smuzhiyun 	port->lbam_addr		= base + 0x420; /* hob_lbam    = 0x421 */
458*4882a593Smuzhiyun 	port->lbah_addr		= base + 0x428; /* hob_lbah    = 0x429 */
459*4882a593Smuzhiyun 	port->device_addr	= base + 0x430;
460*4882a593Smuzhiyun 	port->status_addr	=
461*4882a593Smuzhiyun 	port->command_addr	= base + 0x438;
462*4882a593Smuzhiyun 	port->altstatus_addr	=
463*4882a593Smuzhiyun 	port->ctl_addr		= base + 0x440;
464*4882a593Smuzhiyun 	port->scr_addr		= base + 0xc00;
465*4882a593Smuzhiyun }
466*4882a593Smuzhiyun 
qs_port_start(struct ata_port * ap)467*4882a593Smuzhiyun static int qs_port_start(struct ata_port *ap)
468*4882a593Smuzhiyun {
469*4882a593Smuzhiyun 	struct device *dev = ap->host->dev;
470*4882a593Smuzhiyun 	struct qs_port_priv *pp;
471*4882a593Smuzhiyun 	void __iomem *mmio_base = qs_mmio_base(ap->host);
472*4882a593Smuzhiyun 	void __iomem *chan = mmio_base + (ap->port_no * 0x4000);
473*4882a593Smuzhiyun 	u64 addr;
474*4882a593Smuzhiyun 
475*4882a593Smuzhiyun 	pp = devm_kzalloc(dev, sizeof(*pp), GFP_KERNEL);
476*4882a593Smuzhiyun 	if (!pp)
477*4882a593Smuzhiyun 		return -ENOMEM;
478*4882a593Smuzhiyun 	pp->pkt = dmam_alloc_coherent(dev, QS_PKT_BYTES, &pp->pkt_dma,
479*4882a593Smuzhiyun 				      GFP_KERNEL);
480*4882a593Smuzhiyun 	if (!pp->pkt)
481*4882a593Smuzhiyun 		return -ENOMEM;
482*4882a593Smuzhiyun 	ap->private_data = pp;
483*4882a593Smuzhiyun 
484*4882a593Smuzhiyun 	qs_enter_reg_mode(ap);
485*4882a593Smuzhiyun 	addr = (u64)pp->pkt_dma;
486*4882a593Smuzhiyun 	writel((u32) addr,        chan + QS_CCF_CPBA);
487*4882a593Smuzhiyun 	writel((u32)(addr >> 32), chan + QS_CCF_CPBA + 4);
488*4882a593Smuzhiyun 	return 0;
489*4882a593Smuzhiyun }
490*4882a593Smuzhiyun 
qs_host_stop(struct ata_host * host)491*4882a593Smuzhiyun static void qs_host_stop(struct ata_host *host)
492*4882a593Smuzhiyun {
493*4882a593Smuzhiyun 	void __iomem *mmio_base = qs_mmio_base(host);
494*4882a593Smuzhiyun 
495*4882a593Smuzhiyun 	writeb(0, mmio_base + QS_HCT_CTRL); /* disable host interrupts */
496*4882a593Smuzhiyun 	writeb(QS_CNFG3_GSRST, mmio_base + QS_HCF_CNFG3); /* global reset */
497*4882a593Smuzhiyun }
498*4882a593Smuzhiyun 
qs_host_init(struct ata_host * host,unsigned int chip_id)499*4882a593Smuzhiyun static void qs_host_init(struct ata_host *host, unsigned int chip_id)
500*4882a593Smuzhiyun {
501*4882a593Smuzhiyun 	void __iomem *mmio_base = host->iomap[QS_MMIO_BAR];
502*4882a593Smuzhiyun 	unsigned int port_no;
503*4882a593Smuzhiyun 
504*4882a593Smuzhiyun 	writeb(0, mmio_base + QS_HCT_CTRL); /* disable host interrupts */
505*4882a593Smuzhiyun 	writeb(QS_CNFG3_GSRST, mmio_base + QS_HCF_CNFG3); /* global reset */
506*4882a593Smuzhiyun 
507*4882a593Smuzhiyun 	/* reset each channel in turn */
508*4882a593Smuzhiyun 	for (port_no = 0; port_no < host->n_ports; ++port_no) {
509*4882a593Smuzhiyun 		u8 __iomem *chan = mmio_base + (port_no * 0x4000);
510*4882a593Smuzhiyun 		writeb(QS_CTR1_RDEV|QS_CTR1_RCHN, chan + QS_CCT_CTR1);
511*4882a593Smuzhiyun 		writeb(QS_CTR0_REG, chan + QS_CCT_CTR0);
512*4882a593Smuzhiyun 		readb(chan + QS_CCT_CTR0);        /* flush */
513*4882a593Smuzhiyun 	}
514*4882a593Smuzhiyun 	writeb(QS_SERD3_PHY_ENA, mmio_base + QS_HVS_SERD3); /* enable phy */
515*4882a593Smuzhiyun 
516*4882a593Smuzhiyun 	for (port_no = 0; port_no < host->n_ports; ++port_no) {
517*4882a593Smuzhiyun 		u8 __iomem *chan = mmio_base + (port_no * 0x4000);
518*4882a593Smuzhiyun 		/* set FIFO depths to same settings as Windows driver */
519*4882a593Smuzhiyun 		writew(32, chan + QS_CFC_HUFT);
520*4882a593Smuzhiyun 		writew(32, chan + QS_CFC_HDFT);
521*4882a593Smuzhiyun 		writew(10, chan + QS_CFC_DUFT);
522*4882a593Smuzhiyun 		writew( 8, chan + QS_CFC_DDFT);
523*4882a593Smuzhiyun 		/* set CPB size in bytes, as a power of two */
524*4882a593Smuzhiyun 		writeb(QS_CPB_ORDER,    chan + QS_CCF_CSEP);
525*4882a593Smuzhiyun 	}
526*4882a593Smuzhiyun 	writeb(1, mmio_base + QS_HCT_CTRL); /* enable host interrupts */
527*4882a593Smuzhiyun }
528*4882a593Smuzhiyun 
529*4882a593Smuzhiyun /*
530*4882a593Smuzhiyun  * The QStor understands 64-bit buses, and uses 64-bit fields
531*4882a593Smuzhiyun  * for DMA pointers regardless of bus width.  We just have to
532*4882a593Smuzhiyun  * make sure our DMA masks are set appropriately for whatever
533*4882a593Smuzhiyun  * bridge lies between us and the QStor, and then the DMA mapping
534*4882a593Smuzhiyun  * code will ensure we only ever "see" appropriate buffer addresses.
535*4882a593Smuzhiyun  * If we're 32-bit limited somewhere, then our 64-bit fields will
536*4882a593Smuzhiyun  * just end up with zeros in the upper 32-bits, without any special
537*4882a593Smuzhiyun  * logic required outside of this routine (below).
538*4882a593Smuzhiyun  */
qs_set_dma_masks(struct pci_dev * pdev,void __iomem * mmio_base)539*4882a593Smuzhiyun static int qs_set_dma_masks(struct pci_dev *pdev, void __iomem *mmio_base)
540*4882a593Smuzhiyun {
541*4882a593Smuzhiyun 	u32 bus_info = readl(mmio_base + QS_HID_HPHY);
542*4882a593Smuzhiyun 	int dma_bits = (bus_info & QS_HPHY_64BIT) ? 64 : 32;
543*4882a593Smuzhiyun 	int rc;
544*4882a593Smuzhiyun 
545*4882a593Smuzhiyun 	rc = dma_set_mask_and_coherent(&pdev->dev, DMA_BIT_MASK(dma_bits));
546*4882a593Smuzhiyun 	if (rc)
547*4882a593Smuzhiyun 		dev_err(&pdev->dev, "%d-bit DMA enable failed\n", dma_bits);
548*4882a593Smuzhiyun 	return rc;
549*4882a593Smuzhiyun }
550*4882a593Smuzhiyun 
qs_ata_init_one(struct pci_dev * pdev,const struct pci_device_id * ent)551*4882a593Smuzhiyun static int qs_ata_init_one(struct pci_dev *pdev,
552*4882a593Smuzhiyun 				const struct pci_device_id *ent)
553*4882a593Smuzhiyun {
554*4882a593Smuzhiyun 	unsigned int board_idx = (unsigned int) ent->driver_data;
555*4882a593Smuzhiyun 	const struct ata_port_info *ppi[] = { &qs_port_info[board_idx], NULL };
556*4882a593Smuzhiyun 	struct ata_host *host;
557*4882a593Smuzhiyun 	int rc, port_no;
558*4882a593Smuzhiyun 
559*4882a593Smuzhiyun 	ata_print_version_once(&pdev->dev, DRV_VERSION);
560*4882a593Smuzhiyun 
561*4882a593Smuzhiyun 	/* alloc host */
562*4882a593Smuzhiyun 	host = ata_host_alloc_pinfo(&pdev->dev, ppi, QS_PORTS);
563*4882a593Smuzhiyun 	if (!host)
564*4882a593Smuzhiyun 		return -ENOMEM;
565*4882a593Smuzhiyun 
566*4882a593Smuzhiyun 	/* acquire resources and fill host */
567*4882a593Smuzhiyun 	rc = pcim_enable_device(pdev);
568*4882a593Smuzhiyun 	if (rc)
569*4882a593Smuzhiyun 		return rc;
570*4882a593Smuzhiyun 
571*4882a593Smuzhiyun 	if ((pci_resource_flags(pdev, QS_MMIO_BAR) & IORESOURCE_MEM) == 0)
572*4882a593Smuzhiyun 		return -ENODEV;
573*4882a593Smuzhiyun 
574*4882a593Smuzhiyun 	rc = pcim_iomap_regions(pdev, 1 << QS_MMIO_BAR, DRV_NAME);
575*4882a593Smuzhiyun 	if (rc)
576*4882a593Smuzhiyun 		return rc;
577*4882a593Smuzhiyun 	host->iomap = pcim_iomap_table(pdev);
578*4882a593Smuzhiyun 
579*4882a593Smuzhiyun 	rc = qs_set_dma_masks(pdev, host->iomap[QS_MMIO_BAR]);
580*4882a593Smuzhiyun 	if (rc)
581*4882a593Smuzhiyun 		return rc;
582*4882a593Smuzhiyun 
583*4882a593Smuzhiyun 	for (port_no = 0; port_no < host->n_ports; ++port_no) {
584*4882a593Smuzhiyun 		struct ata_port *ap = host->ports[port_no];
585*4882a593Smuzhiyun 		unsigned int offset = port_no * 0x4000;
586*4882a593Smuzhiyun 		void __iomem *chan = host->iomap[QS_MMIO_BAR] + offset;
587*4882a593Smuzhiyun 
588*4882a593Smuzhiyun 		qs_ata_setup_port(&ap->ioaddr, chan);
589*4882a593Smuzhiyun 
590*4882a593Smuzhiyun 		ata_port_pbar_desc(ap, QS_MMIO_BAR, -1, "mmio");
591*4882a593Smuzhiyun 		ata_port_pbar_desc(ap, QS_MMIO_BAR, offset, "port");
592*4882a593Smuzhiyun 	}
593*4882a593Smuzhiyun 
594*4882a593Smuzhiyun 	/* initialize adapter */
595*4882a593Smuzhiyun 	qs_host_init(host, board_idx);
596*4882a593Smuzhiyun 
597*4882a593Smuzhiyun 	pci_set_master(pdev);
598*4882a593Smuzhiyun 	return ata_host_activate(host, pdev->irq, qs_intr, IRQF_SHARED,
599*4882a593Smuzhiyun 				 &qs_ata_sht);
600*4882a593Smuzhiyun }
601*4882a593Smuzhiyun 
602*4882a593Smuzhiyun module_pci_driver(qs_ata_pci_driver);
603*4882a593Smuzhiyun 
604*4882a593Smuzhiyun MODULE_AUTHOR("Mark Lord");
605*4882a593Smuzhiyun MODULE_DESCRIPTION("Pacific Digital Corporation QStor SATA low-level driver");
606*4882a593Smuzhiyun MODULE_LICENSE("GPL");
607*4882a593Smuzhiyun MODULE_DEVICE_TABLE(pci, qs_ata_pci_tbl);
608*4882a593Smuzhiyun MODULE_VERSION(DRV_VERSION);
609