1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * sata_promise.c - Promise SATA
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Maintained by: Tejun Heo <tj@kernel.org>
6*4882a593Smuzhiyun * Mikael Pettersson
7*4882a593Smuzhiyun * Please ALWAYS copy linux-ide@vger.kernel.org
8*4882a593Smuzhiyun * on emails.
9*4882a593Smuzhiyun *
10*4882a593Smuzhiyun * Copyright 2003-2004 Red Hat, Inc.
11*4882a593Smuzhiyun *
12*4882a593Smuzhiyun * libata documentation is available via 'make {ps|pdf}docs',
13*4882a593Smuzhiyun * as Documentation/driver-api/libata.rst
14*4882a593Smuzhiyun *
15*4882a593Smuzhiyun * Hardware information only available under NDA.
16*4882a593Smuzhiyun */
17*4882a593Smuzhiyun
18*4882a593Smuzhiyun #include <linux/kernel.h>
19*4882a593Smuzhiyun #include <linux/module.h>
20*4882a593Smuzhiyun #include <linux/gfp.h>
21*4882a593Smuzhiyun #include <linux/pci.h>
22*4882a593Smuzhiyun #include <linux/blkdev.h>
23*4882a593Smuzhiyun #include <linux/delay.h>
24*4882a593Smuzhiyun #include <linux/interrupt.h>
25*4882a593Smuzhiyun #include <linux/device.h>
26*4882a593Smuzhiyun #include <scsi/scsi.h>
27*4882a593Smuzhiyun #include <scsi/scsi_host.h>
28*4882a593Smuzhiyun #include <scsi/scsi_cmnd.h>
29*4882a593Smuzhiyun #include <linux/libata.h>
30*4882a593Smuzhiyun #include "sata_promise.h"
31*4882a593Smuzhiyun
32*4882a593Smuzhiyun #define DRV_NAME "sata_promise"
33*4882a593Smuzhiyun #define DRV_VERSION "2.12"
34*4882a593Smuzhiyun
35*4882a593Smuzhiyun enum {
36*4882a593Smuzhiyun PDC_MAX_PORTS = 4,
37*4882a593Smuzhiyun PDC_MMIO_BAR = 3,
38*4882a593Smuzhiyun PDC_MAX_PRD = LIBATA_MAX_PRD - 1, /* -1 for ASIC PRD bug workaround */
39*4882a593Smuzhiyun
40*4882a593Smuzhiyun /* host register offsets (from host->iomap[PDC_MMIO_BAR]) */
41*4882a593Smuzhiyun PDC_INT_SEQMASK = 0x40, /* Mask of asserted SEQ INTs */
42*4882a593Smuzhiyun PDC_FLASH_CTL = 0x44, /* Flash control register */
43*4882a593Smuzhiyun PDC_PCI_CTL = 0x48, /* PCI control/status reg */
44*4882a593Smuzhiyun PDC_SATA_PLUG_CSR = 0x6C, /* SATA Plug control/status reg */
45*4882a593Smuzhiyun PDC2_SATA_PLUG_CSR = 0x60, /* SATAII Plug control/status reg */
46*4882a593Smuzhiyun PDC_TBG_MODE = 0x41C, /* TBG mode (not SATAII) */
47*4882a593Smuzhiyun PDC_SLEW_CTL = 0x470, /* slew rate control reg (not SATAII) */
48*4882a593Smuzhiyun
49*4882a593Smuzhiyun /* per-port ATA register offsets (from ap->ioaddr.cmd_addr) */
50*4882a593Smuzhiyun PDC_FEATURE = 0x04, /* Feature/Error reg (per port) */
51*4882a593Smuzhiyun PDC_SECTOR_COUNT = 0x08, /* Sector count reg (per port) */
52*4882a593Smuzhiyun PDC_SECTOR_NUMBER = 0x0C, /* Sector number reg (per port) */
53*4882a593Smuzhiyun PDC_CYLINDER_LOW = 0x10, /* Cylinder low reg (per port) */
54*4882a593Smuzhiyun PDC_CYLINDER_HIGH = 0x14, /* Cylinder high reg (per port) */
55*4882a593Smuzhiyun PDC_DEVICE = 0x18, /* Device/Head reg (per port) */
56*4882a593Smuzhiyun PDC_COMMAND = 0x1C, /* Command/status reg (per port) */
57*4882a593Smuzhiyun PDC_ALTSTATUS = 0x38, /* Alternate-status/device-control reg (per port) */
58*4882a593Smuzhiyun PDC_PKT_SUBMIT = 0x40, /* Command packet pointer addr */
59*4882a593Smuzhiyun PDC_GLOBAL_CTL = 0x48, /* Global control/status (per port) */
60*4882a593Smuzhiyun PDC_CTLSTAT = 0x60, /* IDE control and status (per port) */
61*4882a593Smuzhiyun
62*4882a593Smuzhiyun /* per-port SATA register offsets (from ap->ioaddr.scr_addr) */
63*4882a593Smuzhiyun PDC_SATA_ERROR = 0x04,
64*4882a593Smuzhiyun PDC_PHYMODE4 = 0x14,
65*4882a593Smuzhiyun PDC_LINK_LAYER_ERRORS = 0x6C,
66*4882a593Smuzhiyun PDC_FPDMA_CTLSTAT = 0xD8,
67*4882a593Smuzhiyun PDC_INTERNAL_DEBUG_1 = 0xF8, /* also used for PATA */
68*4882a593Smuzhiyun PDC_INTERNAL_DEBUG_2 = 0xFC, /* also used for PATA */
69*4882a593Smuzhiyun
70*4882a593Smuzhiyun /* PDC_FPDMA_CTLSTAT bit definitions */
71*4882a593Smuzhiyun PDC_FPDMA_CTLSTAT_RESET = 1 << 3,
72*4882a593Smuzhiyun PDC_FPDMA_CTLSTAT_DMASETUP_INT_FLAG = 1 << 10,
73*4882a593Smuzhiyun PDC_FPDMA_CTLSTAT_SETDB_INT_FLAG = 1 << 11,
74*4882a593Smuzhiyun
75*4882a593Smuzhiyun /* PDC_GLOBAL_CTL bit definitions */
76*4882a593Smuzhiyun PDC_PH_ERR = (1 << 8), /* PCI error while loading packet */
77*4882a593Smuzhiyun PDC_SH_ERR = (1 << 9), /* PCI error while loading S/G table */
78*4882a593Smuzhiyun PDC_DH_ERR = (1 << 10), /* PCI error while loading data */
79*4882a593Smuzhiyun PDC2_HTO_ERR = (1 << 12), /* host bus timeout */
80*4882a593Smuzhiyun PDC2_ATA_HBA_ERR = (1 << 13), /* error during SATA DATA FIS transmission */
81*4882a593Smuzhiyun PDC2_ATA_DMA_CNT_ERR = (1 << 14), /* DMA DATA FIS size differs from S/G count */
82*4882a593Smuzhiyun PDC_OVERRUN_ERR = (1 << 19), /* S/G byte count larger than HD requires */
83*4882a593Smuzhiyun PDC_UNDERRUN_ERR = (1 << 20), /* S/G byte count less than HD requires */
84*4882a593Smuzhiyun PDC_DRIVE_ERR = (1 << 21), /* drive error */
85*4882a593Smuzhiyun PDC_PCI_SYS_ERR = (1 << 22), /* PCI system error */
86*4882a593Smuzhiyun PDC1_PCI_PARITY_ERR = (1 << 23), /* PCI parity error (from SATA150 driver) */
87*4882a593Smuzhiyun PDC1_ERR_MASK = PDC1_PCI_PARITY_ERR,
88*4882a593Smuzhiyun PDC2_ERR_MASK = PDC2_HTO_ERR | PDC2_ATA_HBA_ERR |
89*4882a593Smuzhiyun PDC2_ATA_DMA_CNT_ERR,
90*4882a593Smuzhiyun PDC_ERR_MASK = PDC_PH_ERR | PDC_SH_ERR | PDC_DH_ERR |
91*4882a593Smuzhiyun PDC_OVERRUN_ERR | PDC_UNDERRUN_ERR |
92*4882a593Smuzhiyun PDC_DRIVE_ERR | PDC_PCI_SYS_ERR |
93*4882a593Smuzhiyun PDC1_ERR_MASK | PDC2_ERR_MASK,
94*4882a593Smuzhiyun
95*4882a593Smuzhiyun board_2037x = 0, /* FastTrak S150 TX2plus */
96*4882a593Smuzhiyun board_2037x_pata = 1, /* FastTrak S150 TX2plus PATA port */
97*4882a593Smuzhiyun board_20319 = 2, /* FastTrak S150 TX4 */
98*4882a593Smuzhiyun board_20619 = 3, /* FastTrak TX4000 */
99*4882a593Smuzhiyun board_2057x = 4, /* SATAII150 Tx2plus */
100*4882a593Smuzhiyun board_2057x_pata = 5, /* SATAII150 Tx2plus PATA port */
101*4882a593Smuzhiyun board_40518 = 6, /* SATAII150 Tx4 */
102*4882a593Smuzhiyun
103*4882a593Smuzhiyun PDC_HAS_PATA = (1 << 1), /* PDC20375/20575 has PATA */
104*4882a593Smuzhiyun
105*4882a593Smuzhiyun /* Sequence counter control registers bit definitions */
106*4882a593Smuzhiyun PDC_SEQCNTRL_INT_MASK = (1 << 5), /* Sequence Interrupt Mask */
107*4882a593Smuzhiyun
108*4882a593Smuzhiyun /* Feature register values */
109*4882a593Smuzhiyun PDC_FEATURE_ATAPI_PIO = 0x00, /* ATAPI data xfer by PIO */
110*4882a593Smuzhiyun PDC_FEATURE_ATAPI_DMA = 0x01, /* ATAPI data xfer by DMA */
111*4882a593Smuzhiyun
112*4882a593Smuzhiyun /* Device/Head register values */
113*4882a593Smuzhiyun PDC_DEVICE_SATA = 0xE0, /* Device/Head value for SATA devices */
114*4882a593Smuzhiyun
115*4882a593Smuzhiyun /* PDC_CTLSTAT bit definitions */
116*4882a593Smuzhiyun PDC_DMA_ENABLE = (1 << 7),
117*4882a593Smuzhiyun PDC_IRQ_DISABLE = (1 << 10),
118*4882a593Smuzhiyun PDC_RESET = (1 << 11), /* HDMA reset */
119*4882a593Smuzhiyun
120*4882a593Smuzhiyun PDC_COMMON_FLAGS = ATA_FLAG_PIO_POLLING,
121*4882a593Smuzhiyun
122*4882a593Smuzhiyun /* ap->flags bits */
123*4882a593Smuzhiyun PDC_FLAG_GEN_II = (1 << 24),
124*4882a593Smuzhiyun PDC_FLAG_SATA_PATA = (1 << 25), /* supports SATA + PATA */
125*4882a593Smuzhiyun PDC_FLAG_4_PORTS = (1 << 26), /* 4 ports */
126*4882a593Smuzhiyun };
127*4882a593Smuzhiyun
128*4882a593Smuzhiyun struct pdc_port_priv {
129*4882a593Smuzhiyun u8 *pkt;
130*4882a593Smuzhiyun dma_addr_t pkt_dma;
131*4882a593Smuzhiyun };
132*4882a593Smuzhiyun
133*4882a593Smuzhiyun struct pdc_host_priv {
134*4882a593Smuzhiyun spinlock_t hard_reset_lock;
135*4882a593Smuzhiyun };
136*4882a593Smuzhiyun
137*4882a593Smuzhiyun static int pdc_sata_scr_read(struct ata_link *link, unsigned int sc_reg, u32 *val);
138*4882a593Smuzhiyun static int pdc_sata_scr_write(struct ata_link *link, unsigned int sc_reg, u32 val);
139*4882a593Smuzhiyun static int pdc_ata_init_one(struct pci_dev *pdev, const struct pci_device_id *ent);
140*4882a593Smuzhiyun static int pdc_common_port_start(struct ata_port *ap);
141*4882a593Smuzhiyun static int pdc_sata_port_start(struct ata_port *ap);
142*4882a593Smuzhiyun static enum ata_completion_errors pdc_qc_prep(struct ata_queued_cmd *qc);
143*4882a593Smuzhiyun static void pdc_tf_load_mmio(struct ata_port *ap, const struct ata_taskfile *tf);
144*4882a593Smuzhiyun static void pdc_exec_command_mmio(struct ata_port *ap, const struct ata_taskfile *tf);
145*4882a593Smuzhiyun static int pdc_check_atapi_dma(struct ata_queued_cmd *qc);
146*4882a593Smuzhiyun static int pdc_old_sata_check_atapi_dma(struct ata_queued_cmd *qc);
147*4882a593Smuzhiyun static void pdc_irq_clear(struct ata_port *ap);
148*4882a593Smuzhiyun static unsigned int pdc_qc_issue(struct ata_queued_cmd *qc);
149*4882a593Smuzhiyun static void pdc_freeze(struct ata_port *ap);
150*4882a593Smuzhiyun static void pdc_sata_freeze(struct ata_port *ap);
151*4882a593Smuzhiyun static void pdc_thaw(struct ata_port *ap);
152*4882a593Smuzhiyun static void pdc_sata_thaw(struct ata_port *ap);
153*4882a593Smuzhiyun static int pdc_pata_softreset(struct ata_link *link, unsigned int *class,
154*4882a593Smuzhiyun unsigned long deadline);
155*4882a593Smuzhiyun static int pdc_sata_hardreset(struct ata_link *link, unsigned int *class,
156*4882a593Smuzhiyun unsigned long deadline);
157*4882a593Smuzhiyun static void pdc_error_handler(struct ata_port *ap);
158*4882a593Smuzhiyun static void pdc_post_internal_cmd(struct ata_queued_cmd *qc);
159*4882a593Smuzhiyun static int pdc_pata_cable_detect(struct ata_port *ap);
160*4882a593Smuzhiyun
161*4882a593Smuzhiyun static struct scsi_host_template pdc_ata_sht = {
162*4882a593Smuzhiyun ATA_BASE_SHT(DRV_NAME),
163*4882a593Smuzhiyun .sg_tablesize = PDC_MAX_PRD,
164*4882a593Smuzhiyun .dma_boundary = ATA_DMA_BOUNDARY,
165*4882a593Smuzhiyun };
166*4882a593Smuzhiyun
167*4882a593Smuzhiyun static const struct ata_port_operations pdc_common_ops = {
168*4882a593Smuzhiyun .inherits = &ata_sff_port_ops,
169*4882a593Smuzhiyun
170*4882a593Smuzhiyun .sff_tf_load = pdc_tf_load_mmio,
171*4882a593Smuzhiyun .sff_exec_command = pdc_exec_command_mmio,
172*4882a593Smuzhiyun .check_atapi_dma = pdc_check_atapi_dma,
173*4882a593Smuzhiyun .qc_prep = pdc_qc_prep,
174*4882a593Smuzhiyun .qc_issue = pdc_qc_issue,
175*4882a593Smuzhiyun
176*4882a593Smuzhiyun .sff_irq_clear = pdc_irq_clear,
177*4882a593Smuzhiyun .lost_interrupt = ATA_OP_NULL,
178*4882a593Smuzhiyun
179*4882a593Smuzhiyun .post_internal_cmd = pdc_post_internal_cmd,
180*4882a593Smuzhiyun .error_handler = pdc_error_handler,
181*4882a593Smuzhiyun };
182*4882a593Smuzhiyun
183*4882a593Smuzhiyun static struct ata_port_operations pdc_sata_ops = {
184*4882a593Smuzhiyun .inherits = &pdc_common_ops,
185*4882a593Smuzhiyun .cable_detect = ata_cable_sata,
186*4882a593Smuzhiyun .freeze = pdc_sata_freeze,
187*4882a593Smuzhiyun .thaw = pdc_sata_thaw,
188*4882a593Smuzhiyun .scr_read = pdc_sata_scr_read,
189*4882a593Smuzhiyun .scr_write = pdc_sata_scr_write,
190*4882a593Smuzhiyun .port_start = pdc_sata_port_start,
191*4882a593Smuzhiyun .hardreset = pdc_sata_hardreset,
192*4882a593Smuzhiyun };
193*4882a593Smuzhiyun
194*4882a593Smuzhiyun /* First-generation chips need a more restrictive ->check_atapi_dma op,
195*4882a593Smuzhiyun and ->freeze/thaw that ignore the hotplug controls. */
196*4882a593Smuzhiyun static struct ata_port_operations pdc_old_sata_ops = {
197*4882a593Smuzhiyun .inherits = &pdc_sata_ops,
198*4882a593Smuzhiyun .freeze = pdc_freeze,
199*4882a593Smuzhiyun .thaw = pdc_thaw,
200*4882a593Smuzhiyun .check_atapi_dma = pdc_old_sata_check_atapi_dma,
201*4882a593Smuzhiyun };
202*4882a593Smuzhiyun
203*4882a593Smuzhiyun static struct ata_port_operations pdc_pata_ops = {
204*4882a593Smuzhiyun .inherits = &pdc_common_ops,
205*4882a593Smuzhiyun .cable_detect = pdc_pata_cable_detect,
206*4882a593Smuzhiyun .freeze = pdc_freeze,
207*4882a593Smuzhiyun .thaw = pdc_thaw,
208*4882a593Smuzhiyun .port_start = pdc_common_port_start,
209*4882a593Smuzhiyun .softreset = pdc_pata_softreset,
210*4882a593Smuzhiyun };
211*4882a593Smuzhiyun
212*4882a593Smuzhiyun static const struct ata_port_info pdc_port_info[] = {
213*4882a593Smuzhiyun [board_2037x] =
214*4882a593Smuzhiyun {
215*4882a593Smuzhiyun .flags = PDC_COMMON_FLAGS | ATA_FLAG_SATA |
216*4882a593Smuzhiyun PDC_FLAG_SATA_PATA,
217*4882a593Smuzhiyun .pio_mask = ATA_PIO4,
218*4882a593Smuzhiyun .mwdma_mask = ATA_MWDMA2,
219*4882a593Smuzhiyun .udma_mask = ATA_UDMA6,
220*4882a593Smuzhiyun .port_ops = &pdc_old_sata_ops,
221*4882a593Smuzhiyun },
222*4882a593Smuzhiyun
223*4882a593Smuzhiyun [board_2037x_pata] =
224*4882a593Smuzhiyun {
225*4882a593Smuzhiyun .flags = PDC_COMMON_FLAGS | ATA_FLAG_SLAVE_POSS,
226*4882a593Smuzhiyun .pio_mask = ATA_PIO4,
227*4882a593Smuzhiyun .mwdma_mask = ATA_MWDMA2,
228*4882a593Smuzhiyun .udma_mask = ATA_UDMA6,
229*4882a593Smuzhiyun .port_ops = &pdc_pata_ops,
230*4882a593Smuzhiyun },
231*4882a593Smuzhiyun
232*4882a593Smuzhiyun [board_20319] =
233*4882a593Smuzhiyun {
234*4882a593Smuzhiyun .flags = PDC_COMMON_FLAGS | ATA_FLAG_SATA |
235*4882a593Smuzhiyun PDC_FLAG_4_PORTS,
236*4882a593Smuzhiyun .pio_mask = ATA_PIO4,
237*4882a593Smuzhiyun .mwdma_mask = ATA_MWDMA2,
238*4882a593Smuzhiyun .udma_mask = ATA_UDMA6,
239*4882a593Smuzhiyun .port_ops = &pdc_old_sata_ops,
240*4882a593Smuzhiyun },
241*4882a593Smuzhiyun
242*4882a593Smuzhiyun [board_20619] =
243*4882a593Smuzhiyun {
244*4882a593Smuzhiyun .flags = PDC_COMMON_FLAGS | ATA_FLAG_SLAVE_POSS |
245*4882a593Smuzhiyun PDC_FLAG_4_PORTS,
246*4882a593Smuzhiyun .pio_mask = ATA_PIO4,
247*4882a593Smuzhiyun .mwdma_mask = ATA_MWDMA2,
248*4882a593Smuzhiyun .udma_mask = ATA_UDMA6,
249*4882a593Smuzhiyun .port_ops = &pdc_pata_ops,
250*4882a593Smuzhiyun },
251*4882a593Smuzhiyun
252*4882a593Smuzhiyun [board_2057x] =
253*4882a593Smuzhiyun {
254*4882a593Smuzhiyun .flags = PDC_COMMON_FLAGS | ATA_FLAG_SATA |
255*4882a593Smuzhiyun PDC_FLAG_GEN_II | PDC_FLAG_SATA_PATA,
256*4882a593Smuzhiyun .pio_mask = ATA_PIO4,
257*4882a593Smuzhiyun .mwdma_mask = ATA_MWDMA2,
258*4882a593Smuzhiyun .udma_mask = ATA_UDMA6,
259*4882a593Smuzhiyun .port_ops = &pdc_sata_ops,
260*4882a593Smuzhiyun },
261*4882a593Smuzhiyun
262*4882a593Smuzhiyun [board_2057x_pata] =
263*4882a593Smuzhiyun {
264*4882a593Smuzhiyun .flags = PDC_COMMON_FLAGS | ATA_FLAG_SLAVE_POSS |
265*4882a593Smuzhiyun PDC_FLAG_GEN_II,
266*4882a593Smuzhiyun .pio_mask = ATA_PIO4,
267*4882a593Smuzhiyun .mwdma_mask = ATA_MWDMA2,
268*4882a593Smuzhiyun .udma_mask = ATA_UDMA6,
269*4882a593Smuzhiyun .port_ops = &pdc_pata_ops,
270*4882a593Smuzhiyun },
271*4882a593Smuzhiyun
272*4882a593Smuzhiyun [board_40518] =
273*4882a593Smuzhiyun {
274*4882a593Smuzhiyun .flags = PDC_COMMON_FLAGS | ATA_FLAG_SATA |
275*4882a593Smuzhiyun PDC_FLAG_GEN_II | PDC_FLAG_4_PORTS,
276*4882a593Smuzhiyun .pio_mask = ATA_PIO4,
277*4882a593Smuzhiyun .mwdma_mask = ATA_MWDMA2,
278*4882a593Smuzhiyun .udma_mask = ATA_UDMA6,
279*4882a593Smuzhiyun .port_ops = &pdc_sata_ops,
280*4882a593Smuzhiyun },
281*4882a593Smuzhiyun };
282*4882a593Smuzhiyun
283*4882a593Smuzhiyun static const struct pci_device_id pdc_ata_pci_tbl[] = {
284*4882a593Smuzhiyun { PCI_VDEVICE(PROMISE, 0x3371), board_2037x },
285*4882a593Smuzhiyun { PCI_VDEVICE(PROMISE, 0x3373), board_2037x },
286*4882a593Smuzhiyun { PCI_VDEVICE(PROMISE, 0x3375), board_2037x },
287*4882a593Smuzhiyun { PCI_VDEVICE(PROMISE, 0x3376), board_2037x },
288*4882a593Smuzhiyun { PCI_VDEVICE(PROMISE, 0x3570), board_2057x },
289*4882a593Smuzhiyun { PCI_VDEVICE(PROMISE, 0x3571), board_2057x },
290*4882a593Smuzhiyun { PCI_VDEVICE(PROMISE, 0x3574), board_2057x },
291*4882a593Smuzhiyun { PCI_VDEVICE(PROMISE, 0x3577), board_2057x },
292*4882a593Smuzhiyun { PCI_VDEVICE(PROMISE, 0x3d73), board_2057x },
293*4882a593Smuzhiyun { PCI_VDEVICE(PROMISE, 0x3d75), board_2057x },
294*4882a593Smuzhiyun
295*4882a593Smuzhiyun { PCI_VDEVICE(PROMISE, 0x3318), board_20319 },
296*4882a593Smuzhiyun { PCI_VDEVICE(PROMISE, 0x3319), board_20319 },
297*4882a593Smuzhiyun { PCI_VDEVICE(PROMISE, 0x3515), board_40518 },
298*4882a593Smuzhiyun { PCI_VDEVICE(PROMISE, 0x3519), board_40518 },
299*4882a593Smuzhiyun { PCI_VDEVICE(PROMISE, 0x3d17), board_40518 },
300*4882a593Smuzhiyun { PCI_VDEVICE(PROMISE, 0x3d18), board_40518 },
301*4882a593Smuzhiyun
302*4882a593Smuzhiyun { PCI_VDEVICE(PROMISE, 0x6629), board_20619 },
303*4882a593Smuzhiyun
304*4882a593Smuzhiyun { } /* terminate list */
305*4882a593Smuzhiyun };
306*4882a593Smuzhiyun
307*4882a593Smuzhiyun static struct pci_driver pdc_ata_pci_driver = {
308*4882a593Smuzhiyun .name = DRV_NAME,
309*4882a593Smuzhiyun .id_table = pdc_ata_pci_tbl,
310*4882a593Smuzhiyun .probe = pdc_ata_init_one,
311*4882a593Smuzhiyun .remove = ata_pci_remove_one,
312*4882a593Smuzhiyun };
313*4882a593Smuzhiyun
pdc_common_port_start(struct ata_port * ap)314*4882a593Smuzhiyun static int pdc_common_port_start(struct ata_port *ap)
315*4882a593Smuzhiyun {
316*4882a593Smuzhiyun struct device *dev = ap->host->dev;
317*4882a593Smuzhiyun struct pdc_port_priv *pp;
318*4882a593Smuzhiyun int rc;
319*4882a593Smuzhiyun
320*4882a593Smuzhiyun /* we use the same prd table as bmdma, allocate it */
321*4882a593Smuzhiyun rc = ata_bmdma_port_start(ap);
322*4882a593Smuzhiyun if (rc)
323*4882a593Smuzhiyun return rc;
324*4882a593Smuzhiyun
325*4882a593Smuzhiyun pp = devm_kzalloc(dev, sizeof(*pp), GFP_KERNEL);
326*4882a593Smuzhiyun if (!pp)
327*4882a593Smuzhiyun return -ENOMEM;
328*4882a593Smuzhiyun
329*4882a593Smuzhiyun pp->pkt = dmam_alloc_coherent(dev, 128, &pp->pkt_dma, GFP_KERNEL);
330*4882a593Smuzhiyun if (!pp->pkt)
331*4882a593Smuzhiyun return -ENOMEM;
332*4882a593Smuzhiyun
333*4882a593Smuzhiyun ap->private_data = pp;
334*4882a593Smuzhiyun
335*4882a593Smuzhiyun return 0;
336*4882a593Smuzhiyun }
337*4882a593Smuzhiyun
pdc_sata_port_start(struct ata_port * ap)338*4882a593Smuzhiyun static int pdc_sata_port_start(struct ata_port *ap)
339*4882a593Smuzhiyun {
340*4882a593Smuzhiyun int rc;
341*4882a593Smuzhiyun
342*4882a593Smuzhiyun rc = pdc_common_port_start(ap);
343*4882a593Smuzhiyun if (rc)
344*4882a593Smuzhiyun return rc;
345*4882a593Smuzhiyun
346*4882a593Smuzhiyun /* fix up PHYMODE4 align timing */
347*4882a593Smuzhiyun if (ap->flags & PDC_FLAG_GEN_II) {
348*4882a593Smuzhiyun void __iomem *sata_mmio = ap->ioaddr.scr_addr;
349*4882a593Smuzhiyun unsigned int tmp;
350*4882a593Smuzhiyun
351*4882a593Smuzhiyun tmp = readl(sata_mmio + PDC_PHYMODE4);
352*4882a593Smuzhiyun tmp = (tmp & ~3) | 1; /* set bits 1:0 = 0:1 */
353*4882a593Smuzhiyun writel(tmp, sata_mmio + PDC_PHYMODE4);
354*4882a593Smuzhiyun }
355*4882a593Smuzhiyun
356*4882a593Smuzhiyun return 0;
357*4882a593Smuzhiyun }
358*4882a593Smuzhiyun
pdc_fpdma_clear_interrupt_flag(struct ata_port * ap)359*4882a593Smuzhiyun static void pdc_fpdma_clear_interrupt_flag(struct ata_port *ap)
360*4882a593Smuzhiyun {
361*4882a593Smuzhiyun void __iomem *sata_mmio = ap->ioaddr.scr_addr;
362*4882a593Smuzhiyun u32 tmp;
363*4882a593Smuzhiyun
364*4882a593Smuzhiyun tmp = readl(sata_mmio + PDC_FPDMA_CTLSTAT);
365*4882a593Smuzhiyun tmp |= PDC_FPDMA_CTLSTAT_DMASETUP_INT_FLAG;
366*4882a593Smuzhiyun tmp |= PDC_FPDMA_CTLSTAT_SETDB_INT_FLAG;
367*4882a593Smuzhiyun
368*4882a593Smuzhiyun /* It's not allowed to write to the entire FPDMA_CTLSTAT register
369*4882a593Smuzhiyun when NCQ is running. So do a byte-sized write to bits 10 and 11. */
370*4882a593Smuzhiyun writeb(tmp >> 8, sata_mmio + PDC_FPDMA_CTLSTAT + 1);
371*4882a593Smuzhiyun readb(sata_mmio + PDC_FPDMA_CTLSTAT + 1); /* flush */
372*4882a593Smuzhiyun }
373*4882a593Smuzhiyun
pdc_fpdma_reset(struct ata_port * ap)374*4882a593Smuzhiyun static void pdc_fpdma_reset(struct ata_port *ap)
375*4882a593Smuzhiyun {
376*4882a593Smuzhiyun void __iomem *sata_mmio = ap->ioaddr.scr_addr;
377*4882a593Smuzhiyun u8 tmp;
378*4882a593Smuzhiyun
379*4882a593Smuzhiyun tmp = (u8)readl(sata_mmio + PDC_FPDMA_CTLSTAT);
380*4882a593Smuzhiyun tmp &= 0x7F;
381*4882a593Smuzhiyun tmp |= PDC_FPDMA_CTLSTAT_RESET;
382*4882a593Smuzhiyun writeb(tmp, sata_mmio + PDC_FPDMA_CTLSTAT);
383*4882a593Smuzhiyun readl(sata_mmio + PDC_FPDMA_CTLSTAT); /* flush */
384*4882a593Smuzhiyun udelay(100);
385*4882a593Smuzhiyun tmp &= ~PDC_FPDMA_CTLSTAT_RESET;
386*4882a593Smuzhiyun writeb(tmp, sata_mmio + PDC_FPDMA_CTLSTAT);
387*4882a593Smuzhiyun readl(sata_mmio + PDC_FPDMA_CTLSTAT); /* flush */
388*4882a593Smuzhiyun
389*4882a593Smuzhiyun pdc_fpdma_clear_interrupt_flag(ap);
390*4882a593Smuzhiyun }
391*4882a593Smuzhiyun
pdc_not_at_command_packet_phase(struct ata_port * ap)392*4882a593Smuzhiyun static void pdc_not_at_command_packet_phase(struct ata_port *ap)
393*4882a593Smuzhiyun {
394*4882a593Smuzhiyun void __iomem *sata_mmio = ap->ioaddr.scr_addr;
395*4882a593Smuzhiyun unsigned int i;
396*4882a593Smuzhiyun u32 tmp;
397*4882a593Smuzhiyun
398*4882a593Smuzhiyun /* check not at ASIC packet command phase */
399*4882a593Smuzhiyun for (i = 0; i < 100; ++i) {
400*4882a593Smuzhiyun writel(0, sata_mmio + PDC_INTERNAL_DEBUG_1);
401*4882a593Smuzhiyun tmp = readl(sata_mmio + PDC_INTERNAL_DEBUG_2);
402*4882a593Smuzhiyun if ((tmp & 0xF) != 1)
403*4882a593Smuzhiyun break;
404*4882a593Smuzhiyun udelay(100);
405*4882a593Smuzhiyun }
406*4882a593Smuzhiyun }
407*4882a593Smuzhiyun
pdc_clear_internal_debug_record_error_register(struct ata_port * ap)408*4882a593Smuzhiyun static void pdc_clear_internal_debug_record_error_register(struct ata_port *ap)
409*4882a593Smuzhiyun {
410*4882a593Smuzhiyun void __iomem *sata_mmio = ap->ioaddr.scr_addr;
411*4882a593Smuzhiyun
412*4882a593Smuzhiyun writel(0xffffffff, sata_mmio + PDC_SATA_ERROR);
413*4882a593Smuzhiyun writel(0xffff0000, sata_mmio + PDC_LINK_LAYER_ERRORS);
414*4882a593Smuzhiyun }
415*4882a593Smuzhiyun
pdc_reset_port(struct ata_port * ap)416*4882a593Smuzhiyun static void pdc_reset_port(struct ata_port *ap)
417*4882a593Smuzhiyun {
418*4882a593Smuzhiyun void __iomem *ata_ctlstat_mmio = ap->ioaddr.cmd_addr + PDC_CTLSTAT;
419*4882a593Smuzhiyun unsigned int i;
420*4882a593Smuzhiyun u32 tmp;
421*4882a593Smuzhiyun
422*4882a593Smuzhiyun if (ap->flags & PDC_FLAG_GEN_II)
423*4882a593Smuzhiyun pdc_not_at_command_packet_phase(ap);
424*4882a593Smuzhiyun
425*4882a593Smuzhiyun tmp = readl(ata_ctlstat_mmio);
426*4882a593Smuzhiyun tmp |= PDC_RESET;
427*4882a593Smuzhiyun writel(tmp, ata_ctlstat_mmio);
428*4882a593Smuzhiyun
429*4882a593Smuzhiyun for (i = 11; i > 0; i--) {
430*4882a593Smuzhiyun tmp = readl(ata_ctlstat_mmio);
431*4882a593Smuzhiyun if (tmp & PDC_RESET)
432*4882a593Smuzhiyun break;
433*4882a593Smuzhiyun
434*4882a593Smuzhiyun udelay(100);
435*4882a593Smuzhiyun
436*4882a593Smuzhiyun tmp |= PDC_RESET;
437*4882a593Smuzhiyun writel(tmp, ata_ctlstat_mmio);
438*4882a593Smuzhiyun }
439*4882a593Smuzhiyun
440*4882a593Smuzhiyun tmp &= ~PDC_RESET;
441*4882a593Smuzhiyun writel(tmp, ata_ctlstat_mmio);
442*4882a593Smuzhiyun readl(ata_ctlstat_mmio); /* flush */
443*4882a593Smuzhiyun
444*4882a593Smuzhiyun if (sata_scr_valid(&ap->link) && (ap->flags & PDC_FLAG_GEN_II)) {
445*4882a593Smuzhiyun pdc_fpdma_reset(ap);
446*4882a593Smuzhiyun pdc_clear_internal_debug_record_error_register(ap);
447*4882a593Smuzhiyun }
448*4882a593Smuzhiyun }
449*4882a593Smuzhiyun
pdc_pata_cable_detect(struct ata_port * ap)450*4882a593Smuzhiyun static int pdc_pata_cable_detect(struct ata_port *ap)
451*4882a593Smuzhiyun {
452*4882a593Smuzhiyun u8 tmp;
453*4882a593Smuzhiyun void __iomem *ata_mmio = ap->ioaddr.cmd_addr;
454*4882a593Smuzhiyun
455*4882a593Smuzhiyun tmp = readb(ata_mmio + PDC_CTLSTAT + 3);
456*4882a593Smuzhiyun if (tmp & 0x01)
457*4882a593Smuzhiyun return ATA_CBL_PATA40;
458*4882a593Smuzhiyun return ATA_CBL_PATA80;
459*4882a593Smuzhiyun }
460*4882a593Smuzhiyun
pdc_sata_scr_read(struct ata_link * link,unsigned int sc_reg,u32 * val)461*4882a593Smuzhiyun static int pdc_sata_scr_read(struct ata_link *link,
462*4882a593Smuzhiyun unsigned int sc_reg, u32 *val)
463*4882a593Smuzhiyun {
464*4882a593Smuzhiyun if (sc_reg > SCR_CONTROL)
465*4882a593Smuzhiyun return -EINVAL;
466*4882a593Smuzhiyun *val = readl(link->ap->ioaddr.scr_addr + (sc_reg * 4));
467*4882a593Smuzhiyun return 0;
468*4882a593Smuzhiyun }
469*4882a593Smuzhiyun
pdc_sata_scr_write(struct ata_link * link,unsigned int sc_reg,u32 val)470*4882a593Smuzhiyun static int pdc_sata_scr_write(struct ata_link *link,
471*4882a593Smuzhiyun unsigned int sc_reg, u32 val)
472*4882a593Smuzhiyun {
473*4882a593Smuzhiyun if (sc_reg > SCR_CONTROL)
474*4882a593Smuzhiyun return -EINVAL;
475*4882a593Smuzhiyun writel(val, link->ap->ioaddr.scr_addr + (sc_reg * 4));
476*4882a593Smuzhiyun return 0;
477*4882a593Smuzhiyun }
478*4882a593Smuzhiyun
pdc_atapi_pkt(struct ata_queued_cmd * qc)479*4882a593Smuzhiyun static void pdc_atapi_pkt(struct ata_queued_cmd *qc)
480*4882a593Smuzhiyun {
481*4882a593Smuzhiyun struct ata_port *ap = qc->ap;
482*4882a593Smuzhiyun dma_addr_t sg_table = ap->bmdma_prd_dma;
483*4882a593Smuzhiyun unsigned int cdb_len = qc->dev->cdb_len;
484*4882a593Smuzhiyun u8 *cdb = qc->cdb;
485*4882a593Smuzhiyun struct pdc_port_priv *pp = ap->private_data;
486*4882a593Smuzhiyun u8 *buf = pp->pkt;
487*4882a593Smuzhiyun __le32 *buf32 = (__le32 *) buf;
488*4882a593Smuzhiyun unsigned int dev_sel, feature;
489*4882a593Smuzhiyun
490*4882a593Smuzhiyun /* set control bits (byte 0), zero delay seq id (byte 3),
491*4882a593Smuzhiyun * and seq id (byte 2)
492*4882a593Smuzhiyun */
493*4882a593Smuzhiyun switch (qc->tf.protocol) {
494*4882a593Smuzhiyun case ATAPI_PROT_DMA:
495*4882a593Smuzhiyun if (!(qc->tf.flags & ATA_TFLAG_WRITE))
496*4882a593Smuzhiyun buf32[0] = cpu_to_le32(PDC_PKT_READ);
497*4882a593Smuzhiyun else
498*4882a593Smuzhiyun buf32[0] = 0;
499*4882a593Smuzhiyun break;
500*4882a593Smuzhiyun case ATAPI_PROT_NODATA:
501*4882a593Smuzhiyun buf32[0] = cpu_to_le32(PDC_PKT_NODATA);
502*4882a593Smuzhiyun break;
503*4882a593Smuzhiyun default:
504*4882a593Smuzhiyun BUG();
505*4882a593Smuzhiyun break;
506*4882a593Smuzhiyun }
507*4882a593Smuzhiyun buf32[1] = cpu_to_le32(sg_table); /* S/G table addr */
508*4882a593Smuzhiyun buf32[2] = 0; /* no next-packet */
509*4882a593Smuzhiyun
510*4882a593Smuzhiyun /* select drive */
511*4882a593Smuzhiyun if (sata_scr_valid(&ap->link))
512*4882a593Smuzhiyun dev_sel = PDC_DEVICE_SATA;
513*4882a593Smuzhiyun else
514*4882a593Smuzhiyun dev_sel = qc->tf.device;
515*4882a593Smuzhiyun
516*4882a593Smuzhiyun buf[12] = (1 << 5) | ATA_REG_DEVICE;
517*4882a593Smuzhiyun buf[13] = dev_sel;
518*4882a593Smuzhiyun buf[14] = (1 << 5) | ATA_REG_DEVICE | PDC_PKT_CLEAR_BSY;
519*4882a593Smuzhiyun buf[15] = dev_sel; /* once more, waiting for BSY to clear */
520*4882a593Smuzhiyun
521*4882a593Smuzhiyun buf[16] = (1 << 5) | ATA_REG_NSECT;
522*4882a593Smuzhiyun buf[17] = qc->tf.nsect;
523*4882a593Smuzhiyun buf[18] = (1 << 5) | ATA_REG_LBAL;
524*4882a593Smuzhiyun buf[19] = qc->tf.lbal;
525*4882a593Smuzhiyun
526*4882a593Smuzhiyun /* set feature and byte counter registers */
527*4882a593Smuzhiyun if (qc->tf.protocol != ATAPI_PROT_DMA)
528*4882a593Smuzhiyun feature = PDC_FEATURE_ATAPI_PIO;
529*4882a593Smuzhiyun else
530*4882a593Smuzhiyun feature = PDC_FEATURE_ATAPI_DMA;
531*4882a593Smuzhiyun
532*4882a593Smuzhiyun buf[20] = (1 << 5) | ATA_REG_FEATURE;
533*4882a593Smuzhiyun buf[21] = feature;
534*4882a593Smuzhiyun buf[22] = (1 << 5) | ATA_REG_BYTEL;
535*4882a593Smuzhiyun buf[23] = qc->tf.lbam;
536*4882a593Smuzhiyun buf[24] = (1 << 5) | ATA_REG_BYTEH;
537*4882a593Smuzhiyun buf[25] = qc->tf.lbah;
538*4882a593Smuzhiyun
539*4882a593Smuzhiyun /* send ATAPI packet command 0xA0 */
540*4882a593Smuzhiyun buf[26] = (1 << 5) | ATA_REG_CMD;
541*4882a593Smuzhiyun buf[27] = qc->tf.command;
542*4882a593Smuzhiyun
543*4882a593Smuzhiyun /* select drive and check DRQ */
544*4882a593Smuzhiyun buf[28] = (1 << 5) | ATA_REG_DEVICE | PDC_PKT_WAIT_DRDY;
545*4882a593Smuzhiyun buf[29] = dev_sel;
546*4882a593Smuzhiyun
547*4882a593Smuzhiyun /* we can represent cdb lengths 2/4/6/8/10/12/14/16 */
548*4882a593Smuzhiyun BUG_ON(cdb_len & ~0x1E);
549*4882a593Smuzhiyun
550*4882a593Smuzhiyun /* append the CDB as the final part */
551*4882a593Smuzhiyun buf[30] = (((cdb_len >> 1) & 7) << 5) | ATA_REG_DATA | PDC_LAST_REG;
552*4882a593Smuzhiyun memcpy(buf+31, cdb, cdb_len);
553*4882a593Smuzhiyun }
554*4882a593Smuzhiyun
555*4882a593Smuzhiyun /**
556*4882a593Smuzhiyun * pdc_fill_sg - Fill PCI IDE PRD table
557*4882a593Smuzhiyun * @qc: Metadata associated with taskfile to be transferred
558*4882a593Smuzhiyun *
559*4882a593Smuzhiyun * Fill PCI IDE PRD (scatter-gather) table with segments
560*4882a593Smuzhiyun * associated with the current disk command.
561*4882a593Smuzhiyun * Make sure hardware does not choke on it.
562*4882a593Smuzhiyun *
563*4882a593Smuzhiyun * LOCKING:
564*4882a593Smuzhiyun * spin_lock_irqsave(host lock)
565*4882a593Smuzhiyun *
566*4882a593Smuzhiyun */
pdc_fill_sg(struct ata_queued_cmd * qc)567*4882a593Smuzhiyun static void pdc_fill_sg(struct ata_queued_cmd *qc)
568*4882a593Smuzhiyun {
569*4882a593Smuzhiyun struct ata_port *ap = qc->ap;
570*4882a593Smuzhiyun struct ata_bmdma_prd *prd = ap->bmdma_prd;
571*4882a593Smuzhiyun struct scatterlist *sg;
572*4882a593Smuzhiyun const u32 SG_COUNT_ASIC_BUG = 41*4;
573*4882a593Smuzhiyun unsigned int si, idx;
574*4882a593Smuzhiyun u32 len;
575*4882a593Smuzhiyun
576*4882a593Smuzhiyun if (!(qc->flags & ATA_QCFLAG_DMAMAP))
577*4882a593Smuzhiyun return;
578*4882a593Smuzhiyun
579*4882a593Smuzhiyun idx = 0;
580*4882a593Smuzhiyun for_each_sg(qc->sg, sg, qc->n_elem, si) {
581*4882a593Smuzhiyun u32 addr, offset;
582*4882a593Smuzhiyun u32 sg_len;
583*4882a593Smuzhiyun
584*4882a593Smuzhiyun /* determine if physical DMA addr spans 64K boundary.
585*4882a593Smuzhiyun * Note h/w doesn't support 64-bit, so we unconditionally
586*4882a593Smuzhiyun * truncate dma_addr_t to u32.
587*4882a593Smuzhiyun */
588*4882a593Smuzhiyun addr = (u32) sg_dma_address(sg);
589*4882a593Smuzhiyun sg_len = sg_dma_len(sg);
590*4882a593Smuzhiyun
591*4882a593Smuzhiyun while (sg_len) {
592*4882a593Smuzhiyun offset = addr & 0xffff;
593*4882a593Smuzhiyun len = sg_len;
594*4882a593Smuzhiyun if ((offset + sg_len) > 0x10000)
595*4882a593Smuzhiyun len = 0x10000 - offset;
596*4882a593Smuzhiyun
597*4882a593Smuzhiyun prd[idx].addr = cpu_to_le32(addr);
598*4882a593Smuzhiyun prd[idx].flags_len = cpu_to_le32(len & 0xffff);
599*4882a593Smuzhiyun VPRINTK("PRD[%u] = (0x%X, 0x%X)\n", idx, addr, len);
600*4882a593Smuzhiyun
601*4882a593Smuzhiyun idx++;
602*4882a593Smuzhiyun sg_len -= len;
603*4882a593Smuzhiyun addr += len;
604*4882a593Smuzhiyun }
605*4882a593Smuzhiyun }
606*4882a593Smuzhiyun
607*4882a593Smuzhiyun len = le32_to_cpu(prd[idx - 1].flags_len);
608*4882a593Smuzhiyun
609*4882a593Smuzhiyun if (len > SG_COUNT_ASIC_BUG) {
610*4882a593Smuzhiyun u32 addr;
611*4882a593Smuzhiyun
612*4882a593Smuzhiyun VPRINTK("Splitting last PRD.\n");
613*4882a593Smuzhiyun
614*4882a593Smuzhiyun addr = le32_to_cpu(prd[idx - 1].addr);
615*4882a593Smuzhiyun prd[idx - 1].flags_len = cpu_to_le32(len - SG_COUNT_ASIC_BUG);
616*4882a593Smuzhiyun VPRINTK("PRD[%u] = (0x%X, 0x%X)\n", idx - 1, addr, SG_COUNT_ASIC_BUG);
617*4882a593Smuzhiyun
618*4882a593Smuzhiyun addr = addr + len - SG_COUNT_ASIC_BUG;
619*4882a593Smuzhiyun len = SG_COUNT_ASIC_BUG;
620*4882a593Smuzhiyun prd[idx].addr = cpu_to_le32(addr);
621*4882a593Smuzhiyun prd[idx].flags_len = cpu_to_le32(len);
622*4882a593Smuzhiyun VPRINTK("PRD[%u] = (0x%X, 0x%X)\n", idx, addr, len);
623*4882a593Smuzhiyun
624*4882a593Smuzhiyun idx++;
625*4882a593Smuzhiyun }
626*4882a593Smuzhiyun
627*4882a593Smuzhiyun prd[idx - 1].flags_len |= cpu_to_le32(ATA_PRD_EOT);
628*4882a593Smuzhiyun }
629*4882a593Smuzhiyun
pdc_qc_prep(struct ata_queued_cmd * qc)630*4882a593Smuzhiyun static enum ata_completion_errors pdc_qc_prep(struct ata_queued_cmd *qc)
631*4882a593Smuzhiyun {
632*4882a593Smuzhiyun struct pdc_port_priv *pp = qc->ap->private_data;
633*4882a593Smuzhiyun unsigned int i;
634*4882a593Smuzhiyun
635*4882a593Smuzhiyun VPRINTK("ENTER\n");
636*4882a593Smuzhiyun
637*4882a593Smuzhiyun switch (qc->tf.protocol) {
638*4882a593Smuzhiyun case ATA_PROT_DMA:
639*4882a593Smuzhiyun pdc_fill_sg(qc);
640*4882a593Smuzhiyun fallthrough;
641*4882a593Smuzhiyun case ATA_PROT_NODATA:
642*4882a593Smuzhiyun i = pdc_pkt_header(&qc->tf, qc->ap->bmdma_prd_dma,
643*4882a593Smuzhiyun qc->dev->devno, pp->pkt);
644*4882a593Smuzhiyun if (qc->tf.flags & ATA_TFLAG_LBA48)
645*4882a593Smuzhiyun i = pdc_prep_lba48(&qc->tf, pp->pkt, i);
646*4882a593Smuzhiyun else
647*4882a593Smuzhiyun i = pdc_prep_lba28(&qc->tf, pp->pkt, i);
648*4882a593Smuzhiyun pdc_pkt_footer(&qc->tf, pp->pkt, i);
649*4882a593Smuzhiyun break;
650*4882a593Smuzhiyun case ATAPI_PROT_PIO:
651*4882a593Smuzhiyun pdc_fill_sg(qc);
652*4882a593Smuzhiyun break;
653*4882a593Smuzhiyun case ATAPI_PROT_DMA:
654*4882a593Smuzhiyun pdc_fill_sg(qc);
655*4882a593Smuzhiyun fallthrough;
656*4882a593Smuzhiyun case ATAPI_PROT_NODATA:
657*4882a593Smuzhiyun pdc_atapi_pkt(qc);
658*4882a593Smuzhiyun break;
659*4882a593Smuzhiyun default:
660*4882a593Smuzhiyun break;
661*4882a593Smuzhiyun }
662*4882a593Smuzhiyun
663*4882a593Smuzhiyun return AC_ERR_OK;
664*4882a593Smuzhiyun }
665*4882a593Smuzhiyun
pdc_is_sataii_tx4(unsigned long flags)666*4882a593Smuzhiyun static int pdc_is_sataii_tx4(unsigned long flags)
667*4882a593Smuzhiyun {
668*4882a593Smuzhiyun const unsigned long mask = PDC_FLAG_GEN_II | PDC_FLAG_4_PORTS;
669*4882a593Smuzhiyun return (flags & mask) == mask;
670*4882a593Smuzhiyun }
671*4882a593Smuzhiyun
pdc_port_no_to_ata_no(unsigned int port_no,int is_sataii_tx4)672*4882a593Smuzhiyun static unsigned int pdc_port_no_to_ata_no(unsigned int port_no,
673*4882a593Smuzhiyun int is_sataii_tx4)
674*4882a593Smuzhiyun {
675*4882a593Smuzhiyun static const unsigned char sataii_tx4_port_remap[4] = { 3, 1, 0, 2};
676*4882a593Smuzhiyun return is_sataii_tx4 ? sataii_tx4_port_remap[port_no] : port_no;
677*4882a593Smuzhiyun }
678*4882a593Smuzhiyun
pdc_sata_nr_ports(const struct ata_port * ap)679*4882a593Smuzhiyun static unsigned int pdc_sata_nr_ports(const struct ata_port *ap)
680*4882a593Smuzhiyun {
681*4882a593Smuzhiyun return (ap->flags & PDC_FLAG_4_PORTS) ? 4 : 2;
682*4882a593Smuzhiyun }
683*4882a593Smuzhiyun
pdc_sata_ata_port_to_ata_no(const struct ata_port * ap)684*4882a593Smuzhiyun static unsigned int pdc_sata_ata_port_to_ata_no(const struct ata_port *ap)
685*4882a593Smuzhiyun {
686*4882a593Smuzhiyun const struct ata_host *host = ap->host;
687*4882a593Smuzhiyun unsigned int nr_ports = pdc_sata_nr_ports(ap);
688*4882a593Smuzhiyun unsigned int i;
689*4882a593Smuzhiyun
690*4882a593Smuzhiyun for (i = 0; i < nr_ports && host->ports[i] != ap; ++i)
691*4882a593Smuzhiyun ;
692*4882a593Smuzhiyun BUG_ON(i >= nr_ports);
693*4882a593Smuzhiyun return pdc_port_no_to_ata_no(i, pdc_is_sataii_tx4(ap->flags));
694*4882a593Smuzhiyun }
695*4882a593Smuzhiyun
pdc_freeze(struct ata_port * ap)696*4882a593Smuzhiyun static void pdc_freeze(struct ata_port *ap)
697*4882a593Smuzhiyun {
698*4882a593Smuzhiyun void __iomem *ata_mmio = ap->ioaddr.cmd_addr;
699*4882a593Smuzhiyun u32 tmp;
700*4882a593Smuzhiyun
701*4882a593Smuzhiyun tmp = readl(ata_mmio + PDC_CTLSTAT);
702*4882a593Smuzhiyun tmp |= PDC_IRQ_DISABLE;
703*4882a593Smuzhiyun tmp &= ~PDC_DMA_ENABLE;
704*4882a593Smuzhiyun writel(tmp, ata_mmio + PDC_CTLSTAT);
705*4882a593Smuzhiyun readl(ata_mmio + PDC_CTLSTAT); /* flush */
706*4882a593Smuzhiyun }
707*4882a593Smuzhiyun
pdc_sata_freeze(struct ata_port * ap)708*4882a593Smuzhiyun static void pdc_sata_freeze(struct ata_port *ap)
709*4882a593Smuzhiyun {
710*4882a593Smuzhiyun struct ata_host *host = ap->host;
711*4882a593Smuzhiyun void __iomem *host_mmio = host->iomap[PDC_MMIO_BAR];
712*4882a593Smuzhiyun unsigned int hotplug_offset = PDC2_SATA_PLUG_CSR;
713*4882a593Smuzhiyun unsigned int ata_no = pdc_sata_ata_port_to_ata_no(ap);
714*4882a593Smuzhiyun u32 hotplug_status;
715*4882a593Smuzhiyun
716*4882a593Smuzhiyun /* Disable hotplug events on this port.
717*4882a593Smuzhiyun *
718*4882a593Smuzhiyun * Locking:
719*4882a593Smuzhiyun * 1) hotplug register accesses must be serialised via host->lock
720*4882a593Smuzhiyun * 2) ap->lock == &ap->host->lock
721*4882a593Smuzhiyun * 3) ->freeze() and ->thaw() are called with ap->lock held
722*4882a593Smuzhiyun */
723*4882a593Smuzhiyun hotplug_status = readl(host_mmio + hotplug_offset);
724*4882a593Smuzhiyun hotplug_status |= 0x11 << (ata_no + 16);
725*4882a593Smuzhiyun writel(hotplug_status, host_mmio + hotplug_offset);
726*4882a593Smuzhiyun readl(host_mmio + hotplug_offset); /* flush */
727*4882a593Smuzhiyun
728*4882a593Smuzhiyun pdc_freeze(ap);
729*4882a593Smuzhiyun }
730*4882a593Smuzhiyun
pdc_thaw(struct ata_port * ap)731*4882a593Smuzhiyun static void pdc_thaw(struct ata_port *ap)
732*4882a593Smuzhiyun {
733*4882a593Smuzhiyun void __iomem *ata_mmio = ap->ioaddr.cmd_addr;
734*4882a593Smuzhiyun u32 tmp;
735*4882a593Smuzhiyun
736*4882a593Smuzhiyun /* clear IRQ */
737*4882a593Smuzhiyun readl(ata_mmio + PDC_COMMAND);
738*4882a593Smuzhiyun
739*4882a593Smuzhiyun /* turn IRQ back on */
740*4882a593Smuzhiyun tmp = readl(ata_mmio + PDC_CTLSTAT);
741*4882a593Smuzhiyun tmp &= ~PDC_IRQ_DISABLE;
742*4882a593Smuzhiyun writel(tmp, ata_mmio + PDC_CTLSTAT);
743*4882a593Smuzhiyun readl(ata_mmio + PDC_CTLSTAT); /* flush */
744*4882a593Smuzhiyun }
745*4882a593Smuzhiyun
pdc_sata_thaw(struct ata_port * ap)746*4882a593Smuzhiyun static void pdc_sata_thaw(struct ata_port *ap)
747*4882a593Smuzhiyun {
748*4882a593Smuzhiyun struct ata_host *host = ap->host;
749*4882a593Smuzhiyun void __iomem *host_mmio = host->iomap[PDC_MMIO_BAR];
750*4882a593Smuzhiyun unsigned int hotplug_offset = PDC2_SATA_PLUG_CSR;
751*4882a593Smuzhiyun unsigned int ata_no = pdc_sata_ata_port_to_ata_no(ap);
752*4882a593Smuzhiyun u32 hotplug_status;
753*4882a593Smuzhiyun
754*4882a593Smuzhiyun pdc_thaw(ap);
755*4882a593Smuzhiyun
756*4882a593Smuzhiyun /* Enable hotplug events on this port.
757*4882a593Smuzhiyun * Locking: see pdc_sata_freeze().
758*4882a593Smuzhiyun */
759*4882a593Smuzhiyun hotplug_status = readl(host_mmio + hotplug_offset);
760*4882a593Smuzhiyun hotplug_status |= 0x11 << ata_no;
761*4882a593Smuzhiyun hotplug_status &= ~(0x11 << (ata_no + 16));
762*4882a593Smuzhiyun writel(hotplug_status, host_mmio + hotplug_offset);
763*4882a593Smuzhiyun readl(host_mmio + hotplug_offset); /* flush */
764*4882a593Smuzhiyun }
765*4882a593Smuzhiyun
pdc_pata_softreset(struct ata_link * link,unsigned int * class,unsigned long deadline)766*4882a593Smuzhiyun static int pdc_pata_softreset(struct ata_link *link, unsigned int *class,
767*4882a593Smuzhiyun unsigned long deadline)
768*4882a593Smuzhiyun {
769*4882a593Smuzhiyun pdc_reset_port(link->ap);
770*4882a593Smuzhiyun return ata_sff_softreset(link, class, deadline);
771*4882a593Smuzhiyun }
772*4882a593Smuzhiyun
pdc_ata_port_to_ata_no(const struct ata_port * ap)773*4882a593Smuzhiyun static unsigned int pdc_ata_port_to_ata_no(const struct ata_port *ap)
774*4882a593Smuzhiyun {
775*4882a593Smuzhiyun void __iomem *ata_mmio = ap->ioaddr.cmd_addr;
776*4882a593Smuzhiyun void __iomem *host_mmio = ap->host->iomap[PDC_MMIO_BAR];
777*4882a593Smuzhiyun
778*4882a593Smuzhiyun /* ata_mmio == host_mmio + 0x200 + ata_no * 0x80 */
779*4882a593Smuzhiyun return (ata_mmio - host_mmio - 0x200) / 0x80;
780*4882a593Smuzhiyun }
781*4882a593Smuzhiyun
pdc_hard_reset_port(struct ata_port * ap)782*4882a593Smuzhiyun static void pdc_hard_reset_port(struct ata_port *ap)
783*4882a593Smuzhiyun {
784*4882a593Smuzhiyun void __iomem *host_mmio = ap->host->iomap[PDC_MMIO_BAR];
785*4882a593Smuzhiyun void __iomem *pcictl_b1_mmio = host_mmio + PDC_PCI_CTL + 1;
786*4882a593Smuzhiyun unsigned int ata_no = pdc_ata_port_to_ata_no(ap);
787*4882a593Smuzhiyun struct pdc_host_priv *hpriv = ap->host->private_data;
788*4882a593Smuzhiyun u8 tmp;
789*4882a593Smuzhiyun
790*4882a593Smuzhiyun spin_lock(&hpriv->hard_reset_lock);
791*4882a593Smuzhiyun
792*4882a593Smuzhiyun tmp = readb(pcictl_b1_mmio);
793*4882a593Smuzhiyun tmp &= ~(0x10 << ata_no);
794*4882a593Smuzhiyun writeb(tmp, pcictl_b1_mmio);
795*4882a593Smuzhiyun readb(pcictl_b1_mmio); /* flush */
796*4882a593Smuzhiyun udelay(100);
797*4882a593Smuzhiyun tmp |= (0x10 << ata_no);
798*4882a593Smuzhiyun writeb(tmp, pcictl_b1_mmio);
799*4882a593Smuzhiyun readb(pcictl_b1_mmio); /* flush */
800*4882a593Smuzhiyun
801*4882a593Smuzhiyun spin_unlock(&hpriv->hard_reset_lock);
802*4882a593Smuzhiyun }
803*4882a593Smuzhiyun
pdc_sata_hardreset(struct ata_link * link,unsigned int * class,unsigned long deadline)804*4882a593Smuzhiyun static int pdc_sata_hardreset(struct ata_link *link, unsigned int *class,
805*4882a593Smuzhiyun unsigned long deadline)
806*4882a593Smuzhiyun {
807*4882a593Smuzhiyun if (link->ap->flags & PDC_FLAG_GEN_II)
808*4882a593Smuzhiyun pdc_not_at_command_packet_phase(link->ap);
809*4882a593Smuzhiyun /* hotplug IRQs should have been masked by pdc_sata_freeze() */
810*4882a593Smuzhiyun pdc_hard_reset_port(link->ap);
811*4882a593Smuzhiyun pdc_reset_port(link->ap);
812*4882a593Smuzhiyun
813*4882a593Smuzhiyun /* sata_promise can't reliably acquire the first D2H Reg FIS
814*4882a593Smuzhiyun * after hardreset. Do non-waiting hardreset and request
815*4882a593Smuzhiyun * follow-up SRST.
816*4882a593Smuzhiyun */
817*4882a593Smuzhiyun return sata_std_hardreset(link, class, deadline);
818*4882a593Smuzhiyun }
819*4882a593Smuzhiyun
pdc_error_handler(struct ata_port * ap)820*4882a593Smuzhiyun static void pdc_error_handler(struct ata_port *ap)
821*4882a593Smuzhiyun {
822*4882a593Smuzhiyun if (!(ap->pflags & ATA_PFLAG_FROZEN))
823*4882a593Smuzhiyun pdc_reset_port(ap);
824*4882a593Smuzhiyun
825*4882a593Smuzhiyun ata_sff_error_handler(ap);
826*4882a593Smuzhiyun }
827*4882a593Smuzhiyun
pdc_post_internal_cmd(struct ata_queued_cmd * qc)828*4882a593Smuzhiyun static void pdc_post_internal_cmd(struct ata_queued_cmd *qc)
829*4882a593Smuzhiyun {
830*4882a593Smuzhiyun struct ata_port *ap = qc->ap;
831*4882a593Smuzhiyun
832*4882a593Smuzhiyun /* make DMA engine forget about the failed command */
833*4882a593Smuzhiyun if (qc->flags & ATA_QCFLAG_FAILED)
834*4882a593Smuzhiyun pdc_reset_port(ap);
835*4882a593Smuzhiyun }
836*4882a593Smuzhiyun
pdc_error_intr(struct ata_port * ap,struct ata_queued_cmd * qc,u32 port_status,u32 err_mask)837*4882a593Smuzhiyun static void pdc_error_intr(struct ata_port *ap, struct ata_queued_cmd *qc,
838*4882a593Smuzhiyun u32 port_status, u32 err_mask)
839*4882a593Smuzhiyun {
840*4882a593Smuzhiyun struct ata_eh_info *ehi = &ap->link.eh_info;
841*4882a593Smuzhiyun unsigned int ac_err_mask = 0;
842*4882a593Smuzhiyun
843*4882a593Smuzhiyun ata_ehi_clear_desc(ehi);
844*4882a593Smuzhiyun ata_ehi_push_desc(ehi, "port_status 0x%08x", port_status);
845*4882a593Smuzhiyun port_status &= err_mask;
846*4882a593Smuzhiyun
847*4882a593Smuzhiyun if (port_status & PDC_DRIVE_ERR)
848*4882a593Smuzhiyun ac_err_mask |= AC_ERR_DEV;
849*4882a593Smuzhiyun if (port_status & (PDC_OVERRUN_ERR | PDC_UNDERRUN_ERR))
850*4882a593Smuzhiyun ac_err_mask |= AC_ERR_OTHER;
851*4882a593Smuzhiyun if (port_status & (PDC2_ATA_HBA_ERR | PDC2_ATA_DMA_CNT_ERR))
852*4882a593Smuzhiyun ac_err_mask |= AC_ERR_ATA_BUS;
853*4882a593Smuzhiyun if (port_status & (PDC_PH_ERR | PDC_SH_ERR | PDC_DH_ERR | PDC2_HTO_ERR
854*4882a593Smuzhiyun | PDC_PCI_SYS_ERR | PDC1_PCI_PARITY_ERR))
855*4882a593Smuzhiyun ac_err_mask |= AC_ERR_HOST_BUS;
856*4882a593Smuzhiyun
857*4882a593Smuzhiyun if (sata_scr_valid(&ap->link)) {
858*4882a593Smuzhiyun u32 serror;
859*4882a593Smuzhiyun
860*4882a593Smuzhiyun pdc_sata_scr_read(&ap->link, SCR_ERROR, &serror);
861*4882a593Smuzhiyun ehi->serror |= serror;
862*4882a593Smuzhiyun }
863*4882a593Smuzhiyun
864*4882a593Smuzhiyun qc->err_mask |= ac_err_mask;
865*4882a593Smuzhiyun
866*4882a593Smuzhiyun pdc_reset_port(ap);
867*4882a593Smuzhiyun
868*4882a593Smuzhiyun ata_port_abort(ap);
869*4882a593Smuzhiyun }
870*4882a593Smuzhiyun
pdc_host_intr(struct ata_port * ap,struct ata_queued_cmd * qc)871*4882a593Smuzhiyun static unsigned int pdc_host_intr(struct ata_port *ap,
872*4882a593Smuzhiyun struct ata_queued_cmd *qc)
873*4882a593Smuzhiyun {
874*4882a593Smuzhiyun unsigned int handled = 0;
875*4882a593Smuzhiyun void __iomem *ata_mmio = ap->ioaddr.cmd_addr;
876*4882a593Smuzhiyun u32 port_status, err_mask;
877*4882a593Smuzhiyun
878*4882a593Smuzhiyun err_mask = PDC_ERR_MASK;
879*4882a593Smuzhiyun if (ap->flags & PDC_FLAG_GEN_II)
880*4882a593Smuzhiyun err_mask &= ~PDC1_ERR_MASK;
881*4882a593Smuzhiyun else
882*4882a593Smuzhiyun err_mask &= ~PDC2_ERR_MASK;
883*4882a593Smuzhiyun port_status = readl(ata_mmio + PDC_GLOBAL_CTL);
884*4882a593Smuzhiyun if (unlikely(port_status & err_mask)) {
885*4882a593Smuzhiyun pdc_error_intr(ap, qc, port_status, err_mask);
886*4882a593Smuzhiyun return 1;
887*4882a593Smuzhiyun }
888*4882a593Smuzhiyun
889*4882a593Smuzhiyun switch (qc->tf.protocol) {
890*4882a593Smuzhiyun case ATA_PROT_DMA:
891*4882a593Smuzhiyun case ATA_PROT_NODATA:
892*4882a593Smuzhiyun case ATAPI_PROT_DMA:
893*4882a593Smuzhiyun case ATAPI_PROT_NODATA:
894*4882a593Smuzhiyun qc->err_mask |= ac_err_mask(ata_wait_idle(ap));
895*4882a593Smuzhiyun ata_qc_complete(qc);
896*4882a593Smuzhiyun handled = 1;
897*4882a593Smuzhiyun break;
898*4882a593Smuzhiyun default:
899*4882a593Smuzhiyun ap->stats.idle_irq++;
900*4882a593Smuzhiyun break;
901*4882a593Smuzhiyun }
902*4882a593Smuzhiyun
903*4882a593Smuzhiyun return handled;
904*4882a593Smuzhiyun }
905*4882a593Smuzhiyun
pdc_irq_clear(struct ata_port * ap)906*4882a593Smuzhiyun static void pdc_irq_clear(struct ata_port *ap)
907*4882a593Smuzhiyun {
908*4882a593Smuzhiyun void __iomem *ata_mmio = ap->ioaddr.cmd_addr;
909*4882a593Smuzhiyun
910*4882a593Smuzhiyun readl(ata_mmio + PDC_COMMAND);
911*4882a593Smuzhiyun }
912*4882a593Smuzhiyun
pdc_interrupt(int irq,void * dev_instance)913*4882a593Smuzhiyun static irqreturn_t pdc_interrupt(int irq, void *dev_instance)
914*4882a593Smuzhiyun {
915*4882a593Smuzhiyun struct ata_host *host = dev_instance;
916*4882a593Smuzhiyun struct ata_port *ap;
917*4882a593Smuzhiyun u32 mask = 0;
918*4882a593Smuzhiyun unsigned int i, tmp;
919*4882a593Smuzhiyun unsigned int handled = 0;
920*4882a593Smuzhiyun void __iomem *host_mmio;
921*4882a593Smuzhiyun unsigned int hotplug_offset, ata_no;
922*4882a593Smuzhiyun u32 hotplug_status;
923*4882a593Smuzhiyun int is_sataii_tx4;
924*4882a593Smuzhiyun
925*4882a593Smuzhiyun VPRINTK("ENTER\n");
926*4882a593Smuzhiyun
927*4882a593Smuzhiyun if (!host || !host->iomap[PDC_MMIO_BAR]) {
928*4882a593Smuzhiyun VPRINTK("QUICK EXIT\n");
929*4882a593Smuzhiyun return IRQ_NONE;
930*4882a593Smuzhiyun }
931*4882a593Smuzhiyun
932*4882a593Smuzhiyun host_mmio = host->iomap[PDC_MMIO_BAR];
933*4882a593Smuzhiyun
934*4882a593Smuzhiyun spin_lock(&host->lock);
935*4882a593Smuzhiyun
936*4882a593Smuzhiyun /* read and clear hotplug flags for all ports */
937*4882a593Smuzhiyun if (host->ports[0]->flags & PDC_FLAG_GEN_II) {
938*4882a593Smuzhiyun hotplug_offset = PDC2_SATA_PLUG_CSR;
939*4882a593Smuzhiyun hotplug_status = readl(host_mmio + hotplug_offset);
940*4882a593Smuzhiyun if (hotplug_status & 0xff)
941*4882a593Smuzhiyun writel(hotplug_status | 0xff, host_mmio + hotplug_offset);
942*4882a593Smuzhiyun hotplug_status &= 0xff; /* clear uninteresting bits */
943*4882a593Smuzhiyun } else
944*4882a593Smuzhiyun hotplug_status = 0;
945*4882a593Smuzhiyun
946*4882a593Smuzhiyun /* reading should also clear interrupts */
947*4882a593Smuzhiyun mask = readl(host_mmio + PDC_INT_SEQMASK);
948*4882a593Smuzhiyun
949*4882a593Smuzhiyun if (mask == 0xffffffff && hotplug_status == 0) {
950*4882a593Smuzhiyun VPRINTK("QUICK EXIT 2\n");
951*4882a593Smuzhiyun goto done_irq;
952*4882a593Smuzhiyun }
953*4882a593Smuzhiyun
954*4882a593Smuzhiyun mask &= 0xffff; /* only 16 SEQIDs possible */
955*4882a593Smuzhiyun if (mask == 0 && hotplug_status == 0) {
956*4882a593Smuzhiyun VPRINTK("QUICK EXIT 3\n");
957*4882a593Smuzhiyun goto done_irq;
958*4882a593Smuzhiyun }
959*4882a593Smuzhiyun
960*4882a593Smuzhiyun writel(mask, host_mmio + PDC_INT_SEQMASK);
961*4882a593Smuzhiyun
962*4882a593Smuzhiyun is_sataii_tx4 = pdc_is_sataii_tx4(host->ports[0]->flags);
963*4882a593Smuzhiyun
964*4882a593Smuzhiyun for (i = 0; i < host->n_ports; i++) {
965*4882a593Smuzhiyun VPRINTK("port %u\n", i);
966*4882a593Smuzhiyun ap = host->ports[i];
967*4882a593Smuzhiyun
968*4882a593Smuzhiyun /* check for a plug or unplug event */
969*4882a593Smuzhiyun ata_no = pdc_port_no_to_ata_no(i, is_sataii_tx4);
970*4882a593Smuzhiyun tmp = hotplug_status & (0x11 << ata_no);
971*4882a593Smuzhiyun if (tmp) {
972*4882a593Smuzhiyun struct ata_eh_info *ehi = &ap->link.eh_info;
973*4882a593Smuzhiyun ata_ehi_clear_desc(ehi);
974*4882a593Smuzhiyun ata_ehi_hotplugged(ehi);
975*4882a593Smuzhiyun ata_ehi_push_desc(ehi, "hotplug_status %#x", tmp);
976*4882a593Smuzhiyun ata_port_freeze(ap);
977*4882a593Smuzhiyun ++handled;
978*4882a593Smuzhiyun continue;
979*4882a593Smuzhiyun }
980*4882a593Smuzhiyun
981*4882a593Smuzhiyun /* check for a packet interrupt */
982*4882a593Smuzhiyun tmp = mask & (1 << (i + 1));
983*4882a593Smuzhiyun if (tmp) {
984*4882a593Smuzhiyun struct ata_queued_cmd *qc;
985*4882a593Smuzhiyun
986*4882a593Smuzhiyun qc = ata_qc_from_tag(ap, ap->link.active_tag);
987*4882a593Smuzhiyun if (qc && (!(qc->tf.flags & ATA_TFLAG_POLLING)))
988*4882a593Smuzhiyun handled += pdc_host_intr(ap, qc);
989*4882a593Smuzhiyun }
990*4882a593Smuzhiyun }
991*4882a593Smuzhiyun
992*4882a593Smuzhiyun VPRINTK("EXIT\n");
993*4882a593Smuzhiyun
994*4882a593Smuzhiyun done_irq:
995*4882a593Smuzhiyun spin_unlock(&host->lock);
996*4882a593Smuzhiyun return IRQ_RETVAL(handled);
997*4882a593Smuzhiyun }
998*4882a593Smuzhiyun
pdc_packet_start(struct ata_queued_cmd * qc)999*4882a593Smuzhiyun static void pdc_packet_start(struct ata_queued_cmd *qc)
1000*4882a593Smuzhiyun {
1001*4882a593Smuzhiyun struct ata_port *ap = qc->ap;
1002*4882a593Smuzhiyun struct pdc_port_priv *pp = ap->private_data;
1003*4882a593Smuzhiyun void __iomem *host_mmio = ap->host->iomap[PDC_MMIO_BAR];
1004*4882a593Smuzhiyun void __iomem *ata_mmio = ap->ioaddr.cmd_addr;
1005*4882a593Smuzhiyun unsigned int port_no = ap->port_no;
1006*4882a593Smuzhiyun u8 seq = (u8) (port_no + 1);
1007*4882a593Smuzhiyun
1008*4882a593Smuzhiyun VPRINTK("ENTER, ap %p\n", ap);
1009*4882a593Smuzhiyun
1010*4882a593Smuzhiyun writel(0x00000001, host_mmio + (seq * 4));
1011*4882a593Smuzhiyun readl(host_mmio + (seq * 4)); /* flush */
1012*4882a593Smuzhiyun
1013*4882a593Smuzhiyun pp->pkt[2] = seq;
1014*4882a593Smuzhiyun wmb(); /* flush PRD, pkt writes */
1015*4882a593Smuzhiyun writel(pp->pkt_dma, ata_mmio + PDC_PKT_SUBMIT);
1016*4882a593Smuzhiyun readl(ata_mmio + PDC_PKT_SUBMIT); /* flush */
1017*4882a593Smuzhiyun }
1018*4882a593Smuzhiyun
pdc_qc_issue(struct ata_queued_cmd * qc)1019*4882a593Smuzhiyun static unsigned int pdc_qc_issue(struct ata_queued_cmd *qc)
1020*4882a593Smuzhiyun {
1021*4882a593Smuzhiyun switch (qc->tf.protocol) {
1022*4882a593Smuzhiyun case ATAPI_PROT_NODATA:
1023*4882a593Smuzhiyun if (qc->dev->flags & ATA_DFLAG_CDB_INTR)
1024*4882a593Smuzhiyun break;
1025*4882a593Smuzhiyun fallthrough;
1026*4882a593Smuzhiyun case ATA_PROT_NODATA:
1027*4882a593Smuzhiyun if (qc->tf.flags & ATA_TFLAG_POLLING)
1028*4882a593Smuzhiyun break;
1029*4882a593Smuzhiyun fallthrough;
1030*4882a593Smuzhiyun case ATAPI_PROT_DMA:
1031*4882a593Smuzhiyun case ATA_PROT_DMA:
1032*4882a593Smuzhiyun pdc_packet_start(qc);
1033*4882a593Smuzhiyun return 0;
1034*4882a593Smuzhiyun default:
1035*4882a593Smuzhiyun break;
1036*4882a593Smuzhiyun }
1037*4882a593Smuzhiyun return ata_sff_qc_issue(qc);
1038*4882a593Smuzhiyun }
1039*4882a593Smuzhiyun
pdc_tf_load_mmio(struct ata_port * ap,const struct ata_taskfile * tf)1040*4882a593Smuzhiyun static void pdc_tf_load_mmio(struct ata_port *ap, const struct ata_taskfile *tf)
1041*4882a593Smuzhiyun {
1042*4882a593Smuzhiyun WARN_ON(tf->protocol == ATA_PROT_DMA || tf->protocol == ATAPI_PROT_DMA);
1043*4882a593Smuzhiyun ata_sff_tf_load(ap, tf);
1044*4882a593Smuzhiyun }
1045*4882a593Smuzhiyun
pdc_exec_command_mmio(struct ata_port * ap,const struct ata_taskfile * tf)1046*4882a593Smuzhiyun static void pdc_exec_command_mmio(struct ata_port *ap,
1047*4882a593Smuzhiyun const struct ata_taskfile *tf)
1048*4882a593Smuzhiyun {
1049*4882a593Smuzhiyun WARN_ON(tf->protocol == ATA_PROT_DMA || tf->protocol == ATAPI_PROT_DMA);
1050*4882a593Smuzhiyun ata_sff_exec_command(ap, tf);
1051*4882a593Smuzhiyun }
1052*4882a593Smuzhiyun
pdc_check_atapi_dma(struct ata_queued_cmd * qc)1053*4882a593Smuzhiyun static int pdc_check_atapi_dma(struct ata_queued_cmd *qc)
1054*4882a593Smuzhiyun {
1055*4882a593Smuzhiyun u8 *scsicmd = qc->scsicmd->cmnd;
1056*4882a593Smuzhiyun int pio = 1; /* atapi dma off by default */
1057*4882a593Smuzhiyun
1058*4882a593Smuzhiyun /* Whitelist commands that may use DMA. */
1059*4882a593Smuzhiyun switch (scsicmd[0]) {
1060*4882a593Smuzhiyun case WRITE_12:
1061*4882a593Smuzhiyun case WRITE_10:
1062*4882a593Smuzhiyun case WRITE_6:
1063*4882a593Smuzhiyun case READ_12:
1064*4882a593Smuzhiyun case READ_10:
1065*4882a593Smuzhiyun case READ_6:
1066*4882a593Smuzhiyun case 0xad: /* READ_DVD_STRUCTURE */
1067*4882a593Smuzhiyun case 0xbe: /* READ_CD */
1068*4882a593Smuzhiyun pio = 0;
1069*4882a593Smuzhiyun }
1070*4882a593Smuzhiyun /* -45150 (FFFF4FA2) to -1 (FFFFFFFF) shall use PIO mode */
1071*4882a593Smuzhiyun if (scsicmd[0] == WRITE_10) {
1072*4882a593Smuzhiyun unsigned int lba =
1073*4882a593Smuzhiyun (scsicmd[2] << 24) |
1074*4882a593Smuzhiyun (scsicmd[3] << 16) |
1075*4882a593Smuzhiyun (scsicmd[4] << 8) |
1076*4882a593Smuzhiyun scsicmd[5];
1077*4882a593Smuzhiyun if (lba >= 0xFFFF4FA2)
1078*4882a593Smuzhiyun pio = 1;
1079*4882a593Smuzhiyun }
1080*4882a593Smuzhiyun return pio;
1081*4882a593Smuzhiyun }
1082*4882a593Smuzhiyun
pdc_old_sata_check_atapi_dma(struct ata_queued_cmd * qc)1083*4882a593Smuzhiyun static int pdc_old_sata_check_atapi_dma(struct ata_queued_cmd *qc)
1084*4882a593Smuzhiyun {
1085*4882a593Smuzhiyun /* First generation chips cannot use ATAPI DMA on SATA ports */
1086*4882a593Smuzhiyun return 1;
1087*4882a593Smuzhiyun }
1088*4882a593Smuzhiyun
pdc_ata_setup_port(struct ata_port * ap,void __iomem * base,void __iomem * scr_addr)1089*4882a593Smuzhiyun static void pdc_ata_setup_port(struct ata_port *ap,
1090*4882a593Smuzhiyun void __iomem *base, void __iomem *scr_addr)
1091*4882a593Smuzhiyun {
1092*4882a593Smuzhiyun ap->ioaddr.cmd_addr = base;
1093*4882a593Smuzhiyun ap->ioaddr.data_addr = base;
1094*4882a593Smuzhiyun ap->ioaddr.feature_addr =
1095*4882a593Smuzhiyun ap->ioaddr.error_addr = base + 0x4;
1096*4882a593Smuzhiyun ap->ioaddr.nsect_addr = base + 0x8;
1097*4882a593Smuzhiyun ap->ioaddr.lbal_addr = base + 0xc;
1098*4882a593Smuzhiyun ap->ioaddr.lbam_addr = base + 0x10;
1099*4882a593Smuzhiyun ap->ioaddr.lbah_addr = base + 0x14;
1100*4882a593Smuzhiyun ap->ioaddr.device_addr = base + 0x18;
1101*4882a593Smuzhiyun ap->ioaddr.command_addr =
1102*4882a593Smuzhiyun ap->ioaddr.status_addr = base + 0x1c;
1103*4882a593Smuzhiyun ap->ioaddr.altstatus_addr =
1104*4882a593Smuzhiyun ap->ioaddr.ctl_addr = base + 0x38;
1105*4882a593Smuzhiyun ap->ioaddr.scr_addr = scr_addr;
1106*4882a593Smuzhiyun }
1107*4882a593Smuzhiyun
pdc_host_init(struct ata_host * host)1108*4882a593Smuzhiyun static void pdc_host_init(struct ata_host *host)
1109*4882a593Smuzhiyun {
1110*4882a593Smuzhiyun void __iomem *host_mmio = host->iomap[PDC_MMIO_BAR];
1111*4882a593Smuzhiyun int is_gen2 = host->ports[0]->flags & PDC_FLAG_GEN_II;
1112*4882a593Smuzhiyun int hotplug_offset;
1113*4882a593Smuzhiyun u32 tmp;
1114*4882a593Smuzhiyun
1115*4882a593Smuzhiyun if (is_gen2)
1116*4882a593Smuzhiyun hotplug_offset = PDC2_SATA_PLUG_CSR;
1117*4882a593Smuzhiyun else
1118*4882a593Smuzhiyun hotplug_offset = PDC_SATA_PLUG_CSR;
1119*4882a593Smuzhiyun
1120*4882a593Smuzhiyun /*
1121*4882a593Smuzhiyun * Except for the hotplug stuff, this is voodoo from the
1122*4882a593Smuzhiyun * Promise driver. Label this entire section
1123*4882a593Smuzhiyun * "TODO: figure out why we do this"
1124*4882a593Smuzhiyun */
1125*4882a593Smuzhiyun
1126*4882a593Smuzhiyun /* enable BMR_BURST, maybe change FIFO_SHD to 8 dwords */
1127*4882a593Smuzhiyun tmp = readl(host_mmio + PDC_FLASH_CTL);
1128*4882a593Smuzhiyun tmp |= 0x02000; /* bit 13 (enable bmr burst) */
1129*4882a593Smuzhiyun if (!is_gen2)
1130*4882a593Smuzhiyun tmp |= 0x10000; /* bit 16 (fifo threshold at 8 dw) */
1131*4882a593Smuzhiyun writel(tmp, host_mmio + PDC_FLASH_CTL);
1132*4882a593Smuzhiyun
1133*4882a593Smuzhiyun /* clear plug/unplug flags for all ports */
1134*4882a593Smuzhiyun tmp = readl(host_mmio + hotplug_offset);
1135*4882a593Smuzhiyun writel(tmp | 0xff, host_mmio + hotplug_offset);
1136*4882a593Smuzhiyun
1137*4882a593Smuzhiyun tmp = readl(host_mmio + hotplug_offset);
1138*4882a593Smuzhiyun if (is_gen2) /* unmask plug/unplug ints */
1139*4882a593Smuzhiyun writel(tmp & ~0xff0000, host_mmio + hotplug_offset);
1140*4882a593Smuzhiyun else /* mask plug/unplug ints */
1141*4882a593Smuzhiyun writel(tmp | 0xff0000, host_mmio + hotplug_offset);
1142*4882a593Smuzhiyun
1143*4882a593Smuzhiyun /* don't initialise TBG or SLEW on 2nd generation chips */
1144*4882a593Smuzhiyun if (is_gen2)
1145*4882a593Smuzhiyun return;
1146*4882a593Smuzhiyun
1147*4882a593Smuzhiyun /* reduce TBG clock to 133 Mhz. */
1148*4882a593Smuzhiyun tmp = readl(host_mmio + PDC_TBG_MODE);
1149*4882a593Smuzhiyun tmp &= ~0x30000; /* clear bit 17, 16*/
1150*4882a593Smuzhiyun tmp |= 0x10000; /* set bit 17:16 = 0:1 */
1151*4882a593Smuzhiyun writel(tmp, host_mmio + PDC_TBG_MODE);
1152*4882a593Smuzhiyun
1153*4882a593Smuzhiyun readl(host_mmio + PDC_TBG_MODE); /* flush */
1154*4882a593Smuzhiyun msleep(10);
1155*4882a593Smuzhiyun
1156*4882a593Smuzhiyun /* adjust slew rate control register. */
1157*4882a593Smuzhiyun tmp = readl(host_mmio + PDC_SLEW_CTL);
1158*4882a593Smuzhiyun tmp &= 0xFFFFF03F; /* clear bit 11 ~ 6 */
1159*4882a593Smuzhiyun tmp |= 0x00000900; /* set bit 11-9 = 100b , bit 8-6 = 100 */
1160*4882a593Smuzhiyun writel(tmp, host_mmio + PDC_SLEW_CTL);
1161*4882a593Smuzhiyun }
1162*4882a593Smuzhiyun
pdc_ata_init_one(struct pci_dev * pdev,const struct pci_device_id * ent)1163*4882a593Smuzhiyun static int pdc_ata_init_one(struct pci_dev *pdev,
1164*4882a593Smuzhiyun const struct pci_device_id *ent)
1165*4882a593Smuzhiyun {
1166*4882a593Smuzhiyun const struct ata_port_info *pi = &pdc_port_info[ent->driver_data];
1167*4882a593Smuzhiyun const struct ata_port_info *ppi[PDC_MAX_PORTS];
1168*4882a593Smuzhiyun struct ata_host *host;
1169*4882a593Smuzhiyun struct pdc_host_priv *hpriv;
1170*4882a593Smuzhiyun void __iomem *host_mmio;
1171*4882a593Smuzhiyun int n_ports, i, rc;
1172*4882a593Smuzhiyun int is_sataii_tx4;
1173*4882a593Smuzhiyun
1174*4882a593Smuzhiyun ata_print_version_once(&pdev->dev, DRV_VERSION);
1175*4882a593Smuzhiyun
1176*4882a593Smuzhiyun /* enable and acquire resources */
1177*4882a593Smuzhiyun rc = pcim_enable_device(pdev);
1178*4882a593Smuzhiyun if (rc)
1179*4882a593Smuzhiyun return rc;
1180*4882a593Smuzhiyun
1181*4882a593Smuzhiyun rc = pcim_iomap_regions(pdev, 1 << PDC_MMIO_BAR, DRV_NAME);
1182*4882a593Smuzhiyun if (rc == -EBUSY)
1183*4882a593Smuzhiyun pcim_pin_device(pdev);
1184*4882a593Smuzhiyun if (rc)
1185*4882a593Smuzhiyun return rc;
1186*4882a593Smuzhiyun host_mmio = pcim_iomap_table(pdev)[PDC_MMIO_BAR];
1187*4882a593Smuzhiyun
1188*4882a593Smuzhiyun /* determine port configuration and setup host */
1189*4882a593Smuzhiyun n_ports = 2;
1190*4882a593Smuzhiyun if (pi->flags & PDC_FLAG_4_PORTS)
1191*4882a593Smuzhiyun n_ports = 4;
1192*4882a593Smuzhiyun for (i = 0; i < n_ports; i++)
1193*4882a593Smuzhiyun ppi[i] = pi;
1194*4882a593Smuzhiyun
1195*4882a593Smuzhiyun if (pi->flags & PDC_FLAG_SATA_PATA) {
1196*4882a593Smuzhiyun u8 tmp = readb(host_mmio + PDC_FLASH_CTL + 1);
1197*4882a593Smuzhiyun if (!(tmp & 0x80))
1198*4882a593Smuzhiyun ppi[n_ports++] = pi + 1;
1199*4882a593Smuzhiyun }
1200*4882a593Smuzhiyun
1201*4882a593Smuzhiyun host = ata_host_alloc_pinfo(&pdev->dev, ppi, n_ports);
1202*4882a593Smuzhiyun if (!host) {
1203*4882a593Smuzhiyun dev_err(&pdev->dev, "failed to allocate host\n");
1204*4882a593Smuzhiyun return -ENOMEM;
1205*4882a593Smuzhiyun }
1206*4882a593Smuzhiyun hpriv = devm_kzalloc(&pdev->dev, sizeof *hpriv, GFP_KERNEL);
1207*4882a593Smuzhiyun if (!hpriv)
1208*4882a593Smuzhiyun return -ENOMEM;
1209*4882a593Smuzhiyun spin_lock_init(&hpriv->hard_reset_lock);
1210*4882a593Smuzhiyun host->private_data = hpriv;
1211*4882a593Smuzhiyun host->iomap = pcim_iomap_table(pdev);
1212*4882a593Smuzhiyun
1213*4882a593Smuzhiyun is_sataii_tx4 = pdc_is_sataii_tx4(pi->flags);
1214*4882a593Smuzhiyun for (i = 0; i < host->n_ports; i++) {
1215*4882a593Smuzhiyun struct ata_port *ap = host->ports[i];
1216*4882a593Smuzhiyun unsigned int ata_no = pdc_port_no_to_ata_no(i, is_sataii_tx4);
1217*4882a593Smuzhiyun unsigned int ata_offset = 0x200 + ata_no * 0x80;
1218*4882a593Smuzhiyun unsigned int scr_offset = 0x400 + ata_no * 0x100;
1219*4882a593Smuzhiyun
1220*4882a593Smuzhiyun pdc_ata_setup_port(ap, host_mmio + ata_offset, host_mmio + scr_offset);
1221*4882a593Smuzhiyun
1222*4882a593Smuzhiyun ata_port_pbar_desc(ap, PDC_MMIO_BAR, -1, "mmio");
1223*4882a593Smuzhiyun ata_port_pbar_desc(ap, PDC_MMIO_BAR, ata_offset, "ata");
1224*4882a593Smuzhiyun }
1225*4882a593Smuzhiyun
1226*4882a593Smuzhiyun /* initialize adapter */
1227*4882a593Smuzhiyun pdc_host_init(host);
1228*4882a593Smuzhiyun
1229*4882a593Smuzhiyun rc = dma_set_mask_and_coherent(&pdev->dev, ATA_DMA_MASK);
1230*4882a593Smuzhiyun if (rc)
1231*4882a593Smuzhiyun return rc;
1232*4882a593Smuzhiyun
1233*4882a593Smuzhiyun /* start host, request IRQ and attach */
1234*4882a593Smuzhiyun pci_set_master(pdev);
1235*4882a593Smuzhiyun return ata_host_activate(host, pdev->irq, pdc_interrupt, IRQF_SHARED,
1236*4882a593Smuzhiyun &pdc_ata_sht);
1237*4882a593Smuzhiyun }
1238*4882a593Smuzhiyun
1239*4882a593Smuzhiyun module_pci_driver(pdc_ata_pci_driver);
1240*4882a593Smuzhiyun
1241*4882a593Smuzhiyun MODULE_AUTHOR("Jeff Garzik");
1242*4882a593Smuzhiyun MODULE_DESCRIPTION("Promise ATA TX2/TX4/TX4000 low-level driver");
1243*4882a593Smuzhiyun MODULE_LICENSE("GPL");
1244*4882a593Smuzhiyun MODULE_DEVICE_TABLE(pci, pdc_ata_pci_tbl);
1245*4882a593Smuzhiyun MODULE_VERSION(DRV_VERSION);
1246