1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * sata_nv.c - NVIDIA nForce SATA
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright 2004 NVIDIA Corp. All rights reserved.
6*4882a593Smuzhiyun * Copyright 2004 Andrew Chew
7*4882a593Smuzhiyun *
8*4882a593Smuzhiyun * libata documentation is available via 'make {ps|pdf}docs',
9*4882a593Smuzhiyun * as Documentation/driver-api/libata.rst
10*4882a593Smuzhiyun *
11*4882a593Smuzhiyun * No hardware documentation available outside of NVIDIA.
12*4882a593Smuzhiyun * This driver programs the NVIDIA SATA controller in a similar
13*4882a593Smuzhiyun * fashion as with other PCI IDE BMDMA controllers, with a few
14*4882a593Smuzhiyun * NV-specific details such as register offsets, SATA phy location,
15*4882a593Smuzhiyun * hotplug info, etc.
16*4882a593Smuzhiyun *
17*4882a593Smuzhiyun * CK804/MCP04 controllers support an alternate programming interface
18*4882a593Smuzhiyun * similar to the ADMA specification (with some modifications).
19*4882a593Smuzhiyun * This allows the use of NCQ. Non-DMA-mapped ATA commands are still
20*4882a593Smuzhiyun * sent through the legacy interface.
21*4882a593Smuzhiyun */
22*4882a593Smuzhiyun
23*4882a593Smuzhiyun #include <linux/kernel.h>
24*4882a593Smuzhiyun #include <linux/module.h>
25*4882a593Smuzhiyun #include <linux/gfp.h>
26*4882a593Smuzhiyun #include <linux/pci.h>
27*4882a593Smuzhiyun #include <linux/blkdev.h>
28*4882a593Smuzhiyun #include <linux/delay.h>
29*4882a593Smuzhiyun #include <linux/interrupt.h>
30*4882a593Smuzhiyun #include <linux/device.h>
31*4882a593Smuzhiyun #include <scsi/scsi_host.h>
32*4882a593Smuzhiyun #include <scsi/scsi_device.h>
33*4882a593Smuzhiyun #include <linux/libata.h>
34*4882a593Smuzhiyun
35*4882a593Smuzhiyun #define DRV_NAME "sata_nv"
36*4882a593Smuzhiyun #define DRV_VERSION "3.5"
37*4882a593Smuzhiyun
38*4882a593Smuzhiyun #define NV_ADMA_DMA_BOUNDARY 0xffffffffUL
39*4882a593Smuzhiyun
40*4882a593Smuzhiyun enum {
41*4882a593Smuzhiyun NV_MMIO_BAR = 5,
42*4882a593Smuzhiyun
43*4882a593Smuzhiyun NV_PORTS = 2,
44*4882a593Smuzhiyun NV_PIO_MASK = ATA_PIO4,
45*4882a593Smuzhiyun NV_MWDMA_MASK = ATA_MWDMA2,
46*4882a593Smuzhiyun NV_UDMA_MASK = ATA_UDMA6,
47*4882a593Smuzhiyun NV_PORT0_SCR_REG_OFFSET = 0x00,
48*4882a593Smuzhiyun NV_PORT1_SCR_REG_OFFSET = 0x40,
49*4882a593Smuzhiyun
50*4882a593Smuzhiyun /* INT_STATUS/ENABLE */
51*4882a593Smuzhiyun NV_INT_STATUS = 0x10,
52*4882a593Smuzhiyun NV_INT_ENABLE = 0x11,
53*4882a593Smuzhiyun NV_INT_STATUS_CK804 = 0x440,
54*4882a593Smuzhiyun NV_INT_ENABLE_CK804 = 0x441,
55*4882a593Smuzhiyun
56*4882a593Smuzhiyun /* INT_STATUS/ENABLE bits */
57*4882a593Smuzhiyun NV_INT_DEV = 0x01,
58*4882a593Smuzhiyun NV_INT_PM = 0x02,
59*4882a593Smuzhiyun NV_INT_ADDED = 0x04,
60*4882a593Smuzhiyun NV_INT_REMOVED = 0x08,
61*4882a593Smuzhiyun
62*4882a593Smuzhiyun NV_INT_PORT_SHIFT = 4, /* each port occupies 4 bits */
63*4882a593Smuzhiyun
64*4882a593Smuzhiyun NV_INT_ALL = 0x0f,
65*4882a593Smuzhiyun NV_INT_MASK = NV_INT_DEV |
66*4882a593Smuzhiyun NV_INT_ADDED | NV_INT_REMOVED,
67*4882a593Smuzhiyun
68*4882a593Smuzhiyun /* INT_CONFIG */
69*4882a593Smuzhiyun NV_INT_CONFIG = 0x12,
70*4882a593Smuzhiyun NV_INT_CONFIG_METHD = 0x01, // 0 = INT, 1 = SMI
71*4882a593Smuzhiyun
72*4882a593Smuzhiyun // For PCI config register 20
73*4882a593Smuzhiyun NV_MCP_SATA_CFG_20 = 0x50,
74*4882a593Smuzhiyun NV_MCP_SATA_CFG_20_SATA_SPACE_EN = 0x04,
75*4882a593Smuzhiyun NV_MCP_SATA_CFG_20_PORT0_EN = (1 << 17),
76*4882a593Smuzhiyun NV_MCP_SATA_CFG_20_PORT1_EN = (1 << 16),
77*4882a593Smuzhiyun NV_MCP_SATA_CFG_20_PORT0_PWB_EN = (1 << 14),
78*4882a593Smuzhiyun NV_MCP_SATA_CFG_20_PORT1_PWB_EN = (1 << 12),
79*4882a593Smuzhiyun
80*4882a593Smuzhiyun NV_ADMA_MAX_CPBS = 32,
81*4882a593Smuzhiyun NV_ADMA_CPB_SZ = 128,
82*4882a593Smuzhiyun NV_ADMA_APRD_SZ = 16,
83*4882a593Smuzhiyun NV_ADMA_SGTBL_LEN = (1024 - NV_ADMA_CPB_SZ) /
84*4882a593Smuzhiyun NV_ADMA_APRD_SZ,
85*4882a593Smuzhiyun NV_ADMA_SGTBL_TOTAL_LEN = NV_ADMA_SGTBL_LEN + 5,
86*4882a593Smuzhiyun NV_ADMA_SGTBL_SZ = NV_ADMA_SGTBL_LEN * NV_ADMA_APRD_SZ,
87*4882a593Smuzhiyun NV_ADMA_PORT_PRIV_DMA_SZ = NV_ADMA_MAX_CPBS *
88*4882a593Smuzhiyun (NV_ADMA_CPB_SZ + NV_ADMA_SGTBL_SZ),
89*4882a593Smuzhiyun
90*4882a593Smuzhiyun /* BAR5 offset to ADMA general registers */
91*4882a593Smuzhiyun NV_ADMA_GEN = 0x400,
92*4882a593Smuzhiyun NV_ADMA_GEN_CTL = 0x00,
93*4882a593Smuzhiyun NV_ADMA_NOTIFIER_CLEAR = 0x30,
94*4882a593Smuzhiyun
95*4882a593Smuzhiyun /* BAR5 offset to ADMA ports */
96*4882a593Smuzhiyun NV_ADMA_PORT = 0x480,
97*4882a593Smuzhiyun
98*4882a593Smuzhiyun /* size of ADMA port register space */
99*4882a593Smuzhiyun NV_ADMA_PORT_SIZE = 0x100,
100*4882a593Smuzhiyun
101*4882a593Smuzhiyun /* ADMA port registers */
102*4882a593Smuzhiyun NV_ADMA_CTL = 0x40,
103*4882a593Smuzhiyun NV_ADMA_CPB_COUNT = 0x42,
104*4882a593Smuzhiyun NV_ADMA_NEXT_CPB_IDX = 0x43,
105*4882a593Smuzhiyun NV_ADMA_STAT = 0x44,
106*4882a593Smuzhiyun NV_ADMA_CPB_BASE_LOW = 0x48,
107*4882a593Smuzhiyun NV_ADMA_CPB_BASE_HIGH = 0x4C,
108*4882a593Smuzhiyun NV_ADMA_APPEND = 0x50,
109*4882a593Smuzhiyun NV_ADMA_NOTIFIER = 0x68,
110*4882a593Smuzhiyun NV_ADMA_NOTIFIER_ERROR = 0x6C,
111*4882a593Smuzhiyun
112*4882a593Smuzhiyun /* NV_ADMA_CTL register bits */
113*4882a593Smuzhiyun NV_ADMA_CTL_HOTPLUG_IEN = (1 << 0),
114*4882a593Smuzhiyun NV_ADMA_CTL_CHANNEL_RESET = (1 << 5),
115*4882a593Smuzhiyun NV_ADMA_CTL_GO = (1 << 7),
116*4882a593Smuzhiyun NV_ADMA_CTL_AIEN = (1 << 8),
117*4882a593Smuzhiyun NV_ADMA_CTL_READ_NON_COHERENT = (1 << 11),
118*4882a593Smuzhiyun NV_ADMA_CTL_WRITE_NON_COHERENT = (1 << 12),
119*4882a593Smuzhiyun
120*4882a593Smuzhiyun /* CPB response flag bits */
121*4882a593Smuzhiyun NV_CPB_RESP_DONE = (1 << 0),
122*4882a593Smuzhiyun NV_CPB_RESP_ATA_ERR = (1 << 3),
123*4882a593Smuzhiyun NV_CPB_RESP_CMD_ERR = (1 << 4),
124*4882a593Smuzhiyun NV_CPB_RESP_CPB_ERR = (1 << 7),
125*4882a593Smuzhiyun
126*4882a593Smuzhiyun /* CPB control flag bits */
127*4882a593Smuzhiyun NV_CPB_CTL_CPB_VALID = (1 << 0),
128*4882a593Smuzhiyun NV_CPB_CTL_QUEUE = (1 << 1),
129*4882a593Smuzhiyun NV_CPB_CTL_APRD_VALID = (1 << 2),
130*4882a593Smuzhiyun NV_CPB_CTL_IEN = (1 << 3),
131*4882a593Smuzhiyun NV_CPB_CTL_FPDMA = (1 << 4),
132*4882a593Smuzhiyun
133*4882a593Smuzhiyun /* APRD flags */
134*4882a593Smuzhiyun NV_APRD_WRITE = (1 << 1),
135*4882a593Smuzhiyun NV_APRD_END = (1 << 2),
136*4882a593Smuzhiyun NV_APRD_CONT = (1 << 3),
137*4882a593Smuzhiyun
138*4882a593Smuzhiyun /* NV_ADMA_STAT flags */
139*4882a593Smuzhiyun NV_ADMA_STAT_TIMEOUT = (1 << 0),
140*4882a593Smuzhiyun NV_ADMA_STAT_HOTUNPLUG = (1 << 1),
141*4882a593Smuzhiyun NV_ADMA_STAT_HOTPLUG = (1 << 2),
142*4882a593Smuzhiyun NV_ADMA_STAT_CPBERR = (1 << 4),
143*4882a593Smuzhiyun NV_ADMA_STAT_SERROR = (1 << 5),
144*4882a593Smuzhiyun NV_ADMA_STAT_CMD_COMPLETE = (1 << 6),
145*4882a593Smuzhiyun NV_ADMA_STAT_IDLE = (1 << 8),
146*4882a593Smuzhiyun NV_ADMA_STAT_LEGACY = (1 << 9),
147*4882a593Smuzhiyun NV_ADMA_STAT_STOPPED = (1 << 10),
148*4882a593Smuzhiyun NV_ADMA_STAT_DONE = (1 << 12),
149*4882a593Smuzhiyun NV_ADMA_STAT_ERR = NV_ADMA_STAT_CPBERR |
150*4882a593Smuzhiyun NV_ADMA_STAT_TIMEOUT,
151*4882a593Smuzhiyun
152*4882a593Smuzhiyun /* port flags */
153*4882a593Smuzhiyun NV_ADMA_PORT_REGISTER_MODE = (1 << 0),
154*4882a593Smuzhiyun NV_ADMA_ATAPI_SETUP_COMPLETE = (1 << 1),
155*4882a593Smuzhiyun
156*4882a593Smuzhiyun /* MCP55 reg offset */
157*4882a593Smuzhiyun NV_CTL_MCP55 = 0x400,
158*4882a593Smuzhiyun NV_INT_STATUS_MCP55 = 0x440,
159*4882a593Smuzhiyun NV_INT_ENABLE_MCP55 = 0x444,
160*4882a593Smuzhiyun NV_NCQ_REG_MCP55 = 0x448,
161*4882a593Smuzhiyun
162*4882a593Smuzhiyun /* MCP55 */
163*4882a593Smuzhiyun NV_INT_ALL_MCP55 = 0xffff,
164*4882a593Smuzhiyun NV_INT_PORT_SHIFT_MCP55 = 16, /* each port occupies 16 bits */
165*4882a593Smuzhiyun NV_INT_MASK_MCP55 = NV_INT_ALL_MCP55 & 0xfffd,
166*4882a593Smuzhiyun
167*4882a593Smuzhiyun /* SWNCQ ENABLE BITS*/
168*4882a593Smuzhiyun NV_CTL_PRI_SWNCQ = 0x02,
169*4882a593Smuzhiyun NV_CTL_SEC_SWNCQ = 0x04,
170*4882a593Smuzhiyun
171*4882a593Smuzhiyun /* SW NCQ status bits*/
172*4882a593Smuzhiyun NV_SWNCQ_IRQ_DEV = (1 << 0),
173*4882a593Smuzhiyun NV_SWNCQ_IRQ_PM = (1 << 1),
174*4882a593Smuzhiyun NV_SWNCQ_IRQ_ADDED = (1 << 2),
175*4882a593Smuzhiyun NV_SWNCQ_IRQ_REMOVED = (1 << 3),
176*4882a593Smuzhiyun
177*4882a593Smuzhiyun NV_SWNCQ_IRQ_BACKOUT = (1 << 4),
178*4882a593Smuzhiyun NV_SWNCQ_IRQ_SDBFIS = (1 << 5),
179*4882a593Smuzhiyun NV_SWNCQ_IRQ_DHREGFIS = (1 << 6),
180*4882a593Smuzhiyun NV_SWNCQ_IRQ_DMASETUP = (1 << 7),
181*4882a593Smuzhiyun
182*4882a593Smuzhiyun NV_SWNCQ_IRQ_HOTPLUG = NV_SWNCQ_IRQ_ADDED |
183*4882a593Smuzhiyun NV_SWNCQ_IRQ_REMOVED,
184*4882a593Smuzhiyun
185*4882a593Smuzhiyun };
186*4882a593Smuzhiyun
187*4882a593Smuzhiyun /* ADMA Physical Region Descriptor - one SG segment */
188*4882a593Smuzhiyun struct nv_adma_prd {
189*4882a593Smuzhiyun __le64 addr;
190*4882a593Smuzhiyun __le32 len;
191*4882a593Smuzhiyun u8 flags;
192*4882a593Smuzhiyun u8 packet_len;
193*4882a593Smuzhiyun __le16 reserved;
194*4882a593Smuzhiyun };
195*4882a593Smuzhiyun
196*4882a593Smuzhiyun enum nv_adma_regbits {
197*4882a593Smuzhiyun CMDEND = (1 << 15), /* end of command list */
198*4882a593Smuzhiyun WNB = (1 << 14), /* wait-not-BSY */
199*4882a593Smuzhiyun IGN = (1 << 13), /* ignore this entry */
200*4882a593Smuzhiyun CS1n = (1 << (4 + 8)), /* std. PATA signals follow... */
201*4882a593Smuzhiyun DA2 = (1 << (2 + 8)),
202*4882a593Smuzhiyun DA1 = (1 << (1 + 8)),
203*4882a593Smuzhiyun DA0 = (1 << (0 + 8)),
204*4882a593Smuzhiyun };
205*4882a593Smuzhiyun
206*4882a593Smuzhiyun /* ADMA Command Parameter Block
207*4882a593Smuzhiyun The first 5 SG segments are stored inside the Command Parameter Block itself.
208*4882a593Smuzhiyun If there are more than 5 segments the remainder are stored in a separate
209*4882a593Smuzhiyun memory area indicated by next_aprd. */
210*4882a593Smuzhiyun struct nv_adma_cpb {
211*4882a593Smuzhiyun u8 resp_flags; /* 0 */
212*4882a593Smuzhiyun u8 reserved1; /* 1 */
213*4882a593Smuzhiyun u8 ctl_flags; /* 2 */
214*4882a593Smuzhiyun /* len is length of taskfile in 64 bit words */
215*4882a593Smuzhiyun u8 len; /* 3 */
216*4882a593Smuzhiyun u8 tag; /* 4 */
217*4882a593Smuzhiyun u8 next_cpb_idx; /* 5 */
218*4882a593Smuzhiyun __le16 reserved2; /* 6-7 */
219*4882a593Smuzhiyun __le16 tf[12]; /* 8-31 */
220*4882a593Smuzhiyun struct nv_adma_prd aprd[5]; /* 32-111 */
221*4882a593Smuzhiyun __le64 next_aprd; /* 112-119 */
222*4882a593Smuzhiyun __le64 reserved3; /* 120-127 */
223*4882a593Smuzhiyun };
224*4882a593Smuzhiyun
225*4882a593Smuzhiyun
226*4882a593Smuzhiyun struct nv_adma_port_priv {
227*4882a593Smuzhiyun struct nv_adma_cpb *cpb;
228*4882a593Smuzhiyun dma_addr_t cpb_dma;
229*4882a593Smuzhiyun struct nv_adma_prd *aprd;
230*4882a593Smuzhiyun dma_addr_t aprd_dma;
231*4882a593Smuzhiyun void __iomem *ctl_block;
232*4882a593Smuzhiyun void __iomem *gen_block;
233*4882a593Smuzhiyun void __iomem *notifier_clear_block;
234*4882a593Smuzhiyun u64 adma_dma_mask;
235*4882a593Smuzhiyun u8 flags;
236*4882a593Smuzhiyun int last_issue_ncq;
237*4882a593Smuzhiyun };
238*4882a593Smuzhiyun
239*4882a593Smuzhiyun struct nv_host_priv {
240*4882a593Smuzhiyun unsigned long type;
241*4882a593Smuzhiyun };
242*4882a593Smuzhiyun
243*4882a593Smuzhiyun struct defer_queue {
244*4882a593Smuzhiyun u32 defer_bits;
245*4882a593Smuzhiyun unsigned int head;
246*4882a593Smuzhiyun unsigned int tail;
247*4882a593Smuzhiyun unsigned int tag[ATA_MAX_QUEUE];
248*4882a593Smuzhiyun };
249*4882a593Smuzhiyun
250*4882a593Smuzhiyun enum ncq_saw_flag_list {
251*4882a593Smuzhiyun ncq_saw_d2h = (1U << 0),
252*4882a593Smuzhiyun ncq_saw_dmas = (1U << 1),
253*4882a593Smuzhiyun ncq_saw_sdb = (1U << 2),
254*4882a593Smuzhiyun ncq_saw_backout = (1U << 3),
255*4882a593Smuzhiyun };
256*4882a593Smuzhiyun
257*4882a593Smuzhiyun struct nv_swncq_port_priv {
258*4882a593Smuzhiyun struct ata_bmdma_prd *prd; /* our SG list */
259*4882a593Smuzhiyun dma_addr_t prd_dma; /* and its DMA mapping */
260*4882a593Smuzhiyun void __iomem *sactive_block;
261*4882a593Smuzhiyun void __iomem *irq_block;
262*4882a593Smuzhiyun void __iomem *tag_block;
263*4882a593Smuzhiyun u32 qc_active;
264*4882a593Smuzhiyun
265*4882a593Smuzhiyun unsigned int last_issue_tag;
266*4882a593Smuzhiyun
267*4882a593Smuzhiyun /* fifo circular queue to store deferral command */
268*4882a593Smuzhiyun struct defer_queue defer_queue;
269*4882a593Smuzhiyun
270*4882a593Smuzhiyun /* for NCQ interrupt analysis */
271*4882a593Smuzhiyun u32 dhfis_bits;
272*4882a593Smuzhiyun u32 dmafis_bits;
273*4882a593Smuzhiyun u32 sdbfis_bits;
274*4882a593Smuzhiyun
275*4882a593Smuzhiyun unsigned int ncq_flags;
276*4882a593Smuzhiyun };
277*4882a593Smuzhiyun
278*4882a593Smuzhiyun
279*4882a593Smuzhiyun #define NV_ADMA_CHECK_INTR(GCTL, PORT) ((GCTL) & (1 << (19 + (12 * (PORT)))))
280*4882a593Smuzhiyun
281*4882a593Smuzhiyun static int nv_init_one(struct pci_dev *pdev, const struct pci_device_id *ent);
282*4882a593Smuzhiyun #ifdef CONFIG_PM_SLEEP
283*4882a593Smuzhiyun static int nv_pci_device_resume(struct pci_dev *pdev);
284*4882a593Smuzhiyun #endif
285*4882a593Smuzhiyun static void nv_ck804_host_stop(struct ata_host *host);
286*4882a593Smuzhiyun static irqreturn_t nv_generic_interrupt(int irq, void *dev_instance);
287*4882a593Smuzhiyun static irqreturn_t nv_nf2_interrupt(int irq, void *dev_instance);
288*4882a593Smuzhiyun static irqreturn_t nv_ck804_interrupt(int irq, void *dev_instance);
289*4882a593Smuzhiyun static int nv_scr_read(struct ata_link *link, unsigned int sc_reg, u32 *val);
290*4882a593Smuzhiyun static int nv_scr_write(struct ata_link *link, unsigned int sc_reg, u32 val);
291*4882a593Smuzhiyun
292*4882a593Smuzhiyun static int nv_hardreset(struct ata_link *link, unsigned int *class,
293*4882a593Smuzhiyun unsigned long deadline);
294*4882a593Smuzhiyun static void nv_nf2_freeze(struct ata_port *ap);
295*4882a593Smuzhiyun static void nv_nf2_thaw(struct ata_port *ap);
296*4882a593Smuzhiyun static void nv_ck804_freeze(struct ata_port *ap);
297*4882a593Smuzhiyun static void nv_ck804_thaw(struct ata_port *ap);
298*4882a593Smuzhiyun static int nv_adma_slave_config(struct scsi_device *sdev);
299*4882a593Smuzhiyun static int nv_adma_check_atapi_dma(struct ata_queued_cmd *qc);
300*4882a593Smuzhiyun static enum ata_completion_errors nv_adma_qc_prep(struct ata_queued_cmd *qc);
301*4882a593Smuzhiyun static unsigned int nv_adma_qc_issue(struct ata_queued_cmd *qc);
302*4882a593Smuzhiyun static irqreturn_t nv_adma_interrupt(int irq, void *dev_instance);
303*4882a593Smuzhiyun static void nv_adma_irq_clear(struct ata_port *ap);
304*4882a593Smuzhiyun static int nv_adma_port_start(struct ata_port *ap);
305*4882a593Smuzhiyun static void nv_adma_port_stop(struct ata_port *ap);
306*4882a593Smuzhiyun #ifdef CONFIG_PM
307*4882a593Smuzhiyun static int nv_adma_port_suspend(struct ata_port *ap, pm_message_t mesg);
308*4882a593Smuzhiyun static int nv_adma_port_resume(struct ata_port *ap);
309*4882a593Smuzhiyun #endif
310*4882a593Smuzhiyun static void nv_adma_freeze(struct ata_port *ap);
311*4882a593Smuzhiyun static void nv_adma_thaw(struct ata_port *ap);
312*4882a593Smuzhiyun static void nv_adma_error_handler(struct ata_port *ap);
313*4882a593Smuzhiyun static void nv_adma_host_stop(struct ata_host *host);
314*4882a593Smuzhiyun static void nv_adma_post_internal_cmd(struct ata_queued_cmd *qc);
315*4882a593Smuzhiyun static void nv_adma_tf_read(struct ata_port *ap, struct ata_taskfile *tf);
316*4882a593Smuzhiyun
317*4882a593Smuzhiyun static void nv_mcp55_thaw(struct ata_port *ap);
318*4882a593Smuzhiyun static void nv_mcp55_freeze(struct ata_port *ap);
319*4882a593Smuzhiyun static void nv_swncq_error_handler(struct ata_port *ap);
320*4882a593Smuzhiyun static int nv_swncq_slave_config(struct scsi_device *sdev);
321*4882a593Smuzhiyun static int nv_swncq_port_start(struct ata_port *ap);
322*4882a593Smuzhiyun static enum ata_completion_errors nv_swncq_qc_prep(struct ata_queued_cmd *qc);
323*4882a593Smuzhiyun static void nv_swncq_fill_sg(struct ata_queued_cmd *qc);
324*4882a593Smuzhiyun static unsigned int nv_swncq_qc_issue(struct ata_queued_cmd *qc);
325*4882a593Smuzhiyun static void nv_swncq_irq_clear(struct ata_port *ap, u16 fis);
326*4882a593Smuzhiyun static irqreturn_t nv_swncq_interrupt(int irq, void *dev_instance);
327*4882a593Smuzhiyun #ifdef CONFIG_PM
328*4882a593Smuzhiyun static int nv_swncq_port_suspend(struct ata_port *ap, pm_message_t mesg);
329*4882a593Smuzhiyun static int nv_swncq_port_resume(struct ata_port *ap);
330*4882a593Smuzhiyun #endif
331*4882a593Smuzhiyun
332*4882a593Smuzhiyun enum nv_host_type
333*4882a593Smuzhiyun {
334*4882a593Smuzhiyun GENERIC,
335*4882a593Smuzhiyun NFORCE2,
336*4882a593Smuzhiyun NFORCE3 = NFORCE2, /* NF2 == NF3 as far as sata_nv is concerned */
337*4882a593Smuzhiyun CK804,
338*4882a593Smuzhiyun ADMA,
339*4882a593Smuzhiyun MCP5x,
340*4882a593Smuzhiyun SWNCQ,
341*4882a593Smuzhiyun };
342*4882a593Smuzhiyun
343*4882a593Smuzhiyun static const struct pci_device_id nv_pci_tbl[] = {
344*4882a593Smuzhiyun { PCI_VDEVICE(NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE2S_SATA), NFORCE2 },
345*4882a593Smuzhiyun { PCI_VDEVICE(NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE3S_SATA), NFORCE3 },
346*4882a593Smuzhiyun { PCI_VDEVICE(NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE3S_SATA2), NFORCE3 },
347*4882a593Smuzhiyun { PCI_VDEVICE(NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE_CK804_SATA), CK804 },
348*4882a593Smuzhiyun { PCI_VDEVICE(NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE_CK804_SATA2), CK804 },
349*4882a593Smuzhiyun { PCI_VDEVICE(NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE_MCP04_SATA), CK804 },
350*4882a593Smuzhiyun { PCI_VDEVICE(NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE_MCP04_SATA2), CK804 },
351*4882a593Smuzhiyun { PCI_VDEVICE(NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE_MCP51_SATA), MCP5x },
352*4882a593Smuzhiyun { PCI_VDEVICE(NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE_MCP51_SATA2), MCP5x },
353*4882a593Smuzhiyun { PCI_VDEVICE(NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE_MCP55_SATA), MCP5x },
354*4882a593Smuzhiyun { PCI_VDEVICE(NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE_MCP55_SATA2), MCP5x },
355*4882a593Smuzhiyun { PCI_VDEVICE(NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE_MCP61_SATA), GENERIC },
356*4882a593Smuzhiyun { PCI_VDEVICE(NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE_MCP61_SATA2), GENERIC },
357*4882a593Smuzhiyun { PCI_VDEVICE(NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE_MCP61_SATA3), GENERIC },
358*4882a593Smuzhiyun
359*4882a593Smuzhiyun { } /* terminate list */
360*4882a593Smuzhiyun };
361*4882a593Smuzhiyun
362*4882a593Smuzhiyun static struct pci_driver nv_pci_driver = {
363*4882a593Smuzhiyun .name = DRV_NAME,
364*4882a593Smuzhiyun .id_table = nv_pci_tbl,
365*4882a593Smuzhiyun .probe = nv_init_one,
366*4882a593Smuzhiyun #ifdef CONFIG_PM_SLEEP
367*4882a593Smuzhiyun .suspend = ata_pci_device_suspend,
368*4882a593Smuzhiyun .resume = nv_pci_device_resume,
369*4882a593Smuzhiyun #endif
370*4882a593Smuzhiyun .remove = ata_pci_remove_one,
371*4882a593Smuzhiyun };
372*4882a593Smuzhiyun
373*4882a593Smuzhiyun static struct scsi_host_template nv_sht = {
374*4882a593Smuzhiyun ATA_BMDMA_SHT(DRV_NAME),
375*4882a593Smuzhiyun };
376*4882a593Smuzhiyun
377*4882a593Smuzhiyun static struct scsi_host_template nv_adma_sht = {
378*4882a593Smuzhiyun ATA_NCQ_SHT(DRV_NAME),
379*4882a593Smuzhiyun .can_queue = NV_ADMA_MAX_CPBS,
380*4882a593Smuzhiyun .sg_tablesize = NV_ADMA_SGTBL_TOTAL_LEN,
381*4882a593Smuzhiyun .dma_boundary = NV_ADMA_DMA_BOUNDARY,
382*4882a593Smuzhiyun .slave_configure = nv_adma_slave_config,
383*4882a593Smuzhiyun };
384*4882a593Smuzhiyun
385*4882a593Smuzhiyun static struct scsi_host_template nv_swncq_sht = {
386*4882a593Smuzhiyun ATA_NCQ_SHT(DRV_NAME),
387*4882a593Smuzhiyun .can_queue = ATA_MAX_QUEUE - 1,
388*4882a593Smuzhiyun .sg_tablesize = LIBATA_MAX_PRD,
389*4882a593Smuzhiyun .dma_boundary = ATA_DMA_BOUNDARY,
390*4882a593Smuzhiyun .slave_configure = nv_swncq_slave_config,
391*4882a593Smuzhiyun };
392*4882a593Smuzhiyun
393*4882a593Smuzhiyun /*
394*4882a593Smuzhiyun * NV SATA controllers have various different problems with hardreset
395*4882a593Smuzhiyun * protocol depending on the specific controller and device.
396*4882a593Smuzhiyun *
397*4882a593Smuzhiyun * GENERIC:
398*4882a593Smuzhiyun *
399*4882a593Smuzhiyun * bko11195 reports that link doesn't come online after hardreset on
400*4882a593Smuzhiyun * generic nv's and there have been several other similar reports on
401*4882a593Smuzhiyun * linux-ide.
402*4882a593Smuzhiyun *
403*4882a593Smuzhiyun * bko12351#c23 reports that warmplug on MCP61 doesn't work with
404*4882a593Smuzhiyun * softreset.
405*4882a593Smuzhiyun *
406*4882a593Smuzhiyun * NF2/3:
407*4882a593Smuzhiyun *
408*4882a593Smuzhiyun * bko3352 reports nf2/3 controllers can't determine device signature
409*4882a593Smuzhiyun * reliably after hardreset. The following thread reports detection
410*4882a593Smuzhiyun * failure on cold boot with the standard debouncing timing.
411*4882a593Smuzhiyun *
412*4882a593Smuzhiyun * http://thread.gmane.org/gmane.linux.ide/34098
413*4882a593Smuzhiyun *
414*4882a593Smuzhiyun * bko12176 reports that hardreset fails to bring up the link during
415*4882a593Smuzhiyun * boot on nf2.
416*4882a593Smuzhiyun *
417*4882a593Smuzhiyun * CK804:
418*4882a593Smuzhiyun *
419*4882a593Smuzhiyun * For initial probing after boot and hot plugging, hardreset mostly
420*4882a593Smuzhiyun * works fine on CK804 but curiously, reprobing on the initial port
421*4882a593Smuzhiyun * by rescanning or rmmod/insmod fails to acquire the initial D2H Reg
422*4882a593Smuzhiyun * FIS in somewhat undeterministic way.
423*4882a593Smuzhiyun *
424*4882a593Smuzhiyun * SWNCQ:
425*4882a593Smuzhiyun *
426*4882a593Smuzhiyun * bko12351 reports that when SWNCQ is enabled, for hotplug to work,
427*4882a593Smuzhiyun * hardreset should be used and hardreset can't report proper
428*4882a593Smuzhiyun * signature, which suggests that mcp5x is closer to nf2 as long as
429*4882a593Smuzhiyun * reset quirkiness is concerned.
430*4882a593Smuzhiyun *
431*4882a593Smuzhiyun * bko12703 reports that boot probing fails for intel SSD with
432*4882a593Smuzhiyun * hardreset. Link fails to come online. Softreset works fine.
433*4882a593Smuzhiyun *
434*4882a593Smuzhiyun * The failures are varied but the following patterns seem true for
435*4882a593Smuzhiyun * all flavors.
436*4882a593Smuzhiyun *
437*4882a593Smuzhiyun * - Softreset during boot always works.
438*4882a593Smuzhiyun *
439*4882a593Smuzhiyun * - Hardreset during boot sometimes fails to bring up the link on
440*4882a593Smuzhiyun * certain comibnations and device signature acquisition is
441*4882a593Smuzhiyun * unreliable.
442*4882a593Smuzhiyun *
443*4882a593Smuzhiyun * - Hardreset is often necessary after hotplug.
444*4882a593Smuzhiyun *
445*4882a593Smuzhiyun * So, preferring softreset for boot probing and error handling (as
446*4882a593Smuzhiyun * hardreset might bring down the link) but using hardreset for
447*4882a593Smuzhiyun * post-boot probing should work around the above issues in most
448*4882a593Smuzhiyun * cases. Define nv_hardreset() which only kicks in for post-boot
449*4882a593Smuzhiyun * probing and use it for all variants.
450*4882a593Smuzhiyun */
451*4882a593Smuzhiyun static struct ata_port_operations nv_generic_ops = {
452*4882a593Smuzhiyun .inherits = &ata_bmdma_port_ops,
453*4882a593Smuzhiyun .lost_interrupt = ATA_OP_NULL,
454*4882a593Smuzhiyun .scr_read = nv_scr_read,
455*4882a593Smuzhiyun .scr_write = nv_scr_write,
456*4882a593Smuzhiyun .hardreset = nv_hardreset,
457*4882a593Smuzhiyun };
458*4882a593Smuzhiyun
459*4882a593Smuzhiyun static struct ata_port_operations nv_nf2_ops = {
460*4882a593Smuzhiyun .inherits = &nv_generic_ops,
461*4882a593Smuzhiyun .freeze = nv_nf2_freeze,
462*4882a593Smuzhiyun .thaw = nv_nf2_thaw,
463*4882a593Smuzhiyun };
464*4882a593Smuzhiyun
465*4882a593Smuzhiyun static struct ata_port_operations nv_ck804_ops = {
466*4882a593Smuzhiyun .inherits = &nv_generic_ops,
467*4882a593Smuzhiyun .freeze = nv_ck804_freeze,
468*4882a593Smuzhiyun .thaw = nv_ck804_thaw,
469*4882a593Smuzhiyun .host_stop = nv_ck804_host_stop,
470*4882a593Smuzhiyun };
471*4882a593Smuzhiyun
472*4882a593Smuzhiyun static struct ata_port_operations nv_adma_ops = {
473*4882a593Smuzhiyun .inherits = &nv_ck804_ops,
474*4882a593Smuzhiyun
475*4882a593Smuzhiyun .check_atapi_dma = nv_adma_check_atapi_dma,
476*4882a593Smuzhiyun .sff_tf_read = nv_adma_tf_read,
477*4882a593Smuzhiyun .qc_defer = ata_std_qc_defer,
478*4882a593Smuzhiyun .qc_prep = nv_adma_qc_prep,
479*4882a593Smuzhiyun .qc_issue = nv_adma_qc_issue,
480*4882a593Smuzhiyun .sff_irq_clear = nv_adma_irq_clear,
481*4882a593Smuzhiyun
482*4882a593Smuzhiyun .freeze = nv_adma_freeze,
483*4882a593Smuzhiyun .thaw = nv_adma_thaw,
484*4882a593Smuzhiyun .error_handler = nv_adma_error_handler,
485*4882a593Smuzhiyun .post_internal_cmd = nv_adma_post_internal_cmd,
486*4882a593Smuzhiyun
487*4882a593Smuzhiyun .port_start = nv_adma_port_start,
488*4882a593Smuzhiyun .port_stop = nv_adma_port_stop,
489*4882a593Smuzhiyun #ifdef CONFIG_PM
490*4882a593Smuzhiyun .port_suspend = nv_adma_port_suspend,
491*4882a593Smuzhiyun .port_resume = nv_adma_port_resume,
492*4882a593Smuzhiyun #endif
493*4882a593Smuzhiyun .host_stop = nv_adma_host_stop,
494*4882a593Smuzhiyun };
495*4882a593Smuzhiyun
496*4882a593Smuzhiyun static struct ata_port_operations nv_swncq_ops = {
497*4882a593Smuzhiyun .inherits = &nv_generic_ops,
498*4882a593Smuzhiyun
499*4882a593Smuzhiyun .qc_defer = ata_std_qc_defer,
500*4882a593Smuzhiyun .qc_prep = nv_swncq_qc_prep,
501*4882a593Smuzhiyun .qc_issue = nv_swncq_qc_issue,
502*4882a593Smuzhiyun
503*4882a593Smuzhiyun .freeze = nv_mcp55_freeze,
504*4882a593Smuzhiyun .thaw = nv_mcp55_thaw,
505*4882a593Smuzhiyun .error_handler = nv_swncq_error_handler,
506*4882a593Smuzhiyun
507*4882a593Smuzhiyun #ifdef CONFIG_PM
508*4882a593Smuzhiyun .port_suspend = nv_swncq_port_suspend,
509*4882a593Smuzhiyun .port_resume = nv_swncq_port_resume,
510*4882a593Smuzhiyun #endif
511*4882a593Smuzhiyun .port_start = nv_swncq_port_start,
512*4882a593Smuzhiyun };
513*4882a593Smuzhiyun
514*4882a593Smuzhiyun struct nv_pi_priv {
515*4882a593Smuzhiyun irq_handler_t irq_handler;
516*4882a593Smuzhiyun struct scsi_host_template *sht;
517*4882a593Smuzhiyun };
518*4882a593Smuzhiyun
519*4882a593Smuzhiyun #define NV_PI_PRIV(_irq_handler, _sht) \
520*4882a593Smuzhiyun &(struct nv_pi_priv){ .irq_handler = _irq_handler, .sht = _sht }
521*4882a593Smuzhiyun
522*4882a593Smuzhiyun static const struct ata_port_info nv_port_info[] = {
523*4882a593Smuzhiyun /* generic */
524*4882a593Smuzhiyun {
525*4882a593Smuzhiyun .flags = ATA_FLAG_SATA,
526*4882a593Smuzhiyun .pio_mask = NV_PIO_MASK,
527*4882a593Smuzhiyun .mwdma_mask = NV_MWDMA_MASK,
528*4882a593Smuzhiyun .udma_mask = NV_UDMA_MASK,
529*4882a593Smuzhiyun .port_ops = &nv_generic_ops,
530*4882a593Smuzhiyun .private_data = NV_PI_PRIV(nv_generic_interrupt, &nv_sht),
531*4882a593Smuzhiyun },
532*4882a593Smuzhiyun /* nforce2/3 */
533*4882a593Smuzhiyun {
534*4882a593Smuzhiyun .flags = ATA_FLAG_SATA,
535*4882a593Smuzhiyun .pio_mask = NV_PIO_MASK,
536*4882a593Smuzhiyun .mwdma_mask = NV_MWDMA_MASK,
537*4882a593Smuzhiyun .udma_mask = NV_UDMA_MASK,
538*4882a593Smuzhiyun .port_ops = &nv_nf2_ops,
539*4882a593Smuzhiyun .private_data = NV_PI_PRIV(nv_nf2_interrupt, &nv_sht),
540*4882a593Smuzhiyun },
541*4882a593Smuzhiyun /* ck804 */
542*4882a593Smuzhiyun {
543*4882a593Smuzhiyun .flags = ATA_FLAG_SATA,
544*4882a593Smuzhiyun .pio_mask = NV_PIO_MASK,
545*4882a593Smuzhiyun .mwdma_mask = NV_MWDMA_MASK,
546*4882a593Smuzhiyun .udma_mask = NV_UDMA_MASK,
547*4882a593Smuzhiyun .port_ops = &nv_ck804_ops,
548*4882a593Smuzhiyun .private_data = NV_PI_PRIV(nv_ck804_interrupt, &nv_sht),
549*4882a593Smuzhiyun },
550*4882a593Smuzhiyun /* ADMA */
551*4882a593Smuzhiyun {
552*4882a593Smuzhiyun .flags = ATA_FLAG_SATA | ATA_FLAG_NCQ,
553*4882a593Smuzhiyun .pio_mask = NV_PIO_MASK,
554*4882a593Smuzhiyun .mwdma_mask = NV_MWDMA_MASK,
555*4882a593Smuzhiyun .udma_mask = NV_UDMA_MASK,
556*4882a593Smuzhiyun .port_ops = &nv_adma_ops,
557*4882a593Smuzhiyun .private_data = NV_PI_PRIV(nv_adma_interrupt, &nv_adma_sht),
558*4882a593Smuzhiyun },
559*4882a593Smuzhiyun /* MCP5x */
560*4882a593Smuzhiyun {
561*4882a593Smuzhiyun .flags = ATA_FLAG_SATA,
562*4882a593Smuzhiyun .pio_mask = NV_PIO_MASK,
563*4882a593Smuzhiyun .mwdma_mask = NV_MWDMA_MASK,
564*4882a593Smuzhiyun .udma_mask = NV_UDMA_MASK,
565*4882a593Smuzhiyun .port_ops = &nv_generic_ops,
566*4882a593Smuzhiyun .private_data = NV_PI_PRIV(nv_generic_interrupt, &nv_sht),
567*4882a593Smuzhiyun },
568*4882a593Smuzhiyun /* SWNCQ */
569*4882a593Smuzhiyun {
570*4882a593Smuzhiyun .flags = ATA_FLAG_SATA | ATA_FLAG_NCQ,
571*4882a593Smuzhiyun .pio_mask = NV_PIO_MASK,
572*4882a593Smuzhiyun .mwdma_mask = NV_MWDMA_MASK,
573*4882a593Smuzhiyun .udma_mask = NV_UDMA_MASK,
574*4882a593Smuzhiyun .port_ops = &nv_swncq_ops,
575*4882a593Smuzhiyun .private_data = NV_PI_PRIV(nv_swncq_interrupt, &nv_swncq_sht),
576*4882a593Smuzhiyun },
577*4882a593Smuzhiyun };
578*4882a593Smuzhiyun
579*4882a593Smuzhiyun MODULE_AUTHOR("NVIDIA");
580*4882a593Smuzhiyun MODULE_DESCRIPTION("low-level driver for NVIDIA nForce SATA controller");
581*4882a593Smuzhiyun MODULE_LICENSE("GPL");
582*4882a593Smuzhiyun MODULE_DEVICE_TABLE(pci, nv_pci_tbl);
583*4882a593Smuzhiyun MODULE_VERSION(DRV_VERSION);
584*4882a593Smuzhiyun
585*4882a593Smuzhiyun static bool adma_enabled;
586*4882a593Smuzhiyun static bool swncq_enabled = true;
587*4882a593Smuzhiyun static bool msi_enabled;
588*4882a593Smuzhiyun
nv_adma_register_mode(struct ata_port * ap)589*4882a593Smuzhiyun static void nv_adma_register_mode(struct ata_port *ap)
590*4882a593Smuzhiyun {
591*4882a593Smuzhiyun struct nv_adma_port_priv *pp = ap->private_data;
592*4882a593Smuzhiyun void __iomem *mmio = pp->ctl_block;
593*4882a593Smuzhiyun u16 tmp, status;
594*4882a593Smuzhiyun int count = 0;
595*4882a593Smuzhiyun
596*4882a593Smuzhiyun if (pp->flags & NV_ADMA_PORT_REGISTER_MODE)
597*4882a593Smuzhiyun return;
598*4882a593Smuzhiyun
599*4882a593Smuzhiyun status = readw(mmio + NV_ADMA_STAT);
600*4882a593Smuzhiyun while (!(status & NV_ADMA_STAT_IDLE) && count < 20) {
601*4882a593Smuzhiyun ndelay(50);
602*4882a593Smuzhiyun status = readw(mmio + NV_ADMA_STAT);
603*4882a593Smuzhiyun count++;
604*4882a593Smuzhiyun }
605*4882a593Smuzhiyun if (count == 20)
606*4882a593Smuzhiyun ata_port_warn(ap, "timeout waiting for ADMA IDLE, stat=0x%hx\n",
607*4882a593Smuzhiyun status);
608*4882a593Smuzhiyun
609*4882a593Smuzhiyun tmp = readw(mmio + NV_ADMA_CTL);
610*4882a593Smuzhiyun writew(tmp & ~NV_ADMA_CTL_GO, mmio + NV_ADMA_CTL);
611*4882a593Smuzhiyun
612*4882a593Smuzhiyun count = 0;
613*4882a593Smuzhiyun status = readw(mmio + NV_ADMA_STAT);
614*4882a593Smuzhiyun while (!(status & NV_ADMA_STAT_LEGACY) && count < 20) {
615*4882a593Smuzhiyun ndelay(50);
616*4882a593Smuzhiyun status = readw(mmio + NV_ADMA_STAT);
617*4882a593Smuzhiyun count++;
618*4882a593Smuzhiyun }
619*4882a593Smuzhiyun if (count == 20)
620*4882a593Smuzhiyun ata_port_warn(ap,
621*4882a593Smuzhiyun "timeout waiting for ADMA LEGACY, stat=0x%hx\n",
622*4882a593Smuzhiyun status);
623*4882a593Smuzhiyun
624*4882a593Smuzhiyun pp->flags |= NV_ADMA_PORT_REGISTER_MODE;
625*4882a593Smuzhiyun }
626*4882a593Smuzhiyun
nv_adma_mode(struct ata_port * ap)627*4882a593Smuzhiyun static void nv_adma_mode(struct ata_port *ap)
628*4882a593Smuzhiyun {
629*4882a593Smuzhiyun struct nv_adma_port_priv *pp = ap->private_data;
630*4882a593Smuzhiyun void __iomem *mmio = pp->ctl_block;
631*4882a593Smuzhiyun u16 tmp, status;
632*4882a593Smuzhiyun int count = 0;
633*4882a593Smuzhiyun
634*4882a593Smuzhiyun if (!(pp->flags & NV_ADMA_PORT_REGISTER_MODE))
635*4882a593Smuzhiyun return;
636*4882a593Smuzhiyun
637*4882a593Smuzhiyun WARN_ON(pp->flags & NV_ADMA_ATAPI_SETUP_COMPLETE);
638*4882a593Smuzhiyun
639*4882a593Smuzhiyun tmp = readw(mmio + NV_ADMA_CTL);
640*4882a593Smuzhiyun writew(tmp | NV_ADMA_CTL_GO, mmio + NV_ADMA_CTL);
641*4882a593Smuzhiyun
642*4882a593Smuzhiyun status = readw(mmio + NV_ADMA_STAT);
643*4882a593Smuzhiyun while (((status & NV_ADMA_STAT_LEGACY) ||
644*4882a593Smuzhiyun !(status & NV_ADMA_STAT_IDLE)) && count < 20) {
645*4882a593Smuzhiyun ndelay(50);
646*4882a593Smuzhiyun status = readw(mmio + NV_ADMA_STAT);
647*4882a593Smuzhiyun count++;
648*4882a593Smuzhiyun }
649*4882a593Smuzhiyun if (count == 20)
650*4882a593Smuzhiyun ata_port_warn(ap,
651*4882a593Smuzhiyun "timeout waiting for ADMA LEGACY clear and IDLE, stat=0x%hx\n",
652*4882a593Smuzhiyun status);
653*4882a593Smuzhiyun
654*4882a593Smuzhiyun pp->flags &= ~NV_ADMA_PORT_REGISTER_MODE;
655*4882a593Smuzhiyun }
656*4882a593Smuzhiyun
nv_adma_slave_config(struct scsi_device * sdev)657*4882a593Smuzhiyun static int nv_adma_slave_config(struct scsi_device *sdev)
658*4882a593Smuzhiyun {
659*4882a593Smuzhiyun struct ata_port *ap = ata_shost_to_port(sdev->host);
660*4882a593Smuzhiyun struct nv_adma_port_priv *pp = ap->private_data;
661*4882a593Smuzhiyun struct nv_adma_port_priv *port0, *port1;
662*4882a593Smuzhiyun struct pci_dev *pdev = to_pci_dev(ap->host->dev);
663*4882a593Smuzhiyun unsigned long segment_boundary, flags;
664*4882a593Smuzhiyun unsigned short sg_tablesize;
665*4882a593Smuzhiyun int rc;
666*4882a593Smuzhiyun int adma_enable;
667*4882a593Smuzhiyun u32 current_reg, new_reg, config_mask;
668*4882a593Smuzhiyun
669*4882a593Smuzhiyun rc = ata_scsi_slave_config(sdev);
670*4882a593Smuzhiyun
671*4882a593Smuzhiyun if (sdev->id >= ATA_MAX_DEVICES || sdev->channel || sdev->lun)
672*4882a593Smuzhiyun /* Not a proper libata device, ignore */
673*4882a593Smuzhiyun return rc;
674*4882a593Smuzhiyun
675*4882a593Smuzhiyun spin_lock_irqsave(ap->lock, flags);
676*4882a593Smuzhiyun
677*4882a593Smuzhiyun if (ap->link.device[sdev->id].class == ATA_DEV_ATAPI) {
678*4882a593Smuzhiyun /*
679*4882a593Smuzhiyun * NVIDIA reports that ADMA mode does not support ATAPI commands.
680*4882a593Smuzhiyun * Therefore ATAPI commands are sent through the legacy interface.
681*4882a593Smuzhiyun * However, the legacy interface only supports 32-bit DMA.
682*4882a593Smuzhiyun * Restrict DMA parameters as required by the legacy interface
683*4882a593Smuzhiyun * when an ATAPI device is connected.
684*4882a593Smuzhiyun */
685*4882a593Smuzhiyun segment_boundary = ATA_DMA_BOUNDARY;
686*4882a593Smuzhiyun /* Subtract 1 since an extra entry may be needed for padding, see
687*4882a593Smuzhiyun libata-scsi.c */
688*4882a593Smuzhiyun sg_tablesize = LIBATA_MAX_PRD - 1;
689*4882a593Smuzhiyun
690*4882a593Smuzhiyun /* Since the legacy DMA engine is in use, we need to disable ADMA
691*4882a593Smuzhiyun on the port. */
692*4882a593Smuzhiyun adma_enable = 0;
693*4882a593Smuzhiyun nv_adma_register_mode(ap);
694*4882a593Smuzhiyun } else {
695*4882a593Smuzhiyun segment_boundary = NV_ADMA_DMA_BOUNDARY;
696*4882a593Smuzhiyun sg_tablesize = NV_ADMA_SGTBL_TOTAL_LEN;
697*4882a593Smuzhiyun adma_enable = 1;
698*4882a593Smuzhiyun }
699*4882a593Smuzhiyun
700*4882a593Smuzhiyun pci_read_config_dword(pdev, NV_MCP_SATA_CFG_20, ¤t_reg);
701*4882a593Smuzhiyun
702*4882a593Smuzhiyun if (ap->port_no == 1)
703*4882a593Smuzhiyun config_mask = NV_MCP_SATA_CFG_20_PORT1_EN |
704*4882a593Smuzhiyun NV_MCP_SATA_CFG_20_PORT1_PWB_EN;
705*4882a593Smuzhiyun else
706*4882a593Smuzhiyun config_mask = NV_MCP_SATA_CFG_20_PORT0_EN |
707*4882a593Smuzhiyun NV_MCP_SATA_CFG_20_PORT0_PWB_EN;
708*4882a593Smuzhiyun
709*4882a593Smuzhiyun if (adma_enable) {
710*4882a593Smuzhiyun new_reg = current_reg | config_mask;
711*4882a593Smuzhiyun pp->flags &= ~NV_ADMA_ATAPI_SETUP_COMPLETE;
712*4882a593Smuzhiyun } else {
713*4882a593Smuzhiyun new_reg = current_reg & ~config_mask;
714*4882a593Smuzhiyun pp->flags |= NV_ADMA_ATAPI_SETUP_COMPLETE;
715*4882a593Smuzhiyun }
716*4882a593Smuzhiyun
717*4882a593Smuzhiyun if (current_reg != new_reg)
718*4882a593Smuzhiyun pci_write_config_dword(pdev, NV_MCP_SATA_CFG_20, new_reg);
719*4882a593Smuzhiyun
720*4882a593Smuzhiyun port0 = ap->host->ports[0]->private_data;
721*4882a593Smuzhiyun port1 = ap->host->ports[1]->private_data;
722*4882a593Smuzhiyun if ((port0->flags & NV_ADMA_ATAPI_SETUP_COMPLETE) ||
723*4882a593Smuzhiyun (port1->flags & NV_ADMA_ATAPI_SETUP_COMPLETE)) {
724*4882a593Smuzhiyun /*
725*4882a593Smuzhiyun * We have to set the DMA mask to 32-bit if either port is in
726*4882a593Smuzhiyun * ATAPI mode, since they are on the same PCI device which is
727*4882a593Smuzhiyun * used for DMA mapping. If either SCSI device is not allocated
728*4882a593Smuzhiyun * yet, it's OK since that port will discover its correct
729*4882a593Smuzhiyun * setting when it does get allocated.
730*4882a593Smuzhiyun */
731*4882a593Smuzhiyun rc = dma_set_mask(&pdev->dev, ATA_DMA_MASK);
732*4882a593Smuzhiyun } else {
733*4882a593Smuzhiyun rc = dma_set_mask(&pdev->dev, pp->adma_dma_mask);
734*4882a593Smuzhiyun }
735*4882a593Smuzhiyun
736*4882a593Smuzhiyun blk_queue_segment_boundary(sdev->request_queue, segment_boundary);
737*4882a593Smuzhiyun blk_queue_max_segments(sdev->request_queue, sg_tablesize);
738*4882a593Smuzhiyun ata_port_info(ap,
739*4882a593Smuzhiyun "DMA mask 0x%llX, segment boundary 0x%lX, hw segs %hu\n",
740*4882a593Smuzhiyun (unsigned long long)*ap->host->dev->dma_mask,
741*4882a593Smuzhiyun segment_boundary, sg_tablesize);
742*4882a593Smuzhiyun
743*4882a593Smuzhiyun spin_unlock_irqrestore(ap->lock, flags);
744*4882a593Smuzhiyun
745*4882a593Smuzhiyun return rc;
746*4882a593Smuzhiyun }
747*4882a593Smuzhiyun
nv_adma_check_atapi_dma(struct ata_queued_cmd * qc)748*4882a593Smuzhiyun static int nv_adma_check_atapi_dma(struct ata_queued_cmd *qc)
749*4882a593Smuzhiyun {
750*4882a593Smuzhiyun struct nv_adma_port_priv *pp = qc->ap->private_data;
751*4882a593Smuzhiyun return !(pp->flags & NV_ADMA_ATAPI_SETUP_COMPLETE);
752*4882a593Smuzhiyun }
753*4882a593Smuzhiyun
nv_adma_tf_read(struct ata_port * ap,struct ata_taskfile * tf)754*4882a593Smuzhiyun static void nv_adma_tf_read(struct ata_port *ap, struct ata_taskfile *tf)
755*4882a593Smuzhiyun {
756*4882a593Smuzhiyun /* Other than when internal or pass-through commands are executed,
757*4882a593Smuzhiyun the only time this function will be called in ADMA mode will be
758*4882a593Smuzhiyun if a command fails. In the failure case we don't care about going
759*4882a593Smuzhiyun into register mode with ADMA commands pending, as the commands will
760*4882a593Smuzhiyun all shortly be aborted anyway. We assume that NCQ commands are not
761*4882a593Smuzhiyun issued via passthrough, which is the only way that switching into
762*4882a593Smuzhiyun ADMA mode could abort outstanding commands. */
763*4882a593Smuzhiyun nv_adma_register_mode(ap);
764*4882a593Smuzhiyun
765*4882a593Smuzhiyun ata_sff_tf_read(ap, tf);
766*4882a593Smuzhiyun }
767*4882a593Smuzhiyun
nv_adma_tf_to_cpb(struct ata_taskfile * tf,__le16 * cpb)768*4882a593Smuzhiyun static unsigned int nv_adma_tf_to_cpb(struct ata_taskfile *tf, __le16 *cpb)
769*4882a593Smuzhiyun {
770*4882a593Smuzhiyun unsigned int idx = 0;
771*4882a593Smuzhiyun
772*4882a593Smuzhiyun if (tf->flags & ATA_TFLAG_ISADDR) {
773*4882a593Smuzhiyun if (tf->flags & ATA_TFLAG_LBA48) {
774*4882a593Smuzhiyun cpb[idx++] = cpu_to_le16((ATA_REG_ERR << 8) | tf->hob_feature | WNB);
775*4882a593Smuzhiyun cpb[idx++] = cpu_to_le16((ATA_REG_NSECT << 8) | tf->hob_nsect);
776*4882a593Smuzhiyun cpb[idx++] = cpu_to_le16((ATA_REG_LBAL << 8) | tf->hob_lbal);
777*4882a593Smuzhiyun cpb[idx++] = cpu_to_le16((ATA_REG_LBAM << 8) | tf->hob_lbam);
778*4882a593Smuzhiyun cpb[idx++] = cpu_to_le16((ATA_REG_LBAH << 8) | tf->hob_lbah);
779*4882a593Smuzhiyun cpb[idx++] = cpu_to_le16((ATA_REG_ERR << 8) | tf->feature);
780*4882a593Smuzhiyun } else
781*4882a593Smuzhiyun cpb[idx++] = cpu_to_le16((ATA_REG_ERR << 8) | tf->feature | WNB);
782*4882a593Smuzhiyun
783*4882a593Smuzhiyun cpb[idx++] = cpu_to_le16((ATA_REG_NSECT << 8) | tf->nsect);
784*4882a593Smuzhiyun cpb[idx++] = cpu_to_le16((ATA_REG_LBAL << 8) | tf->lbal);
785*4882a593Smuzhiyun cpb[idx++] = cpu_to_le16((ATA_REG_LBAM << 8) | tf->lbam);
786*4882a593Smuzhiyun cpb[idx++] = cpu_to_le16((ATA_REG_LBAH << 8) | tf->lbah);
787*4882a593Smuzhiyun }
788*4882a593Smuzhiyun
789*4882a593Smuzhiyun if (tf->flags & ATA_TFLAG_DEVICE)
790*4882a593Smuzhiyun cpb[idx++] = cpu_to_le16((ATA_REG_DEVICE << 8) | tf->device);
791*4882a593Smuzhiyun
792*4882a593Smuzhiyun cpb[idx++] = cpu_to_le16((ATA_REG_CMD << 8) | tf->command | CMDEND);
793*4882a593Smuzhiyun
794*4882a593Smuzhiyun while (idx < 12)
795*4882a593Smuzhiyun cpb[idx++] = cpu_to_le16(IGN);
796*4882a593Smuzhiyun
797*4882a593Smuzhiyun return idx;
798*4882a593Smuzhiyun }
799*4882a593Smuzhiyun
nv_adma_check_cpb(struct ata_port * ap,int cpb_num,int force_err)800*4882a593Smuzhiyun static int nv_adma_check_cpb(struct ata_port *ap, int cpb_num, int force_err)
801*4882a593Smuzhiyun {
802*4882a593Smuzhiyun struct nv_adma_port_priv *pp = ap->private_data;
803*4882a593Smuzhiyun u8 flags = pp->cpb[cpb_num].resp_flags;
804*4882a593Smuzhiyun
805*4882a593Smuzhiyun VPRINTK("CPB %d, flags=0x%x\n", cpb_num, flags);
806*4882a593Smuzhiyun
807*4882a593Smuzhiyun if (unlikely((force_err ||
808*4882a593Smuzhiyun flags & (NV_CPB_RESP_ATA_ERR |
809*4882a593Smuzhiyun NV_CPB_RESP_CMD_ERR |
810*4882a593Smuzhiyun NV_CPB_RESP_CPB_ERR)))) {
811*4882a593Smuzhiyun struct ata_eh_info *ehi = &ap->link.eh_info;
812*4882a593Smuzhiyun int freeze = 0;
813*4882a593Smuzhiyun
814*4882a593Smuzhiyun ata_ehi_clear_desc(ehi);
815*4882a593Smuzhiyun __ata_ehi_push_desc(ehi, "CPB resp_flags 0x%x: ", flags);
816*4882a593Smuzhiyun if (flags & NV_CPB_RESP_ATA_ERR) {
817*4882a593Smuzhiyun ata_ehi_push_desc(ehi, "ATA error");
818*4882a593Smuzhiyun ehi->err_mask |= AC_ERR_DEV;
819*4882a593Smuzhiyun } else if (flags & NV_CPB_RESP_CMD_ERR) {
820*4882a593Smuzhiyun ata_ehi_push_desc(ehi, "CMD error");
821*4882a593Smuzhiyun ehi->err_mask |= AC_ERR_DEV;
822*4882a593Smuzhiyun } else if (flags & NV_CPB_RESP_CPB_ERR) {
823*4882a593Smuzhiyun ata_ehi_push_desc(ehi, "CPB error");
824*4882a593Smuzhiyun ehi->err_mask |= AC_ERR_SYSTEM;
825*4882a593Smuzhiyun freeze = 1;
826*4882a593Smuzhiyun } else {
827*4882a593Smuzhiyun /* notifier error, but no error in CPB flags? */
828*4882a593Smuzhiyun ata_ehi_push_desc(ehi, "unknown");
829*4882a593Smuzhiyun ehi->err_mask |= AC_ERR_OTHER;
830*4882a593Smuzhiyun freeze = 1;
831*4882a593Smuzhiyun }
832*4882a593Smuzhiyun /* Kill all commands. EH will determine what actually failed. */
833*4882a593Smuzhiyun if (freeze)
834*4882a593Smuzhiyun ata_port_freeze(ap);
835*4882a593Smuzhiyun else
836*4882a593Smuzhiyun ata_port_abort(ap);
837*4882a593Smuzhiyun return -1;
838*4882a593Smuzhiyun }
839*4882a593Smuzhiyun
840*4882a593Smuzhiyun if (likely(flags & NV_CPB_RESP_DONE))
841*4882a593Smuzhiyun return 1;
842*4882a593Smuzhiyun return 0;
843*4882a593Smuzhiyun }
844*4882a593Smuzhiyun
nv_host_intr(struct ata_port * ap,u8 irq_stat)845*4882a593Smuzhiyun static int nv_host_intr(struct ata_port *ap, u8 irq_stat)
846*4882a593Smuzhiyun {
847*4882a593Smuzhiyun struct ata_queued_cmd *qc = ata_qc_from_tag(ap, ap->link.active_tag);
848*4882a593Smuzhiyun
849*4882a593Smuzhiyun /* freeze if hotplugged */
850*4882a593Smuzhiyun if (unlikely(irq_stat & (NV_INT_ADDED | NV_INT_REMOVED))) {
851*4882a593Smuzhiyun ata_port_freeze(ap);
852*4882a593Smuzhiyun return 1;
853*4882a593Smuzhiyun }
854*4882a593Smuzhiyun
855*4882a593Smuzhiyun /* bail out if not our interrupt */
856*4882a593Smuzhiyun if (!(irq_stat & NV_INT_DEV))
857*4882a593Smuzhiyun return 0;
858*4882a593Smuzhiyun
859*4882a593Smuzhiyun /* DEV interrupt w/ no active qc? */
860*4882a593Smuzhiyun if (unlikely(!qc || (qc->tf.flags & ATA_TFLAG_POLLING))) {
861*4882a593Smuzhiyun ata_sff_check_status(ap);
862*4882a593Smuzhiyun return 1;
863*4882a593Smuzhiyun }
864*4882a593Smuzhiyun
865*4882a593Smuzhiyun /* handle interrupt */
866*4882a593Smuzhiyun return ata_bmdma_port_intr(ap, qc);
867*4882a593Smuzhiyun }
868*4882a593Smuzhiyun
nv_adma_interrupt(int irq,void * dev_instance)869*4882a593Smuzhiyun static irqreturn_t nv_adma_interrupt(int irq, void *dev_instance)
870*4882a593Smuzhiyun {
871*4882a593Smuzhiyun struct ata_host *host = dev_instance;
872*4882a593Smuzhiyun int i, handled = 0;
873*4882a593Smuzhiyun u32 notifier_clears[2];
874*4882a593Smuzhiyun
875*4882a593Smuzhiyun spin_lock(&host->lock);
876*4882a593Smuzhiyun
877*4882a593Smuzhiyun for (i = 0; i < host->n_ports; i++) {
878*4882a593Smuzhiyun struct ata_port *ap = host->ports[i];
879*4882a593Smuzhiyun struct nv_adma_port_priv *pp = ap->private_data;
880*4882a593Smuzhiyun void __iomem *mmio = pp->ctl_block;
881*4882a593Smuzhiyun u16 status;
882*4882a593Smuzhiyun u32 gen_ctl;
883*4882a593Smuzhiyun u32 notifier, notifier_error;
884*4882a593Smuzhiyun
885*4882a593Smuzhiyun notifier_clears[i] = 0;
886*4882a593Smuzhiyun
887*4882a593Smuzhiyun /* if ADMA is disabled, use standard ata interrupt handler */
888*4882a593Smuzhiyun if (pp->flags & NV_ADMA_ATAPI_SETUP_COMPLETE) {
889*4882a593Smuzhiyun u8 irq_stat = readb(host->iomap[NV_MMIO_BAR] + NV_INT_STATUS_CK804)
890*4882a593Smuzhiyun >> (NV_INT_PORT_SHIFT * i);
891*4882a593Smuzhiyun handled += nv_host_intr(ap, irq_stat);
892*4882a593Smuzhiyun continue;
893*4882a593Smuzhiyun }
894*4882a593Smuzhiyun
895*4882a593Smuzhiyun /* if in ATA register mode, check for standard interrupts */
896*4882a593Smuzhiyun if (pp->flags & NV_ADMA_PORT_REGISTER_MODE) {
897*4882a593Smuzhiyun u8 irq_stat = readb(host->iomap[NV_MMIO_BAR] + NV_INT_STATUS_CK804)
898*4882a593Smuzhiyun >> (NV_INT_PORT_SHIFT * i);
899*4882a593Smuzhiyun if (ata_tag_valid(ap->link.active_tag))
900*4882a593Smuzhiyun /** NV_INT_DEV indication seems unreliable
901*4882a593Smuzhiyun at times at least in ADMA mode. Force it
902*4882a593Smuzhiyun on always when a command is active, to
903*4882a593Smuzhiyun prevent losing interrupts. */
904*4882a593Smuzhiyun irq_stat |= NV_INT_DEV;
905*4882a593Smuzhiyun handled += nv_host_intr(ap, irq_stat);
906*4882a593Smuzhiyun }
907*4882a593Smuzhiyun
908*4882a593Smuzhiyun notifier = readl(mmio + NV_ADMA_NOTIFIER);
909*4882a593Smuzhiyun notifier_error = readl(mmio + NV_ADMA_NOTIFIER_ERROR);
910*4882a593Smuzhiyun notifier_clears[i] = notifier | notifier_error;
911*4882a593Smuzhiyun
912*4882a593Smuzhiyun gen_ctl = readl(pp->gen_block + NV_ADMA_GEN_CTL);
913*4882a593Smuzhiyun
914*4882a593Smuzhiyun if (!NV_ADMA_CHECK_INTR(gen_ctl, ap->port_no) && !notifier &&
915*4882a593Smuzhiyun !notifier_error)
916*4882a593Smuzhiyun /* Nothing to do */
917*4882a593Smuzhiyun continue;
918*4882a593Smuzhiyun
919*4882a593Smuzhiyun status = readw(mmio + NV_ADMA_STAT);
920*4882a593Smuzhiyun
921*4882a593Smuzhiyun /*
922*4882a593Smuzhiyun * Clear status. Ensure the controller sees the
923*4882a593Smuzhiyun * clearing before we start looking at any of the CPB
924*4882a593Smuzhiyun * statuses, so that any CPB completions after this
925*4882a593Smuzhiyun * point in the handler will raise another interrupt.
926*4882a593Smuzhiyun */
927*4882a593Smuzhiyun writew(status, mmio + NV_ADMA_STAT);
928*4882a593Smuzhiyun readw(mmio + NV_ADMA_STAT); /* flush posted write */
929*4882a593Smuzhiyun rmb();
930*4882a593Smuzhiyun
931*4882a593Smuzhiyun handled++; /* irq handled if we got here */
932*4882a593Smuzhiyun
933*4882a593Smuzhiyun /* freeze if hotplugged or controller error */
934*4882a593Smuzhiyun if (unlikely(status & (NV_ADMA_STAT_HOTPLUG |
935*4882a593Smuzhiyun NV_ADMA_STAT_HOTUNPLUG |
936*4882a593Smuzhiyun NV_ADMA_STAT_TIMEOUT |
937*4882a593Smuzhiyun NV_ADMA_STAT_SERROR))) {
938*4882a593Smuzhiyun struct ata_eh_info *ehi = &ap->link.eh_info;
939*4882a593Smuzhiyun
940*4882a593Smuzhiyun ata_ehi_clear_desc(ehi);
941*4882a593Smuzhiyun __ata_ehi_push_desc(ehi, "ADMA status 0x%08x: ", status);
942*4882a593Smuzhiyun if (status & NV_ADMA_STAT_TIMEOUT) {
943*4882a593Smuzhiyun ehi->err_mask |= AC_ERR_SYSTEM;
944*4882a593Smuzhiyun ata_ehi_push_desc(ehi, "timeout");
945*4882a593Smuzhiyun } else if (status & NV_ADMA_STAT_HOTPLUG) {
946*4882a593Smuzhiyun ata_ehi_hotplugged(ehi);
947*4882a593Smuzhiyun ata_ehi_push_desc(ehi, "hotplug");
948*4882a593Smuzhiyun } else if (status & NV_ADMA_STAT_HOTUNPLUG) {
949*4882a593Smuzhiyun ata_ehi_hotplugged(ehi);
950*4882a593Smuzhiyun ata_ehi_push_desc(ehi, "hot unplug");
951*4882a593Smuzhiyun } else if (status & NV_ADMA_STAT_SERROR) {
952*4882a593Smuzhiyun /* let EH analyze SError and figure out cause */
953*4882a593Smuzhiyun ata_ehi_push_desc(ehi, "SError");
954*4882a593Smuzhiyun } else
955*4882a593Smuzhiyun ata_ehi_push_desc(ehi, "unknown");
956*4882a593Smuzhiyun ata_port_freeze(ap);
957*4882a593Smuzhiyun continue;
958*4882a593Smuzhiyun }
959*4882a593Smuzhiyun
960*4882a593Smuzhiyun if (status & (NV_ADMA_STAT_DONE |
961*4882a593Smuzhiyun NV_ADMA_STAT_CPBERR |
962*4882a593Smuzhiyun NV_ADMA_STAT_CMD_COMPLETE)) {
963*4882a593Smuzhiyun u32 check_commands = notifier_clears[i];
964*4882a593Smuzhiyun u32 done_mask = 0;
965*4882a593Smuzhiyun int pos, rc;
966*4882a593Smuzhiyun
967*4882a593Smuzhiyun if (status & NV_ADMA_STAT_CPBERR) {
968*4882a593Smuzhiyun /* check all active commands */
969*4882a593Smuzhiyun if (ata_tag_valid(ap->link.active_tag))
970*4882a593Smuzhiyun check_commands = 1 <<
971*4882a593Smuzhiyun ap->link.active_tag;
972*4882a593Smuzhiyun else
973*4882a593Smuzhiyun check_commands = ap->link.sactive;
974*4882a593Smuzhiyun }
975*4882a593Smuzhiyun
976*4882a593Smuzhiyun /* check CPBs for completed commands */
977*4882a593Smuzhiyun while ((pos = ffs(check_commands))) {
978*4882a593Smuzhiyun pos--;
979*4882a593Smuzhiyun rc = nv_adma_check_cpb(ap, pos,
980*4882a593Smuzhiyun notifier_error & (1 << pos));
981*4882a593Smuzhiyun if (rc > 0)
982*4882a593Smuzhiyun done_mask |= 1 << pos;
983*4882a593Smuzhiyun else if (unlikely(rc < 0))
984*4882a593Smuzhiyun check_commands = 0;
985*4882a593Smuzhiyun check_commands &= ~(1 << pos);
986*4882a593Smuzhiyun }
987*4882a593Smuzhiyun ata_qc_complete_multiple(ap, ata_qc_get_active(ap) ^ done_mask);
988*4882a593Smuzhiyun }
989*4882a593Smuzhiyun }
990*4882a593Smuzhiyun
991*4882a593Smuzhiyun if (notifier_clears[0] || notifier_clears[1]) {
992*4882a593Smuzhiyun /* Note: Both notifier clear registers must be written
993*4882a593Smuzhiyun if either is set, even if one is zero, according to NVIDIA. */
994*4882a593Smuzhiyun struct nv_adma_port_priv *pp = host->ports[0]->private_data;
995*4882a593Smuzhiyun writel(notifier_clears[0], pp->notifier_clear_block);
996*4882a593Smuzhiyun pp = host->ports[1]->private_data;
997*4882a593Smuzhiyun writel(notifier_clears[1], pp->notifier_clear_block);
998*4882a593Smuzhiyun }
999*4882a593Smuzhiyun
1000*4882a593Smuzhiyun spin_unlock(&host->lock);
1001*4882a593Smuzhiyun
1002*4882a593Smuzhiyun return IRQ_RETVAL(handled);
1003*4882a593Smuzhiyun }
1004*4882a593Smuzhiyun
nv_adma_freeze(struct ata_port * ap)1005*4882a593Smuzhiyun static void nv_adma_freeze(struct ata_port *ap)
1006*4882a593Smuzhiyun {
1007*4882a593Smuzhiyun struct nv_adma_port_priv *pp = ap->private_data;
1008*4882a593Smuzhiyun void __iomem *mmio = pp->ctl_block;
1009*4882a593Smuzhiyun u16 tmp;
1010*4882a593Smuzhiyun
1011*4882a593Smuzhiyun nv_ck804_freeze(ap);
1012*4882a593Smuzhiyun
1013*4882a593Smuzhiyun if (pp->flags & NV_ADMA_ATAPI_SETUP_COMPLETE)
1014*4882a593Smuzhiyun return;
1015*4882a593Smuzhiyun
1016*4882a593Smuzhiyun /* clear any outstanding CK804 notifications */
1017*4882a593Smuzhiyun writeb(NV_INT_ALL << (ap->port_no * NV_INT_PORT_SHIFT),
1018*4882a593Smuzhiyun ap->host->iomap[NV_MMIO_BAR] + NV_INT_STATUS_CK804);
1019*4882a593Smuzhiyun
1020*4882a593Smuzhiyun /* Disable interrupt */
1021*4882a593Smuzhiyun tmp = readw(mmio + NV_ADMA_CTL);
1022*4882a593Smuzhiyun writew(tmp & ~(NV_ADMA_CTL_AIEN | NV_ADMA_CTL_HOTPLUG_IEN),
1023*4882a593Smuzhiyun mmio + NV_ADMA_CTL);
1024*4882a593Smuzhiyun readw(mmio + NV_ADMA_CTL); /* flush posted write */
1025*4882a593Smuzhiyun }
1026*4882a593Smuzhiyun
nv_adma_thaw(struct ata_port * ap)1027*4882a593Smuzhiyun static void nv_adma_thaw(struct ata_port *ap)
1028*4882a593Smuzhiyun {
1029*4882a593Smuzhiyun struct nv_adma_port_priv *pp = ap->private_data;
1030*4882a593Smuzhiyun void __iomem *mmio = pp->ctl_block;
1031*4882a593Smuzhiyun u16 tmp;
1032*4882a593Smuzhiyun
1033*4882a593Smuzhiyun nv_ck804_thaw(ap);
1034*4882a593Smuzhiyun
1035*4882a593Smuzhiyun if (pp->flags & NV_ADMA_ATAPI_SETUP_COMPLETE)
1036*4882a593Smuzhiyun return;
1037*4882a593Smuzhiyun
1038*4882a593Smuzhiyun /* Enable interrupt */
1039*4882a593Smuzhiyun tmp = readw(mmio + NV_ADMA_CTL);
1040*4882a593Smuzhiyun writew(tmp | (NV_ADMA_CTL_AIEN | NV_ADMA_CTL_HOTPLUG_IEN),
1041*4882a593Smuzhiyun mmio + NV_ADMA_CTL);
1042*4882a593Smuzhiyun readw(mmio + NV_ADMA_CTL); /* flush posted write */
1043*4882a593Smuzhiyun }
1044*4882a593Smuzhiyun
nv_adma_irq_clear(struct ata_port * ap)1045*4882a593Smuzhiyun static void nv_adma_irq_clear(struct ata_port *ap)
1046*4882a593Smuzhiyun {
1047*4882a593Smuzhiyun struct nv_adma_port_priv *pp = ap->private_data;
1048*4882a593Smuzhiyun void __iomem *mmio = pp->ctl_block;
1049*4882a593Smuzhiyun u32 notifier_clears[2];
1050*4882a593Smuzhiyun
1051*4882a593Smuzhiyun if (pp->flags & NV_ADMA_ATAPI_SETUP_COMPLETE) {
1052*4882a593Smuzhiyun ata_bmdma_irq_clear(ap);
1053*4882a593Smuzhiyun return;
1054*4882a593Smuzhiyun }
1055*4882a593Smuzhiyun
1056*4882a593Smuzhiyun /* clear any outstanding CK804 notifications */
1057*4882a593Smuzhiyun writeb(NV_INT_ALL << (ap->port_no * NV_INT_PORT_SHIFT),
1058*4882a593Smuzhiyun ap->host->iomap[NV_MMIO_BAR] + NV_INT_STATUS_CK804);
1059*4882a593Smuzhiyun
1060*4882a593Smuzhiyun /* clear ADMA status */
1061*4882a593Smuzhiyun writew(0xffff, mmio + NV_ADMA_STAT);
1062*4882a593Smuzhiyun
1063*4882a593Smuzhiyun /* clear notifiers - note both ports need to be written with
1064*4882a593Smuzhiyun something even though we are only clearing on one */
1065*4882a593Smuzhiyun if (ap->port_no == 0) {
1066*4882a593Smuzhiyun notifier_clears[0] = 0xFFFFFFFF;
1067*4882a593Smuzhiyun notifier_clears[1] = 0;
1068*4882a593Smuzhiyun } else {
1069*4882a593Smuzhiyun notifier_clears[0] = 0;
1070*4882a593Smuzhiyun notifier_clears[1] = 0xFFFFFFFF;
1071*4882a593Smuzhiyun }
1072*4882a593Smuzhiyun pp = ap->host->ports[0]->private_data;
1073*4882a593Smuzhiyun writel(notifier_clears[0], pp->notifier_clear_block);
1074*4882a593Smuzhiyun pp = ap->host->ports[1]->private_data;
1075*4882a593Smuzhiyun writel(notifier_clears[1], pp->notifier_clear_block);
1076*4882a593Smuzhiyun }
1077*4882a593Smuzhiyun
nv_adma_post_internal_cmd(struct ata_queued_cmd * qc)1078*4882a593Smuzhiyun static void nv_adma_post_internal_cmd(struct ata_queued_cmd *qc)
1079*4882a593Smuzhiyun {
1080*4882a593Smuzhiyun struct nv_adma_port_priv *pp = qc->ap->private_data;
1081*4882a593Smuzhiyun
1082*4882a593Smuzhiyun if (pp->flags & NV_ADMA_PORT_REGISTER_MODE)
1083*4882a593Smuzhiyun ata_bmdma_post_internal_cmd(qc);
1084*4882a593Smuzhiyun }
1085*4882a593Smuzhiyun
nv_adma_port_start(struct ata_port * ap)1086*4882a593Smuzhiyun static int nv_adma_port_start(struct ata_port *ap)
1087*4882a593Smuzhiyun {
1088*4882a593Smuzhiyun struct device *dev = ap->host->dev;
1089*4882a593Smuzhiyun struct nv_adma_port_priv *pp;
1090*4882a593Smuzhiyun int rc;
1091*4882a593Smuzhiyun void *mem;
1092*4882a593Smuzhiyun dma_addr_t mem_dma;
1093*4882a593Smuzhiyun void __iomem *mmio;
1094*4882a593Smuzhiyun struct pci_dev *pdev = to_pci_dev(dev);
1095*4882a593Smuzhiyun u16 tmp;
1096*4882a593Smuzhiyun
1097*4882a593Smuzhiyun VPRINTK("ENTER\n");
1098*4882a593Smuzhiyun
1099*4882a593Smuzhiyun /*
1100*4882a593Smuzhiyun * Ensure DMA mask is set to 32-bit before allocating legacy PRD and
1101*4882a593Smuzhiyun * pad buffers.
1102*4882a593Smuzhiyun */
1103*4882a593Smuzhiyun rc = dma_set_mask_and_coherent(&pdev->dev, DMA_BIT_MASK(32));
1104*4882a593Smuzhiyun if (rc)
1105*4882a593Smuzhiyun return rc;
1106*4882a593Smuzhiyun
1107*4882a593Smuzhiyun /* we might fallback to bmdma, allocate bmdma resources */
1108*4882a593Smuzhiyun rc = ata_bmdma_port_start(ap);
1109*4882a593Smuzhiyun if (rc)
1110*4882a593Smuzhiyun return rc;
1111*4882a593Smuzhiyun
1112*4882a593Smuzhiyun pp = devm_kzalloc(dev, sizeof(*pp), GFP_KERNEL);
1113*4882a593Smuzhiyun if (!pp)
1114*4882a593Smuzhiyun return -ENOMEM;
1115*4882a593Smuzhiyun
1116*4882a593Smuzhiyun mmio = ap->host->iomap[NV_MMIO_BAR] + NV_ADMA_PORT +
1117*4882a593Smuzhiyun ap->port_no * NV_ADMA_PORT_SIZE;
1118*4882a593Smuzhiyun pp->ctl_block = mmio;
1119*4882a593Smuzhiyun pp->gen_block = ap->host->iomap[NV_MMIO_BAR] + NV_ADMA_GEN;
1120*4882a593Smuzhiyun pp->notifier_clear_block = pp->gen_block +
1121*4882a593Smuzhiyun NV_ADMA_NOTIFIER_CLEAR + (4 * ap->port_no);
1122*4882a593Smuzhiyun
1123*4882a593Smuzhiyun /*
1124*4882a593Smuzhiyun * Now that the legacy PRD and padding buffer are allocated we can
1125*4882a593Smuzhiyun * raise the DMA mask to allocate the CPB/APRD table.
1126*4882a593Smuzhiyun */
1127*4882a593Smuzhiyun dma_set_mask_and_coherent(&pdev->dev, DMA_BIT_MASK(64));
1128*4882a593Smuzhiyun
1129*4882a593Smuzhiyun pp->adma_dma_mask = *dev->dma_mask;
1130*4882a593Smuzhiyun
1131*4882a593Smuzhiyun mem = dmam_alloc_coherent(dev, NV_ADMA_PORT_PRIV_DMA_SZ,
1132*4882a593Smuzhiyun &mem_dma, GFP_KERNEL);
1133*4882a593Smuzhiyun if (!mem)
1134*4882a593Smuzhiyun return -ENOMEM;
1135*4882a593Smuzhiyun
1136*4882a593Smuzhiyun /*
1137*4882a593Smuzhiyun * First item in chunk of DMA memory:
1138*4882a593Smuzhiyun * 128-byte command parameter block (CPB)
1139*4882a593Smuzhiyun * one for each command tag
1140*4882a593Smuzhiyun */
1141*4882a593Smuzhiyun pp->cpb = mem;
1142*4882a593Smuzhiyun pp->cpb_dma = mem_dma;
1143*4882a593Smuzhiyun
1144*4882a593Smuzhiyun writel(mem_dma & 0xFFFFFFFF, mmio + NV_ADMA_CPB_BASE_LOW);
1145*4882a593Smuzhiyun writel((mem_dma >> 16) >> 16, mmio + NV_ADMA_CPB_BASE_HIGH);
1146*4882a593Smuzhiyun
1147*4882a593Smuzhiyun mem += NV_ADMA_MAX_CPBS * NV_ADMA_CPB_SZ;
1148*4882a593Smuzhiyun mem_dma += NV_ADMA_MAX_CPBS * NV_ADMA_CPB_SZ;
1149*4882a593Smuzhiyun
1150*4882a593Smuzhiyun /*
1151*4882a593Smuzhiyun * Second item: block of ADMA_SGTBL_LEN s/g entries
1152*4882a593Smuzhiyun */
1153*4882a593Smuzhiyun pp->aprd = mem;
1154*4882a593Smuzhiyun pp->aprd_dma = mem_dma;
1155*4882a593Smuzhiyun
1156*4882a593Smuzhiyun ap->private_data = pp;
1157*4882a593Smuzhiyun
1158*4882a593Smuzhiyun /* clear any outstanding interrupt conditions */
1159*4882a593Smuzhiyun writew(0xffff, mmio + NV_ADMA_STAT);
1160*4882a593Smuzhiyun
1161*4882a593Smuzhiyun /* initialize port variables */
1162*4882a593Smuzhiyun pp->flags = NV_ADMA_PORT_REGISTER_MODE;
1163*4882a593Smuzhiyun
1164*4882a593Smuzhiyun /* clear CPB fetch count */
1165*4882a593Smuzhiyun writew(0, mmio + NV_ADMA_CPB_COUNT);
1166*4882a593Smuzhiyun
1167*4882a593Smuzhiyun /* clear GO for register mode, enable interrupt */
1168*4882a593Smuzhiyun tmp = readw(mmio + NV_ADMA_CTL);
1169*4882a593Smuzhiyun writew((tmp & ~NV_ADMA_CTL_GO) | NV_ADMA_CTL_AIEN |
1170*4882a593Smuzhiyun NV_ADMA_CTL_HOTPLUG_IEN, mmio + NV_ADMA_CTL);
1171*4882a593Smuzhiyun
1172*4882a593Smuzhiyun tmp = readw(mmio + NV_ADMA_CTL);
1173*4882a593Smuzhiyun writew(tmp | NV_ADMA_CTL_CHANNEL_RESET, mmio + NV_ADMA_CTL);
1174*4882a593Smuzhiyun readw(mmio + NV_ADMA_CTL); /* flush posted write */
1175*4882a593Smuzhiyun udelay(1);
1176*4882a593Smuzhiyun writew(tmp & ~NV_ADMA_CTL_CHANNEL_RESET, mmio + NV_ADMA_CTL);
1177*4882a593Smuzhiyun readw(mmio + NV_ADMA_CTL); /* flush posted write */
1178*4882a593Smuzhiyun
1179*4882a593Smuzhiyun return 0;
1180*4882a593Smuzhiyun }
1181*4882a593Smuzhiyun
nv_adma_port_stop(struct ata_port * ap)1182*4882a593Smuzhiyun static void nv_adma_port_stop(struct ata_port *ap)
1183*4882a593Smuzhiyun {
1184*4882a593Smuzhiyun struct nv_adma_port_priv *pp = ap->private_data;
1185*4882a593Smuzhiyun void __iomem *mmio = pp->ctl_block;
1186*4882a593Smuzhiyun
1187*4882a593Smuzhiyun VPRINTK("ENTER\n");
1188*4882a593Smuzhiyun writew(0, mmio + NV_ADMA_CTL);
1189*4882a593Smuzhiyun }
1190*4882a593Smuzhiyun
1191*4882a593Smuzhiyun #ifdef CONFIG_PM
nv_adma_port_suspend(struct ata_port * ap,pm_message_t mesg)1192*4882a593Smuzhiyun static int nv_adma_port_suspend(struct ata_port *ap, pm_message_t mesg)
1193*4882a593Smuzhiyun {
1194*4882a593Smuzhiyun struct nv_adma_port_priv *pp = ap->private_data;
1195*4882a593Smuzhiyun void __iomem *mmio = pp->ctl_block;
1196*4882a593Smuzhiyun
1197*4882a593Smuzhiyun /* Go to register mode - clears GO */
1198*4882a593Smuzhiyun nv_adma_register_mode(ap);
1199*4882a593Smuzhiyun
1200*4882a593Smuzhiyun /* clear CPB fetch count */
1201*4882a593Smuzhiyun writew(0, mmio + NV_ADMA_CPB_COUNT);
1202*4882a593Smuzhiyun
1203*4882a593Smuzhiyun /* disable interrupt, shut down port */
1204*4882a593Smuzhiyun writew(0, mmio + NV_ADMA_CTL);
1205*4882a593Smuzhiyun
1206*4882a593Smuzhiyun return 0;
1207*4882a593Smuzhiyun }
1208*4882a593Smuzhiyun
nv_adma_port_resume(struct ata_port * ap)1209*4882a593Smuzhiyun static int nv_adma_port_resume(struct ata_port *ap)
1210*4882a593Smuzhiyun {
1211*4882a593Smuzhiyun struct nv_adma_port_priv *pp = ap->private_data;
1212*4882a593Smuzhiyun void __iomem *mmio = pp->ctl_block;
1213*4882a593Smuzhiyun u16 tmp;
1214*4882a593Smuzhiyun
1215*4882a593Smuzhiyun /* set CPB block location */
1216*4882a593Smuzhiyun writel(pp->cpb_dma & 0xFFFFFFFF, mmio + NV_ADMA_CPB_BASE_LOW);
1217*4882a593Smuzhiyun writel((pp->cpb_dma >> 16) >> 16, mmio + NV_ADMA_CPB_BASE_HIGH);
1218*4882a593Smuzhiyun
1219*4882a593Smuzhiyun /* clear any outstanding interrupt conditions */
1220*4882a593Smuzhiyun writew(0xffff, mmio + NV_ADMA_STAT);
1221*4882a593Smuzhiyun
1222*4882a593Smuzhiyun /* initialize port variables */
1223*4882a593Smuzhiyun pp->flags |= NV_ADMA_PORT_REGISTER_MODE;
1224*4882a593Smuzhiyun
1225*4882a593Smuzhiyun /* clear CPB fetch count */
1226*4882a593Smuzhiyun writew(0, mmio + NV_ADMA_CPB_COUNT);
1227*4882a593Smuzhiyun
1228*4882a593Smuzhiyun /* clear GO for register mode, enable interrupt */
1229*4882a593Smuzhiyun tmp = readw(mmio + NV_ADMA_CTL);
1230*4882a593Smuzhiyun writew((tmp & ~NV_ADMA_CTL_GO) | NV_ADMA_CTL_AIEN |
1231*4882a593Smuzhiyun NV_ADMA_CTL_HOTPLUG_IEN, mmio + NV_ADMA_CTL);
1232*4882a593Smuzhiyun
1233*4882a593Smuzhiyun tmp = readw(mmio + NV_ADMA_CTL);
1234*4882a593Smuzhiyun writew(tmp | NV_ADMA_CTL_CHANNEL_RESET, mmio + NV_ADMA_CTL);
1235*4882a593Smuzhiyun readw(mmio + NV_ADMA_CTL); /* flush posted write */
1236*4882a593Smuzhiyun udelay(1);
1237*4882a593Smuzhiyun writew(tmp & ~NV_ADMA_CTL_CHANNEL_RESET, mmio + NV_ADMA_CTL);
1238*4882a593Smuzhiyun readw(mmio + NV_ADMA_CTL); /* flush posted write */
1239*4882a593Smuzhiyun
1240*4882a593Smuzhiyun return 0;
1241*4882a593Smuzhiyun }
1242*4882a593Smuzhiyun #endif
1243*4882a593Smuzhiyun
nv_adma_setup_port(struct ata_port * ap)1244*4882a593Smuzhiyun static void nv_adma_setup_port(struct ata_port *ap)
1245*4882a593Smuzhiyun {
1246*4882a593Smuzhiyun void __iomem *mmio = ap->host->iomap[NV_MMIO_BAR];
1247*4882a593Smuzhiyun struct ata_ioports *ioport = &ap->ioaddr;
1248*4882a593Smuzhiyun
1249*4882a593Smuzhiyun VPRINTK("ENTER\n");
1250*4882a593Smuzhiyun
1251*4882a593Smuzhiyun mmio += NV_ADMA_PORT + ap->port_no * NV_ADMA_PORT_SIZE;
1252*4882a593Smuzhiyun
1253*4882a593Smuzhiyun ioport->cmd_addr = mmio;
1254*4882a593Smuzhiyun ioport->data_addr = mmio + (ATA_REG_DATA * 4);
1255*4882a593Smuzhiyun ioport->error_addr =
1256*4882a593Smuzhiyun ioport->feature_addr = mmio + (ATA_REG_ERR * 4);
1257*4882a593Smuzhiyun ioport->nsect_addr = mmio + (ATA_REG_NSECT * 4);
1258*4882a593Smuzhiyun ioport->lbal_addr = mmio + (ATA_REG_LBAL * 4);
1259*4882a593Smuzhiyun ioport->lbam_addr = mmio + (ATA_REG_LBAM * 4);
1260*4882a593Smuzhiyun ioport->lbah_addr = mmio + (ATA_REG_LBAH * 4);
1261*4882a593Smuzhiyun ioport->device_addr = mmio + (ATA_REG_DEVICE * 4);
1262*4882a593Smuzhiyun ioport->status_addr =
1263*4882a593Smuzhiyun ioport->command_addr = mmio + (ATA_REG_STATUS * 4);
1264*4882a593Smuzhiyun ioport->altstatus_addr =
1265*4882a593Smuzhiyun ioport->ctl_addr = mmio + 0x20;
1266*4882a593Smuzhiyun }
1267*4882a593Smuzhiyun
nv_adma_host_init(struct ata_host * host)1268*4882a593Smuzhiyun static int nv_adma_host_init(struct ata_host *host)
1269*4882a593Smuzhiyun {
1270*4882a593Smuzhiyun struct pci_dev *pdev = to_pci_dev(host->dev);
1271*4882a593Smuzhiyun unsigned int i;
1272*4882a593Smuzhiyun u32 tmp32;
1273*4882a593Smuzhiyun
1274*4882a593Smuzhiyun VPRINTK("ENTER\n");
1275*4882a593Smuzhiyun
1276*4882a593Smuzhiyun /* enable ADMA on the ports */
1277*4882a593Smuzhiyun pci_read_config_dword(pdev, NV_MCP_SATA_CFG_20, &tmp32);
1278*4882a593Smuzhiyun tmp32 |= NV_MCP_SATA_CFG_20_PORT0_EN |
1279*4882a593Smuzhiyun NV_MCP_SATA_CFG_20_PORT0_PWB_EN |
1280*4882a593Smuzhiyun NV_MCP_SATA_CFG_20_PORT1_EN |
1281*4882a593Smuzhiyun NV_MCP_SATA_CFG_20_PORT1_PWB_EN;
1282*4882a593Smuzhiyun
1283*4882a593Smuzhiyun pci_write_config_dword(pdev, NV_MCP_SATA_CFG_20, tmp32);
1284*4882a593Smuzhiyun
1285*4882a593Smuzhiyun for (i = 0; i < host->n_ports; i++)
1286*4882a593Smuzhiyun nv_adma_setup_port(host->ports[i]);
1287*4882a593Smuzhiyun
1288*4882a593Smuzhiyun return 0;
1289*4882a593Smuzhiyun }
1290*4882a593Smuzhiyun
nv_adma_fill_aprd(struct ata_queued_cmd * qc,struct scatterlist * sg,int idx,struct nv_adma_prd * aprd)1291*4882a593Smuzhiyun static void nv_adma_fill_aprd(struct ata_queued_cmd *qc,
1292*4882a593Smuzhiyun struct scatterlist *sg,
1293*4882a593Smuzhiyun int idx,
1294*4882a593Smuzhiyun struct nv_adma_prd *aprd)
1295*4882a593Smuzhiyun {
1296*4882a593Smuzhiyun u8 flags = 0;
1297*4882a593Smuzhiyun if (qc->tf.flags & ATA_TFLAG_WRITE)
1298*4882a593Smuzhiyun flags |= NV_APRD_WRITE;
1299*4882a593Smuzhiyun if (idx == qc->n_elem - 1)
1300*4882a593Smuzhiyun flags |= NV_APRD_END;
1301*4882a593Smuzhiyun else if (idx != 4)
1302*4882a593Smuzhiyun flags |= NV_APRD_CONT;
1303*4882a593Smuzhiyun
1304*4882a593Smuzhiyun aprd->addr = cpu_to_le64(((u64)sg_dma_address(sg)));
1305*4882a593Smuzhiyun aprd->len = cpu_to_le32(((u32)sg_dma_len(sg))); /* len in bytes */
1306*4882a593Smuzhiyun aprd->flags = flags;
1307*4882a593Smuzhiyun aprd->packet_len = 0;
1308*4882a593Smuzhiyun }
1309*4882a593Smuzhiyun
nv_adma_fill_sg(struct ata_queued_cmd * qc,struct nv_adma_cpb * cpb)1310*4882a593Smuzhiyun static void nv_adma_fill_sg(struct ata_queued_cmd *qc, struct nv_adma_cpb *cpb)
1311*4882a593Smuzhiyun {
1312*4882a593Smuzhiyun struct nv_adma_port_priv *pp = qc->ap->private_data;
1313*4882a593Smuzhiyun struct nv_adma_prd *aprd;
1314*4882a593Smuzhiyun struct scatterlist *sg;
1315*4882a593Smuzhiyun unsigned int si;
1316*4882a593Smuzhiyun
1317*4882a593Smuzhiyun VPRINTK("ENTER\n");
1318*4882a593Smuzhiyun
1319*4882a593Smuzhiyun for_each_sg(qc->sg, sg, qc->n_elem, si) {
1320*4882a593Smuzhiyun aprd = (si < 5) ? &cpb->aprd[si] :
1321*4882a593Smuzhiyun &pp->aprd[NV_ADMA_SGTBL_LEN * qc->hw_tag + (si-5)];
1322*4882a593Smuzhiyun nv_adma_fill_aprd(qc, sg, si, aprd);
1323*4882a593Smuzhiyun }
1324*4882a593Smuzhiyun if (si > 5)
1325*4882a593Smuzhiyun cpb->next_aprd = cpu_to_le64(((u64)(pp->aprd_dma + NV_ADMA_SGTBL_SZ * qc->hw_tag)));
1326*4882a593Smuzhiyun else
1327*4882a593Smuzhiyun cpb->next_aprd = cpu_to_le64(0);
1328*4882a593Smuzhiyun }
1329*4882a593Smuzhiyun
nv_adma_use_reg_mode(struct ata_queued_cmd * qc)1330*4882a593Smuzhiyun static int nv_adma_use_reg_mode(struct ata_queued_cmd *qc)
1331*4882a593Smuzhiyun {
1332*4882a593Smuzhiyun struct nv_adma_port_priv *pp = qc->ap->private_data;
1333*4882a593Smuzhiyun
1334*4882a593Smuzhiyun /* ADMA engine can only be used for non-ATAPI DMA commands,
1335*4882a593Smuzhiyun or interrupt-driven no-data commands. */
1336*4882a593Smuzhiyun if ((pp->flags & NV_ADMA_ATAPI_SETUP_COMPLETE) ||
1337*4882a593Smuzhiyun (qc->tf.flags & ATA_TFLAG_POLLING))
1338*4882a593Smuzhiyun return 1;
1339*4882a593Smuzhiyun
1340*4882a593Smuzhiyun if ((qc->flags & ATA_QCFLAG_DMAMAP) ||
1341*4882a593Smuzhiyun (qc->tf.protocol == ATA_PROT_NODATA))
1342*4882a593Smuzhiyun return 0;
1343*4882a593Smuzhiyun
1344*4882a593Smuzhiyun return 1;
1345*4882a593Smuzhiyun }
1346*4882a593Smuzhiyun
nv_adma_qc_prep(struct ata_queued_cmd * qc)1347*4882a593Smuzhiyun static enum ata_completion_errors nv_adma_qc_prep(struct ata_queued_cmd *qc)
1348*4882a593Smuzhiyun {
1349*4882a593Smuzhiyun struct nv_adma_port_priv *pp = qc->ap->private_data;
1350*4882a593Smuzhiyun struct nv_adma_cpb *cpb = &pp->cpb[qc->hw_tag];
1351*4882a593Smuzhiyun u8 ctl_flags = NV_CPB_CTL_CPB_VALID |
1352*4882a593Smuzhiyun NV_CPB_CTL_IEN;
1353*4882a593Smuzhiyun
1354*4882a593Smuzhiyun if (nv_adma_use_reg_mode(qc)) {
1355*4882a593Smuzhiyun BUG_ON(!(pp->flags & NV_ADMA_ATAPI_SETUP_COMPLETE) &&
1356*4882a593Smuzhiyun (qc->flags & ATA_QCFLAG_DMAMAP));
1357*4882a593Smuzhiyun nv_adma_register_mode(qc->ap);
1358*4882a593Smuzhiyun ata_bmdma_qc_prep(qc);
1359*4882a593Smuzhiyun return AC_ERR_OK;
1360*4882a593Smuzhiyun }
1361*4882a593Smuzhiyun
1362*4882a593Smuzhiyun cpb->resp_flags = NV_CPB_RESP_DONE;
1363*4882a593Smuzhiyun wmb();
1364*4882a593Smuzhiyun cpb->ctl_flags = 0;
1365*4882a593Smuzhiyun wmb();
1366*4882a593Smuzhiyun
1367*4882a593Smuzhiyun cpb->len = 3;
1368*4882a593Smuzhiyun cpb->tag = qc->hw_tag;
1369*4882a593Smuzhiyun cpb->next_cpb_idx = 0;
1370*4882a593Smuzhiyun
1371*4882a593Smuzhiyun /* turn on NCQ flags for NCQ commands */
1372*4882a593Smuzhiyun if (qc->tf.protocol == ATA_PROT_NCQ)
1373*4882a593Smuzhiyun ctl_flags |= NV_CPB_CTL_QUEUE | NV_CPB_CTL_FPDMA;
1374*4882a593Smuzhiyun
1375*4882a593Smuzhiyun VPRINTK("qc->flags = 0x%lx\n", qc->flags);
1376*4882a593Smuzhiyun
1377*4882a593Smuzhiyun nv_adma_tf_to_cpb(&qc->tf, cpb->tf);
1378*4882a593Smuzhiyun
1379*4882a593Smuzhiyun if (qc->flags & ATA_QCFLAG_DMAMAP) {
1380*4882a593Smuzhiyun nv_adma_fill_sg(qc, cpb);
1381*4882a593Smuzhiyun ctl_flags |= NV_CPB_CTL_APRD_VALID;
1382*4882a593Smuzhiyun } else
1383*4882a593Smuzhiyun memset(&cpb->aprd[0], 0, sizeof(struct nv_adma_prd) * 5);
1384*4882a593Smuzhiyun
1385*4882a593Smuzhiyun /* Be paranoid and don't let the device see NV_CPB_CTL_CPB_VALID
1386*4882a593Smuzhiyun until we are finished filling in all of the contents */
1387*4882a593Smuzhiyun wmb();
1388*4882a593Smuzhiyun cpb->ctl_flags = ctl_flags;
1389*4882a593Smuzhiyun wmb();
1390*4882a593Smuzhiyun cpb->resp_flags = 0;
1391*4882a593Smuzhiyun
1392*4882a593Smuzhiyun return AC_ERR_OK;
1393*4882a593Smuzhiyun }
1394*4882a593Smuzhiyun
nv_adma_qc_issue(struct ata_queued_cmd * qc)1395*4882a593Smuzhiyun static unsigned int nv_adma_qc_issue(struct ata_queued_cmd *qc)
1396*4882a593Smuzhiyun {
1397*4882a593Smuzhiyun struct nv_adma_port_priv *pp = qc->ap->private_data;
1398*4882a593Smuzhiyun void __iomem *mmio = pp->ctl_block;
1399*4882a593Smuzhiyun int curr_ncq = (qc->tf.protocol == ATA_PROT_NCQ);
1400*4882a593Smuzhiyun
1401*4882a593Smuzhiyun VPRINTK("ENTER\n");
1402*4882a593Smuzhiyun
1403*4882a593Smuzhiyun /* We can't handle result taskfile with NCQ commands, since
1404*4882a593Smuzhiyun retrieving the taskfile switches us out of ADMA mode and would abort
1405*4882a593Smuzhiyun existing commands. */
1406*4882a593Smuzhiyun if (unlikely(qc->tf.protocol == ATA_PROT_NCQ &&
1407*4882a593Smuzhiyun (qc->flags & ATA_QCFLAG_RESULT_TF))) {
1408*4882a593Smuzhiyun ata_dev_err(qc->dev, "NCQ w/ RESULT_TF not allowed\n");
1409*4882a593Smuzhiyun return AC_ERR_SYSTEM;
1410*4882a593Smuzhiyun }
1411*4882a593Smuzhiyun
1412*4882a593Smuzhiyun if (nv_adma_use_reg_mode(qc)) {
1413*4882a593Smuzhiyun /* use ATA register mode */
1414*4882a593Smuzhiyun VPRINTK("using ATA register mode: 0x%lx\n", qc->flags);
1415*4882a593Smuzhiyun BUG_ON(!(pp->flags & NV_ADMA_ATAPI_SETUP_COMPLETE) &&
1416*4882a593Smuzhiyun (qc->flags & ATA_QCFLAG_DMAMAP));
1417*4882a593Smuzhiyun nv_adma_register_mode(qc->ap);
1418*4882a593Smuzhiyun return ata_bmdma_qc_issue(qc);
1419*4882a593Smuzhiyun } else
1420*4882a593Smuzhiyun nv_adma_mode(qc->ap);
1421*4882a593Smuzhiyun
1422*4882a593Smuzhiyun /* write append register, command tag in lower 8 bits
1423*4882a593Smuzhiyun and (number of cpbs to append -1) in top 8 bits */
1424*4882a593Smuzhiyun wmb();
1425*4882a593Smuzhiyun
1426*4882a593Smuzhiyun if (curr_ncq != pp->last_issue_ncq) {
1427*4882a593Smuzhiyun /* Seems to need some delay before switching between NCQ and
1428*4882a593Smuzhiyun non-NCQ commands, else we get command timeouts and such. */
1429*4882a593Smuzhiyun udelay(20);
1430*4882a593Smuzhiyun pp->last_issue_ncq = curr_ncq;
1431*4882a593Smuzhiyun }
1432*4882a593Smuzhiyun
1433*4882a593Smuzhiyun writew(qc->hw_tag, mmio + NV_ADMA_APPEND);
1434*4882a593Smuzhiyun
1435*4882a593Smuzhiyun DPRINTK("Issued tag %u\n", qc->hw_tag);
1436*4882a593Smuzhiyun
1437*4882a593Smuzhiyun return 0;
1438*4882a593Smuzhiyun }
1439*4882a593Smuzhiyun
nv_generic_interrupt(int irq,void * dev_instance)1440*4882a593Smuzhiyun static irqreturn_t nv_generic_interrupt(int irq, void *dev_instance)
1441*4882a593Smuzhiyun {
1442*4882a593Smuzhiyun struct ata_host *host = dev_instance;
1443*4882a593Smuzhiyun unsigned int i;
1444*4882a593Smuzhiyun unsigned int handled = 0;
1445*4882a593Smuzhiyun unsigned long flags;
1446*4882a593Smuzhiyun
1447*4882a593Smuzhiyun spin_lock_irqsave(&host->lock, flags);
1448*4882a593Smuzhiyun
1449*4882a593Smuzhiyun for (i = 0; i < host->n_ports; i++) {
1450*4882a593Smuzhiyun struct ata_port *ap = host->ports[i];
1451*4882a593Smuzhiyun struct ata_queued_cmd *qc;
1452*4882a593Smuzhiyun
1453*4882a593Smuzhiyun qc = ata_qc_from_tag(ap, ap->link.active_tag);
1454*4882a593Smuzhiyun if (qc && (!(qc->tf.flags & ATA_TFLAG_POLLING))) {
1455*4882a593Smuzhiyun handled += ata_bmdma_port_intr(ap, qc);
1456*4882a593Smuzhiyun } else {
1457*4882a593Smuzhiyun /*
1458*4882a593Smuzhiyun * No request pending? Clear interrupt status
1459*4882a593Smuzhiyun * anyway, in case there's one pending.
1460*4882a593Smuzhiyun */
1461*4882a593Smuzhiyun ap->ops->sff_check_status(ap);
1462*4882a593Smuzhiyun }
1463*4882a593Smuzhiyun }
1464*4882a593Smuzhiyun
1465*4882a593Smuzhiyun spin_unlock_irqrestore(&host->lock, flags);
1466*4882a593Smuzhiyun
1467*4882a593Smuzhiyun return IRQ_RETVAL(handled);
1468*4882a593Smuzhiyun }
1469*4882a593Smuzhiyun
nv_do_interrupt(struct ata_host * host,u8 irq_stat)1470*4882a593Smuzhiyun static irqreturn_t nv_do_interrupt(struct ata_host *host, u8 irq_stat)
1471*4882a593Smuzhiyun {
1472*4882a593Smuzhiyun int i, handled = 0;
1473*4882a593Smuzhiyun
1474*4882a593Smuzhiyun for (i = 0; i < host->n_ports; i++) {
1475*4882a593Smuzhiyun handled += nv_host_intr(host->ports[i], irq_stat);
1476*4882a593Smuzhiyun irq_stat >>= NV_INT_PORT_SHIFT;
1477*4882a593Smuzhiyun }
1478*4882a593Smuzhiyun
1479*4882a593Smuzhiyun return IRQ_RETVAL(handled);
1480*4882a593Smuzhiyun }
1481*4882a593Smuzhiyun
nv_nf2_interrupt(int irq,void * dev_instance)1482*4882a593Smuzhiyun static irqreturn_t nv_nf2_interrupt(int irq, void *dev_instance)
1483*4882a593Smuzhiyun {
1484*4882a593Smuzhiyun struct ata_host *host = dev_instance;
1485*4882a593Smuzhiyun u8 irq_stat;
1486*4882a593Smuzhiyun irqreturn_t ret;
1487*4882a593Smuzhiyun
1488*4882a593Smuzhiyun spin_lock(&host->lock);
1489*4882a593Smuzhiyun irq_stat = ioread8(host->ports[0]->ioaddr.scr_addr + NV_INT_STATUS);
1490*4882a593Smuzhiyun ret = nv_do_interrupt(host, irq_stat);
1491*4882a593Smuzhiyun spin_unlock(&host->lock);
1492*4882a593Smuzhiyun
1493*4882a593Smuzhiyun return ret;
1494*4882a593Smuzhiyun }
1495*4882a593Smuzhiyun
nv_ck804_interrupt(int irq,void * dev_instance)1496*4882a593Smuzhiyun static irqreturn_t nv_ck804_interrupt(int irq, void *dev_instance)
1497*4882a593Smuzhiyun {
1498*4882a593Smuzhiyun struct ata_host *host = dev_instance;
1499*4882a593Smuzhiyun u8 irq_stat;
1500*4882a593Smuzhiyun irqreturn_t ret;
1501*4882a593Smuzhiyun
1502*4882a593Smuzhiyun spin_lock(&host->lock);
1503*4882a593Smuzhiyun irq_stat = readb(host->iomap[NV_MMIO_BAR] + NV_INT_STATUS_CK804);
1504*4882a593Smuzhiyun ret = nv_do_interrupt(host, irq_stat);
1505*4882a593Smuzhiyun spin_unlock(&host->lock);
1506*4882a593Smuzhiyun
1507*4882a593Smuzhiyun return ret;
1508*4882a593Smuzhiyun }
1509*4882a593Smuzhiyun
nv_scr_read(struct ata_link * link,unsigned int sc_reg,u32 * val)1510*4882a593Smuzhiyun static int nv_scr_read(struct ata_link *link, unsigned int sc_reg, u32 *val)
1511*4882a593Smuzhiyun {
1512*4882a593Smuzhiyun if (sc_reg > SCR_CONTROL)
1513*4882a593Smuzhiyun return -EINVAL;
1514*4882a593Smuzhiyun
1515*4882a593Smuzhiyun *val = ioread32(link->ap->ioaddr.scr_addr + (sc_reg * 4));
1516*4882a593Smuzhiyun return 0;
1517*4882a593Smuzhiyun }
1518*4882a593Smuzhiyun
nv_scr_write(struct ata_link * link,unsigned int sc_reg,u32 val)1519*4882a593Smuzhiyun static int nv_scr_write(struct ata_link *link, unsigned int sc_reg, u32 val)
1520*4882a593Smuzhiyun {
1521*4882a593Smuzhiyun if (sc_reg > SCR_CONTROL)
1522*4882a593Smuzhiyun return -EINVAL;
1523*4882a593Smuzhiyun
1524*4882a593Smuzhiyun iowrite32(val, link->ap->ioaddr.scr_addr + (sc_reg * 4));
1525*4882a593Smuzhiyun return 0;
1526*4882a593Smuzhiyun }
1527*4882a593Smuzhiyun
nv_hardreset(struct ata_link * link,unsigned int * class,unsigned long deadline)1528*4882a593Smuzhiyun static int nv_hardreset(struct ata_link *link, unsigned int *class,
1529*4882a593Smuzhiyun unsigned long deadline)
1530*4882a593Smuzhiyun {
1531*4882a593Smuzhiyun struct ata_eh_context *ehc = &link->eh_context;
1532*4882a593Smuzhiyun
1533*4882a593Smuzhiyun /* Do hardreset iff it's post-boot probing, please read the
1534*4882a593Smuzhiyun * comment above port ops for details.
1535*4882a593Smuzhiyun */
1536*4882a593Smuzhiyun if (!(link->ap->pflags & ATA_PFLAG_LOADING) &&
1537*4882a593Smuzhiyun !ata_dev_enabled(link->device))
1538*4882a593Smuzhiyun sata_link_hardreset(link, sata_deb_timing_hotplug, deadline,
1539*4882a593Smuzhiyun NULL, NULL);
1540*4882a593Smuzhiyun else {
1541*4882a593Smuzhiyun const unsigned long *timing = sata_ehc_deb_timing(ehc);
1542*4882a593Smuzhiyun int rc;
1543*4882a593Smuzhiyun
1544*4882a593Smuzhiyun if (!(ehc->i.flags & ATA_EHI_QUIET))
1545*4882a593Smuzhiyun ata_link_info(link,
1546*4882a593Smuzhiyun "nv: skipping hardreset on occupied port\n");
1547*4882a593Smuzhiyun
1548*4882a593Smuzhiyun /* make sure the link is online */
1549*4882a593Smuzhiyun rc = sata_link_resume(link, timing, deadline);
1550*4882a593Smuzhiyun /* whine about phy resume failure but proceed */
1551*4882a593Smuzhiyun if (rc && rc != -EOPNOTSUPP)
1552*4882a593Smuzhiyun ata_link_warn(link, "failed to resume link (errno=%d)\n",
1553*4882a593Smuzhiyun rc);
1554*4882a593Smuzhiyun }
1555*4882a593Smuzhiyun
1556*4882a593Smuzhiyun /* device signature acquisition is unreliable */
1557*4882a593Smuzhiyun return -EAGAIN;
1558*4882a593Smuzhiyun }
1559*4882a593Smuzhiyun
nv_nf2_freeze(struct ata_port * ap)1560*4882a593Smuzhiyun static void nv_nf2_freeze(struct ata_port *ap)
1561*4882a593Smuzhiyun {
1562*4882a593Smuzhiyun void __iomem *scr_addr = ap->host->ports[0]->ioaddr.scr_addr;
1563*4882a593Smuzhiyun int shift = ap->port_no * NV_INT_PORT_SHIFT;
1564*4882a593Smuzhiyun u8 mask;
1565*4882a593Smuzhiyun
1566*4882a593Smuzhiyun mask = ioread8(scr_addr + NV_INT_ENABLE);
1567*4882a593Smuzhiyun mask &= ~(NV_INT_ALL << shift);
1568*4882a593Smuzhiyun iowrite8(mask, scr_addr + NV_INT_ENABLE);
1569*4882a593Smuzhiyun }
1570*4882a593Smuzhiyun
nv_nf2_thaw(struct ata_port * ap)1571*4882a593Smuzhiyun static void nv_nf2_thaw(struct ata_port *ap)
1572*4882a593Smuzhiyun {
1573*4882a593Smuzhiyun void __iomem *scr_addr = ap->host->ports[0]->ioaddr.scr_addr;
1574*4882a593Smuzhiyun int shift = ap->port_no * NV_INT_PORT_SHIFT;
1575*4882a593Smuzhiyun u8 mask;
1576*4882a593Smuzhiyun
1577*4882a593Smuzhiyun iowrite8(NV_INT_ALL << shift, scr_addr + NV_INT_STATUS);
1578*4882a593Smuzhiyun
1579*4882a593Smuzhiyun mask = ioread8(scr_addr + NV_INT_ENABLE);
1580*4882a593Smuzhiyun mask |= (NV_INT_MASK << shift);
1581*4882a593Smuzhiyun iowrite8(mask, scr_addr + NV_INT_ENABLE);
1582*4882a593Smuzhiyun }
1583*4882a593Smuzhiyun
nv_ck804_freeze(struct ata_port * ap)1584*4882a593Smuzhiyun static void nv_ck804_freeze(struct ata_port *ap)
1585*4882a593Smuzhiyun {
1586*4882a593Smuzhiyun void __iomem *mmio_base = ap->host->iomap[NV_MMIO_BAR];
1587*4882a593Smuzhiyun int shift = ap->port_no * NV_INT_PORT_SHIFT;
1588*4882a593Smuzhiyun u8 mask;
1589*4882a593Smuzhiyun
1590*4882a593Smuzhiyun mask = readb(mmio_base + NV_INT_ENABLE_CK804);
1591*4882a593Smuzhiyun mask &= ~(NV_INT_ALL << shift);
1592*4882a593Smuzhiyun writeb(mask, mmio_base + NV_INT_ENABLE_CK804);
1593*4882a593Smuzhiyun }
1594*4882a593Smuzhiyun
nv_ck804_thaw(struct ata_port * ap)1595*4882a593Smuzhiyun static void nv_ck804_thaw(struct ata_port *ap)
1596*4882a593Smuzhiyun {
1597*4882a593Smuzhiyun void __iomem *mmio_base = ap->host->iomap[NV_MMIO_BAR];
1598*4882a593Smuzhiyun int shift = ap->port_no * NV_INT_PORT_SHIFT;
1599*4882a593Smuzhiyun u8 mask;
1600*4882a593Smuzhiyun
1601*4882a593Smuzhiyun writeb(NV_INT_ALL << shift, mmio_base + NV_INT_STATUS_CK804);
1602*4882a593Smuzhiyun
1603*4882a593Smuzhiyun mask = readb(mmio_base + NV_INT_ENABLE_CK804);
1604*4882a593Smuzhiyun mask |= (NV_INT_MASK << shift);
1605*4882a593Smuzhiyun writeb(mask, mmio_base + NV_INT_ENABLE_CK804);
1606*4882a593Smuzhiyun }
1607*4882a593Smuzhiyun
nv_mcp55_freeze(struct ata_port * ap)1608*4882a593Smuzhiyun static void nv_mcp55_freeze(struct ata_port *ap)
1609*4882a593Smuzhiyun {
1610*4882a593Smuzhiyun void __iomem *mmio_base = ap->host->iomap[NV_MMIO_BAR];
1611*4882a593Smuzhiyun int shift = ap->port_no * NV_INT_PORT_SHIFT_MCP55;
1612*4882a593Smuzhiyun u32 mask;
1613*4882a593Smuzhiyun
1614*4882a593Smuzhiyun writel(NV_INT_ALL_MCP55 << shift, mmio_base + NV_INT_STATUS_MCP55);
1615*4882a593Smuzhiyun
1616*4882a593Smuzhiyun mask = readl(mmio_base + NV_INT_ENABLE_MCP55);
1617*4882a593Smuzhiyun mask &= ~(NV_INT_ALL_MCP55 << shift);
1618*4882a593Smuzhiyun writel(mask, mmio_base + NV_INT_ENABLE_MCP55);
1619*4882a593Smuzhiyun }
1620*4882a593Smuzhiyun
nv_mcp55_thaw(struct ata_port * ap)1621*4882a593Smuzhiyun static void nv_mcp55_thaw(struct ata_port *ap)
1622*4882a593Smuzhiyun {
1623*4882a593Smuzhiyun void __iomem *mmio_base = ap->host->iomap[NV_MMIO_BAR];
1624*4882a593Smuzhiyun int shift = ap->port_no * NV_INT_PORT_SHIFT_MCP55;
1625*4882a593Smuzhiyun u32 mask;
1626*4882a593Smuzhiyun
1627*4882a593Smuzhiyun writel(NV_INT_ALL_MCP55 << shift, mmio_base + NV_INT_STATUS_MCP55);
1628*4882a593Smuzhiyun
1629*4882a593Smuzhiyun mask = readl(mmio_base + NV_INT_ENABLE_MCP55);
1630*4882a593Smuzhiyun mask |= (NV_INT_MASK_MCP55 << shift);
1631*4882a593Smuzhiyun writel(mask, mmio_base + NV_INT_ENABLE_MCP55);
1632*4882a593Smuzhiyun }
1633*4882a593Smuzhiyun
nv_adma_error_handler(struct ata_port * ap)1634*4882a593Smuzhiyun static void nv_adma_error_handler(struct ata_port *ap)
1635*4882a593Smuzhiyun {
1636*4882a593Smuzhiyun struct nv_adma_port_priv *pp = ap->private_data;
1637*4882a593Smuzhiyun if (!(pp->flags & NV_ADMA_PORT_REGISTER_MODE)) {
1638*4882a593Smuzhiyun void __iomem *mmio = pp->ctl_block;
1639*4882a593Smuzhiyun int i;
1640*4882a593Smuzhiyun u16 tmp;
1641*4882a593Smuzhiyun
1642*4882a593Smuzhiyun if (ata_tag_valid(ap->link.active_tag) || ap->link.sactive) {
1643*4882a593Smuzhiyun u32 notifier = readl(mmio + NV_ADMA_NOTIFIER);
1644*4882a593Smuzhiyun u32 notifier_error = readl(mmio + NV_ADMA_NOTIFIER_ERROR);
1645*4882a593Smuzhiyun u32 gen_ctl = readl(pp->gen_block + NV_ADMA_GEN_CTL);
1646*4882a593Smuzhiyun u32 status = readw(mmio + NV_ADMA_STAT);
1647*4882a593Smuzhiyun u8 cpb_count = readb(mmio + NV_ADMA_CPB_COUNT);
1648*4882a593Smuzhiyun u8 next_cpb_idx = readb(mmio + NV_ADMA_NEXT_CPB_IDX);
1649*4882a593Smuzhiyun
1650*4882a593Smuzhiyun ata_port_err(ap,
1651*4882a593Smuzhiyun "EH in ADMA mode, notifier 0x%X "
1652*4882a593Smuzhiyun "notifier_error 0x%X gen_ctl 0x%X status 0x%X "
1653*4882a593Smuzhiyun "next cpb count 0x%X next cpb idx 0x%x\n",
1654*4882a593Smuzhiyun notifier, notifier_error, gen_ctl, status,
1655*4882a593Smuzhiyun cpb_count, next_cpb_idx);
1656*4882a593Smuzhiyun
1657*4882a593Smuzhiyun for (i = 0; i < NV_ADMA_MAX_CPBS; i++) {
1658*4882a593Smuzhiyun struct nv_adma_cpb *cpb = &pp->cpb[i];
1659*4882a593Smuzhiyun if ((ata_tag_valid(ap->link.active_tag) && i == ap->link.active_tag) ||
1660*4882a593Smuzhiyun ap->link.sactive & (1 << i))
1661*4882a593Smuzhiyun ata_port_err(ap,
1662*4882a593Smuzhiyun "CPB %d: ctl_flags 0x%x, resp_flags 0x%x\n",
1663*4882a593Smuzhiyun i, cpb->ctl_flags, cpb->resp_flags);
1664*4882a593Smuzhiyun }
1665*4882a593Smuzhiyun }
1666*4882a593Smuzhiyun
1667*4882a593Smuzhiyun /* Push us back into port register mode for error handling. */
1668*4882a593Smuzhiyun nv_adma_register_mode(ap);
1669*4882a593Smuzhiyun
1670*4882a593Smuzhiyun /* Mark all of the CPBs as invalid to prevent them from
1671*4882a593Smuzhiyun being executed */
1672*4882a593Smuzhiyun for (i = 0; i < NV_ADMA_MAX_CPBS; i++)
1673*4882a593Smuzhiyun pp->cpb[i].ctl_flags &= ~NV_CPB_CTL_CPB_VALID;
1674*4882a593Smuzhiyun
1675*4882a593Smuzhiyun /* clear CPB fetch count */
1676*4882a593Smuzhiyun writew(0, mmio + NV_ADMA_CPB_COUNT);
1677*4882a593Smuzhiyun
1678*4882a593Smuzhiyun /* Reset channel */
1679*4882a593Smuzhiyun tmp = readw(mmio + NV_ADMA_CTL);
1680*4882a593Smuzhiyun writew(tmp | NV_ADMA_CTL_CHANNEL_RESET, mmio + NV_ADMA_CTL);
1681*4882a593Smuzhiyun readw(mmio + NV_ADMA_CTL); /* flush posted write */
1682*4882a593Smuzhiyun udelay(1);
1683*4882a593Smuzhiyun writew(tmp & ~NV_ADMA_CTL_CHANNEL_RESET, mmio + NV_ADMA_CTL);
1684*4882a593Smuzhiyun readw(mmio + NV_ADMA_CTL); /* flush posted write */
1685*4882a593Smuzhiyun }
1686*4882a593Smuzhiyun
1687*4882a593Smuzhiyun ata_bmdma_error_handler(ap);
1688*4882a593Smuzhiyun }
1689*4882a593Smuzhiyun
nv_swncq_qc_to_dq(struct ata_port * ap,struct ata_queued_cmd * qc)1690*4882a593Smuzhiyun static void nv_swncq_qc_to_dq(struct ata_port *ap, struct ata_queued_cmd *qc)
1691*4882a593Smuzhiyun {
1692*4882a593Smuzhiyun struct nv_swncq_port_priv *pp = ap->private_data;
1693*4882a593Smuzhiyun struct defer_queue *dq = &pp->defer_queue;
1694*4882a593Smuzhiyun
1695*4882a593Smuzhiyun /* queue is full */
1696*4882a593Smuzhiyun WARN_ON(dq->tail - dq->head == ATA_MAX_QUEUE);
1697*4882a593Smuzhiyun dq->defer_bits |= (1 << qc->hw_tag);
1698*4882a593Smuzhiyun dq->tag[dq->tail++ & (ATA_MAX_QUEUE - 1)] = qc->hw_tag;
1699*4882a593Smuzhiyun }
1700*4882a593Smuzhiyun
nv_swncq_qc_from_dq(struct ata_port * ap)1701*4882a593Smuzhiyun static struct ata_queued_cmd *nv_swncq_qc_from_dq(struct ata_port *ap)
1702*4882a593Smuzhiyun {
1703*4882a593Smuzhiyun struct nv_swncq_port_priv *pp = ap->private_data;
1704*4882a593Smuzhiyun struct defer_queue *dq = &pp->defer_queue;
1705*4882a593Smuzhiyun unsigned int tag;
1706*4882a593Smuzhiyun
1707*4882a593Smuzhiyun if (dq->head == dq->tail) /* null queue */
1708*4882a593Smuzhiyun return NULL;
1709*4882a593Smuzhiyun
1710*4882a593Smuzhiyun tag = dq->tag[dq->head & (ATA_MAX_QUEUE - 1)];
1711*4882a593Smuzhiyun dq->tag[dq->head++ & (ATA_MAX_QUEUE - 1)] = ATA_TAG_POISON;
1712*4882a593Smuzhiyun WARN_ON(!(dq->defer_bits & (1 << tag)));
1713*4882a593Smuzhiyun dq->defer_bits &= ~(1 << tag);
1714*4882a593Smuzhiyun
1715*4882a593Smuzhiyun return ata_qc_from_tag(ap, tag);
1716*4882a593Smuzhiyun }
1717*4882a593Smuzhiyun
nv_swncq_fis_reinit(struct ata_port * ap)1718*4882a593Smuzhiyun static void nv_swncq_fis_reinit(struct ata_port *ap)
1719*4882a593Smuzhiyun {
1720*4882a593Smuzhiyun struct nv_swncq_port_priv *pp = ap->private_data;
1721*4882a593Smuzhiyun
1722*4882a593Smuzhiyun pp->dhfis_bits = 0;
1723*4882a593Smuzhiyun pp->dmafis_bits = 0;
1724*4882a593Smuzhiyun pp->sdbfis_bits = 0;
1725*4882a593Smuzhiyun pp->ncq_flags = 0;
1726*4882a593Smuzhiyun }
1727*4882a593Smuzhiyun
nv_swncq_pp_reinit(struct ata_port * ap)1728*4882a593Smuzhiyun static void nv_swncq_pp_reinit(struct ata_port *ap)
1729*4882a593Smuzhiyun {
1730*4882a593Smuzhiyun struct nv_swncq_port_priv *pp = ap->private_data;
1731*4882a593Smuzhiyun struct defer_queue *dq = &pp->defer_queue;
1732*4882a593Smuzhiyun
1733*4882a593Smuzhiyun dq->head = 0;
1734*4882a593Smuzhiyun dq->tail = 0;
1735*4882a593Smuzhiyun dq->defer_bits = 0;
1736*4882a593Smuzhiyun pp->qc_active = 0;
1737*4882a593Smuzhiyun pp->last_issue_tag = ATA_TAG_POISON;
1738*4882a593Smuzhiyun nv_swncq_fis_reinit(ap);
1739*4882a593Smuzhiyun }
1740*4882a593Smuzhiyun
nv_swncq_irq_clear(struct ata_port * ap,u16 fis)1741*4882a593Smuzhiyun static void nv_swncq_irq_clear(struct ata_port *ap, u16 fis)
1742*4882a593Smuzhiyun {
1743*4882a593Smuzhiyun struct nv_swncq_port_priv *pp = ap->private_data;
1744*4882a593Smuzhiyun
1745*4882a593Smuzhiyun writew(fis, pp->irq_block);
1746*4882a593Smuzhiyun }
1747*4882a593Smuzhiyun
__ata_bmdma_stop(struct ata_port * ap)1748*4882a593Smuzhiyun static void __ata_bmdma_stop(struct ata_port *ap)
1749*4882a593Smuzhiyun {
1750*4882a593Smuzhiyun struct ata_queued_cmd qc;
1751*4882a593Smuzhiyun
1752*4882a593Smuzhiyun qc.ap = ap;
1753*4882a593Smuzhiyun ata_bmdma_stop(&qc);
1754*4882a593Smuzhiyun }
1755*4882a593Smuzhiyun
nv_swncq_ncq_stop(struct ata_port * ap)1756*4882a593Smuzhiyun static void nv_swncq_ncq_stop(struct ata_port *ap)
1757*4882a593Smuzhiyun {
1758*4882a593Smuzhiyun struct nv_swncq_port_priv *pp = ap->private_data;
1759*4882a593Smuzhiyun unsigned int i;
1760*4882a593Smuzhiyun u32 sactive;
1761*4882a593Smuzhiyun u32 done_mask;
1762*4882a593Smuzhiyun
1763*4882a593Smuzhiyun ata_port_err(ap, "EH in SWNCQ mode,QC:qc_active 0x%llX sactive 0x%X\n",
1764*4882a593Smuzhiyun ap->qc_active, ap->link.sactive);
1765*4882a593Smuzhiyun ata_port_err(ap,
1766*4882a593Smuzhiyun "SWNCQ:qc_active 0x%X defer_bits 0x%X last_issue_tag 0x%x\n "
1767*4882a593Smuzhiyun "dhfis 0x%X dmafis 0x%X sdbfis 0x%X\n",
1768*4882a593Smuzhiyun pp->qc_active, pp->defer_queue.defer_bits, pp->last_issue_tag,
1769*4882a593Smuzhiyun pp->dhfis_bits, pp->dmafis_bits, pp->sdbfis_bits);
1770*4882a593Smuzhiyun
1771*4882a593Smuzhiyun ata_port_err(ap, "ATA_REG 0x%X ERR_REG 0x%X\n",
1772*4882a593Smuzhiyun ap->ops->sff_check_status(ap),
1773*4882a593Smuzhiyun ioread8(ap->ioaddr.error_addr));
1774*4882a593Smuzhiyun
1775*4882a593Smuzhiyun sactive = readl(pp->sactive_block);
1776*4882a593Smuzhiyun done_mask = pp->qc_active ^ sactive;
1777*4882a593Smuzhiyun
1778*4882a593Smuzhiyun ata_port_err(ap, "tag : dhfis dmafis sdbfis sactive\n");
1779*4882a593Smuzhiyun for (i = 0; i < ATA_MAX_QUEUE; i++) {
1780*4882a593Smuzhiyun u8 err = 0;
1781*4882a593Smuzhiyun if (pp->qc_active & (1 << i))
1782*4882a593Smuzhiyun err = 0;
1783*4882a593Smuzhiyun else if (done_mask & (1 << i))
1784*4882a593Smuzhiyun err = 1;
1785*4882a593Smuzhiyun else
1786*4882a593Smuzhiyun continue;
1787*4882a593Smuzhiyun
1788*4882a593Smuzhiyun ata_port_err(ap,
1789*4882a593Smuzhiyun "tag 0x%x: %01x %01x %01x %01x %s\n", i,
1790*4882a593Smuzhiyun (pp->dhfis_bits >> i) & 0x1,
1791*4882a593Smuzhiyun (pp->dmafis_bits >> i) & 0x1,
1792*4882a593Smuzhiyun (pp->sdbfis_bits >> i) & 0x1,
1793*4882a593Smuzhiyun (sactive >> i) & 0x1,
1794*4882a593Smuzhiyun (err ? "error! tag doesn't exit" : " "));
1795*4882a593Smuzhiyun }
1796*4882a593Smuzhiyun
1797*4882a593Smuzhiyun nv_swncq_pp_reinit(ap);
1798*4882a593Smuzhiyun ap->ops->sff_irq_clear(ap);
1799*4882a593Smuzhiyun __ata_bmdma_stop(ap);
1800*4882a593Smuzhiyun nv_swncq_irq_clear(ap, 0xffff);
1801*4882a593Smuzhiyun }
1802*4882a593Smuzhiyun
nv_swncq_error_handler(struct ata_port * ap)1803*4882a593Smuzhiyun static void nv_swncq_error_handler(struct ata_port *ap)
1804*4882a593Smuzhiyun {
1805*4882a593Smuzhiyun struct ata_eh_context *ehc = &ap->link.eh_context;
1806*4882a593Smuzhiyun
1807*4882a593Smuzhiyun if (ap->link.sactive) {
1808*4882a593Smuzhiyun nv_swncq_ncq_stop(ap);
1809*4882a593Smuzhiyun ehc->i.action |= ATA_EH_RESET;
1810*4882a593Smuzhiyun }
1811*4882a593Smuzhiyun
1812*4882a593Smuzhiyun ata_bmdma_error_handler(ap);
1813*4882a593Smuzhiyun }
1814*4882a593Smuzhiyun
1815*4882a593Smuzhiyun #ifdef CONFIG_PM
nv_swncq_port_suspend(struct ata_port * ap,pm_message_t mesg)1816*4882a593Smuzhiyun static int nv_swncq_port_suspend(struct ata_port *ap, pm_message_t mesg)
1817*4882a593Smuzhiyun {
1818*4882a593Smuzhiyun void __iomem *mmio = ap->host->iomap[NV_MMIO_BAR];
1819*4882a593Smuzhiyun u32 tmp;
1820*4882a593Smuzhiyun
1821*4882a593Smuzhiyun /* clear irq */
1822*4882a593Smuzhiyun writel(~0, mmio + NV_INT_STATUS_MCP55);
1823*4882a593Smuzhiyun
1824*4882a593Smuzhiyun /* disable irq */
1825*4882a593Smuzhiyun writel(0, mmio + NV_INT_ENABLE_MCP55);
1826*4882a593Smuzhiyun
1827*4882a593Smuzhiyun /* disable swncq */
1828*4882a593Smuzhiyun tmp = readl(mmio + NV_CTL_MCP55);
1829*4882a593Smuzhiyun tmp &= ~(NV_CTL_PRI_SWNCQ | NV_CTL_SEC_SWNCQ);
1830*4882a593Smuzhiyun writel(tmp, mmio + NV_CTL_MCP55);
1831*4882a593Smuzhiyun
1832*4882a593Smuzhiyun return 0;
1833*4882a593Smuzhiyun }
1834*4882a593Smuzhiyun
nv_swncq_port_resume(struct ata_port * ap)1835*4882a593Smuzhiyun static int nv_swncq_port_resume(struct ata_port *ap)
1836*4882a593Smuzhiyun {
1837*4882a593Smuzhiyun void __iomem *mmio = ap->host->iomap[NV_MMIO_BAR];
1838*4882a593Smuzhiyun u32 tmp;
1839*4882a593Smuzhiyun
1840*4882a593Smuzhiyun /* clear irq */
1841*4882a593Smuzhiyun writel(~0, mmio + NV_INT_STATUS_MCP55);
1842*4882a593Smuzhiyun
1843*4882a593Smuzhiyun /* enable irq */
1844*4882a593Smuzhiyun writel(0x00fd00fd, mmio + NV_INT_ENABLE_MCP55);
1845*4882a593Smuzhiyun
1846*4882a593Smuzhiyun /* enable swncq */
1847*4882a593Smuzhiyun tmp = readl(mmio + NV_CTL_MCP55);
1848*4882a593Smuzhiyun writel(tmp | NV_CTL_PRI_SWNCQ | NV_CTL_SEC_SWNCQ, mmio + NV_CTL_MCP55);
1849*4882a593Smuzhiyun
1850*4882a593Smuzhiyun return 0;
1851*4882a593Smuzhiyun }
1852*4882a593Smuzhiyun #endif
1853*4882a593Smuzhiyun
nv_swncq_host_init(struct ata_host * host)1854*4882a593Smuzhiyun static void nv_swncq_host_init(struct ata_host *host)
1855*4882a593Smuzhiyun {
1856*4882a593Smuzhiyun u32 tmp;
1857*4882a593Smuzhiyun void __iomem *mmio = host->iomap[NV_MMIO_BAR];
1858*4882a593Smuzhiyun struct pci_dev *pdev = to_pci_dev(host->dev);
1859*4882a593Smuzhiyun u8 regval;
1860*4882a593Smuzhiyun
1861*4882a593Smuzhiyun /* disable ECO 398 */
1862*4882a593Smuzhiyun pci_read_config_byte(pdev, 0x7f, ®val);
1863*4882a593Smuzhiyun regval &= ~(1 << 7);
1864*4882a593Smuzhiyun pci_write_config_byte(pdev, 0x7f, regval);
1865*4882a593Smuzhiyun
1866*4882a593Smuzhiyun /* enable swncq */
1867*4882a593Smuzhiyun tmp = readl(mmio + NV_CTL_MCP55);
1868*4882a593Smuzhiyun VPRINTK("HOST_CTL:0x%X\n", tmp);
1869*4882a593Smuzhiyun writel(tmp | NV_CTL_PRI_SWNCQ | NV_CTL_SEC_SWNCQ, mmio + NV_CTL_MCP55);
1870*4882a593Smuzhiyun
1871*4882a593Smuzhiyun /* enable irq intr */
1872*4882a593Smuzhiyun tmp = readl(mmio + NV_INT_ENABLE_MCP55);
1873*4882a593Smuzhiyun VPRINTK("HOST_ENABLE:0x%X\n", tmp);
1874*4882a593Smuzhiyun writel(tmp | 0x00fd00fd, mmio + NV_INT_ENABLE_MCP55);
1875*4882a593Smuzhiyun
1876*4882a593Smuzhiyun /* clear port irq */
1877*4882a593Smuzhiyun writel(~0x0, mmio + NV_INT_STATUS_MCP55);
1878*4882a593Smuzhiyun }
1879*4882a593Smuzhiyun
nv_swncq_slave_config(struct scsi_device * sdev)1880*4882a593Smuzhiyun static int nv_swncq_slave_config(struct scsi_device *sdev)
1881*4882a593Smuzhiyun {
1882*4882a593Smuzhiyun struct ata_port *ap = ata_shost_to_port(sdev->host);
1883*4882a593Smuzhiyun struct pci_dev *pdev = to_pci_dev(ap->host->dev);
1884*4882a593Smuzhiyun struct ata_device *dev;
1885*4882a593Smuzhiyun int rc;
1886*4882a593Smuzhiyun u8 rev;
1887*4882a593Smuzhiyun u8 check_maxtor = 0;
1888*4882a593Smuzhiyun unsigned char model_num[ATA_ID_PROD_LEN + 1];
1889*4882a593Smuzhiyun
1890*4882a593Smuzhiyun rc = ata_scsi_slave_config(sdev);
1891*4882a593Smuzhiyun if (sdev->id >= ATA_MAX_DEVICES || sdev->channel || sdev->lun)
1892*4882a593Smuzhiyun /* Not a proper libata device, ignore */
1893*4882a593Smuzhiyun return rc;
1894*4882a593Smuzhiyun
1895*4882a593Smuzhiyun dev = &ap->link.device[sdev->id];
1896*4882a593Smuzhiyun if (!(ap->flags & ATA_FLAG_NCQ) || dev->class == ATA_DEV_ATAPI)
1897*4882a593Smuzhiyun return rc;
1898*4882a593Smuzhiyun
1899*4882a593Smuzhiyun /* if MCP51 and Maxtor, then disable ncq */
1900*4882a593Smuzhiyun if (pdev->device == PCI_DEVICE_ID_NVIDIA_NFORCE_MCP51_SATA ||
1901*4882a593Smuzhiyun pdev->device == PCI_DEVICE_ID_NVIDIA_NFORCE_MCP51_SATA2)
1902*4882a593Smuzhiyun check_maxtor = 1;
1903*4882a593Smuzhiyun
1904*4882a593Smuzhiyun /* if MCP55 and rev <= a2 and Maxtor, then disable ncq */
1905*4882a593Smuzhiyun if (pdev->device == PCI_DEVICE_ID_NVIDIA_NFORCE_MCP55_SATA ||
1906*4882a593Smuzhiyun pdev->device == PCI_DEVICE_ID_NVIDIA_NFORCE_MCP55_SATA2) {
1907*4882a593Smuzhiyun pci_read_config_byte(pdev, 0x8, &rev);
1908*4882a593Smuzhiyun if (rev <= 0xa2)
1909*4882a593Smuzhiyun check_maxtor = 1;
1910*4882a593Smuzhiyun }
1911*4882a593Smuzhiyun
1912*4882a593Smuzhiyun if (!check_maxtor)
1913*4882a593Smuzhiyun return rc;
1914*4882a593Smuzhiyun
1915*4882a593Smuzhiyun ata_id_c_string(dev->id, model_num, ATA_ID_PROD, sizeof(model_num));
1916*4882a593Smuzhiyun
1917*4882a593Smuzhiyun if (strncmp(model_num, "Maxtor", 6) == 0) {
1918*4882a593Smuzhiyun ata_scsi_change_queue_depth(sdev, 1);
1919*4882a593Smuzhiyun ata_dev_notice(dev, "Disabling SWNCQ mode (depth %x)\n",
1920*4882a593Smuzhiyun sdev->queue_depth);
1921*4882a593Smuzhiyun }
1922*4882a593Smuzhiyun
1923*4882a593Smuzhiyun return rc;
1924*4882a593Smuzhiyun }
1925*4882a593Smuzhiyun
nv_swncq_port_start(struct ata_port * ap)1926*4882a593Smuzhiyun static int nv_swncq_port_start(struct ata_port *ap)
1927*4882a593Smuzhiyun {
1928*4882a593Smuzhiyun struct device *dev = ap->host->dev;
1929*4882a593Smuzhiyun void __iomem *mmio = ap->host->iomap[NV_MMIO_BAR];
1930*4882a593Smuzhiyun struct nv_swncq_port_priv *pp;
1931*4882a593Smuzhiyun int rc;
1932*4882a593Smuzhiyun
1933*4882a593Smuzhiyun /* we might fallback to bmdma, allocate bmdma resources */
1934*4882a593Smuzhiyun rc = ata_bmdma_port_start(ap);
1935*4882a593Smuzhiyun if (rc)
1936*4882a593Smuzhiyun return rc;
1937*4882a593Smuzhiyun
1938*4882a593Smuzhiyun pp = devm_kzalloc(dev, sizeof(*pp), GFP_KERNEL);
1939*4882a593Smuzhiyun if (!pp)
1940*4882a593Smuzhiyun return -ENOMEM;
1941*4882a593Smuzhiyun
1942*4882a593Smuzhiyun pp->prd = dmam_alloc_coherent(dev, ATA_PRD_TBL_SZ * ATA_MAX_QUEUE,
1943*4882a593Smuzhiyun &pp->prd_dma, GFP_KERNEL);
1944*4882a593Smuzhiyun if (!pp->prd)
1945*4882a593Smuzhiyun return -ENOMEM;
1946*4882a593Smuzhiyun
1947*4882a593Smuzhiyun ap->private_data = pp;
1948*4882a593Smuzhiyun pp->sactive_block = ap->ioaddr.scr_addr + 4 * SCR_ACTIVE;
1949*4882a593Smuzhiyun pp->irq_block = mmio + NV_INT_STATUS_MCP55 + ap->port_no * 2;
1950*4882a593Smuzhiyun pp->tag_block = mmio + NV_NCQ_REG_MCP55 + ap->port_no * 2;
1951*4882a593Smuzhiyun
1952*4882a593Smuzhiyun return 0;
1953*4882a593Smuzhiyun }
1954*4882a593Smuzhiyun
nv_swncq_qc_prep(struct ata_queued_cmd * qc)1955*4882a593Smuzhiyun static enum ata_completion_errors nv_swncq_qc_prep(struct ata_queued_cmd *qc)
1956*4882a593Smuzhiyun {
1957*4882a593Smuzhiyun if (qc->tf.protocol != ATA_PROT_NCQ) {
1958*4882a593Smuzhiyun ata_bmdma_qc_prep(qc);
1959*4882a593Smuzhiyun return AC_ERR_OK;
1960*4882a593Smuzhiyun }
1961*4882a593Smuzhiyun
1962*4882a593Smuzhiyun if (!(qc->flags & ATA_QCFLAG_DMAMAP))
1963*4882a593Smuzhiyun return AC_ERR_OK;
1964*4882a593Smuzhiyun
1965*4882a593Smuzhiyun nv_swncq_fill_sg(qc);
1966*4882a593Smuzhiyun
1967*4882a593Smuzhiyun return AC_ERR_OK;
1968*4882a593Smuzhiyun }
1969*4882a593Smuzhiyun
nv_swncq_fill_sg(struct ata_queued_cmd * qc)1970*4882a593Smuzhiyun static void nv_swncq_fill_sg(struct ata_queued_cmd *qc)
1971*4882a593Smuzhiyun {
1972*4882a593Smuzhiyun struct ata_port *ap = qc->ap;
1973*4882a593Smuzhiyun struct scatterlist *sg;
1974*4882a593Smuzhiyun struct nv_swncq_port_priv *pp = ap->private_data;
1975*4882a593Smuzhiyun struct ata_bmdma_prd *prd;
1976*4882a593Smuzhiyun unsigned int si, idx;
1977*4882a593Smuzhiyun
1978*4882a593Smuzhiyun prd = pp->prd + ATA_MAX_PRD * qc->hw_tag;
1979*4882a593Smuzhiyun
1980*4882a593Smuzhiyun idx = 0;
1981*4882a593Smuzhiyun for_each_sg(qc->sg, sg, qc->n_elem, si) {
1982*4882a593Smuzhiyun u32 addr, offset;
1983*4882a593Smuzhiyun u32 sg_len, len;
1984*4882a593Smuzhiyun
1985*4882a593Smuzhiyun addr = (u32)sg_dma_address(sg);
1986*4882a593Smuzhiyun sg_len = sg_dma_len(sg);
1987*4882a593Smuzhiyun
1988*4882a593Smuzhiyun while (sg_len) {
1989*4882a593Smuzhiyun offset = addr & 0xffff;
1990*4882a593Smuzhiyun len = sg_len;
1991*4882a593Smuzhiyun if ((offset + sg_len) > 0x10000)
1992*4882a593Smuzhiyun len = 0x10000 - offset;
1993*4882a593Smuzhiyun
1994*4882a593Smuzhiyun prd[idx].addr = cpu_to_le32(addr);
1995*4882a593Smuzhiyun prd[idx].flags_len = cpu_to_le32(len & 0xffff);
1996*4882a593Smuzhiyun
1997*4882a593Smuzhiyun idx++;
1998*4882a593Smuzhiyun sg_len -= len;
1999*4882a593Smuzhiyun addr += len;
2000*4882a593Smuzhiyun }
2001*4882a593Smuzhiyun }
2002*4882a593Smuzhiyun
2003*4882a593Smuzhiyun prd[idx - 1].flags_len |= cpu_to_le32(ATA_PRD_EOT);
2004*4882a593Smuzhiyun }
2005*4882a593Smuzhiyun
nv_swncq_issue_atacmd(struct ata_port * ap,struct ata_queued_cmd * qc)2006*4882a593Smuzhiyun static unsigned int nv_swncq_issue_atacmd(struct ata_port *ap,
2007*4882a593Smuzhiyun struct ata_queued_cmd *qc)
2008*4882a593Smuzhiyun {
2009*4882a593Smuzhiyun struct nv_swncq_port_priv *pp = ap->private_data;
2010*4882a593Smuzhiyun
2011*4882a593Smuzhiyun if (qc == NULL)
2012*4882a593Smuzhiyun return 0;
2013*4882a593Smuzhiyun
2014*4882a593Smuzhiyun DPRINTK("Enter\n");
2015*4882a593Smuzhiyun
2016*4882a593Smuzhiyun writel((1 << qc->hw_tag), pp->sactive_block);
2017*4882a593Smuzhiyun pp->last_issue_tag = qc->hw_tag;
2018*4882a593Smuzhiyun pp->dhfis_bits &= ~(1 << qc->hw_tag);
2019*4882a593Smuzhiyun pp->dmafis_bits &= ~(1 << qc->hw_tag);
2020*4882a593Smuzhiyun pp->qc_active |= (0x1 << qc->hw_tag);
2021*4882a593Smuzhiyun
2022*4882a593Smuzhiyun ap->ops->sff_tf_load(ap, &qc->tf); /* load tf registers */
2023*4882a593Smuzhiyun ap->ops->sff_exec_command(ap, &qc->tf);
2024*4882a593Smuzhiyun
2025*4882a593Smuzhiyun DPRINTK("Issued tag %u\n", qc->hw_tag);
2026*4882a593Smuzhiyun
2027*4882a593Smuzhiyun return 0;
2028*4882a593Smuzhiyun }
2029*4882a593Smuzhiyun
nv_swncq_qc_issue(struct ata_queued_cmd * qc)2030*4882a593Smuzhiyun static unsigned int nv_swncq_qc_issue(struct ata_queued_cmd *qc)
2031*4882a593Smuzhiyun {
2032*4882a593Smuzhiyun struct ata_port *ap = qc->ap;
2033*4882a593Smuzhiyun struct nv_swncq_port_priv *pp = ap->private_data;
2034*4882a593Smuzhiyun
2035*4882a593Smuzhiyun if (qc->tf.protocol != ATA_PROT_NCQ)
2036*4882a593Smuzhiyun return ata_bmdma_qc_issue(qc);
2037*4882a593Smuzhiyun
2038*4882a593Smuzhiyun DPRINTK("Enter\n");
2039*4882a593Smuzhiyun
2040*4882a593Smuzhiyun if (!pp->qc_active)
2041*4882a593Smuzhiyun nv_swncq_issue_atacmd(ap, qc);
2042*4882a593Smuzhiyun else
2043*4882a593Smuzhiyun nv_swncq_qc_to_dq(ap, qc); /* add qc to defer queue */
2044*4882a593Smuzhiyun
2045*4882a593Smuzhiyun return 0;
2046*4882a593Smuzhiyun }
2047*4882a593Smuzhiyun
nv_swncq_hotplug(struct ata_port * ap,u32 fis)2048*4882a593Smuzhiyun static void nv_swncq_hotplug(struct ata_port *ap, u32 fis)
2049*4882a593Smuzhiyun {
2050*4882a593Smuzhiyun u32 serror;
2051*4882a593Smuzhiyun struct ata_eh_info *ehi = &ap->link.eh_info;
2052*4882a593Smuzhiyun
2053*4882a593Smuzhiyun ata_ehi_clear_desc(ehi);
2054*4882a593Smuzhiyun
2055*4882a593Smuzhiyun /* AHCI needs SError cleared; otherwise, it might lock up */
2056*4882a593Smuzhiyun sata_scr_read(&ap->link, SCR_ERROR, &serror);
2057*4882a593Smuzhiyun sata_scr_write(&ap->link, SCR_ERROR, serror);
2058*4882a593Smuzhiyun
2059*4882a593Smuzhiyun /* analyze @irq_stat */
2060*4882a593Smuzhiyun if (fis & NV_SWNCQ_IRQ_ADDED)
2061*4882a593Smuzhiyun ata_ehi_push_desc(ehi, "hot plug");
2062*4882a593Smuzhiyun else if (fis & NV_SWNCQ_IRQ_REMOVED)
2063*4882a593Smuzhiyun ata_ehi_push_desc(ehi, "hot unplug");
2064*4882a593Smuzhiyun
2065*4882a593Smuzhiyun ata_ehi_hotplugged(ehi);
2066*4882a593Smuzhiyun
2067*4882a593Smuzhiyun /* okay, let's hand over to EH */
2068*4882a593Smuzhiyun ehi->serror |= serror;
2069*4882a593Smuzhiyun
2070*4882a593Smuzhiyun ata_port_freeze(ap);
2071*4882a593Smuzhiyun }
2072*4882a593Smuzhiyun
nv_swncq_sdbfis(struct ata_port * ap)2073*4882a593Smuzhiyun static int nv_swncq_sdbfis(struct ata_port *ap)
2074*4882a593Smuzhiyun {
2075*4882a593Smuzhiyun struct ata_queued_cmd *qc;
2076*4882a593Smuzhiyun struct nv_swncq_port_priv *pp = ap->private_data;
2077*4882a593Smuzhiyun struct ata_eh_info *ehi = &ap->link.eh_info;
2078*4882a593Smuzhiyun u32 sactive;
2079*4882a593Smuzhiyun u32 done_mask;
2080*4882a593Smuzhiyun u8 host_stat;
2081*4882a593Smuzhiyun u8 lack_dhfis = 0;
2082*4882a593Smuzhiyun
2083*4882a593Smuzhiyun host_stat = ap->ops->bmdma_status(ap);
2084*4882a593Smuzhiyun if (unlikely(host_stat & ATA_DMA_ERR)) {
2085*4882a593Smuzhiyun /* error when transferring data to/from memory */
2086*4882a593Smuzhiyun ata_ehi_clear_desc(ehi);
2087*4882a593Smuzhiyun ata_ehi_push_desc(ehi, "BMDMA stat 0x%x", host_stat);
2088*4882a593Smuzhiyun ehi->err_mask |= AC_ERR_HOST_BUS;
2089*4882a593Smuzhiyun ehi->action |= ATA_EH_RESET;
2090*4882a593Smuzhiyun return -EINVAL;
2091*4882a593Smuzhiyun }
2092*4882a593Smuzhiyun
2093*4882a593Smuzhiyun ap->ops->sff_irq_clear(ap);
2094*4882a593Smuzhiyun __ata_bmdma_stop(ap);
2095*4882a593Smuzhiyun
2096*4882a593Smuzhiyun sactive = readl(pp->sactive_block);
2097*4882a593Smuzhiyun done_mask = pp->qc_active ^ sactive;
2098*4882a593Smuzhiyun
2099*4882a593Smuzhiyun pp->qc_active &= ~done_mask;
2100*4882a593Smuzhiyun pp->dhfis_bits &= ~done_mask;
2101*4882a593Smuzhiyun pp->dmafis_bits &= ~done_mask;
2102*4882a593Smuzhiyun pp->sdbfis_bits |= done_mask;
2103*4882a593Smuzhiyun ata_qc_complete_multiple(ap, ata_qc_get_active(ap) ^ done_mask);
2104*4882a593Smuzhiyun
2105*4882a593Smuzhiyun if (!ap->qc_active) {
2106*4882a593Smuzhiyun DPRINTK("over\n");
2107*4882a593Smuzhiyun nv_swncq_pp_reinit(ap);
2108*4882a593Smuzhiyun return 0;
2109*4882a593Smuzhiyun }
2110*4882a593Smuzhiyun
2111*4882a593Smuzhiyun if (pp->qc_active & pp->dhfis_bits)
2112*4882a593Smuzhiyun return 0;
2113*4882a593Smuzhiyun
2114*4882a593Smuzhiyun if ((pp->ncq_flags & ncq_saw_backout) ||
2115*4882a593Smuzhiyun (pp->qc_active ^ pp->dhfis_bits))
2116*4882a593Smuzhiyun /* if the controller can't get a device to host register FIS,
2117*4882a593Smuzhiyun * The driver needs to reissue the new command.
2118*4882a593Smuzhiyun */
2119*4882a593Smuzhiyun lack_dhfis = 1;
2120*4882a593Smuzhiyun
2121*4882a593Smuzhiyun DPRINTK("id 0x%x QC: qc_active 0x%x,"
2122*4882a593Smuzhiyun "SWNCQ:qc_active 0x%X defer_bits %X "
2123*4882a593Smuzhiyun "dhfis 0x%X dmafis 0x%X last_issue_tag %x\n",
2124*4882a593Smuzhiyun ap->print_id, ap->qc_active, pp->qc_active,
2125*4882a593Smuzhiyun pp->defer_queue.defer_bits, pp->dhfis_bits,
2126*4882a593Smuzhiyun pp->dmafis_bits, pp->last_issue_tag);
2127*4882a593Smuzhiyun
2128*4882a593Smuzhiyun nv_swncq_fis_reinit(ap);
2129*4882a593Smuzhiyun
2130*4882a593Smuzhiyun if (lack_dhfis) {
2131*4882a593Smuzhiyun qc = ata_qc_from_tag(ap, pp->last_issue_tag);
2132*4882a593Smuzhiyun nv_swncq_issue_atacmd(ap, qc);
2133*4882a593Smuzhiyun return 0;
2134*4882a593Smuzhiyun }
2135*4882a593Smuzhiyun
2136*4882a593Smuzhiyun if (pp->defer_queue.defer_bits) {
2137*4882a593Smuzhiyun /* send deferral queue command */
2138*4882a593Smuzhiyun qc = nv_swncq_qc_from_dq(ap);
2139*4882a593Smuzhiyun WARN_ON(qc == NULL);
2140*4882a593Smuzhiyun nv_swncq_issue_atacmd(ap, qc);
2141*4882a593Smuzhiyun }
2142*4882a593Smuzhiyun
2143*4882a593Smuzhiyun return 0;
2144*4882a593Smuzhiyun }
2145*4882a593Smuzhiyun
nv_swncq_tag(struct ata_port * ap)2146*4882a593Smuzhiyun static inline u32 nv_swncq_tag(struct ata_port *ap)
2147*4882a593Smuzhiyun {
2148*4882a593Smuzhiyun struct nv_swncq_port_priv *pp = ap->private_data;
2149*4882a593Smuzhiyun u32 tag;
2150*4882a593Smuzhiyun
2151*4882a593Smuzhiyun tag = readb(pp->tag_block) >> 2;
2152*4882a593Smuzhiyun return (tag & 0x1f);
2153*4882a593Smuzhiyun }
2154*4882a593Smuzhiyun
nv_swncq_dmafis(struct ata_port * ap)2155*4882a593Smuzhiyun static void nv_swncq_dmafis(struct ata_port *ap)
2156*4882a593Smuzhiyun {
2157*4882a593Smuzhiyun struct ata_queued_cmd *qc;
2158*4882a593Smuzhiyun unsigned int rw;
2159*4882a593Smuzhiyun u8 dmactl;
2160*4882a593Smuzhiyun u32 tag;
2161*4882a593Smuzhiyun struct nv_swncq_port_priv *pp = ap->private_data;
2162*4882a593Smuzhiyun
2163*4882a593Smuzhiyun __ata_bmdma_stop(ap);
2164*4882a593Smuzhiyun tag = nv_swncq_tag(ap);
2165*4882a593Smuzhiyun
2166*4882a593Smuzhiyun DPRINTK("dma setup tag 0x%x\n", tag);
2167*4882a593Smuzhiyun qc = ata_qc_from_tag(ap, tag);
2168*4882a593Smuzhiyun
2169*4882a593Smuzhiyun if (unlikely(!qc))
2170*4882a593Smuzhiyun return;
2171*4882a593Smuzhiyun
2172*4882a593Smuzhiyun rw = qc->tf.flags & ATA_TFLAG_WRITE;
2173*4882a593Smuzhiyun
2174*4882a593Smuzhiyun /* load PRD table addr. */
2175*4882a593Smuzhiyun iowrite32(pp->prd_dma + ATA_PRD_TBL_SZ * qc->hw_tag,
2176*4882a593Smuzhiyun ap->ioaddr.bmdma_addr + ATA_DMA_TABLE_OFS);
2177*4882a593Smuzhiyun
2178*4882a593Smuzhiyun /* specify data direction, triple-check start bit is clear */
2179*4882a593Smuzhiyun dmactl = ioread8(ap->ioaddr.bmdma_addr + ATA_DMA_CMD);
2180*4882a593Smuzhiyun dmactl &= ~ATA_DMA_WR;
2181*4882a593Smuzhiyun if (!rw)
2182*4882a593Smuzhiyun dmactl |= ATA_DMA_WR;
2183*4882a593Smuzhiyun
2184*4882a593Smuzhiyun iowrite8(dmactl | ATA_DMA_START, ap->ioaddr.bmdma_addr + ATA_DMA_CMD);
2185*4882a593Smuzhiyun }
2186*4882a593Smuzhiyun
nv_swncq_host_interrupt(struct ata_port * ap,u16 fis)2187*4882a593Smuzhiyun static void nv_swncq_host_interrupt(struct ata_port *ap, u16 fis)
2188*4882a593Smuzhiyun {
2189*4882a593Smuzhiyun struct nv_swncq_port_priv *pp = ap->private_data;
2190*4882a593Smuzhiyun struct ata_queued_cmd *qc;
2191*4882a593Smuzhiyun struct ata_eh_info *ehi = &ap->link.eh_info;
2192*4882a593Smuzhiyun u32 serror;
2193*4882a593Smuzhiyun u8 ata_stat;
2194*4882a593Smuzhiyun
2195*4882a593Smuzhiyun ata_stat = ap->ops->sff_check_status(ap);
2196*4882a593Smuzhiyun nv_swncq_irq_clear(ap, fis);
2197*4882a593Smuzhiyun if (!fis)
2198*4882a593Smuzhiyun return;
2199*4882a593Smuzhiyun
2200*4882a593Smuzhiyun if (ap->pflags & ATA_PFLAG_FROZEN)
2201*4882a593Smuzhiyun return;
2202*4882a593Smuzhiyun
2203*4882a593Smuzhiyun if (fis & NV_SWNCQ_IRQ_HOTPLUG) {
2204*4882a593Smuzhiyun nv_swncq_hotplug(ap, fis);
2205*4882a593Smuzhiyun return;
2206*4882a593Smuzhiyun }
2207*4882a593Smuzhiyun
2208*4882a593Smuzhiyun if (!pp->qc_active)
2209*4882a593Smuzhiyun return;
2210*4882a593Smuzhiyun
2211*4882a593Smuzhiyun if (ap->ops->scr_read(&ap->link, SCR_ERROR, &serror))
2212*4882a593Smuzhiyun return;
2213*4882a593Smuzhiyun ap->ops->scr_write(&ap->link, SCR_ERROR, serror);
2214*4882a593Smuzhiyun
2215*4882a593Smuzhiyun if (ata_stat & ATA_ERR) {
2216*4882a593Smuzhiyun ata_ehi_clear_desc(ehi);
2217*4882a593Smuzhiyun ata_ehi_push_desc(ehi, "Ata error. fis:0x%X", fis);
2218*4882a593Smuzhiyun ehi->err_mask |= AC_ERR_DEV;
2219*4882a593Smuzhiyun ehi->serror |= serror;
2220*4882a593Smuzhiyun ehi->action |= ATA_EH_RESET;
2221*4882a593Smuzhiyun ata_port_freeze(ap);
2222*4882a593Smuzhiyun return;
2223*4882a593Smuzhiyun }
2224*4882a593Smuzhiyun
2225*4882a593Smuzhiyun if (fis & NV_SWNCQ_IRQ_BACKOUT) {
2226*4882a593Smuzhiyun /* If the IRQ is backout, driver must issue
2227*4882a593Smuzhiyun * the new command again some time later.
2228*4882a593Smuzhiyun */
2229*4882a593Smuzhiyun pp->ncq_flags |= ncq_saw_backout;
2230*4882a593Smuzhiyun }
2231*4882a593Smuzhiyun
2232*4882a593Smuzhiyun if (fis & NV_SWNCQ_IRQ_SDBFIS) {
2233*4882a593Smuzhiyun pp->ncq_flags |= ncq_saw_sdb;
2234*4882a593Smuzhiyun DPRINTK("id 0x%x SWNCQ: qc_active 0x%X "
2235*4882a593Smuzhiyun "dhfis 0x%X dmafis 0x%X sactive 0x%X\n",
2236*4882a593Smuzhiyun ap->print_id, pp->qc_active, pp->dhfis_bits,
2237*4882a593Smuzhiyun pp->dmafis_bits, readl(pp->sactive_block));
2238*4882a593Smuzhiyun if (nv_swncq_sdbfis(ap) < 0)
2239*4882a593Smuzhiyun goto irq_error;
2240*4882a593Smuzhiyun }
2241*4882a593Smuzhiyun
2242*4882a593Smuzhiyun if (fis & NV_SWNCQ_IRQ_DHREGFIS) {
2243*4882a593Smuzhiyun /* The interrupt indicates the new command
2244*4882a593Smuzhiyun * was transmitted correctly to the drive.
2245*4882a593Smuzhiyun */
2246*4882a593Smuzhiyun pp->dhfis_bits |= (0x1 << pp->last_issue_tag);
2247*4882a593Smuzhiyun pp->ncq_flags |= ncq_saw_d2h;
2248*4882a593Smuzhiyun if (pp->ncq_flags & (ncq_saw_sdb | ncq_saw_backout)) {
2249*4882a593Smuzhiyun ata_ehi_push_desc(ehi, "illegal fis transaction");
2250*4882a593Smuzhiyun ehi->err_mask |= AC_ERR_HSM;
2251*4882a593Smuzhiyun ehi->action |= ATA_EH_RESET;
2252*4882a593Smuzhiyun goto irq_error;
2253*4882a593Smuzhiyun }
2254*4882a593Smuzhiyun
2255*4882a593Smuzhiyun if (!(fis & NV_SWNCQ_IRQ_DMASETUP) &&
2256*4882a593Smuzhiyun !(pp->ncq_flags & ncq_saw_dmas)) {
2257*4882a593Smuzhiyun ata_stat = ap->ops->sff_check_status(ap);
2258*4882a593Smuzhiyun if (ata_stat & ATA_BUSY)
2259*4882a593Smuzhiyun goto irq_exit;
2260*4882a593Smuzhiyun
2261*4882a593Smuzhiyun if (pp->defer_queue.defer_bits) {
2262*4882a593Smuzhiyun DPRINTK("send next command\n");
2263*4882a593Smuzhiyun qc = nv_swncq_qc_from_dq(ap);
2264*4882a593Smuzhiyun nv_swncq_issue_atacmd(ap, qc);
2265*4882a593Smuzhiyun }
2266*4882a593Smuzhiyun }
2267*4882a593Smuzhiyun }
2268*4882a593Smuzhiyun
2269*4882a593Smuzhiyun if (fis & NV_SWNCQ_IRQ_DMASETUP) {
2270*4882a593Smuzhiyun /* program the dma controller with appropriate PRD buffers
2271*4882a593Smuzhiyun * and start the DMA transfer for requested command.
2272*4882a593Smuzhiyun */
2273*4882a593Smuzhiyun pp->dmafis_bits |= (0x1 << nv_swncq_tag(ap));
2274*4882a593Smuzhiyun pp->ncq_flags |= ncq_saw_dmas;
2275*4882a593Smuzhiyun nv_swncq_dmafis(ap);
2276*4882a593Smuzhiyun }
2277*4882a593Smuzhiyun
2278*4882a593Smuzhiyun irq_exit:
2279*4882a593Smuzhiyun return;
2280*4882a593Smuzhiyun irq_error:
2281*4882a593Smuzhiyun ata_ehi_push_desc(ehi, "fis:0x%x", fis);
2282*4882a593Smuzhiyun ata_port_freeze(ap);
2283*4882a593Smuzhiyun return;
2284*4882a593Smuzhiyun }
2285*4882a593Smuzhiyun
nv_swncq_interrupt(int irq,void * dev_instance)2286*4882a593Smuzhiyun static irqreturn_t nv_swncq_interrupt(int irq, void *dev_instance)
2287*4882a593Smuzhiyun {
2288*4882a593Smuzhiyun struct ata_host *host = dev_instance;
2289*4882a593Smuzhiyun unsigned int i;
2290*4882a593Smuzhiyun unsigned int handled = 0;
2291*4882a593Smuzhiyun unsigned long flags;
2292*4882a593Smuzhiyun u32 irq_stat;
2293*4882a593Smuzhiyun
2294*4882a593Smuzhiyun spin_lock_irqsave(&host->lock, flags);
2295*4882a593Smuzhiyun
2296*4882a593Smuzhiyun irq_stat = readl(host->iomap[NV_MMIO_BAR] + NV_INT_STATUS_MCP55);
2297*4882a593Smuzhiyun
2298*4882a593Smuzhiyun for (i = 0; i < host->n_ports; i++) {
2299*4882a593Smuzhiyun struct ata_port *ap = host->ports[i];
2300*4882a593Smuzhiyun
2301*4882a593Smuzhiyun if (ap->link.sactive) {
2302*4882a593Smuzhiyun nv_swncq_host_interrupt(ap, (u16)irq_stat);
2303*4882a593Smuzhiyun handled = 1;
2304*4882a593Smuzhiyun } else {
2305*4882a593Smuzhiyun if (irq_stat) /* reserve Hotplug */
2306*4882a593Smuzhiyun nv_swncq_irq_clear(ap, 0xfff0);
2307*4882a593Smuzhiyun
2308*4882a593Smuzhiyun handled += nv_host_intr(ap, (u8)irq_stat);
2309*4882a593Smuzhiyun }
2310*4882a593Smuzhiyun irq_stat >>= NV_INT_PORT_SHIFT_MCP55;
2311*4882a593Smuzhiyun }
2312*4882a593Smuzhiyun
2313*4882a593Smuzhiyun spin_unlock_irqrestore(&host->lock, flags);
2314*4882a593Smuzhiyun
2315*4882a593Smuzhiyun return IRQ_RETVAL(handled);
2316*4882a593Smuzhiyun }
2317*4882a593Smuzhiyun
nv_init_one(struct pci_dev * pdev,const struct pci_device_id * ent)2318*4882a593Smuzhiyun static int nv_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
2319*4882a593Smuzhiyun {
2320*4882a593Smuzhiyun const struct ata_port_info *ppi[] = { NULL, NULL };
2321*4882a593Smuzhiyun struct nv_pi_priv *ipriv;
2322*4882a593Smuzhiyun struct ata_host *host;
2323*4882a593Smuzhiyun struct nv_host_priv *hpriv;
2324*4882a593Smuzhiyun int rc;
2325*4882a593Smuzhiyun u32 bar;
2326*4882a593Smuzhiyun void __iomem *base;
2327*4882a593Smuzhiyun unsigned long type = ent->driver_data;
2328*4882a593Smuzhiyun
2329*4882a593Smuzhiyun // Make sure this is a SATA controller by counting the number of bars
2330*4882a593Smuzhiyun // (NVIDIA SATA controllers will always have six bars). Otherwise,
2331*4882a593Smuzhiyun // it's an IDE controller and we ignore it.
2332*4882a593Smuzhiyun for (bar = 0; bar < PCI_STD_NUM_BARS; bar++)
2333*4882a593Smuzhiyun if (pci_resource_start(pdev, bar) == 0)
2334*4882a593Smuzhiyun return -ENODEV;
2335*4882a593Smuzhiyun
2336*4882a593Smuzhiyun ata_print_version_once(&pdev->dev, DRV_VERSION);
2337*4882a593Smuzhiyun
2338*4882a593Smuzhiyun rc = pcim_enable_device(pdev);
2339*4882a593Smuzhiyun if (rc)
2340*4882a593Smuzhiyun return rc;
2341*4882a593Smuzhiyun
2342*4882a593Smuzhiyun /* determine type and allocate host */
2343*4882a593Smuzhiyun if (type == CK804 && adma_enabled) {
2344*4882a593Smuzhiyun dev_notice(&pdev->dev, "Using ADMA mode\n");
2345*4882a593Smuzhiyun type = ADMA;
2346*4882a593Smuzhiyun } else if (type == MCP5x && swncq_enabled) {
2347*4882a593Smuzhiyun dev_notice(&pdev->dev, "Using SWNCQ mode\n");
2348*4882a593Smuzhiyun type = SWNCQ;
2349*4882a593Smuzhiyun }
2350*4882a593Smuzhiyun
2351*4882a593Smuzhiyun ppi[0] = &nv_port_info[type];
2352*4882a593Smuzhiyun ipriv = ppi[0]->private_data;
2353*4882a593Smuzhiyun rc = ata_pci_bmdma_prepare_host(pdev, ppi, &host);
2354*4882a593Smuzhiyun if (rc)
2355*4882a593Smuzhiyun return rc;
2356*4882a593Smuzhiyun
2357*4882a593Smuzhiyun hpriv = devm_kzalloc(&pdev->dev, sizeof(*hpriv), GFP_KERNEL);
2358*4882a593Smuzhiyun if (!hpriv)
2359*4882a593Smuzhiyun return -ENOMEM;
2360*4882a593Smuzhiyun hpriv->type = type;
2361*4882a593Smuzhiyun host->private_data = hpriv;
2362*4882a593Smuzhiyun
2363*4882a593Smuzhiyun /* request and iomap NV_MMIO_BAR */
2364*4882a593Smuzhiyun rc = pcim_iomap_regions(pdev, 1 << NV_MMIO_BAR, DRV_NAME);
2365*4882a593Smuzhiyun if (rc)
2366*4882a593Smuzhiyun return rc;
2367*4882a593Smuzhiyun
2368*4882a593Smuzhiyun /* configure SCR access */
2369*4882a593Smuzhiyun base = host->iomap[NV_MMIO_BAR];
2370*4882a593Smuzhiyun host->ports[0]->ioaddr.scr_addr = base + NV_PORT0_SCR_REG_OFFSET;
2371*4882a593Smuzhiyun host->ports[1]->ioaddr.scr_addr = base + NV_PORT1_SCR_REG_OFFSET;
2372*4882a593Smuzhiyun
2373*4882a593Smuzhiyun /* enable SATA space for CK804 */
2374*4882a593Smuzhiyun if (type >= CK804) {
2375*4882a593Smuzhiyun u8 regval;
2376*4882a593Smuzhiyun
2377*4882a593Smuzhiyun pci_read_config_byte(pdev, NV_MCP_SATA_CFG_20, ®val);
2378*4882a593Smuzhiyun regval |= NV_MCP_SATA_CFG_20_SATA_SPACE_EN;
2379*4882a593Smuzhiyun pci_write_config_byte(pdev, NV_MCP_SATA_CFG_20, regval);
2380*4882a593Smuzhiyun }
2381*4882a593Smuzhiyun
2382*4882a593Smuzhiyun /* init ADMA */
2383*4882a593Smuzhiyun if (type == ADMA) {
2384*4882a593Smuzhiyun rc = nv_adma_host_init(host);
2385*4882a593Smuzhiyun if (rc)
2386*4882a593Smuzhiyun return rc;
2387*4882a593Smuzhiyun } else if (type == SWNCQ)
2388*4882a593Smuzhiyun nv_swncq_host_init(host);
2389*4882a593Smuzhiyun
2390*4882a593Smuzhiyun if (msi_enabled) {
2391*4882a593Smuzhiyun dev_notice(&pdev->dev, "Using MSI\n");
2392*4882a593Smuzhiyun pci_enable_msi(pdev);
2393*4882a593Smuzhiyun }
2394*4882a593Smuzhiyun
2395*4882a593Smuzhiyun pci_set_master(pdev);
2396*4882a593Smuzhiyun return ata_pci_sff_activate_host(host, ipriv->irq_handler, ipriv->sht);
2397*4882a593Smuzhiyun }
2398*4882a593Smuzhiyun
2399*4882a593Smuzhiyun #ifdef CONFIG_PM_SLEEP
nv_pci_device_resume(struct pci_dev * pdev)2400*4882a593Smuzhiyun static int nv_pci_device_resume(struct pci_dev *pdev)
2401*4882a593Smuzhiyun {
2402*4882a593Smuzhiyun struct ata_host *host = pci_get_drvdata(pdev);
2403*4882a593Smuzhiyun struct nv_host_priv *hpriv = host->private_data;
2404*4882a593Smuzhiyun int rc;
2405*4882a593Smuzhiyun
2406*4882a593Smuzhiyun rc = ata_pci_device_do_resume(pdev);
2407*4882a593Smuzhiyun if (rc)
2408*4882a593Smuzhiyun return rc;
2409*4882a593Smuzhiyun
2410*4882a593Smuzhiyun if (pdev->dev.power.power_state.event == PM_EVENT_SUSPEND) {
2411*4882a593Smuzhiyun if (hpriv->type >= CK804) {
2412*4882a593Smuzhiyun u8 regval;
2413*4882a593Smuzhiyun
2414*4882a593Smuzhiyun pci_read_config_byte(pdev, NV_MCP_SATA_CFG_20, ®val);
2415*4882a593Smuzhiyun regval |= NV_MCP_SATA_CFG_20_SATA_SPACE_EN;
2416*4882a593Smuzhiyun pci_write_config_byte(pdev, NV_MCP_SATA_CFG_20, regval);
2417*4882a593Smuzhiyun }
2418*4882a593Smuzhiyun if (hpriv->type == ADMA) {
2419*4882a593Smuzhiyun u32 tmp32;
2420*4882a593Smuzhiyun struct nv_adma_port_priv *pp;
2421*4882a593Smuzhiyun /* enable/disable ADMA on the ports appropriately */
2422*4882a593Smuzhiyun pci_read_config_dword(pdev, NV_MCP_SATA_CFG_20, &tmp32);
2423*4882a593Smuzhiyun
2424*4882a593Smuzhiyun pp = host->ports[0]->private_data;
2425*4882a593Smuzhiyun if (pp->flags & NV_ADMA_ATAPI_SETUP_COMPLETE)
2426*4882a593Smuzhiyun tmp32 &= ~(NV_MCP_SATA_CFG_20_PORT0_EN |
2427*4882a593Smuzhiyun NV_MCP_SATA_CFG_20_PORT0_PWB_EN);
2428*4882a593Smuzhiyun else
2429*4882a593Smuzhiyun tmp32 |= (NV_MCP_SATA_CFG_20_PORT0_EN |
2430*4882a593Smuzhiyun NV_MCP_SATA_CFG_20_PORT0_PWB_EN);
2431*4882a593Smuzhiyun pp = host->ports[1]->private_data;
2432*4882a593Smuzhiyun if (pp->flags & NV_ADMA_ATAPI_SETUP_COMPLETE)
2433*4882a593Smuzhiyun tmp32 &= ~(NV_MCP_SATA_CFG_20_PORT1_EN |
2434*4882a593Smuzhiyun NV_MCP_SATA_CFG_20_PORT1_PWB_EN);
2435*4882a593Smuzhiyun else
2436*4882a593Smuzhiyun tmp32 |= (NV_MCP_SATA_CFG_20_PORT1_EN |
2437*4882a593Smuzhiyun NV_MCP_SATA_CFG_20_PORT1_PWB_EN);
2438*4882a593Smuzhiyun
2439*4882a593Smuzhiyun pci_write_config_dword(pdev, NV_MCP_SATA_CFG_20, tmp32);
2440*4882a593Smuzhiyun }
2441*4882a593Smuzhiyun }
2442*4882a593Smuzhiyun
2443*4882a593Smuzhiyun ata_host_resume(host);
2444*4882a593Smuzhiyun
2445*4882a593Smuzhiyun return 0;
2446*4882a593Smuzhiyun }
2447*4882a593Smuzhiyun #endif
2448*4882a593Smuzhiyun
nv_ck804_host_stop(struct ata_host * host)2449*4882a593Smuzhiyun static void nv_ck804_host_stop(struct ata_host *host)
2450*4882a593Smuzhiyun {
2451*4882a593Smuzhiyun struct pci_dev *pdev = to_pci_dev(host->dev);
2452*4882a593Smuzhiyun u8 regval;
2453*4882a593Smuzhiyun
2454*4882a593Smuzhiyun /* disable SATA space for CK804 */
2455*4882a593Smuzhiyun pci_read_config_byte(pdev, NV_MCP_SATA_CFG_20, ®val);
2456*4882a593Smuzhiyun regval &= ~NV_MCP_SATA_CFG_20_SATA_SPACE_EN;
2457*4882a593Smuzhiyun pci_write_config_byte(pdev, NV_MCP_SATA_CFG_20, regval);
2458*4882a593Smuzhiyun }
2459*4882a593Smuzhiyun
nv_adma_host_stop(struct ata_host * host)2460*4882a593Smuzhiyun static void nv_adma_host_stop(struct ata_host *host)
2461*4882a593Smuzhiyun {
2462*4882a593Smuzhiyun struct pci_dev *pdev = to_pci_dev(host->dev);
2463*4882a593Smuzhiyun u32 tmp32;
2464*4882a593Smuzhiyun
2465*4882a593Smuzhiyun /* disable ADMA on the ports */
2466*4882a593Smuzhiyun pci_read_config_dword(pdev, NV_MCP_SATA_CFG_20, &tmp32);
2467*4882a593Smuzhiyun tmp32 &= ~(NV_MCP_SATA_CFG_20_PORT0_EN |
2468*4882a593Smuzhiyun NV_MCP_SATA_CFG_20_PORT0_PWB_EN |
2469*4882a593Smuzhiyun NV_MCP_SATA_CFG_20_PORT1_EN |
2470*4882a593Smuzhiyun NV_MCP_SATA_CFG_20_PORT1_PWB_EN);
2471*4882a593Smuzhiyun
2472*4882a593Smuzhiyun pci_write_config_dword(pdev, NV_MCP_SATA_CFG_20, tmp32);
2473*4882a593Smuzhiyun
2474*4882a593Smuzhiyun nv_ck804_host_stop(host);
2475*4882a593Smuzhiyun }
2476*4882a593Smuzhiyun
2477*4882a593Smuzhiyun module_pci_driver(nv_pci_driver);
2478*4882a593Smuzhiyun
2479*4882a593Smuzhiyun module_param_named(adma, adma_enabled, bool, 0444);
2480*4882a593Smuzhiyun MODULE_PARM_DESC(adma, "Enable use of ADMA (Default: false)");
2481*4882a593Smuzhiyun module_param_named(swncq, swncq_enabled, bool, 0444);
2482*4882a593Smuzhiyun MODULE_PARM_DESC(swncq, "Enable use of SWNCQ (Default: true)");
2483*4882a593Smuzhiyun module_param_named(msi, msi_enabled, bool, 0444);
2484*4882a593Smuzhiyun MODULE_PARM_DESC(msi, "Enable use of MSI (Default: false)");
2485