xref: /OK3568_Linux_fs/kernel/drivers/ata/sata_inic162x.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * sata_inic162x.c - Driver for Initio 162x SATA controllers
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Copyright 2006  SUSE Linux Products GmbH
6*4882a593Smuzhiyun  * Copyright 2006  Tejun Heo <teheo@novell.com>
7*4882a593Smuzhiyun  *
8*4882a593Smuzhiyun  * **** WARNING ****
9*4882a593Smuzhiyun  *
10*4882a593Smuzhiyun  * This driver never worked properly and unfortunately data corruption is
11*4882a593Smuzhiyun  * relatively common.  There isn't anyone working on the driver and there's
12*4882a593Smuzhiyun  * no support from the vendor.  Do not use this driver in any production
13*4882a593Smuzhiyun  * environment.
14*4882a593Smuzhiyun  *
15*4882a593Smuzhiyun  * http://thread.gmane.org/gmane.linux.debian.devel.bugs.rc/378525/focus=54491
16*4882a593Smuzhiyun  * https://bugzilla.kernel.org/show_bug.cgi?id=60565
17*4882a593Smuzhiyun  *
18*4882a593Smuzhiyun  * *****************
19*4882a593Smuzhiyun  *
20*4882a593Smuzhiyun  * This controller is eccentric and easily locks up if something isn't
21*4882a593Smuzhiyun  * right.  Documentation is available at initio's website but it only
22*4882a593Smuzhiyun  * documents registers (not programming model).
23*4882a593Smuzhiyun  *
24*4882a593Smuzhiyun  * This driver has interesting history.  The first version was written
25*4882a593Smuzhiyun  * from the documentation and a 2.4 IDE driver posted on a Taiwan
26*4882a593Smuzhiyun  * company, which didn't use any IDMA features and couldn't handle
27*4882a593Smuzhiyun  * LBA48.  The resulting driver couldn't handle LBA48 devices either
28*4882a593Smuzhiyun  * making it pretty useless.
29*4882a593Smuzhiyun  *
30*4882a593Smuzhiyun  * After a while, initio picked the driver up, renamed it to
31*4882a593Smuzhiyun  * sata_initio162x, updated it to use IDMA for ATA DMA commands and
32*4882a593Smuzhiyun  * posted it on their website.  It only used ATA_PROT_DMA for IDMA and
33*4882a593Smuzhiyun  * attaching both devices and issuing IDMA and !IDMA commands
34*4882a593Smuzhiyun  * simultaneously broke it due to PIRQ masking interaction but it did
35*4882a593Smuzhiyun  * show how to use the IDMA (ADMA + some initio specific twists)
36*4882a593Smuzhiyun  * engine.
37*4882a593Smuzhiyun  *
38*4882a593Smuzhiyun  * Then, I picked up their changes again and here's the usable driver
39*4882a593Smuzhiyun  * which uses IDMA for everything.  Everything works now including
40*4882a593Smuzhiyun  * LBA48, CD/DVD burning, suspend/resume and hotplug.  There are some
41*4882a593Smuzhiyun  * issues tho.  Result Tf is not resported properly, NCQ isn't
42*4882a593Smuzhiyun  * supported yet and CD/DVD writing works with DMA assisted PIO
43*4882a593Smuzhiyun  * protocol (which, for native SATA devices, shouldn't cause any
44*4882a593Smuzhiyun  * noticeable difference).
45*4882a593Smuzhiyun  *
46*4882a593Smuzhiyun  * Anyways, so, here's finally a working driver for inic162x.  Enjoy!
47*4882a593Smuzhiyun  *
48*4882a593Smuzhiyun  * initio: If you guys wanna improve the driver regarding result TF
49*4882a593Smuzhiyun  * access and other stuff, please feel free to contact me.  I'll be
50*4882a593Smuzhiyun  * happy to assist.
51*4882a593Smuzhiyun  */
52*4882a593Smuzhiyun 
53*4882a593Smuzhiyun #include <linux/gfp.h>
54*4882a593Smuzhiyun #include <linux/kernel.h>
55*4882a593Smuzhiyun #include <linux/module.h>
56*4882a593Smuzhiyun #include <linux/pci.h>
57*4882a593Smuzhiyun #include <scsi/scsi_host.h>
58*4882a593Smuzhiyun #include <linux/libata.h>
59*4882a593Smuzhiyun #include <linux/blkdev.h>
60*4882a593Smuzhiyun #include <scsi/scsi_device.h>
61*4882a593Smuzhiyun 
62*4882a593Smuzhiyun #define DRV_NAME	"sata_inic162x"
63*4882a593Smuzhiyun #define DRV_VERSION	"0.4"
64*4882a593Smuzhiyun 
65*4882a593Smuzhiyun enum {
66*4882a593Smuzhiyun 	MMIO_BAR_PCI		= 5,
67*4882a593Smuzhiyun 	MMIO_BAR_CARDBUS	= 1,
68*4882a593Smuzhiyun 
69*4882a593Smuzhiyun 	NR_PORTS		= 2,
70*4882a593Smuzhiyun 
71*4882a593Smuzhiyun 	IDMA_CPB_TBL_SIZE	= 4 * 32,
72*4882a593Smuzhiyun 
73*4882a593Smuzhiyun 	INIC_DMA_BOUNDARY	= 0xffffff,
74*4882a593Smuzhiyun 
75*4882a593Smuzhiyun 	HOST_ACTRL		= 0x08,
76*4882a593Smuzhiyun 	HOST_CTL		= 0x7c,
77*4882a593Smuzhiyun 	HOST_STAT		= 0x7e,
78*4882a593Smuzhiyun 	HOST_IRQ_STAT		= 0xbc,
79*4882a593Smuzhiyun 	HOST_IRQ_MASK		= 0xbe,
80*4882a593Smuzhiyun 
81*4882a593Smuzhiyun 	PORT_SIZE		= 0x40,
82*4882a593Smuzhiyun 
83*4882a593Smuzhiyun 	/* registers for ATA TF operation */
84*4882a593Smuzhiyun 	PORT_TF_DATA		= 0x00,
85*4882a593Smuzhiyun 	PORT_TF_FEATURE		= 0x01,
86*4882a593Smuzhiyun 	PORT_TF_NSECT		= 0x02,
87*4882a593Smuzhiyun 	PORT_TF_LBAL		= 0x03,
88*4882a593Smuzhiyun 	PORT_TF_LBAM		= 0x04,
89*4882a593Smuzhiyun 	PORT_TF_LBAH		= 0x05,
90*4882a593Smuzhiyun 	PORT_TF_DEVICE		= 0x06,
91*4882a593Smuzhiyun 	PORT_TF_COMMAND		= 0x07,
92*4882a593Smuzhiyun 	PORT_TF_ALT_STAT	= 0x08,
93*4882a593Smuzhiyun 	PORT_IRQ_STAT		= 0x09,
94*4882a593Smuzhiyun 	PORT_IRQ_MASK		= 0x0a,
95*4882a593Smuzhiyun 	PORT_PRD_CTL		= 0x0b,
96*4882a593Smuzhiyun 	PORT_PRD_ADDR		= 0x0c,
97*4882a593Smuzhiyun 	PORT_PRD_XFERLEN	= 0x10,
98*4882a593Smuzhiyun 	PORT_CPB_CPBLAR		= 0x18,
99*4882a593Smuzhiyun 	PORT_CPB_PTQFIFO	= 0x1c,
100*4882a593Smuzhiyun 
101*4882a593Smuzhiyun 	/* IDMA register */
102*4882a593Smuzhiyun 	PORT_IDMA_CTL		= 0x14,
103*4882a593Smuzhiyun 	PORT_IDMA_STAT		= 0x16,
104*4882a593Smuzhiyun 
105*4882a593Smuzhiyun 	PORT_RPQ_FIFO		= 0x1e,
106*4882a593Smuzhiyun 	PORT_RPQ_CNT		= 0x1f,
107*4882a593Smuzhiyun 
108*4882a593Smuzhiyun 	PORT_SCR		= 0x20,
109*4882a593Smuzhiyun 
110*4882a593Smuzhiyun 	/* HOST_CTL bits */
111*4882a593Smuzhiyun 	HCTL_LEDEN		= (1 << 3),  /* enable LED operation */
112*4882a593Smuzhiyun 	HCTL_IRQOFF		= (1 << 8),  /* global IRQ off */
113*4882a593Smuzhiyun 	HCTL_FTHD0		= (1 << 10), /* fifo threshold 0 */
114*4882a593Smuzhiyun 	HCTL_FTHD1		= (1 << 11), /* fifo threshold 1*/
115*4882a593Smuzhiyun 	HCTL_PWRDWN		= (1 << 12), /* power down PHYs */
116*4882a593Smuzhiyun 	HCTL_SOFTRST		= (1 << 13), /* global reset (no phy reset) */
117*4882a593Smuzhiyun 	HCTL_RPGSEL		= (1 << 15), /* register page select */
118*4882a593Smuzhiyun 
119*4882a593Smuzhiyun 	HCTL_KNOWN_BITS		= HCTL_IRQOFF | HCTL_PWRDWN | HCTL_SOFTRST |
120*4882a593Smuzhiyun 				  HCTL_RPGSEL,
121*4882a593Smuzhiyun 
122*4882a593Smuzhiyun 	/* HOST_IRQ_(STAT|MASK) bits */
123*4882a593Smuzhiyun 	HIRQ_PORT0		= (1 << 0),
124*4882a593Smuzhiyun 	HIRQ_PORT1		= (1 << 1),
125*4882a593Smuzhiyun 	HIRQ_SOFT		= (1 << 14),
126*4882a593Smuzhiyun 	HIRQ_GLOBAL		= (1 << 15), /* STAT only */
127*4882a593Smuzhiyun 
128*4882a593Smuzhiyun 	/* PORT_IRQ_(STAT|MASK) bits */
129*4882a593Smuzhiyun 	PIRQ_OFFLINE		= (1 << 0),  /* device unplugged */
130*4882a593Smuzhiyun 	PIRQ_ONLINE		= (1 << 1),  /* device plugged */
131*4882a593Smuzhiyun 	PIRQ_COMPLETE		= (1 << 2),  /* completion interrupt */
132*4882a593Smuzhiyun 	PIRQ_FATAL		= (1 << 3),  /* fatal error */
133*4882a593Smuzhiyun 	PIRQ_ATA		= (1 << 4),  /* ATA interrupt */
134*4882a593Smuzhiyun 	PIRQ_REPLY		= (1 << 5),  /* reply FIFO not empty */
135*4882a593Smuzhiyun 	PIRQ_PENDING		= (1 << 7),  /* port IRQ pending (STAT only) */
136*4882a593Smuzhiyun 
137*4882a593Smuzhiyun 	PIRQ_ERR		= PIRQ_OFFLINE | PIRQ_ONLINE | PIRQ_FATAL,
138*4882a593Smuzhiyun 	PIRQ_MASK_DEFAULT	= PIRQ_REPLY | PIRQ_ATA,
139*4882a593Smuzhiyun 	PIRQ_MASK_FREEZE	= 0xff,
140*4882a593Smuzhiyun 
141*4882a593Smuzhiyun 	/* PORT_PRD_CTL bits */
142*4882a593Smuzhiyun 	PRD_CTL_START		= (1 << 0),
143*4882a593Smuzhiyun 	PRD_CTL_WR		= (1 << 3),
144*4882a593Smuzhiyun 	PRD_CTL_DMAEN		= (1 << 7),  /* DMA enable */
145*4882a593Smuzhiyun 
146*4882a593Smuzhiyun 	/* PORT_IDMA_CTL bits */
147*4882a593Smuzhiyun 	IDMA_CTL_RST_ATA	= (1 << 2),  /* hardreset ATA bus */
148*4882a593Smuzhiyun 	IDMA_CTL_RST_IDMA	= (1 << 5),  /* reset IDMA machinery */
149*4882a593Smuzhiyun 	IDMA_CTL_GO		= (1 << 7),  /* IDMA mode go */
150*4882a593Smuzhiyun 	IDMA_CTL_ATA_NIEN	= (1 << 8),  /* ATA IRQ disable */
151*4882a593Smuzhiyun 
152*4882a593Smuzhiyun 	/* PORT_IDMA_STAT bits */
153*4882a593Smuzhiyun 	IDMA_STAT_PERR		= (1 << 0),  /* PCI ERROR MODE */
154*4882a593Smuzhiyun 	IDMA_STAT_CPBERR	= (1 << 1),  /* ADMA CPB error */
155*4882a593Smuzhiyun 	IDMA_STAT_LGCY		= (1 << 3),  /* ADMA legacy */
156*4882a593Smuzhiyun 	IDMA_STAT_UIRQ		= (1 << 4),  /* ADMA unsolicited irq */
157*4882a593Smuzhiyun 	IDMA_STAT_STPD		= (1 << 5),  /* ADMA stopped */
158*4882a593Smuzhiyun 	IDMA_STAT_PSD		= (1 << 6),  /* ADMA pause */
159*4882a593Smuzhiyun 	IDMA_STAT_DONE		= (1 << 7),  /* ADMA done */
160*4882a593Smuzhiyun 
161*4882a593Smuzhiyun 	IDMA_STAT_ERR		= IDMA_STAT_PERR | IDMA_STAT_CPBERR,
162*4882a593Smuzhiyun 
163*4882a593Smuzhiyun 	/* CPB Control Flags*/
164*4882a593Smuzhiyun 	CPB_CTL_VALID		= (1 << 0),  /* CPB valid */
165*4882a593Smuzhiyun 	CPB_CTL_QUEUED		= (1 << 1),  /* queued command */
166*4882a593Smuzhiyun 	CPB_CTL_DATA		= (1 << 2),  /* data, rsvd in datasheet */
167*4882a593Smuzhiyun 	CPB_CTL_IEN		= (1 << 3),  /* PCI interrupt enable */
168*4882a593Smuzhiyun 	CPB_CTL_DEVDIR		= (1 << 4),  /* device direction control */
169*4882a593Smuzhiyun 
170*4882a593Smuzhiyun 	/* CPB Response Flags */
171*4882a593Smuzhiyun 	CPB_RESP_DONE		= (1 << 0),  /* ATA command complete */
172*4882a593Smuzhiyun 	CPB_RESP_REL		= (1 << 1),  /* ATA release */
173*4882a593Smuzhiyun 	CPB_RESP_IGNORED	= (1 << 2),  /* CPB ignored */
174*4882a593Smuzhiyun 	CPB_RESP_ATA_ERR	= (1 << 3),  /* ATA command error */
175*4882a593Smuzhiyun 	CPB_RESP_SPURIOUS	= (1 << 4),  /* ATA spurious interrupt error */
176*4882a593Smuzhiyun 	CPB_RESP_UNDERFLOW	= (1 << 5),  /* APRD deficiency length error */
177*4882a593Smuzhiyun 	CPB_RESP_OVERFLOW	= (1 << 6),  /* APRD exccess length error */
178*4882a593Smuzhiyun 	CPB_RESP_CPB_ERR	= (1 << 7),  /* CPB error flag */
179*4882a593Smuzhiyun 
180*4882a593Smuzhiyun 	/* PRD Control Flags */
181*4882a593Smuzhiyun 	PRD_DRAIN		= (1 << 1),  /* ignore data excess */
182*4882a593Smuzhiyun 	PRD_CDB			= (1 << 2),  /* atapi packet command pointer */
183*4882a593Smuzhiyun 	PRD_DIRECT_INTR		= (1 << 3),  /* direct interrupt */
184*4882a593Smuzhiyun 	PRD_DMA			= (1 << 4),  /* data transfer method */
185*4882a593Smuzhiyun 	PRD_WRITE		= (1 << 5),  /* data dir, rsvd in datasheet */
186*4882a593Smuzhiyun 	PRD_IOM			= (1 << 6),  /* io/memory transfer */
187*4882a593Smuzhiyun 	PRD_END			= (1 << 7),  /* APRD chain end */
188*4882a593Smuzhiyun };
189*4882a593Smuzhiyun 
190*4882a593Smuzhiyun /* Comman Parameter Block */
191*4882a593Smuzhiyun struct inic_cpb {
192*4882a593Smuzhiyun 	u8		resp_flags;	/* Response Flags */
193*4882a593Smuzhiyun 	u8		error;		/* ATA Error */
194*4882a593Smuzhiyun 	u8		status;		/* ATA Status */
195*4882a593Smuzhiyun 	u8		ctl_flags;	/* Control Flags */
196*4882a593Smuzhiyun 	__le32		len;		/* Total Transfer Length */
197*4882a593Smuzhiyun 	__le32		prd;		/* First PRD pointer */
198*4882a593Smuzhiyun 	u8		rsvd[4];
199*4882a593Smuzhiyun 	/* 16 bytes */
200*4882a593Smuzhiyun 	u8		feature;	/* ATA Feature */
201*4882a593Smuzhiyun 	u8		hob_feature;	/* ATA Ex. Feature */
202*4882a593Smuzhiyun 	u8		device;		/* ATA Device/Head */
203*4882a593Smuzhiyun 	u8		mirctl;		/* Mirror Control */
204*4882a593Smuzhiyun 	u8		nsect;		/* ATA Sector Count */
205*4882a593Smuzhiyun 	u8		hob_nsect;	/* ATA Ex. Sector Count */
206*4882a593Smuzhiyun 	u8		lbal;		/* ATA Sector Number */
207*4882a593Smuzhiyun 	u8		hob_lbal;	/* ATA Ex. Sector Number */
208*4882a593Smuzhiyun 	u8		lbam;		/* ATA Cylinder Low */
209*4882a593Smuzhiyun 	u8		hob_lbam;	/* ATA Ex. Cylinder Low */
210*4882a593Smuzhiyun 	u8		lbah;		/* ATA Cylinder High */
211*4882a593Smuzhiyun 	u8		hob_lbah;	/* ATA Ex. Cylinder High */
212*4882a593Smuzhiyun 	u8		command;	/* ATA Command */
213*4882a593Smuzhiyun 	u8		ctl;		/* ATA Control */
214*4882a593Smuzhiyun 	u8		slave_error;	/* Slave ATA Error */
215*4882a593Smuzhiyun 	u8		slave_status;	/* Slave ATA Status */
216*4882a593Smuzhiyun 	/* 32 bytes */
217*4882a593Smuzhiyun } __packed;
218*4882a593Smuzhiyun 
219*4882a593Smuzhiyun /* Physical Region Descriptor */
220*4882a593Smuzhiyun struct inic_prd {
221*4882a593Smuzhiyun 	__le32		mad;		/* Physical Memory Address */
222*4882a593Smuzhiyun 	__le16		len;		/* Transfer Length */
223*4882a593Smuzhiyun 	u8		rsvd;
224*4882a593Smuzhiyun 	u8		flags;		/* Control Flags */
225*4882a593Smuzhiyun } __packed;
226*4882a593Smuzhiyun 
227*4882a593Smuzhiyun struct inic_pkt {
228*4882a593Smuzhiyun 	struct inic_cpb	cpb;
229*4882a593Smuzhiyun 	struct inic_prd	prd[LIBATA_MAX_PRD + 1];	/* + 1 for cdb */
230*4882a593Smuzhiyun 	u8		cdb[ATAPI_CDB_LEN];
231*4882a593Smuzhiyun } __packed;
232*4882a593Smuzhiyun 
233*4882a593Smuzhiyun struct inic_host_priv {
234*4882a593Smuzhiyun 	void __iomem	*mmio_base;
235*4882a593Smuzhiyun 	u16		cached_hctl;
236*4882a593Smuzhiyun };
237*4882a593Smuzhiyun 
238*4882a593Smuzhiyun struct inic_port_priv {
239*4882a593Smuzhiyun 	struct inic_pkt	*pkt;
240*4882a593Smuzhiyun 	dma_addr_t	pkt_dma;
241*4882a593Smuzhiyun 	u32		*cpb_tbl;
242*4882a593Smuzhiyun 	dma_addr_t	cpb_tbl_dma;
243*4882a593Smuzhiyun };
244*4882a593Smuzhiyun 
245*4882a593Smuzhiyun static struct scsi_host_template inic_sht = {
246*4882a593Smuzhiyun 	ATA_BASE_SHT(DRV_NAME),
247*4882a593Smuzhiyun 	.sg_tablesize		= LIBATA_MAX_PRD, /* maybe it can be larger? */
248*4882a593Smuzhiyun 
249*4882a593Smuzhiyun 	/*
250*4882a593Smuzhiyun 	 * This controller is braindamaged.  dma_boundary is 0xffff like others
251*4882a593Smuzhiyun 	 * but it will lock up the whole machine HARD if 65536 byte PRD entry
252*4882a593Smuzhiyun 	 * is fed.  Reduce maximum segment size.
253*4882a593Smuzhiyun 	 */
254*4882a593Smuzhiyun 	.dma_boundary		= INIC_DMA_BOUNDARY,
255*4882a593Smuzhiyun 	.max_segment_size	= 65536 - 512,
256*4882a593Smuzhiyun };
257*4882a593Smuzhiyun 
258*4882a593Smuzhiyun static const int scr_map[] = {
259*4882a593Smuzhiyun 	[SCR_STATUS]	= 0,
260*4882a593Smuzhiyun 	[SCR_ERROR]	= 1,
261*4882a593Smuzhiyun 	[SCR_CONTROL]	= 2,
262*4882a593Smuzhiyun };
263*4882a593Smuzhiyun 
inic_port_base(struct ata_port * ap)264*4882a593Smuzhiyun static void __iomem *inic_port_base(struct ata_port *ap)
265*4882a593Smuzhiyun {
266*4882a593Smuzhiyun 	struct inic_host_priv *hpriv = ap->host->private_data;
267*4882a593Smuzhiyun 
268*4882a593Smuzhiyun 	return hpriv->mmio_base + ap->port_no * PORT_SIZE;
269*4882a593Smuzhiyun }
270*4882a593Smuzhiyun 
inic_reset_port(void __iomem * port_base)271*4882a593Smuzhiyun static void inic_reset_port(void __iomem *port_base)
272*4882a593Smuzhiyun {
273*4882a593Smuzhiyun 	void __iomem *idma_ctl = port_base + PORT_IDMA_CTL;
274*4882a593Smuzhiyun 
275*4882a593Smuzhiyun 	/* stop IDMA engine */
276*4882a593Smuzhiyun 	readw(idma_ctl); /* flush */
277*4882a593Smuzhiyun 	msleep(1);
278*4882a593Smuzhiyun 
279*4882a593Smuzhiyun 	/* mask IRQ and assert reset */
280*4882a593Smuzhiyun 	writew(IDMA_CTL_RST_IDMA, idma_ctl);
281*4882a593Smuzhiyun 	readw(idma_ctl); /* flush */
282*4882a593Smuzhiyun 	msleep(1);
283*4882a593Smuzhiyun 
284*4882a593Smuzhiyun 	/* release reset */
285*4882a593Smuzhiyun 	writew(0, idma_ctl);
286*4882a593Smuzhiyun 
287*4882a593Smuzhiyun 	/* clear irq */
288*4882a593Smuzhiyun 	writeb(0xff, port_base + PORT_IRQ_STAT);
289*4882a593Smuzhiyun }
290*4882a593Smuzhiyun 
inic_scr_read(struct ata_link * link,unsigned sc_reg,u32 * val)291*4882a593Smuzhiyun static int inic_scr_read(struct ata_link *link, unsigned sc_reg, u32 *val)
292*4882a593Smuzhiyun {
293*4882a593Smuzhiyun 	void __iomem *scr_addr = inic_port_base(link->ap) + PORT_SCR;
294*4882a593Smuzhiyun 
295*4882a593Smuzhiyun 	if (unlikely(sc_reg >= ARRAY_SIZE(scr_map)))
296*4882a593Smuzhiyun 		return -EINVAL;
297*4882a593Smuzhiyun 
298*4882a593Smuzhiyun 	*val = readl(scr_addr + scr_map[sc_reg] * 4);
299*4882a593Smuzhiyun 
300*4882a593Smuzhiyun 	/* this controller has stuck DIAG.N, ignore it */
301*4882a593Smuzhiyun 	if (sc_reg == SCR_ERROR)
302*4882a593Smuzhiyun 		*val &= ~SERR_PHYRDY_CHG;
303*4882a593Smuzhiyun 	return 0;
304*4882a593Smuzhiyun }
305*4882a593Smuzhiyun 
inic_scr_write(struct ata_link * link,unsigned sc_reg,u32 val)306*4882a593Smuzhiyun static int inic_scr_write(struct ata_link *link, unsigned sc_reg, u32 val)
307*4882a593Smuzhiyun {
308*4882a593Smuzhiyun 	void __iomem *scr_addr = inic_port_base(link->ap) + PORT_SCR;
309*4882a593Smuzhiyun 
310*4882a593Smuzhiyun 	if (unlikely(sc_reg >= ARRAY_SIZE(scr_map)))
311*4882a593Smuzhiyun 		return -EINVAL;
312*4882a593Smuzhiyun 
313*4882a593Smuzhiyun 	writel(val, scr_addr + scr_map[sc_reg] * 4);
314*4882a593Smuzhiyun 	return 0;
315*4882a593Smuzhiyun }
316*4882a593Smuzhiyun 
inic_stop_idma(struct ata_port * ap)317*4882a593Smuzhiyun static void inic_stop_idma(struct ata_port *ap)
318*4882a593Smuzhiyun {
319*4882a593Smuzhiyun 	void __iomem *port_base = inic_port_base(ap);
320*4882a593Smuzhiyun 
321*4882a593Smuzhiyun 	readb(port_base + PORT_RPQ_FIFO);
322*4882a593Smuzhiyun 	readb(port_base + PORT_RPQ_CNT);
323*4882a593Smuzhiyun 	writew(0, port_base + PORT_IDMA_CTL);
324*4882a593Smuzhiyun }
325*4882a593Smuzhiyun 
inic_host_err_intr(struct ata_port * ap,u8 irq_stat,u16 idma_stat)326*4882a593Smuzhiyun static void inic_host_err_intr(struct ata_port *ap, u8 irq_stat, u16 idma_stat)
327*4882a593Smuzhiyun {
328*4882a593Smuzhiyun 	struct ata_eh_info *ehi = &ap->link.eh_info;
329*4882a593Smuzhiyun 	struct inic_port_priv *pp = ap->private_data;
330*4882a593Smuzhiyun 	struct inic_cpb *cpb = &pp->pkt->cpb;
331*4882a593Smuzhiyun 	bool freeze = false;
332*4882a593Smuzhiyun 
333*4882a593Smuzhiyun 	ata_ehi_clear_desc(ehi);
334*4882a593Smuzhiyun 	ata_ehi_push_desc(ehi, "irq_stat=0x%x idma_stat=0x%x",
335*4882a593Smuzhiyun 			  irq_stat, idma_stat);
336*4882a593Smuzhiyun 
337*4882a593Smuzhiyun 	inic_stop_idma(ap);
338*4882a593Smuzhiyun 
339*4882a593Smuzhiyun 	if (irq_stat & (PIRQ_OFFLINE | PIRQ_ONLINE)) {
340*4882a593Smuzhiyun 		ata_ehi_push_desc(ehi, "hotplug");
341*4882a593Smuzhiyun 		ata_ehi_hotplugged(ehi);
342*4882a593Smuzhiyun 		freeze = true;
343*4882a593Smuzhiyun 	}
344*4882a593Smuzhiyun 
345*4882a593Smuzhiyun 	if (idma_stat & IDMA_STAT_PERR) {
346*4882a593Smuzhiyun 		ata_ehi_push_desc(ehi, "PCI error");
347*4882a593Smuzhiyun 		freeze = true;
348*4882a593Smuzhiyun 	}
349*4882a593Smuzhiyun 
350*4882a593Smuzhiyun 	if (idma_stat & IDMA_STAT_CPBERR) {
351*4882a593Smuzhiyun 		ata_ehi_push_desc(ehi, "CPB error");
352*4882a593Smuzhiyun 
353*4882a593Smuzhiyun 		if (cpb->resp_flags & CPB_RESP_IGNORED) {
354*4882a593Smuzhiyun 			__ata_ehi_push_desc(ehi, " ignored");
355*4882a593Smuzhiyun 			ehi->err_mask |= AC_ERR_INVALID;
356*4882a593Smuzhiyun 			freeze = true;
357*4882a593Smuzhiyun 		}
358*4882a593Smuzhiyun 
359*4882a593Smuzhiyun 		if (cpb->resp_flags & CPB_RESP_ATA_ERR)
360*4882a593Smuzhiyun 			ehi->err_mask |= AC_ERR_DEV;
361*4882a593Smuzhiyun 
362*4882a593Smuzhiyun 		if (cpb->resp_flags & CPB_RESP_SPURIOUS) {
363*4882a593Smuzhiyun 			__ata_ehi_push_desc(ehi, " spurious-intr");
364*4882a593Smuzhiyun 			ehi->err_mask |= AC_ERR_HSM;
365*4882a593Smuzhiyun 			freeze = true;
366*4882a593Smuzhiyun 		}
367*4882a593Smuzhiyun 
368*4882a593Smuzhiyun 		if (cpb->resp_flags &
369*4882a593Smuzhiyun 		    (CPB_RESP_UNDERFLOW | CPB_RESP_OVERFLOW)) {
370*4882a593Smuzhiyun 			__ata_ehi_push_desc(ehi, " data-over/underflow");
371*4882a593Smuzhiyun 			ehi->err_mask |= AC_ERR_HSM;
372*4882a593Smuzhiyun 			freeze = true;
373*4882a593Smuzhiyun 		}
374*4882a593Smuzhiyun 	}
375*4882a593Smuzhiyun 
376*4882a593Smuzhiyun 	if (freeze)
377*4882a593Smuzhiyun 		ata_port_freeze(ap);
378*4882a593Smuzhiyun 	else
379*4882a593Smuzhiyun 		ata_port_abort(ap);
380*4882a593Smuzhiyun }
381*4882a593Smuzhiyun 
inic_host_intr(struct ata_port * ap)382*4882a593Smuzhiyun static void inic_host_intr(struct ata_port *ap)
383*4882a593Smuzhiyun {
384*4882a593Smuzhiyun 	void __iomem *port_base = inic_port_base(ap);
385*4882a593Smuzhiyun 	struct ata_queued_cmd *qc = ata_qc_from_tag(ap, ap->link.active_tag);
386*4882a593Smuzhiyun 	u8 irq_stat;
387*4882a593Smuzhiyun 	u16 idma_stat;
388*4882a593Smuzhiyun 
389*4882a593Smuzhiyun 	/* read and clear IRQ status */
390*4882a593Smuzhiyun 	irq_stat = readb(port_base + PORT_IRQ_STAT);
391*4882a593Smuzhiyun 	writeb(irq_stat, port_base + PORT_IRQ_STAT);
392*4882a593Smuzhiyun 	idma_stat = readw(port_base + PORT_IDMA_STAT);
393*4882a593Smuzhiyun 
394*4882a593Smuzhiyun 	if (unlikely((irq_stat & PIRQ_ERR) || (idma_stat & IDMA_STAT_ERR)))
395*4882a593Smuzhiyun 		inic_host_err_intr(ap, irq_stat, idma_stat);
396*4882a593Smuzhiyun 
397*4882a593Smuzhiyun 	if (unlikely(!qc))
398*4882a593Smuzhiyun 		goto spurious;
399*4882a593Smuzhiyun 
400*4882a593Smuzhiyun 	if (likely(idma_stat & IDMA_STAT_DONE)) {
401*4882a593Smuzhiyun 		inic_stop_idma(ap);
402*4882a593Smuzhiyun 
403*4882a593Smuzhiyun 		/* Depending on circumstances, device error
404*4882a593Smuzhiyun 		 * isn't reported by IDMA, check it explicitly.
405*4882a593Smuzhiyun 		 */
406*4882a593Smuzhiyun 		if (unlikely(readb(port_base + PORT_TF_COMMAND) &
407*4882a593Smuzhiyun 			     (ATA_DF | ATA_ERR)))
408*4882a593Smuzhiyun 			qc->err_mask |= AC_ERR_DEV;
409*4882a593Smuzhiyun 
410*4882a593Smuzhiyun 		ata_qc_complete(qc);
411*4882a593Smuzhiyun 		return;
412*4882a593Smuzhiyun 	}
413*4882a593Smuzhiyun 
414*4882a593Smuzhiyun  spurious:
415*4882a593Smuzhiyun 	ata_port_warn(ap, "unhandled interrupt: cmd=0x%x irq_stat=0x%x idma_stat=0x%x\n",
416*4882a593Smuzhiyun 		      qc ? qc->tf.command : 0xff, irq_stat, idma_stat);
417*4882a593Smuzhiyun }
418*4882a593Smuzhiyun 
inic_interrupt(int irq,void * dev_instance)419*4882a593Smuzhiyun static irqreturn_t inic_interrupt(int irq, void *dev_instance)
420*4882a593Smuzhiyun {
421*4882a593Smuzhiyun 	struct ata_host *host = dev_instance;
422*4882a593Smuzhiyun 	struct inic_host_priv *hpriv = host->private_data;
423*4882a593Smuzhiyun 	u16 host_irq_stat;
424*4882a593Smuzhiyun 	int i, handled = 0;
425*4882a593Smuzhiyun 
426*4882a593Smuzhiyun 	host_irq_stat = readw(hpriv->mmio_base + HOST_IRQ_STAT);
427*4882a593Smuzhiyun 
428*4882a593Smuzhiyun 	if (unlikely(!(host_irq_stat & HIRQ_GLOBAL)))
429*4882a593Smuzhiyun 		goto out;
430*4882a593Smuzhiyun 
431*4882a593Smuzhiyun 	spin_lock(&host->lock);
432*4882a593Smuzhiyun 
433*4882a593Smuzhiyun 	for (i = 0; i < NR_PORTS; i++)
434*4882a593Smuzhiyun 		if (host_irq_stat & (HIRQ_PORT0 << i)) {
435*4882a593Smuzhiyun 			inic_host_intr(host->ports[i]);
436*4882a593Smuzhiyun 			handled++;
437*4882a593Smuzhiyun 		}
438*4882a593Smuzhiyun 
439*4882a593Smuzhiyun 	spin_unlock(&host->lock);
440*4882a593Smuzhiyun 
441*4882a593Smuzhiyun  out:
442*4882a593Smuzhiyun 	return IRQ_RETVAL(handled);
443*4882a593Smuzhiyun }
444*4882a593Smuzhiyun 
inic_check_atapi_dma(struct ata_queued_cmd * qc)445*4882a593Smuzhiyun static int inic_check_atapi_dma(struct ata_queued_cmd *qc)
446*4882a593Smuzhiyun {
447*4882a593Smuzhiyun 	/* For some reason ATAPI_PROT_DMA doesn't work for some
448*4882a593Smuzhiyun 	 * commands including writes and other misc ops.  Use PIO
449*4882a593Smuzhiyun 	 * protocol instead, which BTW is driven by the DMA engine
450*4882a593Smuzhiyun 	 * anyway, so it shouldn't make much difference for native
451*4882a593Smuzhiyun 	 * SATA devices.
452*4882a593Smuzhiyun 	 */
453*4882a593Smuzhiyun 	if (atapi_cmd_type(qc->cdb[0]) == READ)
454*4882a593Smuzhiyun 		return 0;
455*4882a593Smuzhiyun 	return 1;
456*4882a593Smuzhiyun }
457*4882a593Smuzhiyun 
inic_fill_sg(struct inic_prd * prd,struct ata_queued_cmd * qc)458*4882a593Smuzhiyun static void inic_fill_sg(struct inic_prd *prd, struct ata_queued_cmd *qc)
459*4882a593Smuzhiyun {
460*4882a593Smuzhiyun 	struct scatterlist *sg;
461*4882a593Smuzhiyun 	unsigned int si;
462*4882a593Smuzhiyun 	u8 flags = 0;
463*4882a593Smuzhiyun 
464*4882a593Smuzhiyun 	if (qc->tf.flags & ATA_TFLAG_WRITE)
465*4882a593Smuzhiyun 		flags |= PRD_WRITE;
466*4882a593Smuzhiyun 
467*4882a593Smuzhiyun 	if (ata_is_dma(qc->tf.protocol))
468*4882a593Smuzhiyun 		flags |= PRD_DMA;
469*4882a593Smuzhiyun 
470*4882a593Smuzhiyun 	for_each_sg(qc->sg, sg, qc->n_elem, si) {
471*4882a593Smuzhiyun 		prd->mad = cpu_to_le32(sg_dma_address(sg));
472*4882a593Smuzhiyun 		prd->len = cpu_to_le16(sg_dma_len(sg));
473*4882a593Smuzhiyun 		prd->flags = flags;
474*4882a593Smuzhiyun 		prd++;
475*4882a593Smuzhiyun 	}
476*4882a593Smuzhiyun 
477*4882a593Smuzhiyun 	WARN_ON(!si);
478*4882a593Smuzhiyun 	prd[-1].flags |= PRD_END;
479*4882a593Smuzhiyun }
480*4882a593Smuzhiyun 
inic_qc_prep(struct ata_queued_cmd * qc)481*4882a593Smuzhiyun static enum ata_completion_errors inic_qc_prep(struct ata_queued_cmd *qc)
482*4882a593Smuzhiyun {
483*4882a593Smuzhiyun 	struct inic_port_priv *pp = qc->ap->private_data;
484*4882a593Smuzhiyun 	struct inic_pkt *pkt = pp->pkt;
485*4882a593Smuzhiyun 	struct inic_cpb *cpb = &pkt->cpb;
486*4882a593Smuzhiyun 	struct inic_prd *prd = pkt->prd;
487*4882a593Smuzhiyun 	bool is_atapi = ata_is_atapi(qc->tf.protocol);
488*4882a593Smuzhiyun 	bool is_data = ata_is_data(qc->tf.protocol);
489*4882a593Smuzhiyun 	unsigned int cdb_len = 0;
490*4882a593Smuzhiyun 
491*4882a593Smuzhiyun 	VPRINTK("ENTER\n");
492*4882a593Smuzhiyun 
493*4882a593Smuzhiyun 	if (is_atapi)
494*4882a593Smuzhiyun 		cdb_len = qc->dev->cdb_len;
495*4882a593Smuzhiyun 
496*4882a593Smuzhiyun 	/* prepare packet, based on initio driver */
497*4882a593Smuzhiyun 	memset(pkt, 0, sizeof(struct inic_pkt));
498*4882a593Smuzhiyun 
499*4882a593Smuzhiyun 	cpb->ctl_flags = CPB_CTL_VALID | CPB_CTL_IEN;
500*4882a593Smuzhiyun 	if (is_atapi || is_data)
501*4882a593Smuzhiyun 		cpb->ctl_flags |= CPB_CTL_DATA;
502*4882a593Smuzhiyun 
503*4882a593Smuzhiyun 	cpb->len = cpu_to_le32(qc->nbytes + cdb_len);
504*4882a593Smuzhiyun 	cpb->prd = cpu_to_le32(pp->pkt_dma + offsetof(struct inic_pkt, prd));
505*4882a593Smuzhiyun 
506*4882a593Smuzhiyun 	cpb->device = qc->tf.device;
507*4882a593Smuzhiyun 	cpb->feature = qc->tf.feature;
508*4882a593Smuzhiyun 	cpb->nsect = qc->tf.nsect;
509*4882a593Smuzhiyun 	cpb->lbal = qc->tf.lbal;
510*4882a593Smuzhiyun 	cpb->lbam = qc->tf.lbam;
511*4882a593Smuzhiyun 	cpb->lbah = qc->tf.lbah;
512*4882a593Smuzhiyun 
513*4882a593Smuzhiyun 	if (qc->tf.flags & ATA_TFLAG_LBA48) {
514*4882a593Smuzhiyun 		cpb->hob_feature = qc->tf.hob_feature;
515*4882a593Smuzhiyun 		cpb->hob_nsect = qc->tf.hob_nsect;
516*4882a593Smuzhiyun 		cpb->hob_lbal = qc->tf.hob_lbal;
517*4882a593Smuzhiyun 		cpb->hob_lbam = qc->tf.hob_lbam;
518*4882a593Smuzhiyun 		cpb->hob_lbah = qc->tf.hob_lbah;
519*4882a593Smuzhiyun 	}
520*4882a593Smuzhiyun 
521*4882a593Smuzhiyun 	cpb->command = qc->tf.command;
522*4882a593Smuzhiyun 	/* don't load ctl - dunno why.  it's like that in the initio driver */
523*4882a593Smuzhiyun 
524*4882a593Smuzhiyun 	/* setup PRD for CDB */
525*4882a593Smuzhiyun 	if (is_atapi) {
526*4882a593Smuzhiyun 		memcpy(pkt->cdb, qc->cdb, ATAPI_CDB_LEN);
527*4882a593Smuzhiyun 		prd->mad = cpu_to_le32(pp->pkt_dma +
528*4882a593Smuzhiyun 				       offsetof(struct inic_pkt, cdb));
529*4882a593Smuzhiyun 		prd->len = cpu_to_le16(cdb_len);
530*4882a593Smuzhiyun 		prd->flags = PRD_CDB | PRD_WRITE;
531*4882a593Smuzhiyun 		if (!is_data)
532*4882a593Smuzhiyun 			prd->flags |= PRD_END;
533*4882a593Smuzhiyun 		prd++;
534*4882a593Smuzhiyun 	}
535*4882a593Smuzhiyun 
536*4882a593Smuzhiyun 	/* setup sg table */
537*4882a593Smuzhiyun 	if (is_data)
538*4882a593Smuzhiyun 		inic_fill_sg(prd, qc);
539*4882a593Smuzhiyun 
540*4882a593Smuzhiyun 	pp->cpb_tbl[0] = pp->pkt_dma;
541*4882a593Smuzhiyun 
542*4882a593Smuzhiyun 	return AC_ERR_OK;
543*4882a593Smuzhiyun }
544*4882a593Smuzhiyun 
inic_qc_issue(struct ata_queued_cmd * qc)545*4882a593Smuzhiyun static unsigned int inic_qc_issue(struct ata_queued_cmd *qc)
546*4882a593Smuzhiyun {
547*4882a593Smuzhiyun 	struct ata_port *ap = qc->ap;
548*4882a593Smuzhiyun 	void __iomem *port_base = inic_port_base(ap);
549*4882a593Smuzhiyun 
550*4882a593Smuzhiyun 	/* fire up the ADMA engine */
551*4882a593Smuzhiyun 	writew(HCTL_FTHD0 | HCTL_LEDEN, port_base + HOST_CTL);
552*4882a593Smuzhiyun 	writew(IDMA_CTL_GO, port_base + PORT_IDMA_CTL);
553*4882a593Smuzhiyun 	writeb(0, port_base + PORT_CPB_PTQFIFO);
554*4882a593Smuzhiyun 
555*4882a593Smuzhiyun 	return 0;
556*4882a593Smuzhiyun }
557*4882a593Smuzhiyun 
inic_tf_read(struct ata_port * ap,struct ata_taskfile * tf)558*4882a593Smuzhiyun static void inic_tf_read(struct ata_port *ap, struct ata_taskfile *tf)
559*4882a593Smuzhiyun {
560*4882a593Smuzhiyun 	void __iomem *port_base = inic_port_base(ap);
561*4882a593Smuzhiyun 
562*4882a593Smuzhiyun 	tf->feature	= readb(port_base + PORT_TF_FEATURE);
563*4882a593Smuzhiyun 	tf->nsect	= readb(port_base + PORT_TF_NSECT);
564*4882a593Smuzhiyun 	tf->lbal	= readb(port_base + PORT_TF_LBAL);
565*4882a593Smuzhiyun 	tf->lbam	= readb(port_base + PORT_TF_LBAM);
566*4882a593Smuzhiyun 	tf->lbah	= readb(port_base + PORT_TF_LBAH);
567*4882a593Smuzhiyun 	tf->device	= readb(port_base + PORT_TF_DEVICE);
568*4882a593Smuzhiyun 	tf->command	= readb(port_base + PORT_TF_COMMAND);
569*4882a593Smuzhiyun }
570*4882a593Smuzhiyun 
inic_qc_fill_rtf(struct ata_queued_cmd * qc)571*4882a593Smuzhiyun static bool inic_qc_fill_rtf(struct ata_queued_cmd *qc)
572*4882a593Smuzhiyun {
573*4882a593Smuzhiyun 	struct ata_taskfile *rtf = &qc->result_tf;
574*4882a593Smuzhiyun 	struct ata_taskfile tf;
575*4882a593Smuzhiyun 
576*4882a593Smuzhiyun 	/* FIXME: Except for status and error, result TF access
577*4882a593Smuzhiyun 	 * doesn't work.  I tried reading from BAR0/2, CPB and BAR5.
578*4882a593Smuzhiyun 	 * None works regardless of which command interface is used.
579*4882a593Smuzhiyun 	 * For now return true iff status indicates device error.
580*4882a593Smuzhiyun 	 * This means that we're reporting bogus sector for RW
581*4882a593Smuzhiyun 	 * failures.  Eeekk....
582*4882a593Smuzhiyun 	 */
583*4882a593Smuzhiyun 	inic_tf_read(qc->ap, &tf);
584*4882a593Smuzhiyun 
585*4882a593Smuzhiyun 	if (!(tf.command & ATA_ERR))
586*4882a593Smuzhiyun 		return false;
587*4882a593Smuzhiyun 
588*4882a593Smuzhiyun 	rtf->command = tf.command;
589*4882a593Smuzhiyun 	rtf->feature = tf.feature;
590*4882a593Smuzhiyun 	return true;
591*4882a593Smuzhiyun }
592*4882a593Smuzhiyun 
inic_freeze(struct ata_port * ap)593*4882a593Smuzhiyun static void inic_freeze(struct ata_port *ap)
594*4882a593Smuzhiyun {
595*4882a593Smuzhiyun 	void __iomem *port_base = inic_port_base(ap);
596*4882a593Smuzhiyun 
597*4882a593Smuzhiyun 	writeb(PIRQ_MASK_FREEZE, port_base + PORT_IRQ_MASK);
598*4882a593Smuzhiyun 	writeb(0xff, port_base + PORT_IRQ_STAT);
599*4882a593Smuzhiyun }
600*4882a593Smuzhiyun 
inic_thaw(struct ata_port * ap)601*4882a593Smuzhiyun static void inic_thaw(struct ata_port *ap)
602*4882a593Smuzhiyun {
603*4882a593Smuzhiyun 	void __iomem *port_base = inic_port_base(ap);
604*4882a593Smuzhiyun 
605*4882a593Smuzhiyun 	writeb(0xff, port_base + PORT_IRQ_STAT);
606*4882a593Smuzhiyun 	writeb(PIRQ_MASK_DEFAULT, port_base + PORT_IRQ_MASK);
607*4882a593Smuzhiyun }
608*4882a593Smuzhiyun 
inic_check_ready(struct ata_link * link)609*4882a593Smuzhiyun static int inic_check_ready(struct ata_link *link)
610*4882a593Smuzhiyun {
611*4882a593Smuzhiyun 	void __iomem *port_base = inic_port_base(link->ap);
612*4882a593Smuzhiyun 
613*4882a593Smuzhiyun 	return ata_check_ready(readb(port_base + PORT_TF_COMMAND));
614*4882a593Smuzhiyun }
615*4882a593Smuzhiyun 
616*4882a593Smuzhiyun /*
617*4882a593Smuzhiyun  * SRST and SControl hardreset don't give valid signature on this
618*4882a593Smuzhiyun  * controller.  Only controller specific hardreset mechanism works.
619*4882a593Smuzhiyun  */
inic_hardreset(struct ata_link * link,unsigned int * class,unsigned long deadline)620*4882a593Smuzhiyun static int inic_hardreset(struct ata_link *link, unsigned int *class,
621*4882a593Smuzhiyun 			  unsigned long deadline)
622*4882a593Smuzhiyun {
623*4882a593Smuzhiyun 	struct ata_port *ap = link->ap;
624*4882a593Smuzhiyun 	void __iomem *port_base = inic_port_base(ap);
625*4882a593Smuzhiyun 	void __iomem *idma_ctl = port_base + PORT_IDMA_CTL;
626*4882a593Smuzhiyun 	const unsigned long *timing = sata_ehc_deb_timing(&link->eh_context);
627*4882a593Smuzhiyun 	int rc;
628*4882a593Smuzhiyun 
629*4882a593Smuzhiyun 	/* hammer it into sane state */
630*4882a593Smuzhiyun 	inic_reset_port(port_base);
631*4882a593Smuzhiyun 
632*4882a593Smuzhiyun 	writew(IDMA_CTL_RST_ATA, idma_ctl);
633*4882a593Smuzhiyun 	readw(idma_ctl);	/* flush */
634*4882a593Smuzhiyun 	ata_msleep(ap, 1);
635*4882a593Smuzhiyun 	writew(0, idma_ctl);
636*4882a593Smuzhiyun 
637*4882a593Smuzhiyun 	rc = sata_link_resume(link, timing, deadline);
638*4882a593Smuzhiyun 	if (rc) {
639*4882a593Smuzhiyun 		ata_link_warn(link,
640*4882a593Smuzhiyun 			      "failed to resume link after reset (errno=%d)\n",
641*4882a593Smuzhiyun 			      rc);
642*4882a593Smuzhiyun 		return rc;
643*4882a593Smuzhiyun 	}
644*4882a593Smuzhiyun 
645*4882a593Smuzhiyun 	*class = ATA_DEV_NONE;
646*4882a593Smuzhiyun 	if (ata_link_online(link)) {
647*4882a593Smuzhiyun 		struct ata_taskfile tf;
648*4882a593Smuzhiyun 
649*4882a593Smuzhiyun 		/* wait for link to become ready */
650*4882a593Smuzhiyun 		rc = ata_wait_after_reset(link, deadline, inic_check_ready);
651*4882a593Smuzhiyun 		/* link occupied, -ENODEV too is an error */
652*4882a593Smuzhiyun 		if (rc) {
653*4882a593Smuzhiyun 			ata_link_warn(link,
654*4882a593Smuzhiyun 				      "device not ready after hardreset (errno=%d)\n",
655*4882a593Smuzhiyun 				      rc);
656*4882a593Smuzhiyun 			return rc;
657*4882a593Smuzhiyun 		}
658*4882a593Smuzhiyun 
659*4882a593Smuzhiyun 		inic_tf_read(ap, &tf);
660*4882a593Smuzhiyun 		*class = ata_dev_classify(&tf);
661*4882a593Smuzhiyun 	}
662*4882a593Smuzhiyun 
663*4882a593Smuzhiyun 	return 0;
664*4882a593Smuzhiyun }
665*4882a593Smuzhiyun 
inic_error_handler(struct ata_port * ap)666*4882a593Smuzhiyun static void inic_error_handler(struct ata_port *ap)
667*4882a593Smuzhiyun {
668*4882a593Smuzhiyun 	void __iomem *port_base = inic_port_base(ap);
669*4882a593Smuzhiyun 
670*4882a593Smuzhiyun 	inic_reset_port(port_base);
671*4882a593Smuzhiyun 	ata_std_error_handler(ap);
672*4882a593Smuzhiyun }
673*4882a593Smuzhiyun 
inic_post_internal_cmd(struct ata_queued_cmd * qc)674*4882a593Smuzhiyun static void inic_post_internal_cmd(struct ata_queued_cmd *qc)
675*4882a593Smuzhiyun {
676*4882a593Smuzhiyun 	/* make DMA engine forget about the failed command */
677*4882a593Smuzhiyun 	if (qc->flags & ATA_QCFLAG_FAILED)
678*4882a593Smuzhiyun 		inic_reset_port(inic_port_base(qc->ap));
679*4882a593Smuzhiyun }
680*4882a593Smuzhiyun 
init_port(struct ata_port * ap)681*4882a593Smuzhiyun static void init_port(struct ata_port *ap)
682*4882a593Smuzhiyun {
683*4882a593Smuzhiyun 	void __iomem *port_base = inic_port_base(ap);
684*4882a593Smuzhiyun 	struct inic_port_priv *pp = ap->private_data;
685*4882a593Smuzhiyun 
686*4882a593Smuzhiyun 	/* clear packet and CPB table */
687*4882a593Smuzhiyun 	memset(pp->pkt, 0, sizeof(struct inic_pkt));
688*4882a593Smuzhiyun 	memset(pp->cpb_tbl, 0, IDMA_CPB_TBL_SIZE);
689*4882a593Smuzhiyun 
690*4882a593Smuzhiyun 	/* setup CPB lookup table addresses */
691*4882a593Smuzhiyun 	writel(pp->cpb_tbl_dma, port_base + PORT_CPB_CPBLAR);
692*4882a593Smuzhiyun }
693*4882a593Smuzhiyun 
inic_port_resume(struct ata_port * ap)694*4882a593Smuzhiyun static int inic_port_resume(struct ata_port *ap)
695*4882a593Smuzhiyun {
696*4882a593Smuzhiyun 	init_port(ap);
697*4882a593Smuzhiyun 	return 0;
698*4882a593Smuzhiyun }
699*4882a593Smuzhiyun 
inic_port_start(struct ata_port * ap)700*4882a593Smuzhiyun static int inic_port_start(struct ata_port *ap)
701*4882a593Smuzhiyun {
702*4882a593Smuzhiyun 	struct device *dev = ap->host->dev;
703*4882a593Smuzhiyun 	struct inic_port_priv *pp;
704*4882a593Smuzhiyun 
705*4882a593Smuzhiyun 	/* alloc and initialize private data */
706*4882a593Smuzhiyun 	pp = devm_kzalloc(dev, sizeof(*pp), GFP_KERNEL);
707*4882a593Smuzhiyun 	if (!pp)
708*4882a593Smuzhiyun 		return -ENOMEM;
709*4882a593Smuzhiyun 	ap->private_data = pp;
710*4882a593Smuzhiyun 
711*4882a593Smuzhiyun 	/* Alloc resources */
712*4882a593Smuzhiyun 	pp->pkt = dmam_alloc_coherent(dev, sizeof(struct inic_pkt),
713*4882a593Smuzhiyun 				      &pp->pkt_dma, GFP_KERNEL);
714*4882a593Smuzhiyun 	if (!pp->pkt)
715*4882a593Smuzhiyun 		return -ENOMEM;
716*4882a593Smuzhiyun 
717*4882a593Smuzhiyun 	pp->cpb_tbl = dmam_alloc_coherent(dev, IDMA_CPB_TBL_SIZE,
718*4882a593Smuzhiyun 					  &pp->cpb_tbl_dma, GFP_KERNEL);
719*4882a593Smuzhiyun 	if (!pp->cpb_tbl)
720*4882a593Smuzhiyun 		return -ENOMEM;
721*4882a593Smuzhiyun 
722*4882a593Smuzhiyun 	init_port(ap);
723*4882a593Smuzhiyun 
724*4882a593Smuzhiyun 	return 0;
725*4882a593Smuzhiyun }
726*4882a593Smuzhiyun 
727*4882a593Smuzhiyun static struct ata_port_operations inic_port_ops = {
728*4882a593Smuzhiyun 	.inherits		= &sata_port_ops,
729*4882a593Smuzhiyun 
730*4882a593Smuzhiyun 	.check_atapi_dma	= inic_check_atapi_dma,
731*4882a593Smuzhiyun 	.qc_prep		= inic_qc_prep,
732*4882a593Smuzhiyun 	.qc_issue		= inic_qc_issue,
733*4882a593Smuzhiyun 	.qc_fill_rtf		= inic_qc_fill_rtf,
734*4882a593Smuzhiyun 
735*4882a593Smuzhiyun 	.freeze			= inic_freeze,
736*4882a593Smuzhiyun 	.thaw			= inic_thaw,
737*4882a593Smuzhiyun 	.hardreset		= inic_hardreset,
738*4882a593Smuzhiyun 	.error_handler		= inic_error_handler,
739*4882a593Smuzhiyun 	.post_internal_cmd	= inic_post_internal_cmd,
740*4882a593Smuzhiyun 
741*4882a593Smuzhiyun 	.scr_read		= inic_scr_read,
742*4882a593Smuzhiyun 	.scr_write		= inic_scr_write,
743*4882a593Smuzhiyun 
744*4882a593Smuzhiyun 	.port_resume		= inic_port_resume,
745*4882a593Smuzhiyun 	.port_start		= inic_port_start,
746*4882a593Smuzhiyun };
747*4882a593Smuzhiyun 
748*4882a593Smuzhiyun static const struct ata_port_info inic_port_info = {
749*4882a593Smuzhiyun 	.flags			= ATA_FLAG_SATA | ATA_FLAG_PIO_DMA,
750*4882a593Smuzhiyun 	.pio_mask		= ATA_PIO4,
751*4882a593Smuzhiyun 	.mwdma_mask		= ATA_MWDMA2,
752*4882a593Smuzhiyun 	.udma_mask		= ATA_UDMA6,
753*4882a593Smuzhiyun 	.port_ops		= &inic_port_ops
754*4882a593Smuzhiyun };
755*4882a593Smuzhiyun 
init_controller(void __iomem * mmio_base,u16 hctl)756*4882a593Smuzhiyun static int init_controller(void __iomem *mmio_base, u16 hctl)
757*4882a593Smuzhiyun {
758*4882a593Smuzhiyun 	int i;
759*4882a593Smuzhiyun 	u16 val;
760*4882a593Smuzhiyun 
761*4882a593Smuzhiyun 	hctl &= ~HCTL_KNOWN_BITS;
762*4882a593Smuzhiyun 
763*4882a593Smuzhiyun 	/* Soft reset whole controller.  Spec says reset duration is 3
764*4882a593Smuzhiyun 	 * PCI clocks, be generous and give it 10ms.
765*4882a593Smuzhiyun 	 */
766*4882a593Smuzhiyun 	writew(hctl | HCTL_SOFTRST, mmio_base + HOST_CTL);
767*4882a593Smuzhiyun 	readw(mmio_base + HOST_CTL); /* flush */
768*4882a593Smuzhiyun 
769*4882a593Smuzhiyun 	for (i = 0; i < 10; i++) {
770*4882a593Smuzhiyun 		msleep(1);
771*4882a593Smuzhiyun 		val = readw(mmio_base + HOST_CTL);
772*4882a593Smuzhiyun 		if (!(val & HCTL_SOFTRST))
773*4882a593Smuzhiyun 			break;
774*4882a593Smuzhiyun 	}
775*4882a593Smuzhiyun 
776*4882a593Smuzhiyun 	if (val & HCTL_SOFTRST)
777*4882a593Smuzhiyun 		return -EIO;
778*4882a593Smuzhiyun 
779*4882a593Smuzhiyun 	/* mask all interrupts and reset ports */
780*4882a593Smuzhiyun 	for (i = 0; i < NR_PORTS; i++) {
781*4882a593Smuzhiyun 		void __iomem *port_base = mmio_base + i * PORT_SIZE;
782*4882a593Smuzhiyun 
783*4882a593Smuzhiyun 		writeb(0xff, port_base + PORT_IRQ_MASK);
784*4882a593Smuzhiyun 		inic_reset_port(port_base);
785*4882a593Smuzhiyun 	}
786*4882a593Smuzhiyun 
787*4882a593Smuzhiyun 	/* port IRQ is masked now, unmask global IRQ */
788*4882a593Smuzhiyun 	writew(hctl & ~HCTL_IRQOFF, mmio_base + HOST_CTL);
789*4882a593Smuzhiyun 	val = readw(mmio_base + HOST_IRQ_MASK);
790*4882a593Smuzhiyun 	val &= ~(HIRQ_PORT0 | HIRQ_PORT1);
791*4882a593Smuzhiyun 	writew(val, mmio_base + HOST_IRQ_MASK);
792*4882a593Smuzhiyun 
793*4882a593Smuzhiyun 	return 0;
794*4882a593Smuzhiyun }
795*4882a593Smuzhiyun 
796*4882a593Smuzhiyun #ifdef CONFIG_PM_SLEEP
inic_pci_device_resume(struct pci_dev * pdev)797*4882a593Smuzhiyun static int inic_pci_device_resume(struct pci_dev *pdev)
798*4882a593Smuzhiyun {
799*4882a593Smuzhiyun 	struct ata_host *host = pci_get_drvdata(pdev);
800*4882a593Smuzhiyun 	struct inic_host_priv *hpriv = host->private_data;
801*4882a593Smuzhiyun 	int rc;
802*4882a593Smuzhiyun 
803*4882a593Smuzhiyun 	rc = ata_pci_device_do_resume(pdev);
804*4882a593Smuzhiyun 	if (rc)
805*4882a593Smuzhiyun 		return rc;
806*4882a593Smuzhiyun 
807*4882a593Smuzhiyun 	if (pdev->dev.power.power_state.event == PM_EVENT_SUSPEND) {
808*4882a593Smuzhiyun 		rc = init_controller(hpriv->mmio_base, hpriv->cached_hctl);
809*4882a593Smuzhiyun 		if (rc)
810*4882a593Smuzhiyun 			return rc;
811*4882a593Smuzhiyun 	}
812*4882a593Smuzhiyun 
813*4882a593Smuzhiyun 	ata_host_resume(host);
814*4882a593Smuzhiyun 
815*4882a593Smuzhiyun 	return 0;
816*4882a593Smuzhiyun }
817*4882a593Smuzhiyun #endif
818*4882a593Smuzhiyun 
inic_init_one(struct pci_dev * pdev,const struct pci_device_id * ent)819*4882a593Smuzhiyun static int inic_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
820*4882a593Smuzhiyun {
821*4882a593Smuzhiyun 	const struct ata_port_info *ppi[] = { &inic_port_info, NULL };
822*4882a593Smuzhiyun 	struct ata_host *host;
823*4882a593Smuzhiyun 	struct inic_host_priv *hpriv;
824*4882a593Smuzhiyun 	void __iomem * const *iomap;
825*4882a593Smuzhiyun 	int mmio_bar;
826*4882a593Smuzhiyun 	int i, rc;
827*4882a593Smuzhiyun 
828*4882a593Smuzhiyun 	ata_print_version_once(&pdev->dev, DRV_VERSION);
829*4882a593Smuzhiyun 
830*4882a593Smuzhiyun 	dev_alert(&pdev->dev, "inic162x support is broken with common data corruption issues and will be disabled by default, contact linux-ide@vger.kernel.org if in production use\n");
831*4882a593Smuzhiyun 
832*4882a593Smuzhiyun 	/* alloc host */
833*4882a593Smuzhiyun 	host = ata_host_alloc_pinfo(&pdev->dev, ppi, NR_PORTS);
834*4882a593Smuzhiyun 	hpriv = devm_kzalloc(&pdev->dev, sizeof(*hpriv), GFP_KERNEL);
835*4882a593Smuzhiyun 	if (!host || !hpriv)
836*4882a593Smuzhiyun 		return -ENOMEM;
837*4882a593Smuzhiyun 
838*4882a593Smuzhiyun 	host->private_data = hpriv;
839*4882a593Smuzhiyun 
840*4882a593Smuzhiyun 	/* Acquire resources and fill host.  Note that PCI and cardbus
841*4882a593Smuzhiyun 	 * use different BARs.
842*4882a593Smuzhiyun 	 */
843*4882a593Smuzhiyun 	rc = pcim_enable_device(pdev);
844*4882a593Smuzhiyun 	if (rc)
845*4882a593Smuzhiyun 		return rc;
846*4882a593Smuzhiyun 
847*4882a593Smuzhiyun 	if (pci_resource_flags(pdev, MMIO_BAR_PCI) & IORESOURCE_MEM)
848*4882a593Smuzhiyun 		mmio_bar = MMIO_BAR_PCI;
849*4882a593Smuzhiyun 	else
850*4882a593Smuzhiyun 		mmio_bar = MMIO_BAR_CARDBUS;
851*4882a593Smuzhiyun 
852*4882a593Smuzhiyun 	rc = pcim_iomap_regions(pdev, 1 << mmio_bar, DRV_NAME);
853*4882a593Smuzhiyun 	if (rc)
854*4882a593Smuzhiyun 		return rc;
855*4882a593Smuzhiyun 	host->iomap = iomap = pcim_iomap_table(pdev);
856*4882a593Smuzhiyun 	hpriv->mmio_base = iomap[mmio_bar];
857*4882a593Smuzhiyun 	hpriv->cached_hctl = readw(hpriv->mmio_base + HOST_CTL);
858*4882a593Smuzhiyun 
859*4882a593Smuzhiyun 	for (i = 0; i < NR_PORTS; i++) {
860*4882a593Smuzhiyun 		struct ata_port *ap = host->ports[i];
861*4882a593Smuzhiyun 
862*4882a593Smuzhiyun 		ata_port_pbar_desc(ap, mmio_bar, -1, "mmio");
863*4882a593Smuzhiyun 		ata_port_pbar_desc(ap, mmio_bar, i * PORT_SIZE, "port");
864*4882a593Smuzhiyun 	}
865*4882a593Smuzhiyun 
866*4882a593Smuzhiyun 	/* Set dma_mask.  This devices doesn't support 64bit addressing. */
867*4882a593Smuzhiyun 	rc = dma_set_mask_and_coherent(&pdev->dev, DMA_BIT_MASK(32));
868*4882a593Smuzhiyun 	if (rc) {
869*4882a593Smuzhiyun 		dev_err(&pdev->dev, "32-bit DMA enable failed\n");
870*4882a593Smuzhiyun 		return rc;
871*4882a593Smuzhiyun 	}
872*4882a593Smuzhiyun 
873*4882a593Smuzhiyun 	rc = init_controller(hpriv->mmio_base, hpriv->cached_hctl);
874*4882a593Smuzhiyun 	if (rc) {
875*4882a593Smuzhiyun 		dev_err(&pdev->dev, "failed to initialize controller\n");
876*4882a593Smuzhiyun 		return rc;
877*4882a593Smuzhiyun 	}
878*4882a593Smuzhiyun 
879*4882a593Smuzhiyun 	pci_set_master(pdev);
880*4882a593Smuzhiyun 	return ata_host_activate(host, pdev->irq, inic_interrupt, IRQF_SHARED,
881*4882a593Smuzhiyun 				 &inic_sht);
882*4882a593Smuzhiyun }
883*4882a593Smuzhiyun 
884*4882a593Smuzhiyun static const struct pci_device_id inic_pci_tbl[] = {
885*4882a593Smuzhiyun 	{ PCI_VDEVICE(INIT, 0x1622), },
886*4882a593Smuzhiyun 	{ },
887*4882a593Smuzhiyun };
888*4882a593Smuzhiyun 
889*4882a593Smuzhiyun static struct pci_driver inic_pci_driver = {
890*4882a593Smuzhiyun 	.name 		= DRV_NAME,
891*4882a593Smuzhiyun 	.id_table	= inic_pci_tbl,
892*4882a593Smuzhiyun #ifdef CONFIG_PM_SLEEP
893*4882a593Smuzhiyun 	.suspend	= ata_pci_device_suspend,
894*4882a593Smuzhiyun 	.resume		= inic_pci_device_resume,
895*4882a593Smuzhiyun #endif
896*4882a593Smuzhiyun 	.probe 		= inic_init_one,
897*4882a593Smuzhiyun 	.remove		= ata_pci_remove_one,
898*4882a593Smuzhiyun };
899*4882a593Smuzhiyun 
900*4882a593Smuzhiyun module_pci_driver(inic_pci_driver);
901*4882a593Smuzhiyun 
902*4882a593Smuzhiyun MODULE_AUTHOR("Tejun Heo");
903*4882a593Smuzhiyun MODULE_DESCRIPTION("low-level driver for Initio 162x SATA");
904*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
905*4882a593Smuzhiyun MODULE_DEVICE_TABLE(pci, inic_pci_tbl);
906*4882a593Smuzhiyun MODULE_VERSION(DRV_VERSION);
907