xref: /OK3568_Linux_fs/kernel/drivers/ata/sata_gemini.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Cortina Systems Gemini SATA bridge add-on to Faraday FTIDE010
4*4882a593Smuzhiyun  * Copyright (C) 2017 Linus Walleij <linus.walleij@linaro.org>
5*4882a593Smuzhiyun  */
6*4882a593Smuzhiyun 
7*4882a593Smuzhiyun #include <linux/init.h>
8*4882a593Smuzhiyun #include <linux/module.h>
9*4882a593Smuzhiyun #include <linux/platform_device.h>
10*4882a593Smuzhiyun #include <linux/bitops.h>
11*4882a593Smuzhiyun #include <linux/mfd/syscon.h>
12*4882a593Smuzhiyun #include <linux/regmap.h>
13*4882a593Smuzhiyun #include <linux/delay.h>
14*4882a593Smuzhiyun #include <linux/reset.h>
15*4882a593Smuzhiyun #include <linux/of_address.h>
16*4882a593Smuzhiyun #include <linux/of_device.h>
17*4882a593Smuzhiyun #include <linux/clk.h>
18*4882a593Smuzhiyun #include <linux/io.h>
19*4882a593Smuzhiyun #include <linux/pinctrl/consumer.h>
20*4882a593Smuzhiyun #include "sata_gemini.h"
21*4882a593Smuzhiyun 
22*4882a593Smuzhiyun #define DRV_NAME "gemini_sata_bridge"
23*4882a593Smuzhiyun 
24*4882a593Smuzhiyun /**
25*4882a593Smuzhiyun  * struct sata_gemini - a state container for a Gemini SATA bridge
26*4882a593Smuzhiyun  * @dev: the containing device
27*4882a593Smuzhiyun  * @base: remapped I/O memory base
28*4882a593Smuzhiyun  * @muxmode: the current muxing mode
29*4882a593Smuzhiyun  * @ide_pins: if the device is using the plain IDE interface pins
30*4882a593Smuzhiyun  * @sata_bridge: if the device enables the SATA bridge
31*4882a593Smuzhiyun  * @sata0_reset: SATA0 reset handler
32*4882a593Smuzhiyun  * @sata1_reset: SATA1 reset handler
33*4882a593Smuzhiyun  * @sata0_pclk: SATA0 PCLK handler
34*4882a593Smuzhiyun  * @sata1_pclk: SATA1 PCLK handler
35*4882a593Smuzhiyun  */
36*4882a593Smuzhiyun struct sata_gemini {
37*4882a593Smuzhiyun 	struct device *dev;
38*4882a593Smuzhiyun 	void __iomem *base;
39*4882a593Smuzhiyun 	enum gemini_muxmode muxmode;
40*4882a593Smuzhiyun 	bool ide_pins;
41*4882a593Smuzhiyun 	bool sata_bridge;
42*4882a593Smuzhiyun 	struct reset_control *sata0_reset;
43*4882a593Smuzhiyun 	struct reset_control *sata1_reset;
44*4882a593Smuzhiyun 	struct clk *sata0_pclk;
45*4882a593Smuzhiyun 	struct clk *sata1_pclk;
46*4882a593Smuzhiyun };
47*4882a593Smuzhiyun 
48*4882a593Smuzhiyun /* Miscellaneous Control Register */
49*4882a593Smuzhiyun #define GEMINI_GLOBAL_MISC_CTRL		0x30
50*4882a593Smuzhiyun /*
51*4882a593Smuzhiyun  * Values of IDE IOMUX bits in the misc control register
52*4882a593Smuzhiyun  *
53*4882a593Smuzhiyun  * Bits 26:24 are "IDE IO Select", which decides what SATA
54*4882a593Smuzhiyun  * adapters are connected to which of the two IDE/ATA
55*4882a593Smuzhiyun  * controllers in the Gemini. We can connect the two IDE blocks
56*4882a593Smuzhiyun  * to one SATA adapter each, both acting as master, or one IDE
57*4882a593Smuzhiyun  * blocks to two SATA adapters so the IDE block can act in a
58*4882a593Smuzhiyun  * master/slave configuration.
59*4882a593Smuzhiyun  *
60*4882a593Smuzhiyun  * We also bring out different blocks on the actual IDE
61*4882a593Smuzhiyun  * pins (not SATA pins) if (and only if) these are muxed in.
62*4882a593Smuzhiyun  *
63*4882a593Smuzhiyun  * 111-100 - Reserved
64*4882a593Smuzhiyun  * Mode 0: 000 - ata0 master <-> sata0
65*4882a593Smuzhiyun  *               ata1 master <-> sata1
66*4882a593Smuzhiyun  *               ata0 slave interface brought out on IDE pads
67*4882a593Smuzhiyun  * Mode 1: 001 - ata0 master <-> sata0
68*4882a593Smuzhiyun  *               ata1 master <-> sata1
69*4882a593Smuzhiyun  *               ata1 slave interface brought out on IDE pads
70*4882a593Smuzhiyun  * Mode 2: 010 - ata1 master <-> sata1
71*4882a593Smuzhiyun  *               ata1 slave  <-> sata0
72*4882a593Smuzhiyun  *               ata0 master and slave interfaces brought out
73*4882a593Smuzhiyun  *                    on IDE pads
74*4882a593Smuzhiyun  * Mode 3: 011 - ata0 master <-> sata0
75*4882a593Smuzhiyun  *               ata1 slave  <-> sata1
76*4882a593Smuzhiyun  *               ata1 master and slave interfaces brought out
77*4882a593Smuzhiyun  *                    on IDE pads
78*4882a593Smuzhiyun  */
79*4882a593Smuzhiyun #define GEMINI_IDE_IOMUX_MASK			(7 << 24)
80*4882a593Smuzhiyun #define GEMINI_IDE_IOMUX_MODE0			(0 << 24)
81*4882a593Smuzhiyun #define GEMINI_IDE_IOMUX_MODE1			(1 << 24)
82*4882a593Smuzhiyun #define GEMINI_IDE_IOMUX_MODE2			(2 << 24)
83*4882a593Smuzhiyun #define GEMINI_IDE_IOMUX_MODE3			(3 << 24)
84*4882a593Smuzhiyun #define GEMINI_IDE_IOMUX_SHIFT			(24)
85*4882a593Smuzhiyun 
86*4882a593Smuzhiyun /*
87*4882a593Smuzhiyun  * Registers directly controlling the PATA<->SATA adapters
88*4882a593Smuzhiyun  */
89*4882a593Smuzhiyun #define GEMINI_SATA_ID				0x00
90*4882a593Smuzhiyun #define GEMINI_SATA_PHY_ID			0x04
91*4882a593Smuzhiyun #define GEMINI_SATA0_STATUS			0x08
92*4882a593Smuzhiyun #define GEMINI_SATA1_STATUS			0x0c
93*4882a593Smuzhiyun #define GEMINI_SATA0_CTRL			0x18
94*4882a593Smuzhiyun #define GEMINI_SATA1_CTRL			0x1c
95*4882a593Smuzhiyun 
96*4882a593Smuzhiyun #define GEMINI_SATA_STATUS_BIST_DONE		BIT(5)
97*4882a593Smuzhiyun #define GEMINI_SATA_STATUS_BIST_OK		BIT(4)
98*4882a593Smuzhiyun #define GEMINI_SATA_STATUS_PHY_READY		BIT(0)
99*4882a593Smuzhiyun 
100*4882a593Smuzhiyun #define GEMINI_SATA_CTRL_PHY_BIST_EN		BIT(14)
101*4882a593Smuzhiyun #define GEMINI_SATA_CTRL_PHY_FORCE_IDLE		BIT(13)
102*4882a593Smuzhiyun #define GEMINI_SATA_CTRL_PHY_FORCE_READY	BIT(12)
103*4882a593Smuzhiyun #define GEMINI_SATA_CTRL_PHY_AFE_LOOP_EN	BIT(10)
104*4882a593Smuzhiyun #define GEMINI_SATA_CTRL_PHY_DIG_LOOP_EN	BIT(9)
105*4882a593Smuzhiyun #define GEMINI_SATA_CTRL_HOTPLUG_DETECT_EN	BIT(4)
106*4882a593Smuzhiyun #define GEMINI_SATA_CTRL_ATAPI_EN		BIT(3)
107*4882a593Smuzhiyun #define GEMINI_SATA_CTRL_BUS_WITH_20		BIT(2)
108*4882a593Smuzhiyun #define GEMINI_SATA_CTRL_SLAVE_EN		BIT(1)
109*4882a593Smuzhiyun #define GEMINI_SATA_CTRL_EN			BIT(0)
110*4882a593Smuzhiyun 
111*4882a593Smuzhiyun /*
112*4882a593Smuzhiyun  * There is only ever one instance of this bridge on a system,
113*4882a593Smuzhiyun  * so create a singleton so that the FTIDE010 instances can grab
114*4882a593Smuzhiyun  * a reference to it.
115*4882a593Smuzhiyun  */
116*4882a593Smuzhiyun static struct sata_gemini *sg_singleton;
117*4882a593Smuzhiyun 
gemini_sata_bridge_get(void)118*4882a593Smuzhiyun struct sata_gemini *gemini_sata_bridge_get(void)
119*4882a593Smuzhiyun {
120*4882a593Smuzhiyun 	if (sg_singleton)
121*4882a593Smuzhiyun 		return sg_singleton;
122*4882a593Smuzhiyun 	return ERR_PTR(-EPROBE_DEFER);
123*4882a593Smuzhiyun }
124*4882a593Smuzhiyun EXPORT_SYMBOL(gemini_sata_bridge_get);
125*4882a593Smuzhiyun 
gemini_sata_bridge_enabled(struct sata_gemini * sg,bool is_ata1)126*4882a593Smuzhiyun bool gemini_sata_bridge_enabled(struct sata_gemini *sg, bool is_ata1)
127*4882a593Smuzhiyun {
128*4882a593Smuzhiyun 	if (!sg->sata_bridge)
129*4882a593Smuzhiyun 		return false;
130*4882a593Smuzhiyun 	/*
131*4882a593Smuzhiyun 	 * In muxmode 2 and 3 one of the ATA controllers is
132*4882a593Smuzhiyun 	 * actually not connected to any SATA bridge.
133*4882a593Smuzhiyun 	 */
134*4882a593Smuzhiyun 	if ((sg->muxmode == GEMINI_MUXMODE_2) &&
135*4882a593Smuzhiyun 	    !is_ata1)
136*4882a593Smuzhiyun 		return false;
137*4882a593Smuzhiyun 	if ((sg->muxmode == GEMINI_MUXMODE_3) &&
138*4882a593Smuzhiyun 	    is_ata1)
139*4882a593Smuzhiyun 		return false;
140*4882a593Smuzhiyun 
141*4882a593Smuzhiyun 	return true;
142*4882a593Smuzhiyun }
143*4882a593Smuzhiyun EXPORT_SYMBOL(gemini_sata_bridge_enabled);
144*4882a593Smuzhiyun 
gemini_sata_get_muxmode(struct sata_gemini * sg)145*4882a593Smuzhiyun enum gemini_muxmode gemini_sata_get_muxmode(struct sata_gemini *sg)
146*4882a593Smuzhiyun {
147*4882a593Smuzhiyun 	return sg->muxmode;
148*4882a593Smuzhiyun }
149*4882a593Smuzhiyun EXPORT_SYMBOL(gemini_sata_get_muxmode);
150*4882a593Smuzhiyun 
gemini_sata_setup_bridge(struct sata_gemini * sg,unsigned int bridge)151*4882a593Smuzhiyun static int gemini_sata_setup_bridge(struct sata_gemini *sg,
152*4882a593Smuzhiyun 				    unsigned int bridge)
153*4882a593Smuzhiyun {
154*4882a593Smuzhiyun 	unsigned long timeout = jiffies + (HZ * 1);
155*4882a593Smuzhiyun 	bool bridge_online;
156*4882a593Smuzhiyun 	u32 val;
157*4882a593Smuzhiyun 
158*4882a593Smuzhiyun 	if (bridge == 0) {
159*4882a593Smuzhiyun 		val = GEMINI_SATA_CTRL_HOTPLUG_DETECT_EN | GEMINI_SATA_CTRL_EN;
160*4882a593Smuzhiyun 		/* SATA0 slave mode is only used in muxmode 2 */
161*4882a593Smuzhiyun 		if (sg->muxmode == GEMINI_MUXMODE_2)
162*4882a593Smuzhiyun 			val |= GEMINI_SATA_CTRL_SLAVE_EN;
163*4882a593Smuzhiyun 		writel(val, sg->base + GEMINI_SATA0_CTRL);
164*4882a593Smuzhiyun 	} else {
165*4882a593Smuzhiyun 		val = GEMINI_SATA_CTRL_HOTPLUG_DETECT_EN | GEMINI_SATA_CTRL_EN;
166*4882a593Smuzhiyun 		/* SATA1 slave mode is only used in muxmode 3 */
167*4882a593Smuzhiyun 		if (sg->muxmode == GEMINI_MUXMODE_3)
168*4882a593Smuzhiyun 			val |= GEMINI_SATA_CTRL_SLAVE_EN;
169*4882a593Smuzhiyun 		writel(val, sg->base + GEMINI_SATA1_CTRL);
170*4882a593Smuzhiyun 	}
171*4882a593Smuzhiyun 
172*4882a593Smuzhiyun 	/* Vendor code waits 10 ms here */
173*4882a593Smuzhiyun 	msleep(10);
174*4882a593Smuzhiyun 
175*4882a593Smuzhiyun 	/* Wait for PHY to become ready */
176*4882a593Smuzhiyun 	do {
177*4882a593Smuzhiyun 		msleep(100);
178*4882a593Smuzhiyun 
179*4882a593Smuzhiyun 		if (bridge == 0)
180*4882a593Smuzhiyun 			val = readl(sg->base + GEMINI_SATA0_STATUS);
181*4882a593Smuzhiyun 		else
182*4882a593Smuzhiyun 			val = readl(sg->base + GEMINI_SATA1_STATUS);
183*4882a593Smuzhiyun 		if (val & GEMINI_SATA_STATUS_PHY_READY)
184*4882a593Smuzhiyun 			break;
185*4882a593Smuzhiyun 	} while (time_before(jiffies, timeout));
186*4882a593Smuzhiyun 
187*4882a593Smuzhiyun 	bridge_online = !!(val & GEMINI_SATA_STATUS_PHY_READY);
188*4882a593Smuzhiyun 
189*4882a593Smuzhiyun 	dev_info(sg->dev, "SATA%d PHY %s\n", bridge,
190*4882a593Smuzhiyun 		 bridge_online ? "ready" : "not ready");
191*4882a593Smuzhiyun 
192*4882a593Smuzhiyun 	return bridge_online ? 0: -ENODEV;
193*4882a593Smuzhiyun }
194*4882a593Smuzhiyun 
gemini_sata_start_bridge(struct sata_gemini * sg,unsigned int bridge)195*4882a593Smuzhiyun int gemini_sata_start_bridge(struct sata_gemini *sg, unsigned int bridge)
196*4882a593Smuzhiyun {
197*4882a593Smuzhiyun 	struct clk *pclk;
198*4882a593Smuzhiyun 	int ret;
199*4882a593Smuzhiyun 
200*4882a593Smuzhiyun 	if (bridge == 0)
201*4882a593Smuzhiyun 		pclk = sg->sata0_pclk;
202*4882a593Smuzhiyun 	else
203*4882a593Smuzhiyun 		pclk = sg->sata1_pclk;
204*4882a593Smuzhiyun 	clk_enable(pclk);
205*4882a593Smuzhiyun 	msleep(10);
206*4882a593Smuzhiyun 
207*4882a593Smuzhiyun 	/* Do not keep clocking a bridge that is not online */
208*4882a593Smuzhiyun 	ret = gemini_sata_setup_bridge(sg, bridge);
209*4882a593Smuzhiyun 	if (ret)
210*4882a593Smuzhiyun 		clk_disable(pclk);
211*4882a593Smuzhiyun 
212*4882a593Smuzhiyun 	return ret;
213*4882a593Smuzhiyun }
214*4882a593Smuzhiyun EXPORT_SYMBOL(gemini_sata_start_bridge);
215*4882a593Smuzhiyun 
gemini_sata_stop_bridge(struct sata_gemini * sg,unsigned int bridge)216*4882a593Smuzhiyun void gemini_sata_stop_bridge(struct sata_gemini *sg, unsigned int bridge)
217*4882a593Smuzhiyun {
218*4882a593Smuzhiyun 	if (bridge == 0)
219*4882a593Smuzhiyun 		clk_disable(sg->sata0_pclk);
220*4882a593Smuzhiyun 	else if (bridge == 1)
221*4882a593Smuzhiyun 		clk_disable(sg->sata1_pclk);
222*4882a593Smuzhiyun }
223*4882a593Smuzhiyun EXPORT_SYMBOL(gemini_sata_stop_bridge);
224*4882a593Smuzhiyun 
gemini_sata_reset_bridge(struct sata_gemini * sg,unsigned int bridge)225*4882a593Smuzhiyun int gemini_sata_reset_bridge(struct sata_gemini *sg,
226*4882a593Smuzhiyun 			     unsigned int bridge)
227*4882a593Smuzhiyun {
228*4882a593Smuzhiyun 	if (bridge == 0)
229*4882a593Smuzhiyun 		reset_control_reset(sg->sata0_reset);
230*4882a593Smuzhiyun 	else
231*4882a593Smuzhiyun 		reset_control_reset(sg->sata1_reset);
232*4882a593Smuzhiyun 	msleep(10);
233*4882a593Smuzhiyun 	return gemini_sata_setup_bridge(sg, bridge);
234*4882a593Smuzhiyun }
235*4882a593Smuzhiyun EXPORT_SYMBOL(gemini_sata_reset_bridge);
236*4882a593Smuzhiyun 
gemini_sata_bridge_init(struct sata_gemini * sg)237*4882a593Smuzhiyun static int gemini_sata_bridge_init(struct sata_gemini *sg)
238*4882a593Smuzhiyun {
239*4882a593Smuzhiyun 	struct device *dev = sg->dev;
240*4882a593Smuzhiyun 	u32 sata_id, sata_phy_id;
241*4882a593Smuzhiyun 	int ret;
242*4882a593Smuzhiyun 
243*4882a593Smuzhiyun 	sg->sata0_pclk = devm_clk_get(dev, "SATA0_PCLK");
244*4882a593Smuzhiyun 	if (IS_ERR(sg->sata0_pclk)) {
245*4882a593Smuzhiyun 		dev_err(dev, "no SATA0 PCLK");
246*4882a593Smuzhiyun 		return -ENODEV;
247*4882a593Smuzhiyun 	}
248*4882a593Smuzhiyun 	sg->sata1_pclk = devm_clk_get(dev, "SATA1_PCLK");
249*4882a593Smuzhiyun 	if (IS_ERR(sg->sata1_pclk)) {
250*4882a593Smuzhiyun 		dev_err(dev, "no SATA1 PCLK");
251*4882a593Smuzhiyun 		return -ENODEV;
252*4882a593Smuzhiyun 	}
253*4882a593Smuzhiyun 
254*4882a593Smuzhiyun 	ret = clk_prepare_enable(sg->sata0_pclk);
255*4882a593Smuzhiyun 	if (ret) {
256*4882a593Smuzhiyun 		pr_err("failed to enable SATA0 PCLK\n");
257*4882a593Smuzhiyun 		return ret;
258*4882a593Smuzhiyun 	}
259*4882a593Smuzhiyun 	ret = clk_prepare_enable(sg->sata1_pclk);
260*4882a593Smuzhiyun 	if (ret) {
261*4882a593Smuzhiyun 		pr_err("failed to enable SATA1 PCLK\n");
262*4882a593Smuzhiyun 		clk_disable_unprepare(sg->sata0_pclk);
263*4882a593Smuzhiyun 		return ret;
264*4882a593Smuzhiyun 	}
265*4882a593Smuzhiyun 
266*4882a593Smuzhiyun 	sg->sata0_reset = devm_reset_control_get_exclusive(dev, "sata0");
267*4882a593Smuzhiyun 	if (IS_ERR(sg->sata0_reset)) {
268*4882a593Smuzhiyun 		dev_err(dev, "no SATA0 reset controller\n");
269*4882a593Smuzhiyun 		clk_disable_unprepare(sg->sata1_pclk);
270*4882a593Smuzhiyun 		clk_disable_unprepare(sg->sata0_pclk);
271*4882a593Smuzhiyun 		return PTR_ERR(sg->sata0_reset);
272*4882a593Smuzhiyun 	}
273*4882a593Smuzhiyun 	sg->sata1_reset = devm_reset_control_get_exclusive(dev, "sata1");
274*4882a593Smuzhiyun 	if (IS_ERR(sg->sata1_reset)) {
275*4882a593Smuzhiyun 		dev_err(dev, "no SATA1 reset controller\n");
276*4882a593Smuzhiyun 		clk_disable_unprepare(sg->sata1_pclk);
277*4882a593Smuzhiyun 		clk_disable_unprepare(sg->sata0_pclk);
278*4882a593Smuzhiyun 		return PTR_ERR(sg->sata1_reset);
279*4882a593Smuzhiyun 	}
280*4882a593Smuzhiyun 
281*4882a593Smuzhiyun 	sata_id = readl(sg->base + GEMINI_SATA_ID);
282*4882a593Smuzhiyun 	sata_phy_id = readl(sg->base + GEMINI_SATA_PHY_ID);
283*4882a593Smuzhiyun 	sg->sata_bridge = true;
284*4882a593Smuzhiyun 	clk_disable(sg->sata0_pclk);
285*4882a593Smuzhiyun 	clk_disable(sg->sata1_pclk);
286*4882a593Smuzhiyun 
287*4882a593Smuzhiyun 	dev_info(dev, "SATA ID %08x, PHY ID: %08x\n", sata_id, sata_phy_id);
288*4882a593Smuzhiyun 
289*4882a593Smuzhiyun 	return 0;
290*4882a593Smuzhiyun }
291*4882a593Smuzhiyun 
gemini_setup_ide_pins(struct device * dev)292*4882a593Smuzhiyun static int gemini_setup_ide_pins(struct device *dev)
293*4882a593Smuzhiyun {
294*4882a593Smuzhiyun 	struct pinctrl *p;
295*4882a593Smuzhiyun 	struct pinctrl_state *ide_state;
296*4882a593Smuzhiyun 	int ret;
297*4882a593Smuzhiyun 
298*4882a593Smuzhiyun 	p = devm_pinctrl_get(dev);
299*4882a593Smuzhiyun 	if (IS_ERR(p))
300*4882a593Smuzhiyun 		return PTR_ERR(p);
301*4882a593Smuzhiyun 
302*4882a593Smuzhiyun 	ide_state = pinctrl_lookup_state(p, "ide");
303*4882a593Smuzhiyun 	if (IS_ERR(ide_state))
304*4882a593Smuzhiyun 		return PTR_ERR(ide_state);
305*4882a593Smuzhiyun 
306*4882a593Smuzhiyun 	ret = pinctrl_select_state(p, ide_state);
307*4882a593Smuzhiyun 	if (ret) {
308*4882a593Smuzhiyun 		dev_err(dev, "could not select IDE state\n");
309*4882a593Smuzhiyun 		return ret;
310*4882a593Smuzhiyun 	}
311*4882a593Smuzhiyun 
312*4882a593Smuzhiyun 	return 0;
313*4882a593Smuzhiyun }
314*4882a593Smuzhiyun 
gemini_sata_probe(struct platform_device * pdev)315*4882a593Smuzhiyun static int gemini_sata_probe(struct platform_device *pdev)
316*4882a593Smuzhiyun {
317*4882a593Smuzhiyun 	struct device *dev = &pdev->dev;
318*4882a593Smuzhiyun 	struct device_node *np = dev->of_node;
319*4882a593Smuzhiyun 	struct sata_gemini *sg;
320*4882a593Smuzhiyun 	struct regmap *map;
321*4882a593Smuzhiyun 	struct resource *res;
322*4882a593Smuzhiyun 	enum gemini_muxmode muxmode;
323*4882a593Smuzhiyun 	u32 gmode;
324*4882a593Smuzhiyun 	u32 gmask;
325*4882a593Smuzhiyun 	int ret;
326*4882a593Smuzhiyun 
327*4882a593Smuzhiyun 	sg = devm_kzalloc(dev, sizeof(*sg), GFP_KERNEL);
328*4882a593Smuzhiyun 	if (!sg)
329*4882a593Smuzhiyun 		return -ENOMEM;
330*4882a593Smuzhiyun 	sg->dev = dev;
331*4882a593Smuzhiyun 
332*4882a593Smuzhiyun 	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
333*4882a593Smuzhiyun 	if (!res)
334*4882a593Smuzhiyun 		return -ENODEV;
335*4882a593Smuzhiyun 
336*4882a593Smuzhiyun 	sg->base = devm_ioremap_resource(dev, res);
337*4882a593Smuzhiyun 	if (IS_ERR(sg->base))
338*4882a593Smuzhiyun 		return PTR_ERR(sg->base);
339*4882a593Smuzhiyun 
340*4882a593Smuzhiyun 	map = syscon_regmap_lookup_by_phandle(np, "syscon");
341*4882a593Smuzhiyun 	if (IS_ERR(map)) {
342*4882a593Smuzhiyun 		dev_err(dev, "no global syscon\n");
343*4882a593Smuzhiyun 		return PTR_ERR(map);
344*4882a593Smuzhiyun 	}
345*4882a593Smuzhiyun 
346*4882a593Smuzhiyun 	/* Set up the SATA bridge if need be */
347*4882a593Smuzhiyun 	if (of_property_read_bool(np, "cortina,gemini-enable-sata-bridge")) {
348*4882a593Smuzhiyun 		ret = gemini_sata_bridge_init(sg);
349*4882a593Smuzhiyun 		if (ret)
350*4882a593Smuzhiyun 			return ret;
351*4882a593Smuzhiyun 	}
352*4882a593Smuzhiyun 
353*4882a593Smuzhiyun 	if (of_property_read_bool(np, "cortina,gemini-enable-ide-pins"))
354*4882a593Smuzhiyun 		sg->ide_pins = true;
355*4882a593Smuzhiyun 
356*4882a593Smuzhiyun 	if (!sg->sata_bridge && !sg->ide_pins) {
357*4882a593Smuzhiyun 		dev_err(dev, "neither SATA bridge or IDE output enabled\n");
358*4882a593Smuzhiyun 		ret = -EINVAL;
359*4882a593Smuzhiyun 		goto out_unprep_clk;
360*4882a593Smuzhiyun 	}
361*4882a593Smuzhiyun 
362*4882a593Smuzhiyun 	ret = of_property_read_u32(np, "cortina,gemini-ata-muxmode", &muxmode);
363*4882a593Smuzhiyun 	if (ret) {
364*4882a593Smuzhiyun 		dev_err(dev, "could not parse ATA muxmode\n");
365*4882a593Smuzhiyun 		goto out_unprep_clk;
366*4882a593Smuzhiyun 	}
367*4882a593Smuzhiyun 	if (muxmode > GEMINI_MUXMODE_3) {
368*4882a593Smuzhiyun 		dev_err(dev, "illegal muxmode %d\n", muxmode);
369*4882a593Smuzhiyun 		ret = -EINVAL;
370*4882a593Smuzhiyun 		goto out_unprep_clk;
371*4882a593Smuzhiyun 	}
372*4882a593Smuzhiyun 	sg->muxmode = muxmode;
373*4882a593Smuzhiyun 	gmask = GEMINI_IDE_IOMUX_MASK;
374*4882a593Smuzhiyun 	gmode = (muxmode << GEMINI_IDE_IOMUX_SHIFT);
375*4882a593Smuzhiyun 
376*4882a593Smuzhiyun 	ret = regmap_update_bits(map, GEMINI_GLOBAL_MISC_CTRL, gmask, gmode);
377*4882a593Smuzhiyun 	if (ret) {
378*4882a593Smuzhiyun 		dev_err(dev, "unable to set up IDE muxing\n");
379*4882a593Smuzhiyun 		ret = -ENODEV;
380*4882a593Smuzhiyun 		goto out_unprep_clk;
381*4882a593Smuzhiyun 	}
382*4882a593Smuzhiyun 
383*4882a593Smuzhiyun 	/*
384*4882a593Smuzhiyun 	 * Route out the IDE pins if desired.
385*4882a593Smuzhiyun 	 * This is done by looking up a special pin control state called
386*4882a593Smuzhiyun 	 * "ide" that will route out the IDE pins.
387*4882a593Smuzhiyun 	 */
388*4882a593Smuzhiyun 	if (sg->ide_pins) {
389*4882a593Smuzhiyun 		ret = gemini_setup_ide_pins(dev);
390*4882a593Smuzhiyun 		if (ret)
391*4882a593Smuzhiyun 			return ret;
392*4882a593Smuzhiyun 	}
393*4882a593Smuzhiyun 
394*4882a593Smuzhiyun 	dev_info(dev, "set up the Gemini IDE/SATA nexus\n");
395*4882a593Smuzhiyun 	platform_set_drvdata(pdev, sg);
396*4882a593Smuzhiyun 	sg_singleton = sg;
397*4882a593Smuzhiyun 
398*4882a593Smuzhiyun 	return 0;
399*4882a593Smuzhiyun 
400*4882a593Smuzhiyun out_unprep_clk:
401*4882a593Smuzhiyun 	if (sg->sata_bridge) {
402*4882a593Smuzhiyun 		clk_unprepare(sg->sata1_pclk);
403*4882a593Smuzhiyun 		clk_unprepare(sg->sata0_pclk);
404*4882a593Smuzhiyun 	}
405*4882a593Smuzhiyun 	return ret;
406*4882a593Smuzhiyun }
407*4882a593Smuzhiyun 
gemini_sata_remove(struct platform_device * pdev)408*4882a593Smuzhiyun static int gemini_sata_remove(struct platform_device *pdev)
409*4882a593Smuzhiyun {
410*4882a593Smuzhiyun 	struct sata_gemini *sg = platform_get_drvdata(pdev);
411*4882a593Smuzhiyun 
412*4882a593Smuzhiyun 	if (sg->sata_bridge) {
413*4882a593Smuzhiyun 		clk_unprepare(sg->sata1_pclk);
414*4882a593Smuzhiyun 		clk_unprepare(sg->sata0_pclk);
415*4882a593Smuzhiyun 	}
416*4882a593Smuzhiyun 	sg_singleton = NULL;
417*4882a593Smuzhiyun 
418*4882a593Smuzhiyun 	return 0;
419*4882a593Smuzhiyun }
420*4882a593Smuzhiyun 
421*4882a593Smuzhiyun static const struct of_device_id gemini_sata_of_match[] = {
422*4882a593Smuzhiyun 	{
423*4882a593Smuzhiyun 		.compatible = "cortina,gemini-sata-bridge",
424*4882a593Smuzhiyun 	},
425*4882a593Smuzhiyun 	{},
426*4882a593Smuzhiyun };
427*4882a593Smuzhiyun 
428*4882a593Smuzhiyun static struct platform_driver gemini_sata_driver = {
429*4882a593Smuzhiyun 	.driver = {
430*4882a593Smuzhiyun 		.name = DRV_NAME,
431*4882a593Smuzhiyun 		.of_match_table = of_match_ptr(gemini_sata_of_match),
432*4882a593Smuzhiyun 	},
433*4882a593Smuzhiyun 	.probe = gemini_sata_probe,
434*4882a593Smuzhiyun 	.remove = gemini_sata_remove,
435*4882a593Smuzhiyun };
436*4882a593Smuzhiyun module_platform_driver(gemini_sata_driver);
437*4882a593Smuzhiyun 
438*4882a593Smuzhiyun MODULE_AUTHOR("Linus Walleij <linus.walleij@linaro.org>");
439*4882a593Smuzhiyun MODULE_LICENSE("GPL");
440*4882a593Smuzhiyun MODULE_ALIAS("platform:" DRV_NAME);
441