1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * drivers/ata/sata_fsl.c
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Freescale 3.0Gbps SATA device driver
6*4882a593Smuzhiyun *
7*4882a593Smuzhiyun * Author: Ashish Kalra <ashish.kalra@freescale.com>
8*4882a593Smuzhiyun * Li Yang <leoli@freescale.com>
9*4882a593Smuzhiyun *
10*4882a593Smuzhiyun * Copyright (c) 2006-2007, 2011-2012 Freescale Semiconductor, Inc.
11*4882a593Smuzhiyun */
12*4882a593Smuzhiyun
13*4882a593Smuzhiyun #include <linux/kernel.h>
14*4882a593Smuzhiyun #include <linux/module.h>
15*4882a593Smuzhiyun #include <linux/platform_device.h>
16*4882a593Smuzhiyun #include <linux/slab.h>
17*4882a593Smuzhiyun
18*4882a593Smuzhiyun #include <scsi/scsi_host.h>
19*4882a593Smuzhiyun #include <scsi/scsi_cmnd.h>
20*4882a593Smuzhiyun #include <linux/libata.h>
21*4882a593Smuzhiyun #include <asm/io.h>
22*4882a593Smuzhiyun #include <linux/of_address.h>
23*4882a593Smuzhiyun #include <linux/of_irq.h>
24*4882a593Smuzhiyun #include <linux/of_platform.h>
25*4882a593Smuzhiyun
26*4882a593Smuzhiyun static unsigned int intr_coalescing_count;
27*4882a593Smuzhiyun module_param(intr_coalescing_count, int, S_IRUGO);
28*4882a593Smuzhiyun MODULE_PARM_DESC(intr_coalescing_count,
29*4882a593Smuzhiyun "INT coalescing count threshold (1..31)");
30*4882a593Smuzhiyun
31*4882a593Smuzhiyun static unsigned int intr_coalescing_ticks;
32*4882a593Smuzhiyun module_param(intr_coalescing_ticks, int, S_IRUGO);
33*4882a593Smuzhiyun MODULE_PARM_DESC(intr_coalescing_ticks,
34*4882a593Smuzhiyun "INT coalescing timer threshold in AHB ticks");
35*4882a593Smuzhiyun /* Controller information */
36*4882a593Smuzhiyun enum {
37*4882a593Smuzhiyun SATA_FSL_QUEUE_DEPTH = 16,
38*4882a593Smuzhiyun SATA_FSL_MAX_PRD = 63,
39*4882a593Smuzhiyun SATA_FSL_MAX_PRD_USABLE = SATA_FSL_MAX_PRD - 1,
40*4882a593Smuzhiyun SATA_FSL_MAX_PRD_DIRECT = 16, /* Direct PRDT entries */
41*4882a593Smuzhiyun
42*4882a593Smuzhiyun SATA_FSL_HOST_FLAGS = (ATA_FLAG_SATA | ATA_FLAG_PIO_DMA |
43*4882a593Smuzhiyun ATA_FLAG_PMP | ATA_FLAG_NCQ |
44*4882a593Smuzhiyun ATA_FLAG_AN | ATA_FLAG_NO_LOG_PAGE),
45*4882a593Smuzhiyun
46*4882a593Smuzhiyun SATA_FSL_MAX_CMDS = SATA_FSL_QUEUE_DEPTH,
47*4882a593Smuzhiyun SATA_FSL_CMD_HDR_SIZE = 16, /* 4 DWORDS */
48*4882a593Smuzhiyun SATA_FSL_CMD_SLOT_SIZE = (SATA_FSL_MAX_CMDS * SATA_FSL_CMD_HDR_SIZE),
49*4882a593Smuzhiyun
50*4882a593Smuzhiyun /*
51*4882a593Smuzhiyun * SATA-FSL host controller supports a max. of (15+1) direct PRDEs, and
52*4882a593Smuzhiyun * chained indirect PRDEs up to a max count of 63.
53*4882a593Smuzhiyun * We are allocating an array of 63 PRDEs contiguously, but PRDE#15 will
54*4882a593Smuzhiyun * be setup as an indirect descriptor, pointing to it's next
55*4882a593Smuzhiyun * (contiguous) PRDE. Though chained indirect PRDE arrays are
56*4882a593Smuzhiyun * supported,it will be more efficient to use a direct PRDT and
57*4882a593Smuzhiyun * a single chain/link to indirect PRDE array/PRDT.
58*4882a593Smuzhiyun */
59*4882a593Smuzhiyun
60*4882a593Smuzhiyun SATA_FSL_CMD_DESC_CFIS_SZ = 32,
61*4882a593Smuzhiyun SATA_FSL_CMD_DESC_SFIS_SZ = 32,
62*4882a593Smuzhiyun SATA_FSL_CMD_DESC_ACMD_SZ = 16,
63*4882a593Smuzhiyun SATA_FSL_CMD_DESC_RSRVD = 16,
64*4882a593Smuzhiyun
65*4882a593Smuzhiyun SATA_FSL_CMD_DESC_SIZE = (SATA_FSL_CMD_DESC_CFIS_SZ +
66*4882a593Smuzhiyun SATA_FSL_CMD_DESC_SFIS_SZ +
67*4882a593Smuzhiyun SATA_FSL_CMD_DESC_ACMD_SZ +
68*4882a593Smuzhiyun SATA_FSL_CMD_DESC_RSRVD +
69*4882a593Smuzhiyun SATA_FSL_MAX_PRD * 16),
70*4882a593Smuzhiyun
71*4882a593Smuzhiyun SATA_FSL_CMD_DESC_OFFSET_TO_PRDT =
72*4882a593Smuzhiyun (SATA_FSL_CMD_DESC_CFIS_SZ +
73*4882a593Smuzhiyun SATA_FSL_CMD_DESC_SFIS_SZ +
74*4882a593Smuzhiyun SATA_FSL_CMD_DESC_ACMD_SZ +
75*4882a593Smuzhiyun SATA_FSL_CMD_DESC_RSRVD),
76*4882a593Smuzhiyun
77*4882a593Smuzhiyun SATA_FSL_CMD_DESC_AR_SZ = (SATA_FSL_CMD_DESC_SIZE * SATA_FSL_MAX_CMDS),
78*4882a593Smuzhiyun SATA_FSL_PORT_PRIV_DMA_SZ = (SATA_FSL_CMD_SLOT_SIZE +
79*4882a593Smuzhiyun SATA_FSL_CMD_DESC_AR_SZ),
80*4882a593Smuzhiyun
81*4882a593Smuzhiyun /*
82*4882a593Smuzhiyun * MPC8315 has two SATA controllers, SATA1 & SATA2
83*4882a593Smuzhiyun * (one port per controller)
84*4882a593Smuzhiyun * MPC837x has 2/4 controllers, one port per controller
85*4882a593Smuzhiyun */
86*4882a593Smuzhiyun
87*4882a593Smuzhiyun SATA_FSL_MAX_PORTS = 1,
88*4882a593Smuzhiyun
89*4882a593Smuzhiyun SATA_FSL_IRQ_FLAG = IRQF_SHARED,
90*4882a593Smuzhiyun };
91*4882a593Smuzhiyun
92*4882a593Smuzhiyun /*
93*4882a593Smuzhiyun * Interrupt Coalescing Control Register bitdefs */
94*4882a593Smuzhiyun enum {
95*4882a593Smuzhiyun ICC_MIN_INT_COUNT_THRESHOLD = 1,
96*4882a593Smuzhiyun ICC_MAX_INT_COUNT_THRESHOLD = ((1 << 5) - 1),
97*4882a593Smuzhiyun ICC_MIN_INT_TICKS_THRESHOLD = 0,
98*4882a593Smuzhiyun ICC_MAX_INT_TICKS_THRESHOLD = ((1 << 19) - 1),
99*4882a593Smuzhiyun ICC_SAFE_INT_TICKS = 1,
100*4882a593Smuzhiyun };
101*4882a593Smuzhiyun
102*4882a593Smuzhiyun /*
103*4882a593Smuzhiyun * Host Controller command register set - per port
104*4882a593Smuzhiyun */
105*4882a593Smuzhiyun enum {
106*4882a593Smuzhiyun CQ = 0,
107*4882a593Smuzhiyun CA = 8,
108*4882a593Smuzhiyun CC = 0x10,
109*4882a593Smuzhiyun CE = 0x18,
110*4882a593Smuzhiyun DE = 0x20,
111*4882a593Smuzhiyun CHBA = 0x24,
112*4882a593Smuzhiyun HSTATUS = 0x28,
113*4882a593Smuzhiyun HCONTROL = 0x2C,
114*4882a593Smuzhiyun CQPMP = 0x30,
115*4882a593Smuzhiyun SIGNATURE = 0x34,
116*4882a593Smuzhiyun ICC = 0x38,
117*4882a593Smuzhiyun
118*4882a593Smuzhiyun /*
119*4882a593Smuzhiyun * Host Status Register (HStatus) bitdefs
120*4882a593Smuzhiyun */
121*4882a593Smuzhiyun ONLINE = (1 << 31),
122*4882a593Smuzhiyun GOING_OFFLINE = (1 << 30),
123*4882a593Smuzhiyun BIST_ERR = (1 << 29),
124*4882a593Smuzhiyun CLEAR_ERROR = (1 << 27),
125*4882a593Smuzhiyun
126*4882a593Smuzhiyun FATAL_ERR_HC_MASTER_ERR = (1 << 18),
127*4882a593Smuzhiyun FATAL_ERR_PARITY_ERR_TX = (1 << 17),
128*4882a593Smuzhiyun FATAL_ERR_PARITY_ERR_RX = (1 << 16),
129*4882a593Smuzhiyun FATAL_ERR_DATA_UNDERRUN = (1 << 13),
130*4882a593Smuzhiyun FATAL_ERR_DATA_OVERRUN = (1 << 12),
131*4882a593Smuzhiyun FATAL_ERR_CRC_ERR_TX = (1 << 11),
132*4882a593Smuzhiyun FATAL_ERR_CRC_ERR_RX = (1 << 10),
133*4882a593Smuzhiyun FATAL_ERR_FIFO_OVRFL_TX = (1 << 9),
134*4882a593Smuzhiyun FATAL_ERR_FIFO_OVRFL_RX = (1 << 8),
135*4882a593Smuzhiyun
136*4882a593Smuzhiyun FATAL_ERROR_DECODE = FATAL_ERR_HC_MASTER_ERR |
137*4882a593Smuzhiyun FATAL_ERR_PARITY_ERR_TX |
138*4882a593Smuzhiyun FATAL_ERR_PARITY_ERR_RX |
139*4882a593Smuzhiyun FATAL_ERR_DATA_UNDERRUN |
140*4882a593Smuzhiyun FATAL_ERR_DATA_OVERRUN |
141*4882a593Smuzhiyun FATAL_ERR_CRC_ERR_TX |
142*4882a593Smuzhiyun FATAL_ERR_CRC_ERR_RX |
143*4882a593Smuzhiyun FATAL_ERR_FIFO_OVRFL_TX | FATAL_ERR_FIFO_OVRFL_RX,
144*4882a593Smuzhiyun
145*4882a593Smuzhiyun INT_ON_DATA_LENGTH_MISMATCH = (1 << 12),
146*4882a593Smuzhiyun INT_ON_FATAL_ERR = (1 << 5),
147*4882a593Smuzhiyun INT_ON_PHYRDY_CHG = (1 << 4),
148*4882a593Smuzhiyun
149*4882a593Smuzhiyun INT_ON_SIGNATURE_UPDATE = (1 << 3),
150*4882a593Smuzhiyun INT_ON_SNOTIFY_UPDATE = (1 << 2),
151*4882a593Smuzhiyun INT_ON_SINGL_DEVICE_ERR = (1 << 1),
152*4882a593Smuzhiyun INT_ON_CMD_COMPLETE = 1,
153*4882a593Smuzhiyun
154*4882a593Smuzhiyun INT_ON_ERROR = INT_ON_FATAL_ERR | INT_ON_SNOTIFY_UPDATE |
155*4882a593Smuzhiyun INT_ON_PHYRDY_CHG | INT_ON_SINGL_DEVICE_ERR,
156*4882a593Smuzhiyun
157*4882a593Smuzhiyun /*
158*4882a593Smuzhiyun * Host Control Register (HControl) bitdefs
159*4882a593Smuzhiyun */
160*4882a593Smuzhiyun HCONTROL_ONLINE_PHY_RST = (1 << 31),
161*4882a593Smuzhiyun HCONTROL_FORCE_OFFLINE = (1 << 30),
162*4882a593Smuzhiyun HCONTROL_LEGACY = (1 << 28),
163*4882a593Smuzhiyun HCONTROL_PARITY_PROT_MOD = (1 << 14),
164*4882a593Smuzhiyun HCONTROL_DPATH_PARITY = (1 << 12),
165*4882a593Smuzhiyun HCONTROL_SNOOP_ENABLE = (1 << 10),
166*4882a593Smuzhiyun HCONTROL_PMP_ATTACHED = (1 << 9),
167*4882a593Smuzhiyun HCONTROL_COPYOUT_STATFIS = (1 << 8),
168*4882a593Smuzhiyun IE_ON_FATAL_ERR = (1 << 5),
169*4882a593Smuzhiyun IE_ON_PHYRDY_CHG = (1 << 4),
170*4882a593Smuzhiyun IE_ON_SIGNATURE_UPDATE = (1 << 3),
171*4882a593Smuzhiyun IE_ON_SNOTIFY_UPDATE = (1 << 2),
172*4882a593Smuzhiyun IE_ON_SINGL_DEVICE_ERR = (1 << 1),
173*4882a593Smuzhiyun IE_ON_CMD_COMPLETE = 1,
174*4882a593Smuzhiyun
175*4882a593Smuzhiyun DEFAULT_PORT_IRQ_ENABLE_MASK = IE_ON_FATAL_ERR | IE_ON_PHYRDY_CHG |
176*4882a593Smuzhiyun IE_ON_SIGNATURE_UPDATE | IE_ON_SNOTIFY_UPDATE |
177*4882a593Smuzhiyun IE_ON_SINGL_DEVICE_ERR | IE_ON_CMD_COMPLETE,
178*4882a593Smuzhiyun
179*4882a593Smuzhiyun EXT_INDIRECT_SEG_PRD_FLAG = (1 << 31),
180*4882a593Smuzhiyun DATA_SNOOP_ENABLE_V1 = (1 << 22),
181*4882a593Smuzhiyun DATA_SNOOP_ENABLE_V2 = (1 << 28),
182*4882a593Smuzhiyun };
183*4882a593Smuzhiyun
184*4882a593Smuzhiyun /*
185*4882a593Smuzhiyun * SATA Superset Registers
186*4882a593Smuzhiyun */
187*4882a593Smuzhiyun enum {
188*4882a593Smuzhiyun SSTATUS = 0,
189*4882a593Smuzhiyun SERROR = 4,
190*4882a593Smuzhiyun SCONTROL = 8,
191*4882a593Smuzhiyun SNOTIFY = 0xC,
192*4882a593Smuzhiyun };
193*4882a593Smuzhiyun
194*4882a593Smuzhiyun /*
195*4882a593Smuzhiyun * Control Status Register Set
196*4882a593Smuzhiyun */
197*4882a593Smuzhiyun enum {
198*4882a593Smuzhiyun TRANSCFG = 0,
199*4882a593Smuzhiyun TRANSSTATUS = 4,
200*4882a593Smuzhiyun LINKCFG = 8,
201*4882a593Smuzhiyun LINKCFG1 = 0xC,
202*4882a593Smuzhiyun LINKCFG2 = 0x10,
203*4882a593Smuzhiyun LINKSTATUS = 0x14,
204*4882a593Smuzhiyun LINKSTATUS1 = 0x18,
205*4882a593Smuzhiyun PHYCTRLCFG = 0x1C,
206*4882a593Smuzhiyun COMMANDSTAT = 0x20,
207*4882a593Smuzhiyun };
208*4882a593Smuzhiyun
209*4882a593Smuzhiyun /* TRANSCFG (transport-layer) configuration control */
210*4882a593Smuzhiyun enum {
211*4882a593Smuzhiyun TRANSCFG_RX_WATER_MARK = (1 << 4),
212*4882a593Smuzhiyun };
213*4882a593Smuzhiyun
214*4882a593Smuzhiyun /* PHY (link-layer) configuration control */
215*4882a593Smuzhiyun enum {
216*4882a593Smuzhiyun PHY_BIST_ENABLE = 0x01,
217*4882a593Smuzhiyun };
218*4882a593Smuzhiyun
219*4882a593Smuzhiyun /*
220*4882a593Smuzhiyun * Command Header Table entry, i.e, command slot
221*4882a593Smuzhiyun * 4 Dwords per command slot, command header size == 64 Dwords.
222*4882a593Smuzhiyun */
223*4882a593Smuzhiyun struct cmdhdr_tbl_entry {
224*4882a593Smuzhiyun u32 cda;
225*4882a593Smuzhiyun u32 prde_fis_len;
226*4882a593Smuzhiyun u32 ttl;
227*4882a593Smuzhiyun u32 desc_info;
228*4882a593Smuzhiyun };
229*4882a593Smuzhiyun
230*4882a593Smuzhiyun /*
231*4882a593Smuzhiyun * Description information bitdefs
232*4882a593Smuzhiyun */
233*4882a593Smuzhiyun enum {
234*4882a593Smuzhiyun CMD_DESC_RES = (1 << 11),
235*4882a593Smuzhiyun VENDOR_SPECIFIC_BIST = (1 << 10),
236*4882a593Smuzhiyun CMD_DESC_SNOOP_ENABLE = (1 << 9),
237*4882a593Smuzhiyun FPDMA_QUEUED_CMD = (1 << 8),
238*4882a593Smuzhiyun SRST_CMD = (1 << 7),
239*4882a593Smuzhiyun BIST = (1 << 6),
240*4882a593Smuzhiyun ATAPI_CMD = (1 << 5),
241*4882a593Smuzhiyun };
242*4882a593Smuzhiyun
243*4882a593Smuzhiyun /*
244*4882a593Smuzhiyun * Command Descriptor
245*4882a593Smuzhiyun */
246*4882a593Smuzhiyun struct command_desc {
247*4882a593Smuzhiyun u8 cfis[8 * 4];
248*4882a593Smuzhiyun u8 sfis[8 * 4];
249*4882a593Smuzhiyun u8 acmd[4 * 4];
250*4882a593Smuzhiyun u8 fill[4 * 4];
251*4882a593Smuzhiyun u32 prdt[SATA_FSL_MAX_PRD_DIRECT * 4];
252*4882a593Smuzhiyun u32 prdt_indirect[(SATA_FSL_MAX_PRD - SATA_FSL_MAX_PRD_DIRECT) * 4];
253*4882a593Smuzhiyun };
254*4882a593Smuzhiyun
255*4882a593Smuzhiyun /*
256*4882a593Smuzhiyun * Physical region table descriptor(PRD)
257*4882a593Smuzhiyun */
258*4882a593Smuzhiyun
259*4882a593Smuzhiyun struct prde {
260*4882a593Smuzhiyun u32 dba;
261*4882a593Smuzhiyun u8 fill[2 * 4];
262*4882a593Smuzhiyun u32 ddc_and_ext;
263*4882a593Smuzhiyun };
264*4882a593Smuzhiyun
265*4882a593Smuzhiyun /*
266*4882a593Smuzhiyun * ata_port private data
267*4882a593Smuzhiyun * This is our per-port instance data.
268*4882a593Smuzhiyun */
269*4882a593Smuzhiyun struct sata_fsl_port_priv {
270*4882a593Smuzhiyun struct cmdhdr_tbl_entry *cmdslot;
271*4882a593Smuzhiyun dma_addr_t cmdslot_paddr;
272*4882a593Smuzhiyun struct command_desc *cmdentry;
273*4882a593Smuzhiyun dma_addr_t cmdentry_paddr;
274*4882a593Smuzhiyun };
275*4882a593Smuzhiyun
276*4882a593Smuzhiyun /*
277*4882a593Smuzhiyun * ata_port->host_set private data
278*4882a593Smuzhiyun */
279*4882a593Smuzhiyun struct sata_fsl_host_priv {
280*4882a593Smuzhiyun void __iomem *hcr_base;
281*4882a593Smuzhiyun void __iomem *ssr_base;
282*4882a593Smuzhiyun void __iomem *csr_base;
283*4882a593Smuzhiyun int irq;
284*4882a593Smuzhiyun int data_snoop;
285*4882a593Smuzhiyun struct device_attribute intr_coalescing;
286*4882a593Smuzhiyun struct device_attribute rx_watermark;
287*4882a593Smuzhiyun };
288*4882a593Smuzhiyun
fsl_sata_set_irq_coalescing(struct ata_host * host,unsigned int count,unsigned int ticks)289*4882a593Smuzhiyun static void fsl_sata_set_irq_coalescing(struct ata_host *host,
290*4882a593Smuzhiyun unsigned int count, unsigned int ticks)
291*4882a593Smuzhiyun {
292*4882a593Smuzhiyun struct sata_fsl_host_priv *host_priv = host->private_data;
293*4882a593Smuzhiyun void __iomem *hcr_base = host_priv->hcr_base;
294*4882a593Smuzhiyun unsigned long flags;
295*4882a593Smuzhiyun
296*4882a593Smuzhiyun if (count > ICC_MAX_INT_COUNT_THRESHOLD)
297*4882a593Smuzhiyun count = ICC_MAX_INT_COUNT_THRESHOLD;
298*4882a593Smuzhiyun else if (count < ICC_MIN_INT_COUNT_THRESHOLD)
299*4882a593Smuzhiyun count = ICC_MIN_INT_COUNT_THRESHOLD;
300*4882a593Smuzhiyun
301*4882a593Smuzhiyun if (ticks > ICC_MAX_INT_TICKS_THRESHOLD)
302*4882a593Smuzhiyun ticks = ICC_MAX_INT_TICKS_THRESHOLD;
303*4882a593Smuzhiyun else if ((ICC_MIN_INT_TICKS_THRESHOLD == ticks) &&
304*4882a593Smuzhiyun (count > ICC_MIN_INT_COUNT_THRESHOLD))
305*4882a593Smuzhiyun ticks = ICC_SAFE_INT_TICKS;
306*4882a593Smuzhiyun
307*4882a593Smuzhiyun spin_lock_irqsave(&host->lock, flags);
308*4882a593Smuzhiyun iowrite32((count << 24 | ticks), hcr_base + ICC);
309*4882a593Smuzhiyun
310*4882a593Smuzhiyun intr_coalescing_count = count;
311*4882a593Smuzhiyun intr_coalescing_ticks = ticks;
312*4882a593Smuzhiyun spin_unlock_irqrestore(&host->lock, flags);
313*4882a593Smuzhiyun
314*4882a593Smuzhiyun DPRINTK("interrupt coalescing, count = 0x%x, ticks = %x\n",
315*4882a593Smuzhiyun intr_coalescing_count, intr_coalescing_ticks);
316*4882a593Smuzhiyun DPRINTK("ICC register status: (hcr base: 0x%x) = 0x%x\n",
317*4882a593Smuzhiyun hcr_base, ioread32(hcr_base + ICC));
318*4882a593Smuzhiyun }
319*4882a593Smuzhiyun
fsl_sata_intr_coalescing_show(struct device * dev,struct device_attribute * attr,char * buf)320*4882a593Smuzhiyun static ssize_t fsl_sata_intr_coalescing_show(struct device *dev,
321*4882a593Smuzhiyun struct device_attribute *attr, char *buf)
322*4882a593Smuzhiyun {
323*4882a593Smuzhiyun return sprintf(buf, "%d %d\n",
324*4882a593Smuzhiyun intr_coalescing_count, intr_coalescing_ticks);
325*4882a593Smuzhiyun }
326*4882a593Smuzhiyun
fsl_sata_intr_coalescing_store(struct device * dev,struct device_attribute * attr,const char * buf,size_t count)327*4882a593Smuzhiyun static ssize_t fsl_sata_intr_coalescing_store(struct device *dev,
328*4882a593Smuzhiyun struct device_attribute *attr,
329*4882a593Smuzhiyun const char *buf, size_t count)
330*4882a593Smuzhiyun {
331*4882a593Smuzhiyun unsigned int coalescing_count, coalescing_ticks;
332*4882a593Smuzhiyun
333*4882a593Smuzhiyun if (sscanf(buf, "%d%d",
334*4882a593Smuzhiyun &coalescing_count,
335*4882a593Smuzhiyun &coalescing_ticks) != 2) {
336*4882a593Smuzhiyun printk(KERN_ERR "fsl-sata: wrong parameter format.\n");
337*4882a593Smuzhiyun return -EINVAL;
338*4882a593Smuzhiyun }
339*4882a593Smuzhiyun
340*4882a593Smuzhiyun fsl_sata_set_irq_coalescing(dev_get_drvdata(dev),
341*4882a593Smuzhiyun coalescing_count, coalescing_ticks);
342*4882a593Smuzhiyun
343*4882a593Smuzhiyun return strlen(buf);
344*4882a593Smuzhiyun }
345*4882a593Smuzhiyun
fsl_sata_rx_watermark_show(struct device * dev,struct device_attribute * attr,char * buf)346*4882a593Smuzhiyun static ssize_t fsl_sata_rx_watermark_show(struct device *dev,
347*4882a593Smuzhiyun struct device_attribute *attr, char *buf)
348*4882a593Smuzhiyun {
349*4882a593Smuzhiyun unsigned int rx_watermark;
350*4882a593Smuzhiyun unsigned long flags;
351*4882a593Smuzhiyun struct ata_host *host = dev_get_drvdata(dev);
352*4882a593Smuzhiyun struct sata_fsl_host_priv *host_priv = host->private_data;
353*4882a593Smuzhiyun void __iomem *csr_base = host_priv->csr_base;
354*4882a593Smuzhiyun
355*4882a593Smuzhiyun spin_lock_irqsave(&host->lock, flags);
356*4882a593Smuzhiyun rx_watermark = ioread32(csr_base + TRANSCFG);
357*4882a593Smuzhiyun rx_watermark &= 0x1f;
358*4882a593Smuzhiyun
359*4882a593Smuzhiyun spin_unlock_irqrestore(&host->lock, flags);
360*4882a593Smuzhiyun return sprintf(buf, "%d\n", rx_watermark);
361*4882a593Smuzhiyun }
362*4882a593Smuzhiyun
fsl_sata_rx_watermark_store(struct device * dev,struct device_attribute * attr,const char * buf,size_t count)363*4882a593Smuzhiyun static ssize_t fsl_sata_rx_watermark_store(struct device *dev,
364*4882a593Smuzhiyun struct device_attribute *attr,
365*4882a593Smuzhiyun const char *buf, size_t count)
366*4882a593Smuzhiyun {
367*4882a593Smuzhiyun unsigned int rx_watermark;
368*4882a593Smuzhiyun unsigned long flags;
369*4882a593Smuzhiyun struct ata_host *host = dev_get_drvdata(dev);
370*4882a593Smuzhiyun struct sata_fsl_host_priv *host_priv = host->private_data;
371*4882a593Smuzhiyun void __iomem *csr_base = host_priv->csr_base;
372*4882a593Smuzhiyun u32 temp;
373*4882a593Smuzhiyun
374*4882a593Smuzhiyun if (sscanf(buf, "%d", &rx_watermark) != 1) {
375*4882a593Smuzhiyun printk(KERN_ERR "fsl-sata: wrong parameter format.\n");
376*4882a593Smuzhiyun return -EINVAL;
377*4882a593Smuzhiyun }
378*4882a593Smuzhiyun
379*4882a593Smuzhiyun spin_lock_irqsave(&host->lock, flags);
380*4882a593Smuzhiyun temp = ioread32(csr_base + TRANSCFG);
381*4882a593Smuzhiyun temp &= 0xffffffe0;
382*4882a593Smuzhiyun iowrite32(temp | rx_watermark, csr_base + TRANSCFG);
383*4882a593Smuzhiyun
384*4882a593Smuzhiyun spin_unlock_irqrestore(&host->lock, flags);
385*4882a593Smuzhiyun return strlen(buf);
386*4882a593Smuzhiyun }
387*4882a593Smuzhiyun
sata_fsl_tag(unsigned int tag,void __iomem * hcr_base)388*4882a593Smuzhiyun static inline unsigned int sata_fsl_tag(unsigned int tag,
389*4882a593Smuzhiyun void __iomem *hcr_base)
390*4882a593Smuzhiyun {
391*4882a593Smuzhiyun /* We let libATA core do actual (queue) tag allocation */
392*4882a593Smuzhiyun
393*4882a593Smuzhiyun if (unlikely(tag >= SATA_FSL_QUEUE_DEPTH)) {
394*4882a593Smuzhiyun DPRINTK("tag %d invalid : out of range\n", tag);
395*4882a593Smuzhiyun return 0;
396*4882a593Smuzhiyun }
397*4882a593Smuzhiyun
398*4882a593Smuzhiyun if (unlikely((ioread32(hcr_base + CQ)) & (1 << tag))) {
399*4882a593Smuzhiyun DPRINTK("tag %d invalid : in use!!\n", tag);
400*4882a593Smuzhiyun return 0;
401*4882a593Smuzhiyun }
402*4882a593Smuzhiyun
403*4882a593Smuzhiyun return tag;
404*4882a593Smuzhiyun }
405*4882a593Smuzhiyun
sata_fsl_setup_cmd_hdr_entry(struct sata_fsl_port_priv * pp,unsigned int tag,u32 desc_info,u32 data_xfer_len,u8 num_prde,u8 fis_len)406*4882a593Smuzhiyun static void sata_fsl_setup_cmd_hdr_entry(struct sata_fsl_port_priv *pp,
407*4882a593Smuzhiyun unsigned int tag, u32 desc_info,
408*4882a593Smuzhiyun u32 data_xfer_len, u8 num_prde,
409*4882a593Smuzhiyun u8 fis_len)
410*4882a593Smuzhiyun {
411*4882a593Smuzhiyun dma_addr_t cmd_descriptor_address;
412*4882a593Smuzhiyun
413*4882a593Smuzhiyun cmd_descriptor_address = pp->cmdentry_paddr +
414*4882a593Smuzhiyun tag * SATA_FSL_CMD_DESC_SIZE;
415*4882a593Smuzhiyun
416*4882a593Smuzhiyun /* NOTE: both data_xfer_len & fis_len are Dword counts */
417*4882a593Smuzhiyun
418*4882a593Smuzhiyun pp->cmdslot[tag].cda = cpu_to_le32(cmd_descriptor_address);
419*4882a593Smuzhiyun pp->cmdslot[tag].prde_fis_len =
420*4882a593Smuzhiyun cpu_to_le32((num_prde << 16) | (fis_len << 2));
421*4882a593Smuzhiyun pp->cmdslot[tag].ttl = cpu_to_le32(data_xfer_len & ~0x03);
422*4882a593Smuzhiyun pp->cmdslot[tag].desc_info = cpu_to_le32(desc_info | (tag & 0x1F));
423*4882a593Smuzhiyun
424*4882a593Smuzhiyun VPRINTK("cda=0x%x, prde_fis_len=0x%x, ttl=0x%x, di=0x%x\n",
425*4882a593Smuzhiyun pp->cmdslot[tag].cda,
426*4882a593Smuzhiyun pp->cmdslot[tag].prde_fis_len,
427*4882a593Smuzhiyun pp->cmdslot[tag].ttl, pp->cmdslot[tag].desc_info);
428*4882a593Smuzhiyun
429*4882a593Smuzhiyun }
430*4882a593Smuzhiyun
sata_fsl_fill_sg(struct ata_queued_cmd * qc,void * cmd_desc,u32 * ttl,dma_addr_t cmd_desc_paddr,int data_snoop)431*4882a593Smuzhiyun static unsigned int sata_fsl_fill_sg(struct ata_queued_cmd *qc, void *cmd_desc,
432*4882a593Smuzhiyun u32 *ttl, dma_addr_t cmd_desc_paddr,
433*4882a593Smuzhiyun int data_snoop)
434*4882a593Smuzhiyun {
435*4882a593Smuzhiyun struct scatterlist *sg;
436*4882a593Smuzhiyun unsigned int num_prde = 0;
437*4882a593Smuzhiyun u32 ttl_dwords = 0;
438*4882a593Smuzhiyun
439*4882a593Smuzhiyun /*
440*4882a593Smuzhiyun * NOTE : direct & indirect prdt's are contiguously allocated
441*4882a593Smuzhiyun */
442*4882a593Smuzhiyun struct prde *prd = (struct prde *)&((struct command_desc *)
443*4882a593Smuzhiyun cmd_desc)->prdt;
444*4882a593Smuzhiyun
445*4882a593Smuzhiyun struct prde *prd_ptr_to_indirect_ext = NULL;
446*4882a593Smuzhiyun unsigned indirect_ext_segment_sz = 0;
447*4882a593Smuzhiyun dma_addr_t indirect_ext_segment_paddr;
448*4882a593Smuzhiyun unsigned int si;
449*4882a593Smuzhiyun
450*4882a593Smuzhiyun VPRINTK("SATA FSL : cd = 0x%p, prd = 0x%p\n", cmd_desc, prd);
451*4882a593Smuzhiyun
452*4882a593Smuzhiyun indirect_ext_segment_paddr = cmd_desc_paddr +
453*4882a593Smuzhiyun SATA_FSL_CMD_DESC_OFFSET_TO_PRDT + SATA_FSL_MAX_PRD_DIRECT * 16;
454*4882a593Smuzhiyun
455*4882a593Smuzhiyun for_each_sg(qc->sg, sg, qc->n_elem, si) {
456*4882a593Smuzhiyun dma_addr_t sg_addr = sg_dma_address(sg);
457*4882a593Smuzhiyun u32 sg_len = sg_dma_len(sg);
458*4882a593Smuzhiyun
459*4882a593Smuzhiyun VPRINTK("SATA FSL : fill_sg, sg_addr = 0x%llx, sg_len = %d\n",
460*4882a593Smuzhiyun (unsigned long long)sg_addr, sg_len);
461*4882a593Smuzhiyun
462*4882a593Smuzhiyun /* warn if each s/g element is not dword aligned */
463*4882a593Smuzhiyun if (unlikely(sg_addr & 0x03))
464*4882a593Smuzhiyun ata_port_err(qc->ap, "s/g addr unaligned : 0x%llx\n",
465*4882a593Smuzhiyun (unsigned long long)sg_addr);
466*4882a593Smuzhiyun if (unlikely(sg_len & 0x03))
467*4882a593Smuzhiyun ata_port_err(qc->ap, "s/g len unaligned : 0x%x\n",
468*4882a593Smuzhiyun sg_len);
469*4882a593Smuzhiyun
470*4882a593Smuzhiyun if (num_prde == (SATA_FSL_MAX_PRD_DIRECT - 1) &&
471*4882a593Smuzhiyun sg_next(sg) != NULL) {
472*4882a593Smuzhiyun VPRINTK("setting indirect prde\n");
473*4882a593Smuzhiyun prd_ptr_to_indirect_ext = prd;
474*4882a593Smuzhiyun prd->dba = cpu_to_le32(indirect_ext_segment_paddr);
475*4882a593Smuzhiyun indirect_ext_segment_sz = 0;
476*4882a593Smuzhiyun ++prd;
477*4882a593Smuzhiyun ++num_prde;
478*4882a593Smuzhiyun }
479*4882a593Smuzhiyun
480*4882a593Smuzhiyun ttl_dwords += sg_len;
481*4882a593Smuzhiyun prd->dba = cpu_to_le32(sg_addr);
482*4882a593Smuzhiyun prd->ddc_and_ext = cpu_to_le32(data_snoop | (sg_len & ~0x03));
483*4882a593Smuzhiyun
484*4882a593Smuzhiyun VPRINTK("sg_fill, ttl=%d, dba=0x%x, ddc=0x%x\n",
485*4882a593Smuzhiyun ttl_dwords, prd->dba, prd->ddc_and_ext);
486*4882a593Smuzhiyun
487*4882a593Smuzhiyun ++num_prde;
488*4882a593Smuzhiyun ++prd;
489*4882a593Smuzhiyun if (prd_ptr_to_indirect_ext)
490*4882a593Smuzhiyun indirect_ext_segment_sz += sg_len;
491*4882a593Smuzhiyun }
492*4882a593Smuzhiyun
493*4882a593Smuzhiyun if (prd_ptr_to_indirect_ext) {
494*4882a593Smuzhiyun /* set indirect extension flag along with indirect ext. size */
495*4882a593Smuzhiyun prd_ptr_to_indirect_ext->ddc_and_ext =
496*4882a593Smuzhiyun cpu_to_le32((EXT_INDIRECT_SEG_PRD_FLAG |
497*4882a593Smuzhiyun data_snoop |
498*4882a593Smuzhiyun (indirect_ext_segment_sz & ~0x03)));
499*4882a593Smuzhiyun }
500*4882a593Smuzhiyun
501*4882a593Smuzhiyun *ttl = ttl_dwords;
502*4882a593Smuzhiyun return num_prde;
503*4882a593Smuzhiyun }
504*4882a593Smuzhiyun
sata_fsl_qc_prep(struct ata_queued_cmd * qc)505*4882a593Smuzhiyun static enum ata_completion_errors sata_fsl_qc_prep(struct ata_queued_cmd *qc)
506*4882a593Smuzhiyun {
507*4882a593Smuzhiyun struct ata_port *ap = qc->ap;
508*4882a593Smuzhiyun struct sata_fsl_port_priv *pp = ap->private_data;
509*4882a593Smuzhiyun struct sata_fsl_host_priv *host_priv = ap->host->private_data;
510*4882a593Smuzhiyun void __iomem *hcr_base = host_priv->hcr_base;
511*4882a593Smuzhiyun unsigned int tag = sata_fsl_tag(qc->hw_tag, hcr_base);
512*4882a593Smuzhiyun struct command_desc *cd;
513*4882a593Smuzhiyun u32 desc_info = CMD_DESC_RES | CMD_DESC_SNOOP_ENABLE;
514*4882a593Smuzhiyun u32 num_prde = 0;
515*4882a593Smuzhiyun u32 ttl_dwords = 0;
516*4882a593Smuzhiyun dma_addr_t cd_paddr;
517*4882a593Smuzhiyun
518*4882a593Smuzhiyun cd = (struct command_desc *)pp->cmdentry + tag;
519*4882a593Smuzhiyun cd_paddr = pp->cmdentry_paddr + tag * SATA_FSL_CMD_DESC_SIZE;
520*4882a593Smuzhiyun
521*4882a593Smuzhiyun ata_tf_to_fis(&qc->tf, qc->dev->link->pmp, 1, (u8 *) &cd->cfis);
522*4882a593Smuzhiyun
523*4882a593Smuzhiyun VPRINTK("Dumping cfis : 0x%x, 0x%x, 0x%x\n",
524*4882a593Smuzhiyun cd->cfis[0], cd->cfis[1], cd->cfis[2]);
525*4882a593Smuzhiyun
526*4882a593Smuzhiyun if (qc->tf.protocol == ATA_PROT_NCQ) {
527*4882a593Smuzhiyun VPRINTK("FPDMA xfer,Sctor cnt[0:7],[8:15] = %d,%d\n",
528*4882a593Smuzhiyun cd->cfis[3], cd->cfis[11]);
529*4882a593Smuzhiyun }
530*4882a593Smuzhiyun
531*4882a593Smuzhiyun /* setup "ACMD - atapi command" in cmd. desc. if this is ATAPI cmd */
532*4882a593Smuzhiyun if (ata_is_atapi(qc->tf.protocol)) {
533*4882a593Smuzhiyun desc_info |= ATAPI_CMD;
534*4882a593Smuzhiyun memset((void *)&cd->acmd, 0, 32);
535*4882a593Smuzhiyun memcpy((void *)&cd->acmd, qc->cdb, qc->dev->cdb_len);
536*4882a593Smuzhiyun }
537*4882a593Smuzhiyun
538*4882a593Smuzhiyun if (qc->flags & ATA_QCFLAG_DMAMAP)
539*4882a593Smuzhiyun num_prde = sata_fsl_fill_sg(qc, (void *)cd,
540*4882a593Smuzhiyun &ttl_dwords, cd_paddr,
541*4882a593Smuzhiyun host_priv->data_snoop);
542*4882a593Smuzhiyun
543*4882a593Smuzhiyun if (qc->tf.protocol == ATA_PROT_NCQ)
544*4882a593Smuzhiyun desc_info |= FPDMA_QUEUED_CMD;
545*4882a593Smuzhiyun
546*4882a593Smuzhiyun sata_fsl_setup_cmd_hdr_entry(pp, tag, desc_info, ttl_dwords,
547*4882a593Smuzhiyun num_prde, 5);
548*4882a593Smuzhiyun
549*4882a593Smuzhiyun VPRINTK("SATA FSL : xx_qc_prep, di = 0x%x, ttl = %d, num_prde = %d\n",
550*4882a593Smuzhiyun desc_info, ttl_dwords, num_prde);
551*4882a593Smuzhiyun
552*4882a593Smuzhiyun return AC_ERR_OK;
553*4882a593Smuzhiyun }
554*4882a593Smuzhiyun
sata_fsl_qc_issue(struct ata_queued_cmd * qc)555*4882a593Smuzhiyun static unsigned int sata_fsl_qc_issue(struct ata_queued_cmd *qc)
556*4882a593Smuzhiyun {
557*4882a593Smuzhiyun struct ata_port *ap = qc->ap;
558*4882a593Smuzhiyun struct sata_fsl_host_priv *host_priv = ap->host->private_data;
559*4882a593Smuzhiyun void __iomem *hcr_base = host_priv->hcr_base;
560*4882a593Smuzhiyun unsigned int tag = sata_fsl_tag(qc->hw_tag, hcr_base);
561*4882a593Smuzhiyun
562*4882a593Smuzhiyun VPRINTK("xx_qc_issue called,CQ=0x%x,CA=0x%x,CE=0x%x,CC=0x%x\n",
563*4882a593Smuzhiyun ioread32(CQ + hcr_base),
564*4882a593Smuzhiyun ioread32(CA + hcr_base),
565*4882a593Smuzhiyun ioread32(CE + hcr_base), ioread32(CC + hcr_base));
566*4882a593Smuzhiyun
567*4882a593Smuzhiyun iowrite32(qc->dev->link->pmp, CQPMP + hcr_base);
568*4882a593Smuzhiyun
569*4882a593Smuzhiyun /* Simply queue command to the controller/device */
570*4882a593Smuzhiyun iowrite32(1 << tag, CQ + hcr_base);
571*4882a593Smuzhiyun
572*4882a593Smuzhiyun VPRINTK("xx_qc_issue called, tag=%d, CQ=0x%x, CA=0x%x\n",
573*4882a593Smuzhiyun tag, ioread32(CQ + hcr_base), ioread32(CA + hcr_base));
574*4882a593Smuzhiyun
575*4882a593Smuzhiyun VPRINTK("CE=0x%x, DE=0x%x, CC=0x%x, CmdStat = 0x%x\n",
576*4882a593Smuzhiyun ioread32(CE + hcr_base),
577*4882a593Smuzhiyun ioread32(DE + hcr_base),
578*4882a593Smuzhiyun ioread32(CC + hcr_base),
579*4882a593Smuzhiyun ioread32(COMMANDSTAT + host_priv->csr_base));
580*4882a593Smuzhiyun
581*4882a593Smuzhiyun return 0;
582*4882a593Smuzhiyun }
583*4882a593Smuzhiyun
sata_fsl_qc_fill_rtf(struct ata_queued_cmd * qc)584*4882a593Smuzhiyun static bool sata_fsl_qc_fill_rtf(struct ata_queued_cmd *qc)
585*4882a593Smuzhiyun {
586*4882a593Smuzhiyun struct sata_fsl_port_priv *pp = qc->ap->private_data;
587*4882a593Smuzhiyun struct sata_fsl_host_priv *host_priv = qc->ap->host->private_data;
588*4882a593Smuzhiyun void __iomem *hcr_base = host_priv->hcr_base;
589*4882a593Smuzhiyun unsigned int tag = sata_fsl_tag(qc->hw_tag, hcr_base);
590*4882a593Smuzhiyun struct command_desc *cd;
591*4882a593Smuzhiyun
592*4882a593Smuzhiyun cd = pp->cmdentry + tag;
593*4882a593Smuzhiyun
594*4882a593Smuzhiyun ata_tf_from_fis(cd->sfis, &qc->result_tf);
595*4882a593Smuzhiyun return true;
596*4882a593Smuzhiyun }
597*4882a593Smuzhiyun
sata_fsl_scr_write(struct ata_link * link,unsigned int sc_reg_in,u32 val)598*4882a593Smuzhiyun static int sata_fsl_scr_write(struct ata_link *link,
599*4882a593Smuzhiyun unsigned int sc_reg_in, u32 val)
600*4882a593Smuzhiyun {
601*4882a593Smuzhiyun struct sata_fsl_host_priv *host_priv = link->ap->host->private_data;
602*4882a593Smuzhiyun void __iomem *ssr_base = host_priv->ssr_base;
603*4882a593Smuzhiyun unsigned int sc_reg;
604*4882a593Smuzhiyun
605*4882a593Smuzhiyun switch (sc_reg_in) {
606*4882a593Smuzhiyun case SCR_STATUS:
607*4882a593Smuzhiyun case SCR_ERROR:
608*4882a593Smuzhiyun case SCR_CONTROL:
609*4882a593Smuzhiyun case SCR_ACTIVE:
610*4882a593Smuzhiyun sc_reg = sc_reg_in;
611*4882a593Smuzhiyun break;
612*4882a593Smuzhiyun default:
613*4882a593Smuzhiyun return -EINVAL;
614*4882a593Smuzhiyun }
615*4882a593Smuzhiyun
616*4882a593Smuzhiyun VPRINTK("xx_scr_write, reg_in = %d\n", sc_reg);
617*4882a593Smuzhiyun
618*4882a593Smuzhiyun iowrite32(val, ssr_base + (sc_reg * 4));
619*4882a593Smuzhiyun return 0;
620*4882a593Smuzhiyun }
621*4882a593Smuzhiyun
sata_fsl_scr_read(struct ata_link * link,unsigned int sc_reg_in,u32 * val)622*4882a593Smuzhiyun static int sata_fsl_scr_read(struct ata_link *link,
623*4882a593Smuzhiyun unsigned int sc_reg_in, u32 *val)
624*4882a593Smuzhiyun {
625*4882a593Smuzhiyun struct sata_fsl_host_priv *host_priv = link->ap->host->private_data;
626*4882a593Smuzhiyun void __iomem *ssr_base = host_priv->ssr_base;
627*4882a593Smuzhiyun unsigned int sc_reg;
628*4882a593Smuzhiyun
629*4882a593Smuzhiyun switch (sc_reg_in) {
630*4882a593Smuzhiyun case SCR_STATUS:
631*4882a593Smuzhiyun case SCR_ERROR:
632*4882a593Smuzhiyun case SCR_CONTROL:
633*4882a593Smuzhiyun case SCR_ACTIVE:
634*4882a593Smuzhiyun sc_reg = sc_reg_in;
635*4882a593Smuzhiyun break;
636*4882a593Smuzhiyun default:
637*4882a593Smuzhiyun return -EINVAL;
638*4882a593Smuzhiyun }
639*4882a593Smuzhiyun
640*4882a593Smuzhiyun VPRINTK("xx_scr_read, reg_in = %d\n", sc_reg);
641*4882a593Smuzhiyun
642*4882a593Smuzhiyun *val = ioread32(ssr_base + (sc_reg * 4));
643*4882a593Smuzhiyun return 0;
644*4882a593Smuzhiyun }
645*4882a593Smuzhiyun
sata_fsl_freeze(struct ata_port * ap)646*4882a593Smuzhiyun static void sata_fsl_freeze(struct ata_port *ap)
647*4882a593Smuzhiyun {
648*4882a593Smuzhiyun struct sata_fsl_host_priv *host_priv = ap->host->private_data;
649*4882a593Smuzhiyun void __iomem *hcr_base = host_priv->hcr_base;
650*4882a593Smuzhiyun u32 temp;
651*4882a593Smuzhiyun
652*4882a593Smuzhiyun VPRINTK("xx_freeze, CQ=0x%x, CA=0x%x, CE=0x%x, DE=0x%x\n",
653*4882a593Smuzhiyun ioread32(CQ + hcr_base),
654*4882a593Smuzhiyun ioread32(CA + hcr_base),
655*4882a593Smuzhiyun ioread32(CE + hcr_base), ioread32(DE + hcr_base));
656*4882a593Smuzhiyun VPRINTK("CmdStat = 0x%x\n",
657*4882a593Smuzhiyun ioread32(host_priv->csr_base + COMMANDSTAT));
658*4882a593Smuzhiyun
659*4882a593Smuzhiyun /* disable interrupts on the controller/port */
660*4882a593Smuzhiyun temp = ioread32(hcr_base + HCONTROL);
661*4882a593Smuzhiyun iowrite32((temp & ~0x3F), hcr_base + HCONTROL);
662*4882a593Smuzhiyun
663*4882a593Smuzhiyun VPRINTK("in xx_freeze : HControl = 0x%x, HStatus = 0x%x\n",
664*4882a593Smuzhiyun ioread32(hcr_base + HCONTROL), ioread32(hcr_base + HSTATUS));
665*4882a593Smuzhiyun }
666*4882a593Smuzhiyun
sata_fsl_thaw(struct ata_port * ap)667*4882a593Smuzhiyun static void sata_fsl_thaw(struct ata_port *ap)
668*4882a593Smuzhiyun {
669*4882a593Smuzhiyun struct sata_fsl_host_priv *host_priv = ap->host->private_data;
670*4882a593Smuzhiyun void __iomem *hcr_base = host_priv->hcr_base;
671*4882a593Smuzhiyun u32 temp;
672*4882a593Smuzhiyun
673*4882a593Smuzhiyun /* ack. any pending IRQs for this controller/port */
674*4882a593Smuzhiyun temp = ioread32(hcr_base + HSTATUS);
675*4882a593Smuzhiyun
676*4882a593Smuzhiyun VPRINTK("xx_thaw, pending IRQs = 0x%x\n", (temp & 0x3F));
677*4882a593Smuzhiyun
678*4882a593Smuzhiyun if (temp & 0x3F)
679*4882a593Smuzhiyun iowrite32((temp & 0x3F), hcr_base + HSTATUS);
680*4882a593Smuzhiyun
681*4882a593Smuzhiyun /* enable interrupts on the controller/port */
682*4882a593Smuzhiyun temp = ioread32(hcr_base + HCONTROL);
683*4882a593Smuzhiyun iowrite32((temp | DEFAULT_PORT_IRQ_ENABLE_MASK), hcr_base + HCONTROL);
684*4882a593Smuzhiyun
685*4882a593Smuzhiyun VPRINTK("xx_thaw : HControl = 0x%x, HStatus = 0x%x\n",
686*4882a593Smuzhiyun ioread32(hcr_base + HCONTROL), ioread32(hcr_base + HSTATUS));
687*4882a593Smuzhiyun }
688*4882a593Smuzhiyun
sata_fsl_pmp_attach(struct ata_port * ap)689*4882a593Smuzhiyun static void sata_fsl_pmp_attach(struct ata_port *ap)
690*4882a593Smuzhiyun {
691*4882a593Smuzhiyun struct sata_fsl_host_priv *host_priv = ap->host->private_data;
692*4882a593Smuzhiyun void __iomem *hcr_base = host_priv->hcr_base;
693*4882a593Smuzhiyun u32 temp;
694*4882a593Smuzhiyun
695*4882a593Smuzhiyun temp = ioread32(hcr_base + HCONTROL);
696*4882a593Smuzhiyun iowrite32((temp | HCONTROL_PMP_ATTACHED), hcr_base + HCONTROL);
697*4882a593Smuzhiyun }
698*4882a593Smuzhiyun
sata_fsl_pmp_detach(struct ata_port * ap)699*4882a593Smuzhiyun static void sata_fsl_pmp_detach(struct ata_port *ap)
700*4882a593Smuzhiyun {
701*4882a593Smuzhiyun struct sata_fsl_host_priv *host_priv = ap->host->private_data;
702*4882a593Smuzhiyun void __iomem *hcr_base = host_priv->hcr_base;
703*4882a593Smuzhiyun u32 temp;
704*4882a593Smuzhiyun
705*4882a593Smuzhiyun temp = ioread32(hcr_base + HCONTROL);
706*4882a593Smuzhiyun temp &= ~HCONTROL_PMP_ATTACHED;
707*4882a593Smuzhiyun iowrite32(temp, hcr_base + HCONTROL);
708*4882a593Smuzhiyun
709*4882a593Smuzhiyun /* enable interrupts on the controller/port */
710*4882a593Smuzhiyun temp = ioread32(hcr_base + HCONTROL);
711*4882a593Smuzhiyun iowrite32((temp | DEFAULT_PORT_IRQ_ENABLE_MASK), hcr_base + HCONTROL);
712*4882a593Smuzhiyun
713*4882a593Smuzhiyun }
714*4882a593Smuzhiyun
sata_fsl_port_start(struct ata_port * ap)715*4882a593Smuzhiyun static int sata_fsl_port_start(struct ata_port *ap)
716*4882a593Smuzhiyun {
717*4882a593Smuzhiyun struct device *dev = ap->host->dev;
718*4882a593Smuzhiyun struct sata_fsl_port_priv *pp;
719*4882a593Smuzhiyun void *mem;
720*4882a593Smuzhiyun dma_addr_t mem_dma;
721*4882a593Smuzhiyun struct sata_fsl_host_priv *host_priv = ap->host->private_data;
722*4882a593Smuzhiyun void __iomem *hcr_base = host_priv->hcr_base;
723*4882a593Smuzhiyun u32 temp;
724*4882a593Smuzhiyun
725*4882a593Smuzhiyun pp = kzalloc(sizeof(*pp), GFP_KERNEL);
726*4882a593Smuzhiyun if (!pp)
727*4882a593Smuzhiyun return -ENOMEM;
728*4882a593Smuzhiyun
729*4882a593Smuzhiyun mem = dma_alloc_coherent(dev, SATA_FSL_PORT_PRIV_DMA_SZ, &mem_dma,
730*4882a593Smuzhiyun GFP_KERNEL);
731*4882a593Smuzhiyun if (!mem) {
732*4882a593Smuzhiyun kfree(pp);
733*4882a593Smuzhiyun return -ENOMEM;
734*4882a593Smuzhiyun }
735*4882a593Smuzhiyun
736*4882a593Smuzhiyun pp->cmdslot = mem;
737*4882a593Smuzhiyun pp->cmdslot_paddr = mem_dma;
738*4882a593Smuzhiyun
739*4882a593Smuzhiyun mem += SATA_FSL_CMD_SLOT_SIZE;
740*4882a593Smuzhiyun mem_dma += SATA_FSL_CMD_SLOT_SIZE;
741*4882a593Smuzhiyun
742*4882a593Smuzhiyun pp->cmdentry = mem;
743*4882a593Smuzhiyun pp->cmdentry_paddr = mem_dma;
744*4882a593Smuzhiyun
745*4882a593Smuzhiyun ap->private_data = pp;
746*4882a593Smuzhiyun
747*4882a593Smuzhiyun VPRINTK("CHBA = 0x%x, cmdentry_phys = 0x%x\n",
748*4882a593Smuzhiyun pp->cmdslot_paddr, pp->cmdentry_paddr);
749*4882a593Smuzhiyun
750*4882a593Smuzhiyun /* Now, update the CHBA register in host controller cmd register set */
751*4882a593Smuzhiyun iowrite32(pp->cmdslot_paddr & 0xffffffff, hcr_base + CHBA);
752*4882a593Smuzhiyun
753*4882a593Smuzhiyun /*
754*4882a593Smuzhiyun * Now, we can bring the controller on-line & also initiate
755*4882a593Smuzhiyun * the COMINIT sequence, we simply return here and the boot-probing
756*4882a593Smuzhiyun * & device discovery process is re-initiated by libATA using a
757*4882a593Smuzhiyun * Softreset EH (dummy) session. Hence, boot probing and device
758*4882a593Smuzhiyun * discovey will be part of sata_fsl_softreset() callback.
759*4882a593Smuzhiyun */
760*4882a593Smuzhiyun
761*4882a593Smuzhiyun temp = ioread32(hcr_base + HCONTROL);
762*4882a593Smuzhiyun iowrite32((temp | HCONTROL_ONLINE_PHY_RST), hcr_base + HCONTROL);
763*4882a593Smuzhiyun
764*4882a593Smuzhiyun VPRINTK("HStatus = 0x%x\n", ioread32(hcr_base + HSTATUS));
765*4882a593Smuzhiyun VPRINTK("HControl = 0x%x\n", ioread32(hcr_base + HCONTROL));
766*4882a593Smuzhiyun VPRINTK("CHBA = 0x%x\n", ioread32(hcr_base + CHBA));
767*4882a593Smuzhiyun
768*4882a593Smuzhiyun return 0;
769*4882a593Smuzhiyun }
770*4882a593Smuzhiyun
sata_fsl_port_stop(struct ata_port * ap)771*4882a593Smuzhiyun static void sata_fsl_port_stop(struct ata_port *ap)
772*4882a593Smuzhiyun {
773*4882a593Smuzhiyun struct device *dev = ap->host->dev;
774*4882a593Smuzhiyun struct sata_fsl_port_priv *pp = ap->private_data;
775*4882a593Smuzhiyun struct sata_fsl_host_priv *host_priv = ap->host->private_data;
776*4882a593Smuzhiyun void __iomem *hcr_base = host_priv->hcr_base;
777*4882a593Smuzhiyun u32 temp;
778*4882a593Smuzhiyun
779*4882a593Smuzhiyun /*
780*4882a593Smuzhiyun * Force host controller to go off-line, aborting current operations
781*4882a593Smuzhiyun */
782*4882a593Smuzhiyun temp = ioread32(hcr_base + HCONTROL);
783*4882a593Smuzhiyun temp &= ~HCONTROL_ONLINE_PHY_RST;
784*4882a593Smuzhiyun temp |= HCONTROL_FORCE_OFFLINE;
785*4882a593Smuzhiyun iowrite32(temp, hcr_base + HCONTROL);
786*4882a593Smuzhiyun
787*4882a593Smuzhiyun /* Poll for controller to go offline - should happen immediately */
788*4882a593Smuzhiyun ata_wait_register(ap, hcr_base + HSTATUS, ONLINE, ONLINE, 1, 1);
789*4882a593Smuzhiyun
790*4882a593Smuzhiyun ap->private_data = NULL;
791*4882a593Smuzhiyun dma_free_coherent(dev, SATA_FSL_PORT_PRIV_DMA_SZ,
792*4882a593Smuzhiyun pp->cmdslot, pp->cmdslot_paddr);
793*4882a593Smuzhiyun
794*4882a593Smuzhiyun kfree(pp);
795*4882a593Smuzhiyun }
796*4882a593Smuzhiyun
sata_fsl_dev_classify(struct ata_port * ap)797*4882a593Smuzhiyun static unsigned int sata_fsl_dev_classify(struct ata_port *ap)
798*4882a593Smuzhiyun {
799*4882a593Smuzhiyun struct sata_fsl_host_priv *host_priv = ap->host->private_data;
800*4882a593Smuzhiyun void __iomem *hcr_base = host_priv->hcr_base;
801*4882a593Smuzhiyun struct ata_taskfile tf;
802*4882a593Smuzhiyun u32 temp;
803*4882a593Smuzhiyun
804*4882a593Smuzhiyun temp = ioread32(hcr_base + SIGNATURE);
805*4882a593Smuzhiyun
806*4882a593Smuzhiyun VPRINTK("raw sig = 0x%x\n", temp);
807*4882a593Smuzhiyun VPRINTK("HStatus = 0x%x\n", ioread32(hcr_base + HSTATUS));
808*4882a593Smuzhiyun VPRINTK("HControl = 0x%x\n", ioread32(hcr_base + HCONTROL));
809*4882a593Smuzhiyun
810*4882a593Smuzhiyun tf.lbah = (temp >> 24) & 0xff;
811*4882a593Smuzhiyun tf.lbam = (temp >> 16) & 0xff;
812*4882a593Smuzhiyun tf.lbal = (temp >> 8) & 0xff;
813*4882a593Smuzhiyun tf.nsect = temp & 0xff;
814*4882a593Smuzhiyun
815*4882a593Smuzhiyun return ata_dev_classify(&tf);
816*4882a593Smuzhiyun }
817*4882a593Smuzhiyun
sata_fsl_hardreset(struct ata_link * link,unsigned int * class,unsigned long deadline)818*4882a593Smuzhiyun static int sata_fsl_hardreset(struct ata_link *link, unsigned int *class,
819*4882a593Smuzhiyun unsigned long deadline)
820*4882a593Smuzhiyun {
821*4882a593Smuzhiyun struct ata_port *ap = link->ap;
822*4882a593Smuzhiyun struct sata_fsl_host_priv *host_priv = ap->host->private_data;
823*4882a593Smuzhiyun void __iomem *hcr_base = host_priv->hcr_base;
824*4882a593Smuzhiyun u32 temp;
825*4882a593Smuzhiyun int i = 0;
826*4882a593Smuzhiyun unsigned long start_jiffies;
827*4882a593Smuzhiyun
828*4882a593Smuzhiyun DPRINTK("in xx_hardreset\n");
829*4882a593Smuzhiyun
830*4882a593Smuzhiyun try_offline_again:
831*4882a593Smuzhiyun /*
832*4882a593Smuzhiyun * Force host controller to go off-line, aborting current operations
833*4882a593Smuzhiyun */
834*4882a593Smuzhiyun temp = ioread32(hcr_base + HCONTROL);
835*4882a593Smuzhiyun temp &= ~HCONTROL_ONLINE_PHY_RST;
836*4882a593Smuzhiyun iowrite32(temp, hcr_base + HCONTROL);
837*4882a593Smuzhiyun
838*4882a593Smuzhiyun /* Poll for controller to go offline */
839*4882a593Smuzhiyun temp = ata_wait_register(ap, hcr_base + HSTATUS, ONLINE, ONLINE,
840*4882a593Smuzhiyun 1, 500);
841*4882a593Smuzhiyun
842*4882a593Smuzhiyun if (temp & ONLINE) {
843*4882a593Smuzhiyun ata_port_err(ap, "Hardreset failed, not off-lined %d\n", i);
844*4882a593Smuzhiyun
845*4882a593Smuzhiyun /*
846*4882a593Smuzhiyun * Try to offline controller atleast twice
847*4882a593Smuzhiyun */
848*4882a593Smuzhiyun i++;
849*4882a593Smuzhiyun if (i == 2)
850*4882a593Smuzhiyun goto err;
851*4882a593Smuzhiyun else
852*4882a593Smuzhiyun goto try_offline_again;
853*4882a593Smuzhiyun }
854*4882a593Smuzhiyun
855*4882a593Smuzhiyun DPRINTK("hardreset, controller off-lined\n");
856*4882a593Smuzhiyun VPRINTK("HStatus = 0x%x\n", ioread32(hcr_base + HSTATUS));
857*4882a593Smuzhiyun VPRINTK("HControl = 0x%x\n", ioread32(hcr_base + HCONTROL));
858*4882a593Smuzhiyun
859*4882a593Smuzhiyun /*
860*4882a593Smuzhiyun * PHY reset should remain asserted for atleast 1ms
861*4882a593Smuzhiyun */
862*4882a593Smuzhiyun ata_msleep(ap, 1);
863*4882a593Smuzhiyun
864*4882a593Smuzhiyun sata_set_spd(link);
865*4882a593Smuzhiyun
866*4882a593Smuzhiyun /*
867*4882a593Smuzhiyun * Now, bring the host controller online again, this can take time
868*4882a593Smuzhiyun * as PHY reset and communication establishment, 1st D2H FIS and
869*4882a593Smuzhiyun * device signature update is done, on safe side assume 500ms
870*4882a593Smuzhiyun * NOTE : Host online status may be indicated immediately!!
871*4882a593Smuzhiyun */
872*4882a593Smuzhiyun
873*4882a593Smuzhiyun temp = ioread32(hcr_base + HCONTROL);
874*4882a593Smuzhiyun temp |= (HCONTROL_ONLINE_PHY_RST | HCONTROL_SNOOP_ENABLE);
875*4882a593Smuzhiyun temp |= HCONTROL_PMP_ATTACHED;
876*4882a593Smuzhiyun iowrite32(temp, hcr_base + HCONTROL);
877*4882a593Smuzhiyun
878*4882a593Smuzhiyun temp = ata_wait_register(ap, hcr_base + HSTATUS, ONLINE, 0, 1, 500);
879*4882a593Smuzhiyun
880*4882a593Smuzhiyun if (!(temp & ONLINE)) {
881*4882a593Smuzhiyun ata_port_err(ap, "Hardreset failed, not on-lined\n");
882*4882a593Smuzhiyun goto err;
883*4882a593Smuzhiyun }
884*4882a593Smuzhiyun
885*4882a593Smuzhiyun DPRINTK("hardreset, controller off-lined & on-lined\n");
886*4882a593Smuzhiyun VPRINTK("HStatus = 0x%x\n", ioread32(hcr_base + HSTATUS));
887*4882a593Smuzhiyun VPRINTK("HControl = 0x%x\n", ioread32(hcr_base + HCONTROL));
888*4882a593Smuzhiyun
889*4882a593Smuzhiyun /*
890*4882a593Smuzhiyun * First, wait for the PHYRDY change to occur before waiting for
891*4882a593Smuzhiyun * the signature, and also verify if SStatus indicates device
892*4882a593Smuzhiyun * presence
893*4882a593Smuzhiyun */
894*4882a593Smuzhiyun
895*4882a593Smuzhiyun temp = ata_wait_register(ap, hcr_base + HSTATUS, 0xFF, 0, 1, 500);
896*4882a593Smuzhiyun if ((!(temp & 0x10)) || ata_link_offline(link)) {
897*4882a593Smuzhiyun ata_port_warn(ap, "No Device OR PHYRDY change,Hstatus = 0x%x\n",
898*4882a593Smuzhiyun ioread32(hcr_base + HSTATUS));
899*4882a593Smuzhiyun *class = ATA_DEV_NONE;
900*4882a593Smuzhiyun return 0;
901*4882a593Smuzhiyun }
902*4882a593Smuzhiyun
903*4882a593Smuzhiyun /*
904*4882a593Smuzhiyun * Wait for the first D2H from device,i.e,signature update notification
905*4882a593Smuzhiyun */
906*4882a593Smuzhiyun start_jiffies = jiffies;
907*4882a593Smuzhiyun temp = ata_wait_register(ap, hcr_base + HSTATUS, 0xFF, 0x10,
908*4882a593Smuzhiyun 500, jiffies_to_msecs(deadline - start_jiffies));
909*4882a593Smuzhiyun
910*4882a593Smuzhiyun if ((temp & 0xFF) != 0x18) {
911*4882a593Smuzhiyun ata_port_warn(ap, "No Signature Update\n");
912*4882a593Smuzhiyun *class = ATA_DEV_NONE;
913*4882a593Smuzhiyun goto do_followup_srst;
914*4882a593Smuzhiyun } else {
915*4882a593Smuzhiyun ata_port_info(ap, "Signature Update detected @ %d msecs\n",
916*4882a593Smuzhiyun jiffies_to_msecs(jiffies - start_jiffies));
917*4882a593Smuzhiyun *class = sata_fsl_dev_classify(ap);
918*4882a593Smuzhiyun return 0;
919*4882a593Smuzhiyun }
920*4882a593Smuzhiyun
921*4882a593Smuzhiyun do_followup_srst:
922*4882a593Smuzhiyun /*
923*4882a593Smuzhiyun * request libATA to perform follow-up softreset
924*4882a593Smuzhiyun */
925*4882a593Smuzhiyun return -EAGAIN;
926*4882a593Smuzhiyun
927*4882a593Smuzhiyun err:
928*4882a593Smuzhiyun return -EIO;
929*4882a593Smuzhiyun }
930*4882a593Smuzhiyun
sata_fsl_softreset(struct ata_link * link,unsigned int * class,unsigned long deadline)931*4882a593Smuzhiyun static int sata_fsl_softreset(struct ata_link *link, unsigned int *class,
932*4882a593Smuzhiyun unsigned long deadline)
933*4882a593Smuzhiyun {
934*4882a593Smuzhiyun struct ata_port *ap = link->ap;
935*4882a593Smuzhiyun struct sata_fsl_port_priv *pp = ap->private_data;
936*4882a593Smuzhiyun struct sata_fsl_host_priv *host_priv = ap->host->private_data;
937*4882a593Smuzhiyun void __iomem *hcr_base = host_priv->hcr_base;
938*4882a593Smuzhiyun int pmp = sata_srst_pmp(link);
939*4882a593Smuzhiyun u32 temp;
940*4882a593Smuzhiyun struct ata_taskfile tf;
941*4882a593Smuzhiyun u8 *cfis;
942*4882a593Smuzhiyun u32 Serror;
943*4882a593Smuzhiyun
944*4882a593Smuzhiyun DPRINTK("in xx_softreset\n");
945*4882a593Smuzhiyun
946*4882a593Smuzhiyun if (ata_link_offline(link)) {
947*4882a593Smuzhiyun DPRINTK("PHY reports no device\n");
948*4882a593Smuzhiyun *class = ATA_DEV_NONE;
949*4882a593Smuzhiyun return 0;
950*4882a593Smuzhiyun }
951*4882a593Smuzhiyun
952*4882a593Smuzhiyun /*
953*4882a593Smuzhiyun * Send a device reset (SRST) explicitly on command slot #0
954*4882a593Smuzhiyun * Check : will the command queue (reg) be cleared during offlining ??
955*4882a593Smuzhiyun * Also we will be online only if Phy commn. has been established
956*4882a593Smuzhiyun * and device presence has been detected, therefore if we have
957*4882a593Smuzhiyun * reached here, we can send a command to the target device
958*4882a593Smuzhiyun */
959*4882a593Smuzhiyun
960*4882a593Smuzhiyun DPRINTK("Sending SRST/device reset\n");
961*4882a593Smuzhiyun
962*4882a593Smuzhiyun ata_tf_init(link->device, &tf);
963*4882a593Smuzhiyun cfis = (u8 *) &pp->cmdentry->cfis;
964*4882a593Smuzhiyun
965*4882a593Smuzhiyun /* device reset/SRST is a control register update FIS, uses tag0 */
966*4882a593Smuzhiyun sata_fsl_setup_cmd_hdr_entry(pp, 0,
967*4882a593Smuzhiyun SRST_CMD | CMD_DESC_RES | CMD_DESC_SNOOP_ENABLE, 0, 0, 5);
968*4882a593Smuzhiyun
969*4882a593Smuzhiyun tf.ctl |= ATA_SRST; /* setup SRST bit in taskfile control reg */
970*4882a593Smuzhiyun ata_tf_to_fis(&tf, pmp, 0, cfis);
971*4882a593Smuzhiyun
972*4882a593Smuzhiyun DPRINTK("Dumping cfis : 0x%x, 0x%x, 0x%x, 0x%x\n",
973*4882a593Smuzhiyun cfis[0], cfis[1], cfis[2], cfis[3]);
974*4882a593Smuzhiyun
975*4882a593Smuzhiyun /*
976*4882a593Smuzhiyun * Queue SRST command to the controller/device, ensure that no
977*4882a593Smuzhiyun * other commands are active on the controller/device
978*4882a593Smuzhiyun */
979*4882a593Smuzhiyun
980*4882a593Smuzhiyun DPRINTK("@Softreset, CQ = 0x%x, CA = 0x%x, CC = 0x%x\n",
981*4882a593Smuzhiyun ioread32(CQ + hcr_base),
982*4882a593Smuzhiyun ioread32(CA + hcr_base), ioread32(CC + hcr_base));
983*4882a593Smuzhiyun
984*4882a593Smuzhiyun iowrite32(0xFFFF, CC + hcr_base);
985*4882a593Smuzhiyun if (pmp != SATA_PMP_CTRL_PORT)
986*4882a593Smuzhiyun iowrite32(pmp, CQPMP + hcr_base);
987*4882a593Smuzhiyun iowrite32(1, CQ + hcr_base);
988*4882a593Smuzhiyun
989*4882a593Smuzhiyun temp = ata_wait_register(ap, CQ + hcr_base, 0x1, 0x1, 1, 5000);
990*4882a593Smuzhiyun if (temp & 0x1) {
991*4882a593Smuzhiyun ata_port_warn(ap, "ATA_SRST issue failed\n");
992*4882a593Smuzhiyun
993*4882a593Smuzhiyun DPRINTK("Softreset@5000,CQ=0x%x,CA=0x%x,CC=0x%x\n",
994*4882a593Smuzhiyun ioread32(CQ + hcr_base),
995*4882a593Smuzhiyun ioread32(CA + hcr_base), ioread32(CC + hcr_base));
996*4882a593Smuzhiyun
997*4882a593Smuzhiyun sata_fsl_scr_read(&ap->link, SCR_ERROR, &Serror);
998*4882a593Smuzhiyun
999*4882a593Smuzhiyun DPRINTK("HStatus = 0x%x\n", ioread32(hcr_base + HSTATUS));
1000*4882a593Smuzhiyun DPRINTK("HControl = 0x%x\n", ioread32(hcr_base + HCONTROL));
1001*4882a593Smuzhiyun DPRINTK("Serror = 0x%x\n", Serror);
1002*4882a593Smuzhiyun goto err;
1003*4882a593Smuzhiyun }
1004*4882a593Smuzhiyun
1005*4882a593Smuzhiyun ata_msleep(ap, 1);
1006*4882a593Smuzhiyun
1007*4882a593Smuzhiyun /*
1008*4882a593Smuzhiyun * SATA device enters reset state after receiving a Control register
1009*4882a593Smuzhiyun * FIS with SRST bit asserted and it awaits another H2D Control reg.
1010*4882a593Smuzhiyun * FIS with SRST bit cleared, then the device does internal diags &
1011*4882a593Smuzhiyun * initialization, followed by indicating it's initialization status
1012*4882a593Smuzhiyun * using ATA signature D2H register FIS to the host controller.
1013*4882a593Smuzhiyun */
1014*4882a593Smuzhiyun
1015*4882a593Smuzhiyun sata_fsl_setup_cmd_hdr_entry(pp, 0, CMD_DESC_RES | CMD_DESC_SNOOP_ENABLE,
1016*4882a593Smuzhiyun 0, 0, 5);
1017*4882a593Smuzhiyun
1018*4882a593Smuzhiyun tf.ctl &= ~ATA_SRST; /* 2nd H2D Ctl. register FIS */
1019*4882a593Smuzhiyun ata_tf_to_fis(&tf, pmp, 0, cfis);
1020*4882a593Smuzhiyun
1021*4882a593Smuzhiyun if (pmp != SATA_PMP_CTRL_PORT)
1022*4882a593Smuzhiyun iowrite32(pmp, CQPMP + hcr_base);
1023*4882a593Smuzhiyun iowrite32(1, CQ + hcr_base);
1024*4882a593Smuzhiyun ata_msleep(ap, 150); /* ?? */
1025*4882a593Smuzhiyun
1026*4882a593Smuzhiyun /*
1027*4882a593Smuzhiyun * The above command would have signalled an interrupt on command
1028*4882a593Smuzhiyun * complete, which needs special handling, by clearing the Nth
1029*4882a593Smuzhiyun * command bit of the CCreg
1030*4882a593Smuzhiyun */
1031*4882a593Smuzhiyun iowrite32(0x01, CC + hcr_base); /* We know it will be cmd#0 always */
1032*4882a593Smuzhiyun
1033*4882a593Smuzhiyun DPRINTK("SATA FSL : Now checking device signature\n");
1034*4882a593Smuzhiyun
1035*4882a593Smuzhiyun *class = ATA_DEV_NONE;
1036*4882a593Smuzhiyun
1037*4882a593Smuzhiyun /* Verify if SStatus indicates device presence */
1038*4882a593Smuzhiyun if (ata_link_online(link)) {
1039*4882a593Smuzhiyun /*
1040*4882a593Smuzhiyun * if we are here, device presence has been detected,
1041*4882a593Smuzhiyun * 1st D2H FIS would have been received, but sfis in
1042*4882a593Smuzhiyun * command desc. is not updated, but signature register
1043*4882a593Smuzhiyun * would have been updated
1044*4882a593Smuzhiyun */
1045*4882a593Smuzhiyun
1046*4882a593Smuzhiyun *class = sata_fsl_dev_classify(ap);
1047*4882a593Smuzhiyun
1048*4882a593Smuzhiyun DPRINTK("class = %d\n", *class);
1049*4882a593Smuzhiyun VPRINTK("ccreg = 0x%x\n", ioread32(hcr_base + CC));
1050*4882a593Smuzhiyun VPRINTK("cereg = 0x%x\n", ioread32(hcr_base + CE));
1051*4882a593Smuzhiyun }
1052*4882a593Smuzhiyun
1053*4882a593Smuzhiyun return 0;
1054*4882a593Smuzhiyun
1055*4882a593Smuzhiyun err:
1056*4882a593Smuzhiyun return -EIO;
1057*4882a593Smuzhiyun }
1058*4882a593Smuzhiyun
sata_fsl_error_handler(struct ata_port * ap)1059*4882a593Smuzhiyun static void sata_fsl_error_handler(struct ata_port *ap)
1060*4882a593Smuzhiyun {
1061*4882a593Smuzhiyun
1062*4882a593Smuzhiyun DPRINTK("in xx_error_handler\n");
1063*4882a593Smuzhiyun sata_pmp_error_handler(ap);
1064*4882a593Smuzhiyun
1065*4882a593Smuzhiyun }
1066*4882a593Smuzhiyun
sata_fsl_post_internal_cmd(struct ata_queued_cmd * qc)1067*4882a593Smuzhiyun static void sata_fsl_post_internal_cmd(struct ata_queued_cmd *qc)
1068*4882a593Smuzhiyun {
1069*4882a593Smuzhiyun if (qc->flags & ATA_QCFLAG_FAILED)
1070*4882a593Smuzhiyun qc->err_mask |= AC_ERR_OTHER;
1071*4882a593Smuzhiyun
1072*4882a593Smuzhiyun if (qc->err_mask) {
1073*4882a593Smuzhiyun /* make DMA engine forget about the failed command */
1074*4882a593Smuzhiyun
1075*4882a593Smuzhiyun }
1076*4882a593Smuzhiyun }
1077*4882a593Smuzhiyun
sata_fsl_error_intr(struct ata_port * ap)1078*4882a593Smuzhiyun static void sata_fsl_error_intr(struct ata_port *ap)
1079*4882a593Smuzhiyun {
1080*4882a593Smuzhiyun struct sata_fsl_host_priv *host_priv = ap->host->private_data;
1081*4882a593Smuzhiyun void __iomem *hcr_base = host_priv->hcr_base;
1082*4882a593Smuzhiyun u32 hstatus, dereg=0, cereg = 0, SError = 0;
1083*4882a593Smuzhiyun unsigned int err_mask = 0, action = 0;
1084*4882a593Smuzhiyun int freeze = 0, abort=0;
1085*4882a593Smuzhiyun struct ata_link *link = NULL;
1086*4882a593Smuzhiyun struct ata_queued_cmd *qc = NULL;
1087*4882a593Smuzhiyun struct ata_eh_info *ehi;
1088*4882a593Smuzhiyun
1089*4882a593Smuzhiyun hstatus = ioread32(hcr_base + HSTATUS);
1090*4882a593Smuzhiyun cereg = ioread32(hcr_base + CE);
1091*4882a593Smuzhiyun
1092*4882a593Smuzhiyun /* first, analyze and record host port events */
1093*4882a593Smuzhiyun link = &ap->link;
1094*4882a593Smuzhiyun ehi = &link->eh_info;
1095*4882a593Smuzhiyun ata_ehi_clear_desc(ehi);
1096*4882a593Smuzhiyun
1097*4882a593Smuzhiyun /*
1098*4882a593Smuzhiyun * Handle & Clear SError
1099*4882a593Smuzhiyun */
1100*4882a593Smuzhiyun
1101*4882a593Smuzhiyun sata_fsl_scr_read(&ap->link, SCR_ERROR, &SError);
1102*4882a593Smuzhiyun if (unlikely(SError & 0xFFFF0000))
1103*4882a593Smuzhiyun sata_fsl_scr_write(&ap->link, SCR_ERROR, SError);
1104*4882a593Smuzhiyun
1105*4882a593Smuzhiyun DPRINTK("error_intr,hStat=0x%x,CE=0x%x,DE =0x%x,SErr=0x%x\n",
1106*4882a593Smuzhiyun hstatus, cereg, ioread32(hcr_base + DE), SError);
1107*4882a593Smuzhiyun
1108*4882a593Smuzhiyun /* handle fatal errors */
1109*4882a593Smuzhiyun if (hstatus & FATAL_ERROR_DECODE) {
1110*4882a593Smuzhiyun ehi->err_mask |= AC_ERR_ATA_BUS;
1111*4882a593Smuzhiyun ehi->action |= ATA_EH_SOFTRESET;
1112*4882a593Smuzhiyun
1113*4882a593Smuzhiyun freeze = 1;
1114*4882a593Smuzhiyun }
1115*4882a593Smuzhiyun
1116*4882a593Smuzhiyun /* Handle SDB FIS receive & notify update */
1117*4882a593Smuzhiyun if (hstatus & INT_ON_SNOTIFY_UPDATE)
1118*4882a593Smuzhiyun sata_async_notification(ap);
1119*4882a593Smuzhiyun
1120*4882a593Smuzhiyun /* Handle PHYRDY change notification */
1121*4882a593Smuzhiyun if (hstatus & INT_ON_PHYRDY_CHG) {
1122*4882a593Smuzhiyun DPRINTK("SATA FSL: PHYRDY change indication\n");
1123*4882a593Smuzhiyun
1124*4882a593Smuzhiyun /* Setup a soft-reset EH action */
1125*4882a593Smuzhiyun ata_ehi_hotplugged(ehi);
1126*4882a593Smuzhiyun ata_ehi_push_desc(ehi, "%s", "PHY RDY changed");
1127*4882a593Smuzhiyun freeze = 1;
1128*4882a593Smuzhiyun }
1129*4882a593Smuzhiyun
1130*4882a593Smuzhiyun /* handle single device errors */
1131*4882a593Smuzhiyun if (cereg) {
1132*4882a593Smuzhiyun /*
1133*4882a593Smuzhiyun * clear the command error, also clears queue to the device
1134*4882a593Smuzhiyun * in error, and we can (re)issue commands to this device.
1135*4882a593Smuzhiyun * When a device is in error all commands queued into the
1136*4882a593Smuzhiyun * host controller and at the device are considered aborted
1137*4882a593Smuzhiyun * and the queue for that device is stopped. Now, after
1138*4882a593Smuzhiyun * clearing the device error, we can issue commands to the
1139*4882a593Smuzhiyun * device to interrogate it to find the source of the error.
1140*4882a593Smuzhiyun */
1141*4882a593Smuzhiyun abort = 1;
1142*4882a593Smuzhiyun
1143*4882a593Smuzhiyun DPRINTK("single device error, CE=0x%x, DE=0x%x\n",
1144*4882a593Smuzhiyun ioread32(hcr_base + CE), ioread32(hcr_base + DE));
1145*4882a593Smuzhiyun
1146*4882a593Smuzhiyun /* find out the offending link and qc */
1147*4882a593Smuzhiyun if (ap->nr_pmp_links) {
1148*4882a593Smuzhiyun unsigned int dev_num;
1149*4882a593Smuzhiyun
1150*4882a593Smuzhiyun dereg = ioread32(hcr_base + DE);
1151*4882a593Smuzhiyun iowrite32(dereg, hcr_base + DE);
1152*4882a593Smuzhiyun iowrite32(cereg, hcr_base + CE);
1153*4882a593Smuzhiyun
1154*4882a593Smuzhiyun dev_num = ffs(dereg) - 1;
1155*4882a593Smuzhiyun if (dev_num < ap->nr_pmp_links && dereg != 0) {
1156*4882a593Smuzhiyun link = &ap->pmp_link[dev_num];
1157*4882a593Smuzhiyun ehi = &link->eh_info;
1158*4882a593Smuzhiyun qc = ata_qc_from_tag(ap, link->active_tag);
1159*4882a593Smuzhiyun /*
1160*4882a593Smuzhiyun * We should consider this as non fatal error,
1161*4882a593Smuzhiyun * and TF must be updated as done below.
1162*4882a593Smuzhiyun */
1163*4882a593Smuzhiyun
1164*4882a593Smuzhiyun err_mask |= AC_ERR_DEV;
1165*4882a593Smuzhiyun
1166*4882a593Smuzhiyun } else {
1167*4882a593Smuzhiyun err_mask |= AC_ERR_HSM;
1168*4882a593Smuzhiyun action |= ATA_EH_HARDRESET;
1169*4882a593Smuzhiyun freeze = 1;
1170*4882a593Smuzhiyun }
1171*4882a593Smuzhiyun } else {
1172*4882a593Smuzhiyun dereg = ioread32(hcr_base + DE);
1173*4882a593Smuzhiyun iowrite32(dereg, hcr_base + DE);
1174*4882a593Smuzhiyun iowrite32(cereg, hcr_base + CE);
1175*4882a593Smuzhiyun
1176*4882a593Smuzhiyun qc = ata_qc_from_tag(ap, link->active_tag);
1177*4882a593Smuzhiyun /*
1178*4882a593Smuzhiyun * We should consider this as non fatal error,
1179*4882a593Smuzhiyun * and TF must be updated as done below.
1180*4882a593Smuzhiyun */
1181*4882a593Smuzhiyun err_mask |= AC_ERR_DEV;
1182*4882a593Smuzhiyun }
1183*4882a593Smuzhiyun }
1184*4882a593Smuzhiyun
1185*4882a593Smuzhiyun /* record error info */
1186*4882a593Smuzhiyun if (qc)
1187*4882a593Smuzhiyun qc->err_mask |= err_mask;
1188*4882a593Smuzhiyun else
1189*4882a593Smuzhiyun ehi->err_mask |= err_mask;
1190*4882a593Smuzhiyun
1191*4882a593Smuzhiyun ehi->action |= action;
1192*4882a593Smuzhiyun
1193*4882a593Smuzhiyun /* freeze or abort */
1194*4882a593Smuzhiyun if (freeze)
1195*4882a593Smuzhiyun ata_port_freeze(ap);
1196*4882a593Smuzhiyun else if (abort) {
1197*4882a593Smuzhiyun if (qc)
1198*4882a593Smuzhiyun ata_link_abort(qc->dev->link);
1199*4882a593Smuzhiyun else
1200*4882a593Smuzhiyun ata_port_abort(ap);
1201*4882a593Smuzhiyun }
1202*4882a593Smuzhiyun }
1203*4882a593Smuzhiyun
sata_fsl_host_intr(struct ata_port * ap)1204*4882a593Smuzhiyun static void sata_fsl_host_intr(struct ata_port *ap)
1205*4882a593Smuzhiyun {
1206*4882a593Smuzhiyun struct sata_fsl_host_priv *host_priv = ap->host->private_data;
1207*4882a593Smuzhiyun void __iomem *hcr_base = host_priv->hcr_base;
1208*4882a593Smuzhiyun u32 hstatus, done_mask = 0;
1209*4882a593Smuzhiyun struct ata_queued_cmd *qc;
1210*4882a593Smuzhiyun u32 SError;
1211*4882a593Smuzhiyun u32 tag;
1212*4882a593Smuzhiyun u32 status_mask = INT_ON_ERROR;
1213*4882a593Smuzhiyun
1214*4882a593Smuzhiyun hstatus = ioread32(hcr_base + HSTATUS);
1215*4882a593Smuzhiyun
1216*4882a593Smuzhiyun sata_fsl_scr_read(&ap->link, SCR_ERROR, &SError);
1217*4882a593Smuzhiyun
1218*4882a593Smuzhiyun /* Read command completed register */
1219*4882a593Smuzhiyun done_mask = ioread32(hcr_base + CC);
1220*4882a593Smuzhiyun
1221*4882a593Smuzhiyun /* Workaround for data length mismatch errata */
1222*4882a593Smuzhiyun if (unlikely(hstatus & INT_ON_DATA_LENGTH_MISMATCH)) {
1223*4882a593Smuzhiyun ata_qc_for_each_with_internal(ap, qc, tag) {
1224*4882a593Smuzhiyun if (qc && ata_is_atapi(qc->tf.protocol)) {
1225*4882a593Smuzhiyun u32 hcontrol;
1226*4882a593Smuzhiyun /* Set HControl[27] to clear error registers */
1227*4882a593Smuzhiyun hcontrol = ioread32(hcr_base + HCONTROL);
1228*4882a593Smuzhiyun iowrite32(hcontrol | CLEAR_ERROR,
1229*4882a593Smuzhiyun hcr_base + HCONTROL);
1230*4882a593Smuzhiyun
1231*4882a593Smuzhiyun /* Clear HControl[27] */
1232*4882a593Smuzhiyun iowrite32(hcontrol & ~CLEAR_ERROR,
1233*4882a593Smuzhiyun hcr_base + HCONTROL);
1234*4882a593Smuzhiyun
1235*4882a593Smuzhiyun /* Clear SError[E] bit */
1236*4882a593Smuzhiyun sata_fsl_scr_write(&ap->link, SCR_ERROR,
1237*4882a593Smuzhiyun SError);
1238*4882a593Smuzhiyun
1239*4882a593Smuzhiyun /* Ignore fatal error and device error */
1240*4882a593Smuzhiyun status_mask &= ~(INT_ON_SINGL_DEVICE_ERR
1241*4882a593Smuzhiyun | INT_ON_FATAL_ERR);
1242*4882a593Smuzhiyun break;
1243*4882a593Smuzhiyun }
1244*4882a593Smuzhiyun }
1245*4882a593Smuzhiyun }
1246*4882a593Smuzhiyun
1247*4882a593Smuzhiyun if (unlikely(SError & 0xFFFF0000)) {
1248*4882a593Smuzhiyun DPRINTK("serror @host_intr : 0x%x\n", SError);
1249*4882a593Smuzhiyun sata_fsl_error_intr(ap);
1250*4882a593Smuzhiyun }
1251*4882a593Smuzhiyun
1252*4882a593Smuzhiyun if (unlikely(hstatus & status_mask)) {
1253*4882a593Smuzhiyun DPRINTK("error interrupt!!\n");
1254*4882a593Smuzhiyun sata_fsl_error_intr(ap);
1255*4882a593Smuzhiyun return;
1256*4882a593Smuzhiyun }
1257*4882a593Smuzhiyun
1258*4882a593Smuzhiyun VPRINTK("Status of all queues :\n");
1259*4882a593Smuzhiyun VPRINTK("done_mask/CC = 0x%x, CA = 0x%x, CE=0x%x,CQ=0x%x,apqa=0x%llx\n",
1260*4882a593Smuzhiyun done_mask,
1261*4882a593Smuzhiyun ioread32(hcr_base + CA),
1262*4882a593Smuzhiyun ioread32(hcr_base + CE),
1263*4882a593Smuzhiyun ioread32(hcr_base + CQ),
1264*4882a593Smuzhiyun ap->qc_active);
1265*4882a593Smuzhiyun
1266*4882a593Smuzhiyun if (done_mask & ap->qc_active) {
1267*4882a593Smuzhiyun int i;
1268*4882a593Smuzhiyun /* clear CC bit, this will also complete the interrupt */
1269*4882a593Smuzhiyun iowrite32(done_mask, hcr_base + CC);
1270*4882a593Smuzhiyun
1271*4882a593Smuzhiyun DPRINTK("Status of all queues :\n");
1272*4882a593Smuzhiyun DPRINTK("done_mask/CC = 0x%x, CA = 0x%x, CE=0x%x\n",
1273*4882a593Smuzhiyun done_mask, ioread32(hcr_base + CA),
1274*4882a593Smuzhiyun ioread32(hcr_base + CE));
1275*4882a593Smuzhiyun
1276*4882a593Smuzhiyun for (i = 0; i < SATA_FSL_QUEUE_DEPTH; i++) {
1277*4882a593Smuzhiyun if (done_mask & (1 << i))
1278*4882a593Smuzhiyun DPRINTK
1279*4882a593Smuzhiyun ("completing ncq cmd,tag=%d,CC=0x%x,CA=0x%x\n",
1280*4882a593Smuzhiyun i, ioread32(hcr_base + CC),
1281*4882a593Smuzhiyun ioread32(hcr_base + CA));
1282*4882a593Smuzhiyun }
1283*4882a593Smuzhiyun ata_qc_complete_multiple(ap, ata_qc_get_active(ap) ^ done_mask);
1284*4882a593Smuzhiyun return;
1285*4882a593Smuzhiyun
1286*4882a593Smuzhiyun } else if ((ap->qc_active & (1ULL << ATA_TAG_INTERNAL))) {
1287*4882a593Smuzhiyun iowrite32(1, hcr_base + CC);
1288*4882a593Smuzhiyun qc = ata_qc_from_tag(ap, ATA_TAG_INTERNAL);
1289*4882a593Smuzhiyun
1290*4882a593Smuzhiyun DPRINTK("completing non-ncq cmd, CC=0x%x\n",
1291*4882a593Smuzhiyun ioread32(hcr_base + CC));
1292*4882a593Smuzhiyun
1293*4882a593Smuzhiyun if (qc) {
1294*4882a593Smuzhiyun ata_qc_complete(qc);
1295*4882a593Smuzhiyun }
1296*4882a593Smuzhiyun } else {
1297*4882a593Smuzhiyun /* Spurious Interrupt!! */
1298*4882a593Smuzhiyun DPRINTK("spurious interrupt!!, CC = 0x%x\n",
1299*4882a593Smuzhiyun ioread32(hcr_base + CC));
1300*4882a593Smuzhiyun iowrite32(done_mask, hcr_base + CC);
1301*4882a593Smuzhiyun return;
1302*4882a593Smuzhiyun }
1303*4882a593Smuzhiyun }
1304*4882a593Smuzhiyun
sata_fsl_interrupt(int irq,void * dev_instance)1305*4882a593Smuzhiyun static irqreturn_t sata_fsl_interrupt(int irq, void *dev_instance)
1306*4882a593Smuzhiyun {
1307*4882a593Smuzhiyun struct ata_host *host = dev_instance;
1308*4882a593Smuzhiyun struct sata_fsl_host_priv *host_priv = host->private_data;
1309*4882a593Smuzhiyun void __iomem *hcr_base = host_priv->hcr_base;
1310*4882a593Smuzhiyun u32 interrupt_enables;
1311*4882a593Smuzhiyun unsigned handled = 0;
1312*4882a593Smuzhiyun struct ata_port *ap;
1313*4882a593Smuzhiyun
1314*4882a593Smuzhiyun /* ack. any pending IRQs for this controller/port */
1315*4882a593Smuzhiyun interrupt_enables = ioread32(hcr_base + HSTATUS);
1316*4882a593Smuzhiyun interrupt_enables &= 0x3F;
1317*4882a593Smuzhiyun
1318*4882a593Smuzhiyun DPRINTK("interrupt status 0x%x\n", interrupt_enables);
1319*4882a593Smuzhiyun
1320*4882a593Smuzhiyun if (!interrupt_enables)
1321*4882a593Smuzhiyun return IRQ_NONE;
1322*4882a593Smuzhiyun
1323*4882a593Smuzhiyun spin_lock(&host->lock);
1324*4882a593Smuzhiyun
1325*4882a593Smuzhiyun /* Assuming one port per host controller */
1326*4882a593Smuzhiyun
1327*4882a593Smuzhiyun ap = host->ports[0];
1328*4882a593Smuzhiyun if (ap) {
1329*4882a593Smuzhiyun sata_fsl_host_intr(ap);
1330*4882a593Smuzhiyun } else {
1331*4882a593Smuzhiyun dev_warn(host->dev, "interrupt on disabled port 0\n");
1332*4882a593Smuzhiyun }
1333*4882a593Smuzhiyun
1334*4882a593Smuzhiyun iowrite32(interrupt_enables, hcr_base + HSTATUS);
1335*4882a593Smuzhiyun handled = 1;
1336*4882a593Smuzhiyun
1337*4882a593Smuzhiyun spin_unlock(&host->lock);
1338*4882a593Smuzhiyun
1339*4882a593Smuzhiyun return IRQ_RETVAL(handled);
1340*4882a593Smuzhiyun }
1341*4882a593Smuzhiyun
1342*4882a593Smuzhiyun /*
1343*4882a593Smuzhiyun * Multiple ports are represented by multiple SATA controllers with
1344*4882a593Smuzhiyun * one port per controller
1345*4882a593Smuzhiyun */
sata_fsl_init_controller(struct ata_host * host)1346*4882a593Smuzhiyun static int sata_fsl_init_controller(struct ata_host *host)
1347*4882a593Smuzhiyun {
1348*4882a593Smuzhiyun struct sata_fsl_host_priv *host_priv = host->private_data;
1349*4882a593Smuzhiyun void __iomem *hcr_base = host_priv->hcr_base;
1350*4882a593Smuzhiyun u32 temp;
1351*4882a593Smuzhiyun
1352*4882a593Smuzhiyun /*
1353*4882a593Smuzhiyun * NOTE : We cannot bring the controller online before setting
1354*4882a593Smuzhiyun * the CHBA, hence main controller initialization is done as
1355*4882a593Smuzhiyun * part of the port_start() callback
1356*4882a593Smuzhiyun */
1357*4882a593Smuzhiyun
1358*4882a593Smuzhiyun /* sata controller to operate in enterprise mode */
1359*4882a593Smuzhiyun temp = ioread32(hcr_base + HCONTROL);
1360*4882a593Smuzhiyun iowrite32(temp & ~HCONTROL_LEGACY, hcr_base + HCONTROL);
1361*4882a593Smuzhiyun
1362*4882a593Smuzhiyun /* ack. any pending IRQs for this controller/port */
1363*4882a593Smuzhiyun temp = ioread32(hcr_base + HSTATUS);
1364*4882a593Smuzhiyun if (temp & 0x3F)
1365*4882a593Smuzhiyun iowrite32((temp & 0x3F), hcr_base + HSTATUS);
1366*4882a593Smuzhiyun
1367*4882a593Smuzhiyun /* Keep interrupts disabled on the controller */
1368*4882a593Smuzhiyun temp = ioread32(hcr_base + HCONTROL);
1369*4882a593Smuzhiyun iowrite32((temp & ~0x3F), hcr_base + HCONTROL);
1370*4882a593Smuzhiyun
1371*4882a593Smuzhiyun /* Disable interrupt coalescing control(icc), for the moment */
1372*4882a593Smuzhiyun DPRINTK("icc = 0x%x\n", ioread32(hcr_base + ICC));
1373*4882a593Smuzhiyun iowrite32(0x01000000, hcr_base + ICC);
1374*4882a593Smuzhiyun
1375*4882a593Smuzhiyun /* clear error registers, SError is cleared by libATA */
1376*4882a593Smuzhiyun iowrite32(0x00000FFFF, hcr_base + CE);
1377*4882a593Smuzhiyun iowrite32(0x00000FFFF, hcr_base + DE);
1378*4882a593Smuzhiyun
1379*4882a593Smuzhiyun /*
1380*4882a593Smuzhiyun * reset the number of command complete bits which will cause the
1381*4882a593Smuzhiyun * interrupt to be signaled
1382*4882a593Smuzhiyun */
1383*4882a593Smuzhiyun fsl_sata_set_irq_coalescing(host, intr_coalescing_count,
1384*4882a593Smuzhiyun intr_coalescing_ticks);
1385*4882a593Smuzhiyun
1386*4882a593Smuzhiyun /*
1387*4882a593Smuzhiyun * host controller will be brought on-line, during xx_port_start()
1388*4882a593Smuzhiyun * callback, that should also initiate the OOB, COMINIT sequence
1389*4882a593Smuzhiyun */
1390*4882a593Smuzhiyun
1391*4882a593Smuzhiyun DPRINTK("HStatus = 0x%x\n", ioread32(hcr_base + HSTATUS));
1392*4882a593Smuzhiyun DPRINTK("HControl = 0x%x\n", ioread32(hcr_base + HCONTROL));
1393*4882a593Smuzhiyun
1394*4882a593Smuzhiyun return 0;
1395*4882a593Smuzhiyun }
1396*4882a593Smuzhiyun
sata_fsl_host_stop(struct ata_host * host)1397*4882a593Smuzhiyun static void sata_fsl_host_stop(struct ata_host *host)
1398*4882a593Smuzhiyun {
1399*4882a593Smuzhiyun struct sata_fsl_host_priv *host_priv = host->private_data;
1400*4882a593Smuzhiyun
1401*4882a593Smuzhiyun iounmap(host_priv->hcr_base);
1402*4882a593Smuzhiyun kfree(host_priv);
1403*4882a593Smuzhiyun }
1404*4882a593Smuzhiyun
1405*4882a593Smuzhiyun /*
1406*4882a593Smuzhiyun * scsi mid-layer and libata interface structures
1407*4882a593Smuzhiyun */
1408*4882a593Smuzhiyun static struct scsi_host_template sata_fsl_sht = {
1409*4882a593Smuzhiyun ATA_NCQ_SHT("sata_fsl"),
1410*4882a593Smuzhiyun .can_queue = SATA_FSL_QUEUE_DEPTH,
1411*4882a593Smuzhiyun .sg_tablesize = SATA_FSL_MAX_PRD_USABLE,
1412*4882a593Smuzhiyun .dma_boundary = ATA_DMA_BOUNDARY,
1413*4882a593Smuzhiyun };
1414*4882a593Smuzhiyun
1415*4882a593Smuzhiyun static struct ata_port_operations sata_fsl_ops = {
1416*4882a593Smuzhiyun .inherits = &sata_pmp_port_ops,
1417*4882a593Smuzhiyun
1418*4882a593Smuzhiyun .qc_defer = ata_std_qc_defer,
1419*4882a593Smuzhiyun .qc_prep = sata_fsl_qc_prep,
1420*4882a593Smuzhiyun .qc_issue = sata_fsl_qc_issue,
1421*4882a593Smuzhiyun .qc_fill_rtf = sata_fsl_qc_fill_rtf,
1422*4882a593Smuzhiyun
1423*4882a593Smuzhiyun .scr_read = sata_fsl_scr_read,
1424*4882a593Smuzhiyun .scr_write = sata_fsl_scr_write,
1425*4882a593Smuzhiyun
1426*4882a593Smuzhiyun .freeze = sata_fsl_freeze,
1427*4882a593Smuzhiyun .thaw = sata_fsl_thaw,
1428*4882a593Smuzhiyun .softreset = sata_fsl_softreset,
1429*4882a593Smuzhiyun .hardreset = sata_fsl_hardreset,
1430*4882a593Smuzhiyun .pmp_softreset = sata_fsl_softreset,
1431*4882a593Smuzhiyun .error_handler = sata_fsl_error_handler,
1432*4882a593Smuzhiyun .post_internal_cmd = sata_fsl_post_internal_cmd,
1433*4882a593Smuzhiyun
1434*4882a593Smuzhiyun .port_start = sata_fsl_port_start,
1435*4882a593Smuzhiyun .port_stop = sata_fsl_port_stop,
1436*4882a593Smuzhiyun
1437*4882a593Smuzhiyun .host_stop = sata_fsl_host_stop,
1438*4882a593Smuzhiyun
1439*4882a593Smuzhiyun .pmp_attach = sata_fsl_pmp_attach,
1440*4882a593Smuzhiyun .pmp_detach = sata_fsl_pmp_detach,
1441*4882a593Smuzhiyun };
1442*4882a593Smuzhiyun
1443*4882a593Smuzhiyun static const struct ata_port_info sata_fsl_port_info[] = {
1444*4882a593Smuzhiyun {
1445*4882a593Smuzhiyun .flags = SATA_FSL_HOST_FLAGS,
1446*4882a593Smuzhiyun .pio_mask = ATA_PIO4,
1447*4882a593Smuzhiyun .udma_mask = ATA_UDMA6,
1448*4882a593Smuzhiyun .port_ops = &sata_fsl_ops,
1449*4882a593Smuzhiyun },
1450*4882a593Smuzhiyun };
1451*4882a593Smuzhiyun
sata_fsl_probe(struct platform_device * ofdev)1452*4882a593Smuzhiyun static int sata_fsl_probe(struct platform_device *ofdev)
1453*4882a593Smuzhiyun {
1454*4882a593Smuzhiyun int retval = -ENXIO;
1455*4882a593Smuzhiyun void __iomem *hcr_base = NULL;
1456*4882a593Smuzhiyun void __iomem *ssr_base = NULL;
1457*4882a593Smuzhiyun void __iomem *csr_base = NULL;
1458*4882a593Smuzhiyun struct sata_fsl_host_priv *host_priv = NULL;
1459*4882a593Smuzhiyun int irq;
1460*4882a593Smuzhiyun struct ata_host *host = NULL;
1461*4882a593Smuzhiyun u32 temp;
1462*4882a593Smuzhiyun
1463*4882a593Smuzhiyun struct ata_port_info pi = sata_fsl_port_info[0];
1464*4882a593Smuzhiyun const struct ata_port_info *ppi[] = { &pi, NULL };
1465*4882a593Smuzhiyun
1466*4882a593Smuzhiyun dev_info(&ofdev->dev, "Sata FSL Platform/CSB Driver init\n");
1467*4882a593Smuzhiyun
1468*4882a593Smuzhiyun hcr_base = of_iomap(ofdev->dev.of_node, 0);
1469*4882a593Smuzhiyun if (!hcr_base)
1470*4882a593Smuzhiyun goto error_exit_with_cleanup;
1471*4882a593Smuzhiyun
1472*4882a593Smuzhiyun ssr_base = hcr_base + 0x100;
1473*4882a593Smuzhiyun csr_base = hcr_base + 0x140;
1474*4882a593Smuzhiyun
1475*4882a593Smuzhiyun if (!of_device_is_compatible(ofdev->dev.of_node, "fsl,mpc8315-sata")) {
1476*4882a593Smuzhiyun temp = ioread32(csr_base + TRANSCFG);
1477*4882a593Smuzhiyun temp = temp & 0xffffffe0;
1478*4882a593Smuzhiyun iowrite32(temp | TRANSCFG_RX_WATER_MARK, csr_base + TRANSCFG);
1479*4882a593Smuzhiyun }
1480*4882a593Smuzhiyun
1481*4882a593Smuzhiyun DPRINTK("@reset i/o = 0x%x\n", ioread32(csr_base + TRANSCFG));
1482*4882a593Smuzhiyun DPRINTK("sizeof(cmd_desc) = %d\n", sizeof(struct command_desc));
1483*4882a593Smuzhiyun DPRINTK("sizeof(#define cmd_desc) = %d\n", SATA_FSL_CMD_DESC_SIZE);
1484*4882a593Smuzhiyun
1485*4882a593Smuzhiyun host_priv = kzalloc(sizeof(struct sata_fsl_host_priv), GFP_KERNEL);
1486*4882a593Smuzhiyun if (!host_priv)
1487*4882a593Smuzhiyun goto error_exit_with_cleanup;
1488*4882a593Smuzhiyun
1489*4882a593Smuzhiyun host_priv->hcr_base = hcr_base;
1490*4882a593Smuzhiyun host_priv->ssr_base = ssr_base;
1491*4882a593Smuzhiyun host_priv->csr_base = csr_base;
1492*4882a593Smuzhiyun
1493*4882a593Smuzhiyun irq = platform_get_irq(ofdev, 0);
1494*4882a593Smuzhiyun if (irq < 0) {
1495*4882a593Smuzhiyun retval = irq;
1496*4882a593Smuzhiyun goto error_exit_with_cleanup;
1497*4882a593Smuzhiyun }
1498*4882a593Smuzhiyun host_priv->irq = irq;
1499*4882a593Smuzhiyun
1500*4882a593Smuzhiyun if (of_device_is_compatible(ofdev->dev.of_node, "fsl,pq-sata-v2"))
1501*4882a593Smuzhiyun host_priv->data_snoop = DATA_SNOOP_ENABLE_V2;
1502*4882a593Smuzhiyun else
1503*4882a593Smuzhiyun host_priv->data_snoop = DATA_SNOOP_ENABLE_V1;
1504*4882a593Smuzhiyun
1505*4882a593Smuzhiyun /* allocate host structure */
1506*4882a593Smuzhiyun host = ata_host_alloc_pinfo(&ofdev->dev, ppi, SATA_FSL_MAX_PORTS);
1507*4882a593Smuzhiyun if (!host) {
1508*4882a593Smuzhiyun retval = -ENOMEM;
1509*4882a593Smuzhiyun goto error_exit_with_cleanup;
1510*4882a593Smuzhiyun }
1511*4882a593Smuzhiyun
1512*4882a593Smuzhiyun /* host->iomap is not used currently */
1513*4882a593Smuzhiyun host->private_data = host_priv;
1514*4882a593Smuzhiyun
1515*4882a593Smuzhiyun /* initialize host controller */
1516*4882a593Smuzhiyun sata_fsl_init_controller(host);
1517*4882a593Smuzhiyun
1518*4882a593Smuzhiyun /*
1519*4882a593Smuzhiyun * Now, register with libATA core, this will also initiate the
1520*4882a593Smuzhiyun * device discovery process, invoking our port_start() handler &
1521*4882a593Smuzhiyun * error_handler() to execute a dummy Softreset EH session
1522*4882a593Smuzhiyun */
1523*4882a593Smuzhiyun ata_host_activate(host, irq, sata_fsl_interrupt, SATA_FSL_IRQ_FLAG,
1524*4882a593Smuzhiyun &sata_fsl_sht);
1525*4882a593Smuzhiyun
1526*4882a593Smuzhiyun host_priv->intr_coalescing.show = fsl_sata_intr_coalescing_show;
1527*4882a593Smuzhiyun host_priv->intr_coalescing.store = fsl_sata_intr_coalescing_store;
1528*4882a593Smuzhiyun sysfs_attr_init(&host_priv->intr_coalescing.attr);
1529*4882a593Smuzhiyun host_priv->intr_coalescing.attr.name = "intr_coalescing";
1530*4882a593Smuzhiyun host_priv->intr_coalescing.attr.mode = S_IRUGO | S_IWUSR;
1531*4882a593Smuzhiyun retval = device_create_file(host->dev, &host_priv->intr_coalescing);
1532*4882a593Smuzhiyun if (retval)
1533*4882a593Smuzhiyun goto error_exit_with_cleanup;
1534*4882a593Smuzhiyun
1535*4882a593Smuzhiyun host_priv->rx_watermark.show = fsl_sata_rx_watermark_show;
1536*4882a593Smuzhiyun host_priv->rx_watermark.store = fsl_sata_rx_watermark_store;
1537*4882a593Smuzhiyun sysfs_attr_init(&host_priv->rx_watermark.attr);
1538*4882a593Smuzhiyun host_priv->rx_watermark.attr.name = "rx_watermark";
1539*4882a593Smuzhiyun host_priv->rx_watermark.attr.mode = S_IRUGO | S_IWUSR;
1540*4882a593Smuzhiyun retval = device_create_file(host->dev, &host_priv->rx_watermark);
1541*4882a593Smuzhiyun if (retval) {
1542*4882a593Smuzhiyun device_remove_file(&ofdev->dev, &host_priv->intr_coalescing);
1543*4882a593Smuzhiyun goto error_exit_with_cleanup;
1544*4882a593Smuzhiyun }
1545*4882a593Smuzhiyun
1546*4882a593Smuzhiyun return 0;
1547*4882a593Smuzhiyun
1548*4882a593Smuzhiyun error_exit_with_cleanup:
1549*4882a593Smuzhiyun
1550*4882a593Smuzhiyun if (host)
1551*4882a593Smuzhiyun ata_host_detach(host);
1552*4882a593Smuzhiyun
1553*4882a593Smuzhiyun if (hcr_base)
1554*4882a593Smuzhiyun iounmap(hcr_base);
1555*4882a593Smuzhiyun kfree(host_priv);
1556*4882a593Smuzhiyun
1557*4882a593Smuzhiyun return retval;
1558*4882a593Smuzhiyun }
1559*4882a593Smuzhiyun
sata_fsl_remove(struct platform_device * ofdev)1560*4882a593Smuzhiyun static int sata_fsl_remove(struct platform_device *ofdev)
1561*4882a593Smuzhiyun {
1562*4882a593Smuzhiyun struct ata_host *host = platform_get_drvdata(ofdev);
1563*4882a593Smuzhiyun struct sata_fsl_host_priv *host_priv = host->private_data;
1564*4882a593Smuzhiyun
1565*4882a593Smuzhiyun device_remove_file(&ofdev->dev, &host_priv->intr_coalescing);
1566*4882a593Smuzhiyun device_remove_file(&ofdev->dev, &host_priv->rx_watermark);
1567*4882a593Smuzhiyun
1568*4882a593Smuzhiyun ata_host_detach(host);
1569*4882a593Smuzhiyun
1570*4882a593Smuzhiyun return 0;
1571*4882a593Smuzhiyun }
1572*4882a593Smuzhiyun
1573*4882a593Smuzhiyun #ifdef CONFIG_PM_SLEEP
sata_fsl_suspend(struct platform_device * op,pm_message_t state)1574*4882a593Smuzhiyun static int sata_fsl_suspend(struct platform_device *op, pm_message_t state)
1575*4882a593Smuzhiyun {
1576*4882a593Smuzhiyun struct ata_host *host = platform_get_drvdata(op);
1577*4882a593Smuzhiyun return ata_host_suspend(host, state);
1578*4882a593Smuzhiyun }
1579*4882a593Smuzhiyun
sata_fsl_resume(struct platform_device * op)1580*4882a593Smuzhiyun static int sata_fsl_resume(struct platform_device *op)
1581*4882a593Smuzhiyun {
1582*4882a593Smuzhiyun struct ata_host *host = platform_get_drvdata(op);
1583*4882a593Smuzhiyun struct sata_fsl_host_priv *host_priv = host->private_data;
1584*4882a593Smuzhiyun int ret;
1585*4882a593Smuzhiyun void __iomem *hcr_base = host_priv->hcr_base;
1586*4882a593Smuzhiyun struct ata_port *ap = host->ports[0];
1587*4882a593Smuzhiyun struct sata_fsl_port_priv *pp = ap->private_data;
1588*4882a593Smuzhiyun
1589*4882a593Smuzhiyun ret = sata_fsl_init_controller(host);
1590*4882a593Smuzhiyun if (ret) {
1591*4882a593Smuzhiyun dev_err(&op->dev, "Error initializing hardware\n");
1592*4882a593Smuzhiyun return ret;
1593*4882a593Smuzhiyun }
1594*4882a593Smuzhiyun
1595*4882a593Smuzhiyun /* Recovery the CHBA register in host controller cmd register set */
1596*4882a593Smuzhiyun iowrite32(pp->cmdslot_paddr & 0xffffffff, hcr_base + CHBA);
1597*4882a593Smuzhiyun
1598*4882a593Smuzhiyun iowrite32((ioread32(hcr_base + HCONTROL)
1599*4882a593Smuzhiyun | HCONTROL_ONLINE_PHY_RST
1600*4882a593Smuzhiyun | HCONTROL_SNOOP_ENABLE
1601*4882a593Smuzhiyun | HCONTROL_PMP_ATTACHED),
1602*4882a593Smuzhiyun hcr_base + HCONTROL);
1603*4882a593Smuzhiyun
1604*4882a593Smuzhiyun ata_host_resume(host);
1605*4882a593Smuzhiyun return 0;
1606*4882a593Smuzhiyun }
1607*4882a593Smuzhiyun #endif
1608*4882a593Smuzhiyun
1609*4882a593Smuzhiyun static const struct of_device_id fsl_sata_match[] = {
1610*4882a593Smuzhiyun {
1611*4882a593Smuzhiyun .compatible = "fsl,pq-sata",
1612*4882a593Smuzhiyun },
1613*4882a593Smuzhiyun {
1614*4882a593Smuzhiyun .compatible = "fsl,pq-sata-v2",
1615*4882a593Smuzhiyun },
1616*4882a593Smuzhiyun {},
1617*4882a593Smuzhiyun };
1618*4882a593Smuzhiyun
1619*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, fsl_sata_match);
1620*4882a593Smuzhiyun
1621*4882a593Smuzhiyun static struct platform_driver fsl_sata_driver = {
1622*4882a593Smuzhiyun .driver = {
1623*4882a593Smuzhiyun .name = "fsl-sata",
1624*4882a593Smuzhiyun .of_match_table = fsl_sata_match,
1625*4882a593Smuzhiyun },
1626*4882a593Smuzhiyun .probe = sata_fsl_probe,
1627*4882a593Smuzhiyun .remove = sata_fsl_remove,
1628*4882a593Smuzhiyun #ifdef CONFIG_PM_SLEEP
1629*4882a593Smuzhiyun .suspend = sata_fsl_suspend,
1630*4882a593Smuzhiyun .resume = sata_fsl_resume,
1631*4882a593Smuzhiyun #endif
1632*4882a593Smuzhiyun };
1633*4882a593Smuzhiyun
1634*4882a593Smuzhiyun module_platform_driver(fsl_sata_driver);
1635*4882a593Smuzhiyun
1636*4882a593Smuzhiyun MODULE_LICENSE("GPL");
1637*4882a593Smuzhiyun MODULE_AUTHOR("Ashish Kalra, Freescale Semiconductor");
1638*4882a593Smuzhiyun MODULE_DESCRIPTION("Freescale 3.0Gbps SATA controller low level driver");
1639*4882a593Smuzhiyun MODULE_VERSION("1.10");
1640