1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * pdc_adma.c - Pacific Digital Corporation ADMA
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Maintained by: Tejun Heo <tj@kernel.org>
6*4882a593Smuzhiyun *
7*4882a593Smuzhiyun * Copyright 2005 Mark Lord
8*4882a593Smuzhiyun *
9*4882a593Smuzhiyun * libata documentation is available via 'make {ps|pdf}docs',
10*4882a593Smuzhiyun * as Documentation/driver-api/libata.rst
11*4882a593Smuzhiyun *
12*4882a593Smuzhiyun * Supports ATA disks in single-packet ADMA mode.
13*4882a593Smuzhiyun * Uses PIO for everything else.
14*4882a593Smuzhiyun *
15*4882a593Smuzhiyun * TODO: Use ADMA transfers for ATAPI devices, when possible.
16*4882a593Smuzhiyun * This requires careful attention to a number of quirks of the chip.
17*4882a593Smuzhiyun */
18*4882a593Smuzhiyun
19*4882a593Smuzhiyun #include <linux/kernel.h>
20*4882a593Smuzhiyun #include <linux/module.h>
21*4882a593Smuzhiyun #include <linux/gfp.h>
22*4882a593Smuzhiyun #include <linux/pci.h>
23*4882a593Smuzhiyun #include <linux/blkdev.h>
24*4882a593Smuzhiyun #include <linux/delay.h>
25*4882a593Smuzhiyun #include <linux/interrupt.h>
26*4882a593Smuzhiyun #include <linux/device.h>
27*4882a593Smuzhiyun #include <scsi/scsi_host.h>
28*4882a593Smuzhiyun #include <linux/libata.h>
29*4882a593Smuzhiyun
30*4882a593Smuzhiyun #define DRV_NAME "pdc_adma"
31*4882a593Smuzhiyun #define DRV_VERSION "1.0"
32*4882a593Smuzhiyun
33*4882a593Smuzhiyun /* macro to calculate base address for ATA regs */
34*4882a593Smuzhiyun #define ADMA_ATA_REGS(base, port_no) ((base) + ((port_no) * 0x40))
35*4882a593Smuzhiyun
36*4882a593Smuzhiyun /* macro to calculate base address for ADMA regs */
37*4882a593Smuzhiyun #define ADMA_REGS(base, port_no) ((base) + 0x80 + ((port_no) * 0x20))
38*4882a593Smuzhiyun
39*4882a593Smuzhiyun /* macro to obtain addresses from ata_port */
40*4882a593Smuzhiyun #define ADMA_PORT_REGS(ap) \
41*4882a593Smuzhiyun ADMA_REGS((ap)->host->iomap[ADMA_MMIO_BAR], ap->port_no)
42*4882a593Smuzhiyun
43*4882a593Smuzhiyun enum {
44*4882a593Smuzhiyun ADMA_MMIO_BAR = 4,
45*4882a593Smuzhiyun
46*4882a593Smuzhiyun ADMA_PORTS = 2,
47*4882a593Smuzhiyun ADMA_CPB_BYTES = 40,
48*4882a593Smuzhiyun ADMA_PRD_BYTES = LIBATA_MAX_PRD * 16,
49*4882a593Smuzhiyun ADMA_PKT_BYTES = ADMA_CPB_BYTES + ADMA_PRD_BYTES,
50*4882a593Smuzhiyun
51*4882a593Smuzhiyun ADMA_DMA_BOUNDARY = 0xffffffff,
52*4882a593Smuzhiyun
53*4882a593Smuzhiyun /* global register offsets */
54*4882a593Smuzhiyun ADMA_MODE_LOCK = 0x00c7,
55*4882a593Smuzhiyun
56*4882a593Smuzhiyun /* per-channel register offsets */
57*4882a593Smuzhiyun ADMA_CONTROL = 0x0000, /* ADMA control */
58*4882a593Smuzhiyun ADMA_STATUS = 0x0002, /* ADMA status */
59*4882a593Smuzhiyun ADMA_CPB_COUNT = 0x0004, /* CPB count */
60*4882a593Smuzhiyun ADMA_CPB_CURRENT = 0x000c, /* current CPB address */
61*4882a593Smuzhiyun ADMA_CPB_NEXT = 0x000c, /* next CPB address */
62*4882a593Smuzhiyun ADMA_CPB_LOOKUP = 0x0010, /* CPB lookup table */
63*4882a593Smuzhiyun ADMA_FIFO_IN = 0x0014, /* input FIFO threshold */
64*4882a593Smuzhiyun ADMA_FIFO_OUT = 0x0016, /* output FIFO threshold */
65*4882a593Smuzhiyun
66*4882a593Smuzhiyun /* ADMA_CONTROL register bits */
67*4882a593Smuzhiyun aNIEN = (1 << 8), /* irq mask: 1==masked */
68*4882a593Smuzhiyun aGO = (1 << 7), /* packet trigger ("Go!") */
69*4882a593Smuzhiyun aRSTADM = (1 << 5), /* ADMA logic reset */
70*4882a593Smuzhiyun aPIOMD4 = 0x0003, /* PIO mode 4 */
71*4882a593Smuzhiyun
72*4882a593Smuzhiyun /* ADMA_STATUS register bits */
73*4882a593Smuzhiyun aPSD = (1 << 6),
74*4882a593Smuzhiyun aUIRQ = (1 << 4),
75*4882a593Smuzhiyun aPERR = (1 << 0),
76*4882a593Smuzhiyun
77*4882a593Smuzhiyun /* CPB bits */
78*4882a593Smuzhiyun cDONE = (1 << 0),
79*4882a593Smuzhiyun cATERR = (1 << 3),
80*4882a593Smuzhiyun
81*4882a593Smuzhiyun cVLD = (1 << 0),
82*4882a593Smuzhiyun cDAT = (1 << 2),
83*4882a593Smuzhiyun cIEN = (1 << 3),
84*4882a593Smuzhiyun
85*4882a593Smuzhiyun /* PRD bits */
86*4882a593Smuzhiyun pORD = (1 << 4),
87*4882a593Smuzhiyun pDIRO = (1 << 5),
88*4882a593Smuzhiyun pEND = (1 << 7),
89*4882a593Smuzhiyun
90*4882a593Smuzhiyun /* ATA register flags */
91*4882a593Smuzhiyun rIGN = (1 << 5),
92*4882a593Smuzhiyun rEND = (1 << 7),
93*4882a593Smuzhiyun
94*4882a593Smuzhiyun /* ATA register addresses */
95*4882a593Smuzhiyun ADMA_REGS_CONTROL = 0x0e,
96*4882a593Smuzhiyun ADMA_REGS_SECTOR_COUNT = 0x12,
97*4882a593Smuzhiyun ADMA_REGS_LBA_LOW = 0x13,
98*4882a593Smuzhiyun ADMA_REGS_LBA_MID = 0x14,
99*4882a593Smuzhiyun ADMA_REGS_LBA_HIGH = 0x15,
100*4882a593Smuzhiyun ADMA_REGS_DEVICE = 0x16,
101*4882a593Smuzhiyun ADMA_REGS_COMMAND = 0x17,
102*4882a593Smuzhiyun
103*4882a593Smuzhiyun /* PCI device IDs */
104*4882a593Smuzhiyun board_1841_idx = 0, /* ADMA 2-port controller */
105*4882a593Smuzhiyun };
106*4882a593Smuzhiyun
107*4882a593Smuzhiyun typedef enum { adma_state_idle, adma_state_pkt, adma_state_mmio } adma_state_t;
108*4882a593Smuzhiyun
109*4882a593Smuzhiyun struct adma_port_priv {
110*4882a593Smuzhiyun u8 *pkt;
111*4882a593Smuzhiyun dma_addr_t pkt_dma;
112*4882a593Smuzhiyun adma_state_t state;
113*4882a593Smuzhiyun };
114*4882a593Smuzhiyun
115*4882a593Smuzhiyun static int adma_ata_init_one(struct pci_dev *pdev,
116*4882a593Smuzhiyun const struct pci_device_id *ent);
117*4882a593Smuzhiyun static int adma_port_start(struct ata_port *ap);
118*4882a593Smuzhiyun static void adma_port_stop(struct ata_port *ap);
119*4882a593Smuzhiyun static enum ata_completion_errors adma_qc_prep(struct ata_queued_cmd *qc);
120*4882a593Smuzhiyun static unsigned int adma_qc_issue(struct ata_queued_cmd *qc);
121*4882a593Smuzhiyun static int adma_check_atapi_dma(struct ata_queued_cmd *qc);
122*4882a593Smuzhiyun static void adma_freeze(struct ata_port *ap);
123*4882a593Smuzhiyun static void adma_thaw(struct ata_port *ap);
124*4882a593Smuzhiyun static int adma_prereset(struct ata_link *link, unsigned long deadline);
125*4882a593Smuzhiyun
126*4882a593Smuzhiyun static struct scsi_host_template adma_ata_sht = {
127*4882a593Smuzhiyun ATA_BASE_SHT(DRV_NAME),
128*4882a593Smuzhiyun .sg_tablesize = LIBATA_MAX_PRD,
129*4882a593Smuzhiyun .dma_boundary = ADMA_DMA_BOUNDARY,
130*4882a593Smuzhiyun };
131*4882a593Smuzhiyun
132*4882a593Smuzhiyun static struct ata_port_operations adma_ata_ops = {
133*4882a593Smuzhiyun .inherits = &ata_sff_port_ops,
134*4882a593Smuzhiyun
135*4882a593Smuzhiyun .lost_interrupt = ATA_OP_NULL,
136*4882a593Smuzhiyun
137*4882a593Smuzhiyun .check_atapi_dma = adma_check_atapi_dma,
138*4882a593Smuzhiyun .qc_prep = adma_qc_prep,
139*4882a593Smuzhiyun .qc_issue = adma_qc_issue,
140*4882a593Smuzhiyun
141*4882a593Smuzhiyun .freeze = adma_freeze,
142*4882a593Smuzhiyun .thaw = adma_thaw,
143*4882a593Smuzhiyun .prereset = adma_prereset,
144*4882a593Smuzhiyun
145*4882a593Smuzhiyun .port_start = adma_port_start,
146*4882a593Smuzhiyun .port_stop = adma_port_stop,
147*4882a593Smuzhiyun };
148*4882a593Smuzhiyun
149*4882a593Smuzhiyun static struct ata_port_info adma_port_info[] = {
150*4882a593Smuzhiyun /* board_1841_idx */
151*4882a593Smuzhiyun {
152*4882a593Smuzhiyun .flags = ATA_FLAG_SLAVE_POSS | ATA_FLAG_PIO_POLLING,
153*4882a593Smuzhiyun .pio_mask = ATA_PIO4_ONLY,
154*4882a593Smuzhiyun .udma_mask = ATA_UDMA4,
155*4882a593Smuzhiyun .port_ops = &adma_ata_ops,
156*4882a593Smuzhiyun },
157*4882a593Smuzhiyun };
158*4882a593Smuzhiyun
159*4882a593Smuzhiyun static const struct pci_device_id adma_ata_pci_tbl[] = {
160*4882a593Smuzhiyun { PCI_VDEVICE(PDC, 0x1841), board_1841_idx },
161*4882a593Smuzhiyun
162*4882a593Smuzhiyun { } /* terminate list */
163*4882a593Smuzhiyun };
164*4882a593Smuzhiyun
165*4882a593Smuzhiyun static struct pci_driver adma_ata_pci_driver = {
166*4882a593Smuzhiyun .name = DRV_NAME,
167*4882a593Smuzhiyun .id_table = adma_ata_pci_tbl,
168*4882a593Smuzhiyun .probe = adma_ata_init_one,
169*4882a593Smuzhiyun .remove = ata_pci_remove_one,
170*4882a593Smuzhiyun };
171*4882a593Smuzhiyun
adma_check_atapi_dma(struct ata_queued_cmd * qc)172*4882a593Smuzhiyun static int adma_check_atapi_dma(struct ata_queued_cmd *qc)
173*4882a593Smuzhiyun {
174*4882a593Smuzhiyun return 1; /* ATAPI DMA not yet supported */
175*4882a593Smuzhiyun }
176*4882a593Smuzhiyun
adma_reset_engine(struct ata_port * ap)177*4882a593Smuzhiyun static void adma_reset_engine(struct ata_port *ap)
178*4882a593Smuzhiyun {
179*4882a593Smuzhiyun void __iomem *chan = ADMA_PORT_REGS(ap);
180*4882a593Smuzhiyun
181*4882a593Smuzhiyun /* reset ADMA to idle state */
182*4882a593Smuzhiyun writew(aPIOMD4 | aNIEN | aRSTADM, chan + ADMA_CONTROL);
183*4882a593Smuzhiyun udelay(2);
184*4882a593Smuzhiyun writew(aPIOMD4, chan + ADMA_CONTROL);
185*4882a593Smuzhiyun udelay(2);
186*4882a593Smuzhiyun }
187*4882a593Smuzhiyun
adma_reinit_engine(struct ata_port * ap)188*4882a593Smuzhiyun static void adma_reinit_engine(struct ata_port *ap)
189*4882a593Smuzhiyun {
190*4882a593Smuzhiyun struct adma_port_priv *pp = ap->private_data;
191*4882a593Smuzhiyun void __iomem *chan = ADMA_PORT_REGS(ap);
192*4882a593Smuzhiyun
193*4882a593Smuzhiyun /* mask/clear ATA interrupts */
194*4882a593Smuzhiyun writeb(ATA_NIEN, ap->ioaddr.ctl_addr);
195*4882a593Smuzhiyun ata_sff_check_status(ap);
196*4882a593Smuzhiyun
197*4882a593Smuzhiyun /* reset the ADMA engine */
198*4882a593Smuzhiyun adma_reset_engine(ap);
199*4882a593Smuzhiyun
200*4882a593Smuzhiyun /* set in-FIFO threshold to 0x100 */
201*4882a593Smuzhiyun writew(0x100, chan + ADMA_FIFO_IN);
202*4882a593Smuzhiyun
203*4882a593Smuzhiyun /* set CPB pointer */
204*4882a593Smuzhiyun writel((u32)pp->pkt_dma, chan + ADMA_CPB_NEXT);
205*4882a593Smuzhiyun
206*4882a593Smuzhiyun /* set out-FIFO threshold to 0x100 */
207*4882a593Smuzhiyun writew(0x100, chan + ADMA_FIFO_OUT);
208*4882a593Smuzhiyun
209*4882a593Smuzhiyun /* set CPB count */
210*4882a593Smuzhiyun writew(1, chan + ADMA_CPB_COUNT);
211*4882a593Smuzhiyun
212*4882a593Smuzhiyun /* read/discard ADMA status */
213*4882a593Smuzhiyun readb(chan + ADMA_STATUS);
214*4882a593Smuzhiyun }
215*4882a593Smuzhiyun
adma_enter_reg_mode(struct ata_port * ap)216*4882a593Smuzhiyun static inline void adma_enter_reg_mode(struct ata_port *ap)
217*4882a593Smuzhiyun {
218*4882a593Smuzhiyun void __iomem *chan = ADMA_PORT_REGS(ap);
219*4882a593Smuzhiyun
220*4882a593Smuzhiyun writew(aPIOMD4, chan + ADMA_CONTROL);
221*4882a593Smuzhiyun readb(chan + ADMA_STATUS); /* flush */
222*4882a593Smuzhiyun }
223*4882a593Smuzhiyun
adma_freeze(struct ata_port * ap)224*4882a593Smuzhiyun static void adma_freeze(struct ata_port *ap)
225*4882a593Smuzhiyun {
226*4882a593Smuzhiyun void __iomem *chan = ADMA_PORT_REGS(ap);
227*4882a593Smuzhiyun
228*4882a593Smuzhiyun /* mask/clear ATA interrupts */
229*4882a593Smuzhiyun writeb(ATA_NIEN, ap->ioaddr.ctl_addr);
230*4882a593Smuzhiyun ata_sff_check_status(ap);
231*4882a593Smuzhiyun
232*4882a593Smuzhiyun /* reset ADMA to idle state */
233*4882a593Smuzhiyun writew(aPIOMD4 | aNIEN | aRSTADM, chan + ADMA_CONTROL);
234*4882a593Smuzhiyun udelay(2);
235*4882a593Smuzhiyun writew(aPIOMD4 | aNIEN, chan + ADMA_CONTROL);
236*4882a593Smuzhiyun udelay(2);
237*4882a593Smuzhiyun }
238*4882a593Smuzhiyun
adma_thaw(struct ata_port * ap)239*4882a593Smuzhiyun static void adma_thaw(struct ata_port *ap)
240*4882a593Smuzhiyun {
241*4882a593Smuzhiyun adma_reinit_engine(ap);
242*4882a593Smuzhiyun }
243*4882a593Smuzhiyun
adma_prereset(struct ata_link * link,unsigned long deadline)244*4882a593Smuzhiyun static int adma_prereset(struct ata_link *link, unsigned long deadline)
245*4882a593Smuzhiyun {
246*4882a593Smuzhiyun struct ata_port *ap = link->ap;
247*4882a593Smuzhiyun struct adma_port_priv *pp = ap->private_data;
248*4882a593Smuzhiyun
249*4882a593Smuzhiyun if (pp->state != adma_state_idle) /* healthy paranoia */
250*4882a593Smuzhiyun pp->state = adma_state_mmio;
251*4882a593Smuzhiyun adma_reinit_engine(ap);
252*4882a593Smuzhiyun
253*4882a593Smuzhiyun return ata_sff_prereset(link, deadline);
254*4882a593Smuzhiyun }
255*4882a593Smuzhiyun
adma_fill_sg(struct ata_queued_cmd * qc)256*4882a593Smuzhiyun static int adma_fill_sg(struct ata_queued_cmd *qc)
257*4882a593Smuzhiyun {
258*4882a593Smuzhiyun struct scatterlist *sg;
259*4882a593Smuzhiyun struct ata_port *ap = qc->ap;
260*4882a593Smuzhiyun struct adma_port_priv *pp = ap->private_data;
261*4882a593Smuzhiyun u8 *buf = pp->pkt, *last_buf = NULL;
262*4882a593Smuzhiyun int i = (2 + buf[3]) * 8;
263*4882a593Smuzhiyun u8 pFLAGS = pORD | ((qc->tf.flags & ATA_TFLAG_WRITE) ? pDIRO : 0);
264*4882a593Smuzhiyun unsigned int si;
265*4882a593Smuzhiyun
266*4882a593Smuzhiyun for_each_sg(qc->sg, sg, qc->n_elem, si) {
267*4882a593Smuzhiyun u32 addr;
268*4882a593Smuzhiyun u32 len;
269*4882a593Smuzhiyun
270*4882a593Smuzhiyun addr = (u32)sg_dma_address(sg);
271*4882a593Smuzhiyun *(__le32 *)(buf + i) = cpu_to_le32(addr);
272*4882a593Smuzhiyun i += 4;
273*4882a593Smuzhiyun
274*4882a593Smuzhiyun len = sg_dma_len(sg) >> 3;
275*4882a593Smuzhiyun *(__le32 *)(buf + i) = cpu_to_le32(len);
276*4882a593Smuzhiyun i += 4;
277*4882a593Smuzhiyun
278*4882a593Smuzhiyun last_buf = &buf[i];
279*4882a593Smuzhiyun buf[i++] = pFLAGS;
280*4882a593Smuzhiyun buf[i++] = qc->dev->dma_mode & 0xf;
281*4882a593Smuzhiyun buf[i++] = 0; /* pPKLW */
282*4882a593Smuzhiyun buf[i++] = 0; /* reserved */
283*4882a593Smuzhiyun
284*4882a593Smuzhiyun *(__le32 *)(buf + i) =
285*4882a593Smuzhiyun (pFLAGS & pEND) ? 0 : cpu_to_le32(pp->pkt_dma + i + 4);
286*4882a593Smuzhiyun i += 4;
287*4882a593Smuzhiyun
288*4882a593Smuzhiyun VPRINTK("PRD[%u] = (0x%lX, 0x%X)\n", i/4,
289*4882a593Smuzhiyun (unsigned long)addr, len);
290*4882a593Smuzhiyun }
291*4882a593Smuzhiyun
292*4882a593Smuzhiyun if (likely(last_buf))
293*4882a593Smuzhiyun *last_buf |= pEND;
294*4882a593Smuzhiyun
295*4882a593Smuzhiyun return i;
296*4882a593Smuzhiyun }
297*4882a593Smuzhiyun
adma_qc_prep(struct ata_queued_cmd * qc)298*4882a593Smuzhiyun static enum ata_completion_errors adma_qc_prep(struct ata_queued_cmd *qc)
299*4882a593Smuzhiyun {
300*4882a593Smuzhiyun struct adma_port_priv *pp = qc->ap->private_data;
301*4882a593Smuzhiyun u8 *buf = pp->pkt;
302*4882a593Smuzhiyun u32 pkt_dma = (u32)pp->pkt_dma;
303*4882a593Smuzhiyun int i = 0;
304*4882a593Smuzhiyun
305*4882a593Smuzhiyun VPRINTK("ENTER\n");
306*4882a593Smuzhiyun
307*4882a593Smuzhiyun adma_enter_reg_mode(qc->ap);
308*4882a593Smuzhiyun if (qc->tf.protocol != ATA_PROT_DMA)
309*4882a593Smuzhiyun return AC_ERR_OK;
310*4882a593Smuzhiyun
311*4882a593Smuzhiyun buf[i++] = 0; /* Response flags */
312*4882a593Smuzhiyun buf[i++] = 0; /* reserved */
313*4882a593Smuzhiyun buf[i++] = cVLD | cDAT | cIEN;
314*4882a593Smuzhiyun i++; /* cLEN, gets filled in below */
315*4882a593Smuzhiyun
316*4882a593Smuzhiyun *(__le32 *)(buf+i) = cpu_to_le32(pkt_dma); /* cNCPB */
317*4882a593Smuzhiyun i += 4; /* cNCPB */
318*4882a593Smuzhiyun i += 4; /* cPRD, gets filled in below */
319*4882a593Smuzhiyun
320*4882a593Smuzhiyun buf[i++] = 0; /* reserved */
321*4882a593Smuzhiyun buf[i++] = 0; /* reserved */
322*4882a593Smuzhiyun buf[i++] = 0; /* reserved */
323*4882a593Smuzhiyun buf[i++] = 0; /* reserved */
324*4882a593Smuzhiyun
325*4882a593Smuzhiyun /* ATA registers; must be a multiple of 4 */
326*4882a593Smuzhiyun buf[i++] = qc->tf.device;
327*4882a593Smuzhiyun buf[i++] = ADMA_REGS_DEVICE;
328*4882a593Smuzhiyun if ((qc->tf.flags & ATA_TFLAG_LBA48)) {
329*4882a593Smuzhiyun buf[i++] = qc->tf.hob_nsect;
330*4882a593Smuzhiyun buf[i++] = ADMA_REGS_SECTOR_COUNT;
331*4882a593Smuzhiyun buf[i++] = qc->tf.hob_lbal;
332*4882a593Smuzhiyun buf[i++] = ADMA_REGS_LBA_LOW;
333*4882a593Smuzhiyun buf[i++] = qc->tf.hob_lbam;
334*4882a593Smuzhiyun buf[i++] = ADMA_REGS_LBA_MID;
335*4882a593Smuzhiyun buf[i++] = qc->tf.hob_lbah;
336*4882a593Smuzhiyun buf[i++] = ADMA_REGS_LBA_HIGH;
337*4882a593Smuzhiyun }
338*4882a593Smuzhiyun buf[i++] = qc->tf.nsect;
339*4882a593Smuzhiyun buf[i++] = ADMA_REGS_SECTOR_COUNT;
340*4882a593Smuzhiyun buf[i++] = qc->tf.lbal;
341*4882a593Smuzhiyun buf[i++] = ADMA_REGS_LBA_LOW;
342*4882a593Smuzhiyun buf[i++] = qc->tf.lbam;
343*4882a593Smuzhiyun buf[i++] = ADMA_REGS_LBA_MID;
344*4882a593Smuzhiyun buf[i++] = qc->tf.lbah;
345*4882a593Smuzhiyun buf[i++] = ADMA_REGS_LBA_HIGH;
346*4882a593Smuzhiyun buf[i++] = 0;
347*4882a593Smuzhiyun buf[i++] = ADMA_REGS_CONTROL;
348*4882a593Smuzhiyun buf[i++] = rIGN;
349*4882a593Smuzhiyun buf[i++] = 0;
350*4882a593Smuzhiyun buf[i++] = qc->tf.command;
351*4882a593Smuzhiyun buf[i++] = ADMA_REGS_COMMAND | rEND;
352*4882a593Smuzhiyun
353*4882a593Smuzhiyun buf[3] = (i >> 3) - 2; /* cLEN */
354*4882a593Smuzhiyun *(__le32 *)(buf+8) = cpu_to_le32(pkt_dma + i); /* cPRD */
355*4882a593Smuzhiyun
356*4882a593Smuzhiyun i = adma_fill_sg(qc);
357*4882a593Smuzhiyun wmb(); /* flush PRDs and pkt to memory */
358*4882a593Smuzhiyun #if 0
359*4882a593Smuzhiyun /* dump out CPB + PRDs for debug */
360*4882a593Smuzhiyun {
361*4882a593Smuzhiyun int j, len = 0;
362*4882a593Smuzhiyun static char obuf[2048];
363*4882a593Smuzhiyun for (j = 0; j < i; ++j) {
364*4882a593Smuzhiyun len += sprintf(obuf+len, "%02x ", buf[j]);
365*4882a593Smuzhiyun if ((j & 7) == 7) {
366*4882a593Smuzhiyun printk("%s\n", obuf);
367*4882a593Smuzhiyun len = 0;
368*4882a593Smuzhiyun }
369*4882a593Smuzhiyun }
370*4882a593Smuzhiyun if (len)
371*4882a593Smuzhiyun printk("%s\n", obuf);
372*4882a593Smuzhiyun }
373*4882a593Smuzhiyun #endif
374*4882a593Smuzhiyun return AC_ERR_OK;
375*4882a593Smuzhiyun }
376*4882a593Smuzhiyun
adma_packet_start(struct ata_queued_cmd * qc)377*4882a593Smuzhiyun static inline void adma_packet_start(struct ata_queued_cmd *qc)
378*4882a593Smuzhiyun {
379*4882a593Smuzhiyun struct ata_port *ap = qc->ap;
380*4882a593Smuzhiyun void __iomem *chan = ADMA_PORT_REGS(ap);
381*4882a593Smuzhiyun
382*4882a593Smuzhiyun VPRINTK("ENTER, ap %p\n", ap);
383*4882a593Smuzhiyun
384*4882a593Smuzhiyun /* fire up the ADMA engine */
385*4882a593Smuzhiyun writew(aPIOMD4 | aGO, chan + ADMA_CONTROL);
386*4882a593Smuzhiyun }
387*4882a593Smuzhiyun
adma_qc_issue(struct ata_queued_cmd * qc)388*4882a593Smuzhiyun static unsigned int adma_qc_issue(struct ata_queued_cmd *qc)
389*4882a593Smuzhiyun {
390*4882a593Smuzhiyun struct adma_port_priv *pp = qc->ap->private_data;
391*4882a593Smuzhiyun
392*4882a593Smuzhiyun switch (qc->tf.protocol) {
393*4882a593Smuzhiyun case ATA_PROT_DMA:
394*4882a593Smuzhiyun pp->state = adma_state_pkt;
395*4882a593Smuzhiyun adma_packet_start(qc);
396*4882a593Smuzhiyun return 0;
397*4882a593Smuzhiyun
398*4882a593Smuzhiyun case ATAPI_PROT_DMA:
399*4882a593Smuzhiyun BUG();
400*4882a593Smuzhiyun break;
401*4882a593Smuzhiyun
402*4882a593Smuzhiyun default:
403*4882a593Smuzhiyun break;
404*4882a593Smuzhiyun }
405*4882a593Smuzhiyun
406*4882a593Smuzhiyun pp->state = adma_state_mmio;
407*4882a593Smuzhiyun return ata_sff_qc_issue(qc);
408*4882a593Smuzhiyun }
409*4882a593Smuzhiyun
adma_intr_pkt(struct ata_host * host)410*4882a593Smuzhiyun static inline unsigned int adma_intr_pkt(struct ata_host *host)
411*4882a593Smuzhiyun {
412*4882a593Smuzhiyun unsigned int handled = 0, port_no;
413*4882a593Smuzhiyun
414*4882a593Smuzhiyun for (port_no = 0; port_no < host->n_ports; ++port_no) {
415*4882a593Smuzhiyun struct ata_port *ap = host->ports[port_no];
416*4882a593Smuzhiyun struct adma_port_priv *pp;
417*4882a593Smuzhiyun struct ata_queued_cmd *qc;
418*4882a593Smuzhiyun void __iomem *chan = ADMA_PORT_REGS(ap);
419*4882a593Smuzhiyun u8 status = readb(chan + ADMA_STATUS);
420*4882a593Smuzhiyun
421*4882a593Smuzhiyun if (status == 0)
422*4882a593Smuzhiyun continue;
423*4882a593Smuzhiyun handled = 1;
424*4882a593Smuzhiyun adma_enter_reg_mode(ap);
425*4882a593Smuzhiyun pp = ap->private_data;
426*4882a593Smuzhiyun if (!pp || pp->state != adma_state_pkt)
427*4882a593Smuzhiyun continue;
428*4882a593Smuzhiyun qc = ata_qc_from_tag(ap, ap->link.active_tag);
429*4882a593Smuzhiyun if (qc && (!(qc->tf.flags & ATA_TFLAG_POLLING))) {
430*4882a593Smuzhiyun if (status & aPERR)
431*4882a593Smuzhiyun qc->err_mask |= AC_ERR_HOST_BUS;
432*4882a593Smuzhiyun else if ((status & (aPSD | aUIRQ)))
433*4882a593Smuzhiyun qc->err_mask |= AC_ERR_OTHER;
434*4882a593Smuzhiyun
435*4882a593Smuzhiyun if (pp->pkt[0] & cATERR)
436*4882a593Smuzhiyun qc->err_mask |= AC_ERR_DEV;
437*4882a593Smuzhiyun else if (pp->pkt[0] != cDONE)
438*4882a593Smuzhiyun qc->err_mask |= AC_ERR_OTHER;
439*4882a593Smuzhiyun
440*4882a593Smuzhiyun if (!qc->err_mask)
441*4882a593Smuzhiyun ata_qc_complete(qc);
442*4882a593Smuzhiyun else {
443*4882a593Smuzhiyun struct ata_eh_info *ehi = &ap->link.eh_info;
444*4882a593Smuzhiyun ata_ehi_clear_desc(ehi);
445*4882a593Smuzhiyun ata_ehi_push_desc(ehi,
446*4882a593Smuzhiyun "ADMA-status 0x%02X", status);
447*4882a593Smuzhiyun ata_ehi_push_desc(ehi,
448*4882a593Smuzhiyun "pkt[0] 0x%02X", pp->pkt[0]);
449*4882a593Smuzhiyun
450*4882a593Smuzhiyun if (qc->err_mask == AC_ERR_DEV)
451*4882a593Smuzhiyun ata_port_abort(ap);
452*4882a593Smuzhiyun else
453*4882a593Smuzhiyun ata_port_freeze(ap);
454*4882a593Smuzhiyun }
455*4882a593Smuzhiyun }
456*4882a593Smuzhiyun }
457*4882a593Smuzhiyun return handled;
458*4882a593Smuzhiyun }
459*4882a593Smuzhiyun
adma_intr_mmio(struct ata_host * host)460*4882a593Smuzhiyun static inline unsigned int adma_intr_mmio(struct ata_host *host)
461*4882a593Smuzhiyun {
462*4882a593Smuzhiyun unsigned int handled = 0, port_no;
463*4882a593Smuzhiyun
464*4882a593Smuzhiyun for (port_no = 0; port_no < host->n_ports; ++port_no) {
465*4882a593Smuzhiyun struct ata_port *ap = host->ports[port_no];
466*4882a593Smuzhiyun struct adma_port_priv *pp = ap->private_data;
467*4882a593Smuzhiyun struct ata_queued_cmd *qc;
468*4882a593Smuzhiyun
469*4882a593Smuzhiyun if (!pp || pp->state != adma_state_mmio)
470*4882a593Smuzhiyun continue;
471*4882a593Smuzhiyun qc = ata_qc_from_tag(ap, ap->link.active_tag);
472*4882a593Smuzhiyun if (qc && (!(qc->tf.flags & ATA_TFLAG_POLLING))) {
473*4882a593Smuzhiyun
474*4882a593Smuzhiyun /* check main status, clearing INTRQ */
475*4882a593Smuzhiyun u8 status = ata_sff_check_status(ap);
476*4882a593Smuzhiyun if ((status & ATA_BUSY))
477*4882a593Smuzhiyun continue;
478*4882a593Smuzhiyun DPRINTK("ata%u: protocol %d (dev_stat 0x%X)\n",
479*4882a593Smuzhiyun ap->print_id, qc->tf.protocol, status);
480*4882a593Smuzhiyun
481*4882a593Smuzhiyun /* complete taskfile transaction */
482*4882a593Smuzhiyun pp->state = adma_state_idle;
483*4882a593Smuzhiyun qc->err_mask |= ac_err_mask(status);
484*4882a593Smuzhiyun if (!qc->err_mask)
485*4882a593Smuzhiyun ata_qc_complete(qc);
486*4882a593Smuzhiyun else {
487*4882a593Smuzhiyun struct ata_eh_info *ehi = &ap->link.eh_info;
488*4882a593Smuzhiyun ata_ehi_clear_desc(ehi);
489*4882a593Smuzhiyun ata_ehi_push_desc(ehi, "status 0x%02X", status);
490*4882a593Smuzhiyun
491*4882a593Smuzhiyun if (qc->err_mask == AC_ERR_DEV)
492*4882a593Smuzhiyun ata_port_abort(ap);
493*4882a593Smuzhiyun else
494*4882a593Smuzhiyun ata_port_freeze(ap);
495*4882a593Smuzhiyun }
496*4882a593Smuzhiyun handled = 1;
497*4882a593Smuzhiyun }
498*4882a593Smuzhiyun }
499*4882a593Smuzhiyun return handled;
500*4882a593Smuzhiyun }
501*4882a593Smuzhiyun
adma_intr(int irq,void * dev_instance)502*4882a593Smuzhiyun static irqreturn_t adma_intr(int irq, void *dev_instance)
503*4882a593Smuzhiyun {
504*4882a593Smuzhiyun struct ata_host *host = dev_instance;
505*4882a593Smuzhiyun unsigned int handled = 0;
506*4882a593Smuzhiyun
507*4882a593Smuzhiyun VPRINTK("ENTER\n");
508*4882a593Smuzhiyun
509*4882a593Smuzhiyun spin_lock(&host->lock);
510*4882a593Smuzhiyun handled = adma_intr_pkt(host) | adma_intr_mmio(host);
511*4882a593Smuzhiyun spin_unlock(&host->lock);
512*4882a593Smuzhiyun
513*4882a593Smuzhiyun VPRINTK("EXIT\n");
514*4882a593Smuzhiyun
515*4882a593Smuzhiyun return IRQ_RETVAL(handled);
516*4882a593Smuzhiyun }
517*4882a593Smuzhiyun
adma_ata_setup_port(struct ata_ioports * port,void __iomem * base)518*4882a593Smuzhiyun static void adma_ata_setup_port(struct ata_ioports *port, void __iomem *base)
519*4882a593Smuzhiyun {
520*4882a593Smuzhiyun port->cmd_addr =
521*4882a593Smuzhiyun port->data_addr = base + 0x000;
522*4882a593Smuzhiyun port->error_addr =
523*4882a593Smuzhiyun port->feature_addr = base + 0x004;
524*4882a593Smuzhiyun port->nsect_addr = base + 0x008;
525*4882a593Smuzhiyun port->lbal_addr = base + 0x00c;
526*4882a593Smuzhiyun port->lbam_addr = base + 0x010;
527*4882a593Smuzhiyun port->lbah_addr = base + 0x014;
528*4882a593Smuzhiyun port->device_addr = base + 0x018;
529*4882a593Smuzhiyun port->status_addr =
530*4882a593Smuzhiyun port->command_addr = base + 0x01c;
531*4882a593Smuzhiyun port->altstatus_addr =
532*4882a593Smuzhiyun port->ctl_addr = base + 0x038;
533*4882a593Smuzhiyun }
534*4882a593Smuzhiyun
adma_port_start(struct ata_port * ap)535*4882a593Smuzhiyun static int adma_port_start(struct ata_port *ap)
536*4882a593Smuzhiyun {
537*4882a593Smuzhiyun struct device *dev = ap->host->dev;
538*4882a593Smuzhiyun struct adma_port_priv *pp;
539*4882a593Smuzhiyun
540*4882a593Smuzhiyun adma_enter_reg_mode(ap);
541*4882a593Smuzhiyun pp = devm_kzalloc(dev, sizeof(*pp), GFP_KERNEL);
542*4882a593Smuzhiyun if (!pp)
543*4882a593Smuzhiyun return -ENOMEM;
544*4882a593Smuzhiyun pp->pkt = dmam_alloc_coherent(dev, ADMA_PKT_BYTES, &pp->pkt_dma,
545*4882a593Smuzhiyun GFP_KERNEL);
546*4882a593Smuzhiyun if (!pp->pkt)
547*4882a593Smuzhiyun return -ENOMEM;
548*4882a593Smuzhiyun /* paranoia? */
549*4882a593Smuzhiyun if ((pp->pkt_dma & 7) != 0) {
550*4882a593Smuzhiyun printk(KERN_ERR "bad alignment for pp->pkt_dma: %08x\n",
551*4882a593Smuzhiyun (u32)pp->pkt_dma);
552*4882a593Smuzhiyun return -ENOMEM;
553*4882a593Smuzhiyun }
554*4882a593Smuzhiyun ap->private_data = pp;
555*4882a593Smuzhiyun adma_reinit_engine(ap);
556*4882a593Smuzhiyun return 0;
557*4882a593Smuzhiyun }
558*4882a593Smuzhiyun
adma_port_stop(struct ata_port * ap)559*4882a593Smuzhiyun static void adma_port_stop(struct ata_port *ap)
560*4882a593Smuzhiyun {
561*4882a593Smuzhiyun adma_reset_engine(ap);
562*4882a593Smuzhiyun }
563*4882a593Smuzhiyun
adma_host_init(struct ata_host * host,unsigned int chip_id)564*4882a593Smuzhiyun static void adma_host_init(struct ata_host *host, unsigned int chip_id)
565*4882a593Smuzhiyun {
566*4882a593Smuzhiyun unsigned int port_no;
567*4882a593Smuzhiyun
568*4882a593Smuzhiyun /* enable/lock aGO operation */
569*4882a593Smuzhiyun writeb(7, host->iomap[ADMA_MMIO_BAR] + ADMA_MODE_LOCK);
570*4882a593Smuzhiyun
571*4882a593Smuzhiyun /* reset the ADMA logic */
572*4882a593Smuzhiyun for (port_no = 0; port_no < ADMA_PORTS; ++port_no)
573*4882a593Smuzhiyun adma_reset_engine(host->ports[port_no]);
574*4882a593Smuzhiyun }
575*4882a593Smuzhiyun
adma_ata_init_one(struct pci_dev * pdev,const struct pci_device_id * ent)576*4882a593Smuzhiyun static int adma_ata_init_one(struct pci_dev *pdev,
577*4882a593Smuzhiyun const struct pci_device_id *ent)
578*4882a593Smuzhiyun {
579*4882a593Smuzhiyun unsigned int board_idx = (unsigned int) ent->driver_data;
580*4882a593Smuzhiyun const struct ata_port_info *ppi[] = { &adma_port_info[board_idx], NULL };
581*4882a593Smuzhiyun struct ata_host *host;
582*4882a593Smuzhiyun void __iomem *mmio_base;
583*4882a593Smuzhiyun int rc, port_no;
584*4882a593Smuzhiyun
585*4882a593Smuzhiyun ata_print_version_once(&pdev->dev, DRV_VERSION);
586*4882a593Smuzhiyun
587*4882a593Smuzhiyun /* alloc host */
588*4882a593Smuzhiyun host = ata_host_alloc_pinfo(&pdev->dev, ppi, ADMA_PORTS);
589*4882a593Smuzhiyun if (!host)
590*4882a593Smuzhiyun return -ENOMEM;
591*4882a593Smuzhiyun
592*4882a593Smuzhiyun /* acquire resources and fill host */
593*4882a593Smuzhiyun rc = pcim_enable_device(pdev);
594*4882a593Smuzhiyun if (rc)
595*4882a593Smuzhiyun return rc;
596*4882a593Smuzhiyun
597*4882a593Smuzhiyun if ((pci_resource_flags(pdev, 4) & IORESOURCE_MEM) == 0)
598*4882a593Smuzhiyun return -ENODEV;
599*4882a593Smuzhiyun
600*4882a593Smuzhiyun rc = pcim_iomap_regions(pdev, 1 << ADMA_MMIO_BAR, DRV_NAME);
601*4882a593Smuzhiyun if (rc)
602*4882a593Smuzhiyun return rc;
603*4882a593Smuzhiyun host->iomap = pcim_iomap_table(pdev);
604*4882a593Smuzhiyun mmio_base = host->iomap[ADMA_MMIO_BAR];
605*4882a593Smuzhiyun
606*4882a593Smuzhiyun rc = dma_set_mask_and_coherent(&pdev->dev, DMA_BIT_MASK(32));
607*4882a593Smuzhiyun if (rc) {
608*4882a593Smuzhiyun dev_err(&pdev->dev, "32-bit DMA enable failed\n");
609*4882a593Smuzhiyun return rc;
610*4882a593Smuzhiyun }
611*4882a593Smuzhiyun
612*4882a593Smuzhiyun for (port_no = 0; port_no < ADMA_PORTS; ++port_no) {
613*4882a593Smuzhiyun struct ata_port *ap = host->ports[port_no];
614*4882a593Smuzhiyun void __iomem *port_base = ADMA_ATA_REGS(mmio_base, port_no);
615*4882a593Smuzhiyun unsigned int offset = port_base - mmio_base;
616*4882a593Smuzhiyun
617*4882a593Smuzhiyun adma_ata_setup_port(&ap->ioaddr, port_base);
618*4882a593Smuzhiyun
619*4882a593Smuzhiyun ata_port_pbar_desc(ap, ADMA_MMIO_BAR, -1, "mmio");
620*4882a593Smuzhiyun ata_port_pbar_desc(ap, ADMA_MMIO_BAR, offset, "port");
621*4882a593Smuzhiyun }
622*4882a593Smuzhiyun
623*4882a593Smuzhiyun /* initialize adapter */
624*4882a593Smuzhiyun adma_host_init(host, board_idx);
625*4882a593Smuzhiyun
626*4882a593Smuzhiyun pci_set_master(pdev);
627*4882a593Smuzhiyun return ata_host_activate(host, pdev->irq, adma_intr, IRQF_SHARED,
628*4882a593Smuzhiyun &adma_ata_sht);
629*4882a593Smuzhiyun }
630*4882a593Smuzhiyun
631*4882a593Smuzhiyun module_pci_driver(adma_ata_pci_driver);
632*4882a593Smuzhiyun
633*4882a593Smuzhiyun MODULE_AUTHOR("Mark Lord");
634*4882a593Smuzhiyun MODULE_DESCRIPTION("Pacific Digital Corporation ADMA low-level driver");
635*4882a593Smuzhiyun MODULE_LICENSE("GPL");
636*4882a593Smuzhiyun MODULE_DEVICE_TABLE(pci, adma_ata_pci_tbl);
637*4882a593Smuzhiyun MODULE_VERSION(DRV_VERSION);
638