1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * pata_sis.c - SiS ATA driver
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * (C) 2005 Red Hat
6*4882a593Smuzhiyun * (C) 2007,2009 Bartlomiej Zolnierkiewicz
7*4882a593Smuzhiyun *
8*4882a593Smuzhiyun * Based upon linux/drivers/ide/pci/sis5513.c
9*4882a593Smuzhiyun * Copyright (C) 1999-2000 Andre Hedrick <andre@linux-ide.org>
10*4882a593Smuzhiyun * Copyright (C) 2002 Lionel Bouton <Lionel.Bouton@inet6.fr>, Maintainer
11*4882a593Smuzhiyun * Copyright (C) 2003 Vojtech Pavlik <vojtech@suse.cz>
12*4882a593Smuzhiyun * SiS Taiwan : for direct support and hardware.
13*4882a593Smuzhiyun * Daniela Engert : for initial ATA100 advices and numerous others.
14*4882a593Smuzhiyun * John Fremlin, Manfred Spraul, Dave Morgan, Peter Kjellerstedt :
15*4882a593Smuzhiyun * for checking code correctness, providing patches.
16*4882a593Smuzhiyun * Original tests and design on the SiS620 chipset.
17*4882a593Smuzhiyun * ATA100 tests and design on the SiS735 chipset.
18*4882a593Smuzhiyun * ATA16/33 support from specs
19*4882a593Smuzhiyun * ATA133 support for SiS961/962 by L.C. Chang <lcchang@sis.com.tw>
20*4882a593Smuzhiyun *
21*4882a593Smuzhiyun *
22*4882a593Smuzhiyun * TODO
23*4882a593Smuzhiyun * Check MWDMA on drives that don't support MWDMA speed pio cycles ?
24*4882a593Smuzhiyun * More Testing
25*4882a593Smuzhiyun */
26*4882a593Smuzhiyun
27*4882a593Smuzhiyun #include <linux/kernel.h>
28*4882a593Smuzhiyun #include <linux/module.h>
29*4882a593Smuzhiyun #include <linux/pci.h>
30*4882a593Smuzhiyun #include <linux/blkdev.h>
31*4882a593Smuzhiyun #include <linux/delay.h>
32*4882a593Smuzhiyun #include <linux/device.h>
33*4882a593Smuzhiyun #include <scsi/scsi_host.h>
34*4882a593Smuzhiyun #include <linux/libata.h>
35*4882a593Smuzhiyun #include <linux/ata.h>
36*4882a593Smuzhiyun #include "sis.h"
37*4882a593Smuzhiyun
38*4882a593Smuzhiyun #define DRV_NAME "pata_sis"
39*4882a593Smuzhiyun #define DRV_VERSION "0.5.2"
40*4882a593Smuzhiyun
41*4882a593Smuzhiyun struct sis_chipset {
42*4882a593Smuzhiyun u16 device; /* PCI host ID */
43*4882a593Smuzhiyun const struct ata_port_info *info; /* Info block */
44*4882a593Smuzhiyun /* Probably add family, cable detect type etc here to clean
45*4882a593Smuzhiyun up code later */
46*4882a593Smuzhiyun };
47*4882a593Smuzhiyun
48*4882a593Smuzhiyun struct sis_laptop {
49*4882a593Smuzhiyun u16 device;
50*4882a593Smuzhiyun u16 subvendor;
51*4882a593Smuzhiyun u16 subdevice;
52*4882a593Smuzhiyun };
53*4882a593Smuzhiyun
54*4882a593Smuzhiyun static const struct sis_laptop sis_laptop[] = {
55*4882a593Smuzhiyun /* devid, subvendor, subdev */
56*4882a593Smuzhiyun { 0x5513, 0x1043, 0x1107 }, /* ASUS A6K */
57*4882a593Smuzhiyun { 0x5513, 0x1734, 0x105F }, /* FSC Amilo A1630 */
58*4882a593Smuzhiyun { 0x5513, 0x1071, 0x8640 }, /* EasyNote K5305 */
59*4882a593Smuzhiyun /* end marker */
60*4882a593Smuzhiyun { 0, }
61*4882a593Smuzhiyun };
62*4882a593Smuzhiyun
sis_short_ata40(struct pci_dev * dev)63*4882a593Smuzhiyun static int sis_short_ata40(struct pci_dev *dev)
64*4882a593Smuzhiyun {
65*4882a593Smuzhiyun const struct sis_laptop *lap = &sis_laptop[0];
66*4882a593Smuzhiyun
67*4882a593Smuzhiyun while (lap->device) {
68*4882a593Smuzhiyun if (lap->device == dev->device &&
69*4882a593Smuzhiyun lap->subvendor == dev->subsystem_vendor &&
70*4882a593Smuzhiyun lap->subdevice == dev->subsystem_device)
71*4882a593Smuzhiyun return 1;
72*4882a593Smuzhiyun lap++;
73*4882a593Smuzhiyun }
74*4882a593Smuzhiyun
75*4882a593Smuzhiyun return 0;
76*4882a593Smuzhiyun }
77*4882a593Smuzhiyun
78*4882a593Smuzhiyun /**
79*4882a593Smuzhiyun * sis_old_port_base - return PCI configuration base for dev
80*4882a593Smuzhiyun * @adev: device
81*4882a593Smuzhiyun *
82*4882a593Smuzhiyun * Returns the base of the PCI configuration registers for this port
83*4882a593Smuzhiyun * number.
84*4882a593Smuzhiyun */
85*4882a593Smuzhiyun
sis_old_port_base(struct ata_device * adev)86*4882a593Smuzhiyun static int sis_old_port_base(struct ata_device *adev)
87*4882a593Smuzhiyun {
88*4882a593Smuzhiyun return 0x40 + (4 * adev->link->ap->port_no) + (2 * adev->devno);
89*4882a593Smuzhiyun }
90*4882a593Smuzhiyun
91*4882a593Smuzhiyun /**
92*4882a593Smuzhiyun * sis_port_base - return PCI configuration base for dev
93*4882a593Smuzhiyun * @adev: device
94*4882a593Smuzhiyun *
95*4882a593Smuzhiyun * Returns the base of the PCI configuration registers for this port
96*4882a593Smuzhiyun * number.
97*4882a593Smuzhiyun */
98*4882a593Smuzhiyun
sis_port_base(struct ata_device * adev)99*4882a593Smuzhiyun static int sis_port_base(struct ata_device *adev)
100*4882a593Smuzhiyun {
101*4882a593Smuzhiyun struct ata_port *ap = adev->link->ap;
102*4882a593Smuzhiyun struct pci_dev *pdev = to_pci_dev(ap->host->dev);
103*4882a593Smuzhiyun int port = 0x40;
104*4882a593Smuzhiyun u32 reg54;
105*4882a593Smuzhiyun
106*4882a593Smuzhiyun /* If bit 30 is set then the registers are mapped at 0x70 not 0x40 */
107*4882a593Smuzhiyun pci_read_config_dword(pdev, 0x54, ®54);
108*4882a593Smuzhiyun if (reg54 & 0x40000000)
109*4882a593Smuzhiyun port = 0x70;
110*4882a593Smuzhiyun
111*4882a593Smuzhiyun return port + (8 * ap->port_no) + (4 * adev->devno);
112*4882a593Smuzhiyun }
113*4882a593Smuzhiyun
114*4882a593Smuzhiyun /**
115*4882a593Smuzhiyun * sis_133_cable_detect - check for 40/80 pin
116*4882a593Smuzhiyun * @ap: Port
117*4882a593Smuzhiyun * @deadline: deadline jiffies for the operation
118*4882a593Smuzhiyun *
119*4882a593Smuzhiyun * Perform cable detection for the later UDMA133 capable
120*4882a593Smuzhiyun * SiS chipset.
121*4882a593Smuzhiyun */
122*4882a593Smuzhiyun
sis_133_cable_detect(struct ata_port * ap)123*4882a593Smuzhiyun static int sis_133_cable_detect(struct ata_port *ap)
124*4882a593Smuzhiyun {
125*4882a593Smuzhiyun struct pci_dev *pdev = to_pci_dev(ap->host->dev);
126*4882a593Smuzhiyun u16 tmp;
127*4882a593Smuzhiyun
128*4882a593Smuzhiyun /* The top bit of this register is the cable detect bit */
129*4882a593Smuzhiyun pci_read_config_word(pdev, 0x50 + 2 * ap->port_no, &tmp);
130*4882a593Smuzhiyun if ((tmp & 0x8000) && !sis_short_ata40(pdev))
131*4882a593Smuzhiyun return ATA_CBL_PATA40;
132*4882a593Smuzhiyun return ATA_CBL_PATA80;
133*4882a593Smuzhiyun }
134*4882a593Smuzhiyun
135*4882a593Smuzhiyun /**
136*4882a593Smuzhiyun * sis_66_cable_detect - check for 40/80 pin
137*4882a593Smuzhiyun * @ap: Port
138*4882a593Smuzhiyun *
139*4882a593Smuzhiyun * Perform cable detection on the UDMA66, UDMA100 and early UDMA133
140*4882a593Smuzhiyun * SiS IDE controllers.
141*4882a593Smuzhiyun */
142*4882a593Smuzhiyun
sis_66_cable_detect(struct ata_port * ap)143*4882a593Smuzhiyun static int sis_66_cable_detect(struct ata_port *ap)
144*4882a593Smuzhiyun {
145*4882a593Smuzhiyun struct pci_dev *pdev = to_pci_dev(ap->host->dev);
146*4882a593Smuzhiyun u8 tmp;
147*4882a593Smuzhiyun
148*4882a593Smuzhiyun /* Older chips keep cable detect in bits 4/5 of reg 0x48 */
149*4882a593Smuzhiyun pci_read_config_byte(pdev, 0x48, &tmp);
150*4882a593Smuzhiyun tmp >>= ap->port_no;
151*4882a593Smuzhiyun if ((tmp & 0x10) && !sis_short_ata40(pdev))
152*4882a593Smuzhiyun return ATA_CBL_PATA40;
153*4882a593Smuzhiyun return ATA_CBL_PATA80;
154*4882a593Smuzhiyun }
155*4882a593Smuzhiyun
156*4882a593Smuzhiyun
157*4882a593Smuzhiyun /**
158*4882a593Smuzhiyun * sis_pre_reset - probe begin
159*4882a593Smuzhiyun * @link: ATA link
160*4882a593Smuzhiyun * @deadline: deadline jiffies for the operation
161*4882a593Smuzhiyun *
162*4882a593Smuzhiyun * Set up cable type and use generic probe init
163*4882a593Smuzhiyun */
164*4882a593Smuzhiyun
sis_pre_reset(struct ata_link * link,unsigned long deadline)165*4882a593Smuzhiyun static int sis_pre_reset(struct ata_link *link, unsigned long deadline)
166*4882a593Smuzhiyun {
167*4882a593Smuzhiyun static const struct pci_bits sis_enable_bits[] = {
168*4882a593Smuzhiyun { 0x4aU, 1U, 0x02UL, 0x02UL }, /* port 0 */
169*4882a593Smuzhiyun { 0x4aU, 1U, 0x04UL, 0x04UL }, /* port 1 */
170*4882a593Smuzhiyun };
171*4882a593Smuzhiyun
172*4882a593Smuzhiyun struct ata_port *ap = link->ap;
173*4882a593Smuzhiyun struct pci_dev *pdev = to_pci_dev(ap->host->dev);
174*4882a593Smuzhiyun
175*4882a593Smuzhiyun if (!pci_test_config_bits(pdev, &sis_enable_bits[ap->port_no]))
176*4882a593Smuzhiyun return -ENOENT;
177*4882a593Smuzhiyun
178*4882a593Smuzhiyun /* Clear the FIFO settings. We can't enable the FIFO until
179*4882a593Smuzhiyun we know we are poking at a disk */
180*4882a593Smuzhiyun pci_write_config_byte(pdev, 0x4B, 0);
181*4882a593Smuzhiyun return ata_sff_prereset(link, deadline);
182*4882a593Smuzhiyun }
183*4882a593Smuzhiyun
184*4882a593Smuzhiyun
185*4882a593Smuzhiyun /**
186*4882a593Smuzhiyun * sis_set_fifo - Set RWP fifo bits for this device
187*4882a593Smuzhiyun * @ap: Port
188*4882a593Smuzhiyun * @adev: Device
189*4882a593Smuzhiyun *
190*4882a593Smuzhiyun * SIS chipsets implement prefetch/postwrite bits for each device
191*4882a593Smuzhiyun * on both channels. This functionality is not ATAPI compatible and
192*4882a593Smuzhiyun * must be configured according to the class of device present
193*4882a593Smuzhiyun */
194*4882a593Smuzhiyun
sis_set_fifo(struct ata_port * ap,struct ata_device * adev)195*4882a593Smuzhiyun static void sis_set_fifo(struct ata_port *ap, struct ata_device *adev)
196*4882a593Smuzhiyun {
197*4882a593Smuzhiyun struct pci_dev *pdev = to_pci_dev(ap->host->dev);
198*4882a593Smuzhiyun u8 fifoctrl;
199*4882a593Smuzhiyun u8 mask = 0x11;
200*4882a593Smuzhiyun
201*4882a593Smuzhiyun mask <<= (2 * ap->port_no);
202*4882a593Smuzhiyun mask <<= adev->devno;
203*4882a593Smuzhiyun
204*4882a593Smuzhiyun /* This holds various bits including the FIFO control */
205*4882a593Smuzhiyun pci_read_config_byte(pdev, 0x4B, &fifoctrl);
206*4882a593Smuzhiyun fifoctrl &= ~mask;
207*4882a593Smuzhiyun
208*4882a593Smuzhiyun /* Enable for ATA (disk) only */
209*4882a593Smuzhiyun if (adev->class == ATA_DEV_ATA)
210*4882a593Smuzhiyun fifoctrl |= mask;
211*4882a593Smuzhiyun pci_write_config_byte(pdev, 0x4B, fifoctrl);
212*4882a593Smuzhiyun }
213*4882a593Smuzhiyun
214*4882a593Smuzhiyun /**
215*4882a593Smuzhiyun * sis_old_set_piomode - Initialize host controller PATA PIO timings
216*4882a593Smuzhiyun * @ap: Port whose timings we are configuring
217*4882a593Smuzhiyun * @adev: Device we are configuring for.
218*4882a593Smuzhiyun *
219*4882a593Smuzhiyun * Set PIO mode for device, in host controller PCI config space. This
220*4882a593Smuzhiyun * function handles PIO set up for all chips that are pre ATA100 and
221*4882a593Smuzhiyun * also early ATA100 devices.
222*4882a593Smuzhiyun *
223*4882a593Smuzhiyun * LOCKING:
224*4882a593Smuzhiyun * None (inherited from caller).
225*4882a593Smuzhiyun */
226*4882a593Smuzhiyun
sis_old_set_piomode(struct ata_port * ap,struct ata_device * adev)227*4882a593Smuzhiyun static void sis_old_set_piomode (struct ata_port *ap, struct ata_device *adev)
228*4882a593Smuzhiyun {
229*4882a593Smuzhiyun struct pci_dev *pdev = to_pci_dev(ap->host->dev);
230*4882a593Smuzhiyun int port = sis_old_port_base(adev);
231*4882a593Smuzhiyun u8 t1, t2;
232*4882a593Smuzhiyun int speed = adev->pio_mode - XFER_PIO_0;
233*4882a593Smuzhiyun
234*4882a593Smuzhiyun static const u8 active[] = { 0x00, 0x07, 0x04, 0x03, 0x01 };
235*4882a593Smuzhiyun static const u8 recovery[] = { 0x00, 0x06, 0x04, 0x03, 0x03 };
236*4882a593Smuzhiyun
237*4882a593Smuzhiyun sis_set_fifo(ap, adev);
238*4882a593Smuzhiyun
239*4882a593Smuzhiyun pci_read_config_byte(pdev, port, &t1);
240*4882a593Smuzhiyun pci_read_config_byte(pdev, port + 1, &t2);
241*4882a593Smuzhiyun
242*4882a593Smuzhiyun t1 &= ~0x0F; /* Clear active/recovery timings */
243*4882a593Smuzhiyun t2 &= ~0x07;
244*4882a593Smuzhiyun
245*4882a593Smuzhiyun t1 |= active[speed];
246*4882a593Smuzhiyun t2 |= recovery[speed];
247*4882a593Smuzhiyun
248*4882a593Smuzhiyun pci_write_config_byte(pdev, port, t1);
249*4882a593Smuzhiyun pci_write_config_byte(pdev, port + 1, t2);
250*4882a593Smuzhiyun }
251*4882a593Smuzhiyun
252*4882a593Smuzhiyun /**
253*4882a593Smuzhiyun * sis_100_set_piomode - Initialize host controller PATA PIO timings
254*4882a593Smuzhiyun * @ap: Port whose timings we are configuring
255*4882a593Smuzhiyun * @adev: Device we are configuring for.
256*4882a593Smuzhiyun *
257*4882a593Smuzhiyun * Set PIO mode for device, in host controller PCI config space. This
258*4882a593Smuzhiyun * function handles PIO set up for ATA100 devices and early ATA133.
259*4882a593Smuzhiyun *
260*4882a593Smuzhiyun * LOCKING:
261*4882a593Smuzhiyun * None (inherited from caller).
262*4882a593Smuzhiyun */
263*4882a593Smuzhiyun
sis_100_set_piomode(struct ata_port * ap,struct ata_device * adev)264*4882a593Smuzhiyun static void sis_100_set_piomode (struct ata_port *ap, struct ata_device *adev)
265*4882a593Smuzhiyun {
266*4882a593Smuzhiyun struct pci_dev *pdev = to_pci_dev(ap->host->dev);
267*4882a593Smuzhiyun int port = sis_old_port_base(adev);
268*4882a593Smuzhiyun int speed = adev->pio_mode - XFER_PIO_0;
269*4882a593Smuzhiyun
270*4882a593Smuzhiyun static const u8 actrec[] = { 0x00, 0x67, 0x44, 0x33, 0x31 };
271*4882a593Smuzhiyun
272*4882a593Smuzhiyun sis_set_fifo(ap, adev);
273*4882a593Smuzhiyun
274*4882a593Smuzhiyun pci_write_config_byte(pdev, port, actrec[speed]);
275*4882a593Smuzhiyun }
276*4882a593Smuzhiyun
277*4882a593Smuzhiyun /**
278*4882a593Smuzhiyun * sis_133_set_piomode - Initialize host controller PATA PIO timings
279*4882a593Smuzhiyun * @ap: Port whose timings we are configuring
280*4882a593Smuzhiyun * @adev: Device we are configuring for.
281*4882a593Smuzhiyun *
282*4882a593Smuzhiyun * Set PIO mode for device, in host controller PCI config space. This
283*4882a593Smuzhiyun * function handles PIO set up for the later ATA133 devices.
284*4882a593Smuzhiyun *
285*4882a593Smuzhiyun * LOCKING:
286*4882a593Smuzhiyun * None (inherited from caller).
287*4882a593Smuzhiyun */
288*4882a593Smuzhiyun
sis_133_set_piomode(struct ata_port * ap,struct ata_device * adev)289*4882a593Smuzhiyun static void sis_133_set_piomode (struct ata_port *ap, struct ata_device *adev)
290*4882a593Smuzhiyun {
291*4882a593Smuzhiyun struct pci_dev *pdev = to_pci_dev(ap->host->dev);
292*4882a593Smuzhiyun int port;
293*4882a593Smuzhiyun u32 t1;
294*4882a593Smuzhiyun int speed = adev->pio_mode - XFER_PIO_0;
295*4882a593Smuzhiyun
296*4882a593Smuzhiyun static const u32 timing133[] = {
297*4882a593Smuzhiyun 0x28269000, /* Recovery << 24 | Act << 16 | Ini << 12 */
298*4882a593Smuzhiyun 0x0C266000,
299*4882a593Smuzhiyun 0x04263000,
300*4882a593Smuzhiyun 0x0C0A3000,
301*4882a593Smuzhiyun 0x05093000
302*4882a593Smuzhiyun };
303*4882a593Smuzhiyun static const u32 timing100[] = {
304*4882a593Smuzhiyun 0x1E1C6000, /* Recovery << 24 | Act << 16 | Ini << 12 */
305*4882a593Smuzhiyun 0x091C4000,
306*4882a593Smuzhiyun 0x031C2000,
307*4882a593Smuzhiyun 0x09072000,
308*4882a593Smuzhiyun 0x04062000
309*4882a593Smuzhiyun };
310*4882a593Smuzhiyun
311*4882a593Smuzhiyun sis_set_fifo(ap, adev);
312*4882a593Smuzhiyun
313*4882a593Smuzhiyun port = sis_port_base(adev);
314*4882a593Smuzhiyun pci_read_config_dword(pdev, port, &t1);
315*4882a593Smuzhiyun t1 &= 0xC0C00FFF; /* Mask out timing */
316*4882a593Smuzhiyun
317*4882a593Smuzhiyun if (t1 & 0x08) /* 100 or 133 ? */
318*4882a593Smuzhiyun t1 |= timing133[speed];
319*4882a593Smuzhiyun else
320*4882a593Smuzhiyun t1 |= timing100[speed];
321*4882a593Smuzhiyun pci_write_config_byte(pdev, port, t1);
322*4882a593Smuzhiyun }
323*4882a593Smuzhiyun
324*4882a593Smuzhiyun /**
325*4882a593Smuzhiyun * sis_old_set_dmamode - Initialize host controller PATA DMA timings
326*4882a593Smuzhiyun * @ap: Port whose timings we are configuring
327*4882a593Smuzhiyun * @adev: Device to program
328*4882a593Smuzhiyun *
329*4882a593Smuzhiyun * Set UDMA/MWDMA mode for device, in host controller PCI config space.
330*4882a593Smuzhiyun * Handles pre UDMA and UDMA33 devices. Supports MWDMA as well unlike
331*4882a593Smuzhiyun * the old ide/pci driver.
332*4882a593Smuzhiyun *
333*4882a593Smuzhiyun * LOCKING:
334*4882a593Smuzhiyun * None (inherited from caller).
335*4882a593Smuzhiyun */
336*4882a593Smuzhiyun
sis_old_set_dmamode(struct ata_port * ap,struct ata_device * adev)337*4882a593Smuzhiyun static void sis_old_set_dmamode (struct ata_port *ap, struct ata_device *adev)
338*4882a593Smuzhiyun {
339*4882a593Smuzhiyun struct pci_dev *pdev = to_pci_dev(ap->host->dev);
340*4882a593Smuzhiyun int speed = adev->dma_mode - XFER_MW_DMA_0;
341*4882a593Smuzhiyun int drive_pci = sis_old_port_base(adev);
342*4882a593Smuzhiyun u16 timing;
343*4882a593Smuzhiyun
344*4882a593Smuzhiyun static const u16 mwdma_bits[] = { 0x008, 0x302, 0x301 };
345*4882a593Smuzhiyun static const u16 udma_bits[] = { 0xE000, 0xC000, 0xA000 };
346*4882a593Smuzhiyun
347*4882a593Smuzhiyun pci_read_config_word(pdev, drive_pci, &timing);
348*4882a593Smuzhiyun
349*4882a593Smuzhiyun if (adev->dma_mode < XFER_UDMA_0) {
350*4882a593Smuzhiyun /* bits 3-0 hold recovery timing bits 8-10 active timing and
351*4882a593Smuzhiyun the higher bits are dependent on the device */
352*4882a593Smuzhiyun timing &= ~0x870F;
353*4882a593Smuzhiyun timing |= mwdma_bits[speed];
354*4882a593Smuzhiyun } else {
355*4882a593Smuzhiyun /* Bit 15 is UDMA on/off, bit 13-14 are cycle time */
356*4882a593Smuzhiyun speed = adev->dma_mode - XFER_UDMA_0;
357*4882a593Smuzhiyun timing &= ~0x6000;
358*4882a593Smuzhiyun timing |= udma_bits[speed];
359*4882a593Smuzhiyun }
360*4882a593Smuzhiyun pci_write_config_word(pdev, drive_pci, timing);
361*4882a593Smuzhiyun }
362*4882a593Smuzhiyun
363*4882a593Smuzhiyun /**
364*4882a593Smuzhiyun * sis_66_set_dmamode - Initialize host controller PATA DMA timings
365*4882a593Smuzhiyun * @ap: Port whose timings we are configuring
366*4882a593Smuzhiyun * @adev: Device to program
367*4882a593Smuzhiyun *
368*4882a593Smuzhiyun * Set UDMA/MWDMA mode for device, in host controller PCI config space.
369*4882a593Smuzhiyun * Handles UDMA66 and early UDMA100 devices. Supports MWDMA as well unlike
370*4882a593Smuzhiyun * the old ide/pci driver.
371*4882a593Smuzhiyun *
372*4882a593Smuzhiyun * LOCKING:
373*4882a593Smuzhiyun * None (inherited from caller).
374*4882a593Smuzhiyun */
375*4882a593Smuzhiyun
sis_66_set_dmamode(struct ata_port * ap,struct ata_device * adev)376*4882a593Smuzhiyun static void sis_66_set_dmamode (struct ata_port *ap, struct ata_device *adev)
377*4882a593Smuzhiyun {
378*4882a593Smuzhiyun struct pci_dev *pdev = to_pci_dev(ap->host->dev);
379*4882a593Smuzhiyun int speed = adev->dma_mode - XFER_MW_DMA_0;
380*4882a593Smuzhiyun int drive_pci = sis_old_port_base(adev);
381*4882a593Smuzhiyun u16 timing;
382*4882a593Smuzhiyun
383*4882a593Smuzhiyun /* MWDMA 0-2 and UDMA 0-5 */
384*4882a593Smuzhiyun static const u16 mwdma_bits[] = { 0x008, 0x302, 0x301 };
385*4882a593Smuzhiyun static const u16 udma_bits[] = { 0xF000, 0xD000, 0xB000, 0xA000, 0x9000, 0x8000 };
386*4882a593Smuzhiyun
387*4882a593Smuzhiyun pci_read_config_word(pdev, drive_pci, &timing);
388*4882a593Smuzhiyun
389*4882a593Smuzhiyun if (adev->dma_mode < XFER_UDMA_0) {
390*4882a593Smuzhiyun /* bits 3-0 hold recovery timing bits 8-10 active timing and
391*4882a593Smuzhiyun the higher bits are dependent on the device, bit 15 udma */
392*4882a593Smuzhiyun timing &= ~0x870F;
393*4882a593Smuzhiyun timing |= mwdma_bits[speed];
394*4882a593Smuzhiyun } else {
395*4882a593Smuzhiyun /* Bit 15 is UDMA on/off, bit 12-14 are cycle time */
396*4882a593Smuzhiyun speed = adev->dma_mode - XFER_UDMA_0;
397*4882a593Smuzhiyun timing &= ~0xF000;
398*4882a593Smuzhiyun timing |= udma_bits[speed];
399*4882a593Smuzhiyun }
400*4882a593Smuzhiyun pci_write_config_word(pdev, drive_pci, timing);
401*4882a593Smuzhiyun }
402*4882a593Smuzhiyun
403*4882a593Smuzhiyun /**
404*4882a593Smuzhiyun * sis_100_set_dmamode - Initialize host controller PATA DMA timings
405*4882a593Smuzhiyun * @ap: Port whose timings we are configuring
406*4882a593Smuzhiyun * @adev: Device to program
407*4882a593Smuzhiyun *
408*4882a593Smuzhiyun * Set UDMA/MWDMA mode for device, in host controller PCI config space.
409*4882a593Smuzhiyun * Handles UDMA66 and early UDMA100 devices.
410*4882a593Smuzhiyun *
411*4882a593Smuzhiyun * LOCKING:
412*4882a593Smuzhiyun * None (inherited from caller).
413*4882a593Smuzhiyun */
414*4882a593Smuzhiyun
sis_100_set_dmamode(struct ata_port * ap,struct ata_device * adev)415*4882a593Smuzhiyun static void sis_100_set_dmamode (struct ata_port *ap, struct ata_device *adev)
416*4882a593Smuzhiyun {
417*4882a593Smuzhiyun struct pci_dev *pdev = to_pci_dev(ap->host->dev);
418*4882a593Smuzhiyun int speed = adev->dma_mode - XFER_MW_DMA_0;
419*4882a593Smuzhiyun int drive_pci = sis_old_port_base(adev);
420*4882a593Smuzhiyun u8 timing;
421*4882a593Smuzhiyun
422*4882a593Smuzhiyun static const u8 udma_bits[] = { 0x8B, 0x87, 0x85, 0x83, 0x82, 0x81};
423*4882a593Smuzhiyun
424*4882a593Smuzhiyun pci_read_config_byte(pdev, drive_pci + 1, &timing);
425*4882a593Smuzhiyun
426*4882a593Smuzhiyun if (adev->dma_mode < XFER_UDMA_0) {
427*4882a593Smuzhiyun /* NOT SUPPORTED YET: NEED DATA SHEET. DITTO IN OLD DRIVER */
428*4882a593Smuzhiyun } else {
429*4882a593Smuzhiyun /* Bit 7 is UDMA on/off, bit 0-3 are cycle time */
430*4882a593Smuzhiyun speed = adev->dma_mode - XFER_UDMA_0;
431*4882a593Smuzhiyun timing &= ~0x8F;
432*4882a593Smuzhiyun timing |= udma_bits[speed];
433*4882a593Smuzhiyun }
434*4882a593Smuzhiyun pci_write_config_byte(pdev, drive_pci + 1, timing);
435*4882a593Smuzhiyun }
436*4882a593Smuzhiyun
437*4882a593Smuzhiyun /**
438*4882a593Smuzhiyun * sis_133_early_set_dmamode - Initialize host controller PATA DMA timings
439*4882a593Smuzhiyun * @ap: Port whose timings we are configuring
440*4882a593Smuzhiyun * @adev: Device to program
441*4882a593Smuzhiyun *
442*4882a593Smuzhiyun * Set UDMA/MWDMA mode for device, in host controller PCI config space.
443*4882a593Smuzhiyun * Handles early SiS 961 bridges.
444*4882a593Smuzhiyun *
445*4882a593Smuzhiyun * LOCKING:
446*4882a593Smuzhiyun * None (inherited from caller).
447*4882a593Smuzhiyun */
448*4882a593Smuzhiyun
sis_133_early_set_dmamode(struct ata_port * ap,struct ata_device * adev)449*4882a593Smuzhiyun static void sis_133_early_set_dmamode (struct ata_port *ap, struct ata_device *adev)
450*4882a593Smuzhiyun {
451*4882a593Smuzhiyun struct pci_dev *pdev = to_pci_dev(ap->host->dev);
452*4882a593Smuzhiyun int speed = adev->dma_mode - XFER_MW_DMA_0;
453*4882a593Smuzhiyun int drive_pci = sis_old_port_base(adev);
454*4882a593Smuzhiyun u8 timing;
455*4882a593Smuzhiyun /* Low 4 bits are timing */
456*4882a593Smuzhiyun static const u8 udma_bits[] = { 0x8F, 0x8A, 0x87, 0x85, 0x83, 0x82, 0x81};
457*4882a593Smuzhiyun
458*4882a593Smuzhiyun pci_read_config_byte(pdev, drive_pci + 1, &timing);
459*4882a593Smuzhiyun
460*4882a593Smuzhiyun if (adev->dma_mode < XFER_UDMA_0) {
461*4882a593Smuzhiyun /* NOT SUPPORTED YET: NEED DATA SHEET. DITTO IN OLD DRIVER */
462*4882a593Smuzhiyun } else {
463*4882a593Smuzhiyun /* Bit 7 is UDMA on/off, bit 0-3 are cycle time */
464*4882a593Smuzhiyun speed = adev->dma_mode - XFER_UDMA_0;
465*4882a593Smuzhiyun timing &= ~0x8F;
466*4882a593Smuzhiyun timing |= udma_bits[speed];
467*4882a593Smuzhiyun }
468*4882a593Smuzhiyun pci_write_config_byte(pdev, drive_pci + 1, timing);
469*4882a593Smuzhiyun }
470*4882a593Smuzhiyun
471*4882a593Smuzhiyun /**
472*4882a593Smuzhiyun * sis_133_set_dmamode - Initialize host controller PATA DMA timings
473*4882a593Smuzhiyun * @ap: Port whose timings we are configuring
474*4882a593Smuzhiyun * @adev: Device to program
475*4882a593Smuzhiyun *
476*4882a593Smuzhiyun * Set UDMA/MWDMA mode for device, in host controller PCI config space.
477*4882a593Smuzhiyun *
478*4882a593Smuzhiyun * LOCKING:
479*4882a593Smuzhiyun * None (inherited from caller).
480*4882a593Smuzhiyun */
481*4882a593Smuzhiyun
sis_133_set_dmamode(struct ata_port * ap,struct ata_device * adev)482*4882a593Smuzhiyun static void sis_133_set_dmamode (struct ata_port *ap, struct ata_device *adev)
483*4882a593Smuzhiyun {
484*4882a593Smuzhiyun struct pci_dev *pdev = to_pci_dev(ap->host->dev);
485*4882a593Smuzhiyun int port;
486*4882a593Smuzhiyun u32 t1;
487*4882a593Smuzhiyun
488*4882a593Smuzhiyun port = sis_port_base(adev);
489*4882a593Smuzhiyun pci_read_config_dword(pdev, port, &t1);
490*4882a593Smuzhiyun
491*4882a593Smuzhiyun if (adev->dma_mode < XFER_UDMA_0) {
492*4882a593Smuzhiyun /* Recovery << 24 | Act << 16 | Ini << 12, like PIO modes */
493*4882a593Smuzhiyun static const u32 timing_u100[] = { 0x19154000, 0x06072000, 0x04062000 };
494*4882a593Smuzhiyun static const u32 timing_u133[] = { 0x221C6000, 0x0C0A3000, 0x05093000 };
495*4882a593Smuzhiyun int speed = adev->dma_mode - XFER_MW_DMA_0;
496*4882a593Smuzhiyun
497*4882a593Smuzhiyun t1 &= 0xC0C00FFF;
498*4882a593Smuzhiyun /* disable UDMA */
499*4882a593Smuzhiyun t1 &= ~0x00000004;
500*4882a593Smuzhiyun if (t1 & 0x08)
501*4882a593Smuzhiyun t1 |= timing_u133[speed];
502*4882a593Smuzhiyun else
503*4882a593Smuzhiyun t1 |= timing_u100[speed];
504*4882a593Smuzhiyun } else {
505*4882a593Smuzhiyun /* bits 4- cycle time 8 - cvs time */
506*4882a593Smuzhiyun static const u32 timing_u100[] = { 0x6B0, 0x470, 0x350, 0x140, 0x120, 0x110, 0x000 };
507*4882a593Smuzhiyun static const u32 timing_u133[] = { 0x9F0, 0x6A0, 0x470, 0x250, 0x230, 0x220, 0x210 };
508*4882a593Smuzhiyun int speed = adev->dma_mode - XFER_UDMA_0;
509*4882a593Smuzhiyun
510*4882a593Smuzhiyun t1 &= ~0x00000FF0;
511*4882a593Smuzhiyun /* enable UDMA */
512*4882a593Smuzhiyun t1 |= 0x00000004;
513*4882a593Smuzhiyun if (t1 & 0x08)
514*4882a593Smuzhiyun t1 |= timing_u133[speed];
515*4882a593Smuzhiyun else
516*4882a593Smuzhiyun t1 |= timing_u100[speed];
517*4882a593Smuzhiyun }
518*4882a593Smuzhiyun pci_write_config_dword(pdev, port, t1);
519*4882a593Smuzhiyun }
520*4882a593Smuzhiyun
521*4882a593Smuzhiyun /**
522*4882a593Smuzhiyun * sis_133_mode_filter - mode selection filter
523*4882a593Smuzhiyun * @adev: ATA device
524*4882a593Smuzhiyun *
525*4882a593Smuzhiyun * Block UDMA6 on devices that do not support it.
526*4882a593Smuzhiyun */
527*4882a593Smuzhiyun
sis_133_mode_filter(struct ata_device * adev,unsigned long mask)528*4882a593Smuzhiyun static unsigned long sis_133_mode_filter(struct ata_device *adev, unsigned long mask)
529*4882a593Smuzhiyun {
530*4882a593Smuzhiyun struct ata_port *ap = adev->link->ap;
531*4882a593Smuzhiyun struct pci_dev *pdev = to_pci_dev(ap->host->dev);
532*4882a593Smuzhiyun int port = sis_port_base(adev);
533*4882a593Smuzhiyun u32 t1;
534*4882a593Smuzhiyun
535*4882a593Smuzhiyun pci_read_config_dword(pdev, port, &t1);
536*4882a593Smuzhiyun /* if ATA133 is disabled, mask it out */
537*4882a593Smuzhiyun if (!(t1 & 0x08))
538*4882a593Smuzhiyun mask &= ~(0xC0 << ATA_SHIFT_UDMA);
539*4882a593Smuzhiyun return mask;
540*4882a593Smuzhiyun }
541*4882a593Smuzhiyun
542*4882a593Smuzhiyun static struct scsi_host_template sis_sht = {
543*4882a593Smuzhiyun ATA_BMDMA_SHT(DRV_NAME),
544*4882a593Smuzhiyun };
545*4882a593Smuzhiyun
546*4882a593Smuzhiyun static struct ata_port_operations sis_133_for_sata_ops = {
547*4882a593Smuzhiyun .inherits = &ata_bmdma_port_ops,
548*4882a593Smuzhiyun .set_piomode = sis_133_set_piomode,
549*4882a593Smuzhiyun .set_dmamode = sis_133_set_dmamode,
550*4882a593Smuzhiyun .cable_detect = sis_133_cable_detect,
551*4882a593Smuzhiyun };
552*4882a593Smuzhiyun
553*4882a593Smuzhiyun static struct ata_port_operations sis_base_ops = {
554*4882a593Smuzhiyun .inherits = &ata_bmdma_port_ops,
555*4882a593Smuzhiyun .prereset = sis_pre_reset,
556*4882a593Smuzhiyun };
557*4882a593Smuzhiyun
558*4882a593Smuzhiyun static struct ata_port_operations sis_133_ops = {
559*4882a593Smuzhiyun .inherits = &sis_base_ops,
560*4882a593Smuzhiyun .set_piomode = sis_133_set_piomode,
561*4882a593Smuzhiyun .set_dmamode = sis_133_set_dmamode,
562*4882a593Smuzhiyun .cable_detect = sis_133_cable_detect,
563*4882a593Smuzhiyun .mode_filter = sis_133_mode_filter,
564*4882a593Smuzhiyun };
565*4882a593Smuzhiyun
566*4882a593Smuzhiyun static struct ata_port_operations sis_133_early_ops = {
567*4882a593Smuzhiyun .inherits = &sis_base_ops,
568*4882a593Smuzhiyun .set_piomode = sis_100_set_piomode,
569*4882a593Smuzhiyun .set_dmamode = sis_133_early_set_dmamode,
570*4882a593Smuzhiyun .cable_detect = sis_66_cable_detect,
571*4882a593Smuzhiyun };
572*4882a593Smuzhiyun
573*4882a593Smuzhiyun static struct ata_port_operations sis_100_ops = {
574*4882a593Smuzhiyun .inherits = &sis_base_ops,
575*4882a593Smuzhiyun .set_piomode = sis_100_set_piomode,
576*4882a593Smuzhiyun .set_dmamode = sis_100_set_dmamode,
577*4882a593Smuzhiyun .cable_detect = sis_66_cable_detect,
578*4882a593Smuzhiyun };
579*4882a593Smuzhiyun
580*4882a593Smuzhiyun static struct ata_port_operations sis_66_ops = {
581*4882a593Smuzhiyun .inherits = &sis_base_ops,
582*4882a593Smuzhiyun .set_piomode = sis_old_set_piomode,
583*4882a593Smuzhiyun .set_dmamode = sis_66_set_dmamode,
584*4882a593Smuzhiyun .cable_detect = sis_66_cable_detect,
585*4882a593Smuzhiyun };
586*4882a593Smuzhiyun
587*4882a593Smuzhiyun static struct ata_port_operations sis_old_ops = {
588*4882a593Smuzhiyun .inherits = &sis_base_ops,
589*4882a593Smuzhiyun .set_piomode = sis_old_set_piomode,
590*4882a593Smuzhiyun .set_dmamode = sis_old_set_dmamode,
591*4882a593Smuzhiyun .cable_detect = ata_cable_40wire,
592*4882a593Smuzhiyun };
593*4882a593Smuzhiyun
594*4882a593Smuzhiyun static const struct ata_port_info sis_info = {
595*4882a593Smuzhiyun .flags = ATA_FLAG_SLAVE_POSS,
596*4882a593Smuzhiyun .pio_mask = ATA_PIO4,
597*4882a593Smuzhiyun .mwdma_mask = ATA_MWDMA2,
598*4882a593Smuzhiyun /* No UDMA */
599*4882a593Smuzhiyun .port_ops = &sis_old_ops,
600*4882a593Smuzhiyun };
601*4882a593Smuzhiyun static const struct ata_port_info sis_info33 = {
602*4882a593Smuzhiyun .flags = ATA_FLAG_SLAVE_POSS,
603*4882a593Smuzhiyun .pio_mask = ATA_PIO4,
604*4882a593Smuzhiyun .mwdma_mask = ATA_MWDMA2,
605*4882a593Smuzhiyun .udma_mask = ATA_UDMA2,
606*4882a593Smuzhiyun .port_ops = &sis_old_ops,
607*4882a593Smuzhiyun };
608*4882a593Smuzhiyun static const struct ata_port_info sis_info66 = {
609*4882a593Smuzhiyun .flags = ATA_FLAG_SLAVE_POSS,
610*4882a593Smuzhiyun .pio_mask = ATA_PIO4,
611*4882a593Smuzhiyun /* No MWDMA */
612*4882a593Smuzhiyun .udma_mask = ATA_UDMA4,
613*4882a593Smuzhiyun .port_ops = &sis_66_ops,
614*4882a593Smuzhiyun };
615*4882a593Smuzhiyun static const struct ata_port_info sis_info100 = {
616*4882a593Smuzhiyun .flags = ATA_FLAG_SLAVE_POSS,
617*4882a593Smuzhiyun .pio_mask = ATA_PIO4,
618*4882a593Smuzhiyun /* No MWDMA */
619*4882a593Smuzhiyun .udma_mask = ATA_UDMA5,
620*4882a593Smuzhiyun .port_ops = &sis_100_ops,
621*4882a593Smuzhiyun };
622*4882a593Smuzhiyun static const struct ata_port_info sis_info100_early = {
623*4882a593Smuzhiyun .flags = ATA_FLAG_SLAVE_POSS,
624*4882a593Smuzhiyun .pio_mask = ATA_PIO4,
625*4882a593Smuzhiyun /* No MWDMA */
626*4882a593Smuzhiyun .udma_mask = ATA_UDMA5,
627*4882a593Smuzhiyun .port_ops = &sis_66_ops,
628*4882a593Smuzhiyun };
629*4882a593Smuzhiyun static const struct ata_port_info sis_info133 = {
630*4882a593Smuzhiyun .flags = ATA_FLAG_SLAVE_POSS,
631*4882a593Smuzhiyun .pio_mask = ATA_PIO4,
632*4882a593Smuzhiyun .mwdma_mask = ATA_MWDMA2,
633*4882a593Smuzhiyun .udma_mask = ATA_UDMA6,
634*4882a593Smuzhiyun .port_ops = &sis_133_ops,
635*4882a593Smuzhiyun };
636*4882a593Smuzhiyun const struct ata_port_info sis_info133_for_sata = {
637*4882a593Smuzhiyun .flags = ATA_FLAG_SLAVE_POSS,
638*4882a593Smuzhiyun .pio_mask = ATA_PIO4,
639*4882a593Smuzhiyun /* No MWDMA */
640*4882a593Smuzhiyun .udma_mask = ATA_UDMA6,
641*4882a593Smuzhiyun .port_ops = &sis_133_for_sata_ops,
642*4882a593Smuzhiyun };
643*4882a593Smuzhiyun static const struct ata_port_info sis_info133_early = {
644*4882a593Smuzhiyun .flags = ATA_FLAG_SLAVE_POSS,
645*4882a593Smuzhiyun .pio_mask = ATA_PIO4,
646*4882a593Smuzhiyun /* No MWDMA */
647*4882a593Smuzhiyun .udma_mask = ATA_UDMA6,
648*4882a593Smuzhiyun .port_ops = &sis_133_early_ops,
649*4882a593Smuzhiyun };
650*4882a593Smuzhiyun
651*4882a593Smuzhiyun /* Privately shared with the SiS180 SATA driver, not for use elsewhere */
652*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(sis_info133_for_sata);
653*4882a593Smuzhiyun
sis_fixup(struct pci_dev * pdev,struct sis_chipset * sis)654*4882a593Smuzhiyun static void sis_fixup(struct pci_dev *pdev, struct sis_chipset *sis)
655*4882a593Smuzhiyun {
656*4882a593Smuzhiyun u16 regw;
657*4882a593Smuzhiyun u8 reg;
658*4882a593Smuzhiyun
659*4882a593Smuzhiyun if (sis->info == &sis_info133) {
660*4882a593Smuzhiyun pci_read_config_word(pdev, 0x50, ®w);
661*4882a593Smuzhiyun if (regw & 0x08)
662*4882a593Smuzhiyun pci_write_config_word(pdev, 0x50, regw & ~0x08);
663*4882a593Smuzhiyun pci_read_config_word(pdev, 0x52, ®w);
664*4882a593Smuzhiyun if (regw & 0x08)
665*4882a593Smuzhiyun pci_write_config_word(pdev, 0x52, regw & ~0x08);
666*4882a593Smuzhiyun return;
667*4882a593Smuzhiyun }
668*4882a593Smuzhiyun
669*4882a593Smuzhiyun if (sis->info == &sis_info133_early || sis->info == &sis_info100) {
670*4882a593Smuzhiyun /* Fix up latency */
671*4882a593Smuzhiyun pci_write_config_byte(pdev, PCI_LATENCY_TIMER, 0x80);
672*4882a593Smuzhiyun /* Set compatibility bit */
673*4882a593Smuzhiyun pci_read_config_byte(pdev, 0x49, ®);
674*4882a593Smuzhiyun if (!(reg & 0x01))
675*4882a593Smuzhiyun pci_write_config_byte(pdev, 0x49, reg | 0x01);
676*4882a593Smuzhiyun return;
677*4882a593Smuzhiyun }
678*4882a593Smuzhiyun
679*4882a593Smuzhiyun if (sis->info == &sis_info66 || sis->info == &sis_info100_early) {
680*4882a593Smuzhiyun /* Fix up latency */
681*4882a593Smuzhiyun pci_write_config_byte(pdev, PCI_LATENCY_TIMER, 0x80);
682*4882a593Smuzhiyun /* Set compatibility bit */
683*4882a593Smuzhiyun pci_read_config_byte(pdev, 0x52, ®);
684*4882a593Smuzhiyun if (!(reg & 0x04))
685*4882a593Smuzhiyun pci_write_config_byte(pdev, 0x52, reg | 0x04);
686*4882a593Smuzhiyun return;
687*4882a593Smuzhiyun }
688*4882a593Smuzhiyun
689*4882a593Smuzhiyun if (sis->info == &sis_info33) {
690*4882a593Smuzhiyun pci_read_config_byte(pdev, PCI_CLASS_PROG, ®);
691*4882a593Smuzhiyun if (( reg & 0x0F ) != 0x00)
692*4882a593Smuzhiyun pci_write_config_byte(pdev, PCI_CLASS_PROG, reg & 0xF0);
693*4882a593Smuzhiyun /* Fall through to ATA16 fixup below */
694*4882a593Smuzhiyun }
695*4882a593Smuzhiyun
696*4882a593Smuzhiyun if (sis->info == &sis_info || sis->info == &sis_info33) {
697*4882a593Smuzhiyun /* force per drive recovery and active timings
698*4882a593Smuzhiyun needed on ATA_33 and below chips */
699*4882a593Smuzhiyun pci_read_config_byte(pdev, 0x52, ®);
700*4882a593Smuzhiyun if (!(reg & 0x08))
701*4882a593Smuzhiyun pci_write_config_byte(pdev, 0x52, reg|0x08);
702*4882a593Smuzhiyun return;
703*4882a593Smuzhiyun }
704*4882a593Smuzhiyun
705*4882a593Smuzhiyun BUG();
706*4882a593Smuzhiyun }
707*4882a593Smuzhiyun
708*4882a593Smuzhiyun /**
709*4882a593Smuzhiyun * sis_init_one - Register SiS ATA PCI device with kernel services
710*4882a593Smuzhiyun * @pdev: PCI device to register
711*4882a593Smuzhiyun * @ent: Entry in sis_pci_tbl matching with @pdev
712*4882a593Smuzhiyun *
713*4882a593Smuzhiyun * Called from kernel PCI layer. We probe for combined mode (sigh),
714*4882a593Smuzhiyun * and then hand over control to libata, for it to do the rest.
715*4882a593Smuzhiyun *
716*4882a593Smuzhiyun * LOCKING:
717*4882a593Smuzhiyun * Inherited from PCI layer (may sleep).
718*4882a593Smuzhiyun *
719*4882a593Smuzhiyun * RETURNS:
720*4882a593Smuzhiyun * Zero on success, or -ERRNO value.
721*4882a593Smuzhiyun */
722*4882a593Smuzhiyun
sis_init_one(struct pci_dev * pdev,const struct pci_device_id * ent)723*4882a593Smuzhiyun static int sis_init_one (struct pci_dev *pdev, const struct pci_device_id *ent)
724*4882a593Smuzhiyun {
725*4882a593Smuzhiyun const struct ata_port_info *ppi[] = { NULL, NULL };
726*4882a593Smuzhiyun struct pci_dev *host = NULL;
727*4882a593Smuzhiyun struct sis_chipset *chipset = NULL;
728*4882a593Smuzhiyun struct sis_chipset *sets;
729*4882a593Smuzhiyun int rc;
730*4882a593Smuzhiyun
731*4882a593Smuzhiyun static struct sis_chipset sis_chipsets[] = {
732*4882a593Smuzhiyun
733*4882a593Smuzhiyun { 0x0968, &sis_info133 },
734*4882a593Smuzhiyun { 0x0966, &sis_info133 },
735*4882a593Smuzhiyun { 0x0965, &sis_info133 },
736*4882a593Smuzhiyun { 0x0745, &sis_info100 },
737*4882a593Smuzhiyun { 0x0735, &sis_info100 },
738*4882a593Smuzhiyun { 0x0733, &sis_info100 },
739*4882a593Smuzhiyun { 0x0635, &sis_info100 },
740*4882a593Smuzhiyun { 0x0633, &sis_info100 },
741*4882a593Smuzhiyun
742*4882a593Smuzhiyun { 0x0730, &sis_info100_early }, /* 100 with ATA 66 layout */
743*4882a593Smuzhiyun { 0x0550, &sis_info100_early }, /* 100 with ATA 66 layout */
744*4882a593Smuzhiyun
745*4882a593Smuzhiyun { 0x0640, &sis_info66 },
746*4882a593Smuzhiyun { 0x0630, &sis_info66 },
747*4882a593Smuzhiyun { 0x0620, &sis_info66 },
748*4882a593Smuzhiyun { 0x0540, &sis_info66 },
749*4882a593Smuzhiyun { 0x0530, &sis_info66 },
750*4882a593Smuzhiyun
751*4882a593Smuzhiyun { 0x5600, &sis_info33 },
752*4882a593Smuzhiyun { 0x5598, &sis_info33 },
753*4882a593Smuzhiyun { 0x5597, &sis_info33 },
754*4882a593Smuzhiyun { 0x5591, &sis_info33 },
755*4882a593Smuzhiyun { 0x5582, &sis_info33 },
756*4882a593Smuzhiyun { 0x5581, &sis_info33 },
757*4882a593Smuzhiyun
758*4882a593Smuzhiyun { 0x5596, &sis_info },
759*4882a593Smuzhiyun { 0x5571, &sis_info },
760*4882a593Smuzhiyun { 0x5517, &sis_info },
761*4882a593Smuzhiyun { 0x5511, &sis_info },
762*4882a593Smuzhiyun
763*4882a593Smuzhiyun {0}
764*4882a593Smuzhiyun };
765*4882a593Smuzhiyun static struct sis_chipset sis133_early = {
766*4882a593Smuzhiyun 0x0, &sis_info133_early
767*4882a593Smuzhiyun };
768*4882a593Smuzhiyun static struct sis_chipset sis133 = {
769*4882a593Smuzhiyun 0x0, &sis_info133
770*4882a593Smuzhiyun };
771*4882a593Smuzhiyun static struct sis_chipset sis100_early = {
772*4882a593Smuzhiyun 0x0, &sis_info100_early
773*4882a593Smuzhiyun };
774*4882a593Smuzhiyun static struct sis_chipset sis100 = {
775*4882a593Smuzhiyun 0x0, &sis_info100
776*4882a593Smuzhiyun };
777*4882a593Smuzhiyun
778*4882a593Smuzhiyun ata_print_version_once(&pdev->dev, DRV_VERSION);
779*4882a593Smuzhiyun
780*4882a593Smuzhiyun rc = pcim_enable_device(pdev);
781*4882a593Smuzhiyun if (rc)
782*4882a593Smuzhiyun return rc;
783*4882a593Smuzhiyun
784*4882a593Smuzhiyun /* We have to find the bridge first */
785*4882a593Smuzhiyun for (sets = &sis_chipsets[0]; sets->device; sets++) {
786*4882a593Smuzhiyun host = pci_get_device(PCI_VENDOR_ID_SI, sets->device, NULL);
787*4882a593Smuzhiyun if (host != NULL) {
788*4882a593Smuzhiyun chipset = sets; /* Match found */
789*4882a593Smuzhiyun if (sets->device == 0x630) { /* SIS630 */
790*4882a593Smuzhiyun if (host->revision >= 0x30) /* 630 ET */
791*4882a593Smuzhiyun chipset = &sis100_early;
792*4882a593Smuzhiyun }
793*4882a593Smuzhiyun break;
794*4882a593Smuzhiyun }
795*4882a593Smuzhiyun }
796*4882a593Smuzhiyun
797*4882a593Smuzhiyun /* Look for concealed bridges */
798*4882a593Smuzhiyun if (chipset == NULL) {
799*4882a593Smuzhiyun /* Second check */
800*4882a593Smuzhiyun u32 idemisc;
801*4882a593Smuzhiyun u16 trueid;
802*4882a593Smuzhiyun
803*4882a593Smuzhiyun /* Disable ID masking and register remapping then
804*4882a593Smuzhiyun see what the real ID is */
805*4882a593Smuzhiyun
806*4882a593Smuzhiyun pci_read_config_dword(pdev, 0x54, &idemisc);
807*4882a593Smuzhiyun pci_write_config_dword(pdev, 0x54, idemisc & 0x7fffffff);
808*4882a593Smuzhiyun pci_read_config_word(pdev, PCI_DEVICE_ID, &trueid);
809*4882a593Smuzhiyun pci_write_config_dword(pdev, 0x54, idemisc);
810*4882a593Smuzhiyun
811*4882a593Smuzhiyun switch(trueid) {
812*4882a593Smuzhiyun case 0x5518: /* SIS 962/963 */
813*4882a593Smuzhiyun dev_info(&pdev->dev,
814*4882a593Smuzhiyun "SiS 962/963 MuTIOL IDE UDMA133 controller\n");
815*4882a593Smuzhiyun chipset = &sis133;
816*4882a593Smuzhiyun if ((idemisc & 0x40000000) == 0) {
817*4882a593Smuzhiyun pci_write_config_dword(pdev, 0x54, idemisc | 0x40000000);
818*4882a593Smuzhiyun dev_info(&pdev->dev,
819*4882a593Smuzhiyun "Switching to 5513 register mapping\n");
820*4882a593Smuzhiyun }
821*4882a593Smuzhiyun break;
822*4882a593Smuzhiyun case 0x0180: /* SIS 965/965L */
823*4882a593Smuzhiyun chipset = &sis133;
824*4882a593Smuzhiyun break;
825*4882a593Smuzhiyun case 0x1180: /* SIS 966/966L */
826*4882a593Smuzhiyun chipset = &sis133;
827*4882a593Smuzhiyun break;
828*4882a593Smuzhiyun }
829*4882a593Smuzhiyun }
830*4882a593Smuzhiyun
831*4882a593Smuzhiyun /* Further check */
832*4882a593Smuzhiyun if (chipset == NULL) {
833*4882a593Smuzhiyun struct pci_dev *lpc_bridge;
834*4882a593Smuzhiyun u16 trueid;
835*4882a593Smuzhiyun u8 prefctl;
836*4882a593Smuzhiyun u8 idecfg;
837*4882a593Smuzhiyun
838*4882a593Smuzhiyun /* Try the second unmasking technique */
839*4882a593Smuzhiyun pci_read_config_byte(pdev, 0x4a, &idecfg);
840*4882a593Smuzhiyun pci_write_config_byte(pdev, 0x4a, idecfg | 0x10);
841*4882a593Smuzhiyun pci_read_config_word(pdev, PCI_DEVICE_ID, &trueid);
842*4882a593Smuzhiyun pci_write_config_byte(pdev, 0x4a, idecfg);
843*4882a593Smuzhiyun
844*4882a593Smuzhiyun switch(trueid) {
845*4882a593Smuzhiyun case 0x5517:
846*4882a593Smuzhiyun lpc_bridge = pci_get_slot(pdev->bus, 0x10); /* Bus 0 Dev 2 Fn 0 */
847*4882a593Smuzhiyun if (lpc_bridge == NULL)
848*4882a593Smuzhiyun break;
849*4882a593Smuzhiyun pci_read_config_byte(pdev, 0x49, &prefctl);
850*4882a593Smuzhiyun pci_dev_put(lpc_bridge);
851*4882a593Smuzhiyun
852*4882a593Smuzhiyun if (lpc_bridge->revision == 0x10 && (prefctl & 0x80)) {
853*4882a593Smuzhiyun chipset = &sis133_early;
854*4882a593Smuzhiyun break;
855*4882a593Smuzhiyun }
856*4882a593Smuzhiyun chipset = &sis100;
857*4882a593Smuzhiyun break;
858*4882a593Smuzhiyun }
859*4882a593Smuzhiyun }
860*4882a593Smuzhiyun pci_dev_put(host);
861*4882a593Smuzhiyun
862*4882a593Smuzhiyun /* No chipset info, no support */
863*4882a593Smuzhiyun if (chipset == NULL)
864*4882a593Smuzhiyun return -ENODEV;
865*4882a593Smuzhiyun
866*4882a593Smuzhiyun ppi[0] = chipset->info;
867*4882a593Smuzhiyun
868*4882a593Smuzhiyun sis_fixup(pdev, chipset);
869*4882a593Smuzhiyun
870*4882a593Smuzhiyun return ata_pci_bmdma_init_one(pdev, ppi, &sis_sht, chipset, 0);
871*4882a593Smuzhiyun }
872*4882a593Smuzhiyun
873*4882a593Smuzhiyun #ifdef CONFIG_PM_SLEEP
sis_reinit_one(struct pci_dev * pdev)874*4882a593Smuzhiyun static int sis_reinit_one(struct pci_dev *pdev)
875*4882a593Smuzhiyun {
876*4882a593Smuzhiyun struct ata_host *host = pci_get_drvdata(pdev);
877*4882a593Smuzhiyun int rc;
878*4882a593Smuzhiyun
879*4882a593Smuzhiyun rc = ata_pci_device_do_resume(pdev);
880*4882a593Smuzhiyun if (rc)
881*4882a593Smuzhiyun return rc;
882*4882a593Smuzhiyun
883*4882a593Smuzhiyun sis_fixup(pdev, host->private_data);
884*4882a593Smuzhiyun
885*4882a593Smuzhiyun ata_host_resume(host);
886*4882a593Smuzhiyun return 0;
887*4882a593Smuzhiyun }
888*4882a593Smuzhiyun #endif
889*4882a593Smuzhiyun
890*4882a593Smuzhiyun static const struct pci_device_id sis_pci_tbl[] = {
891*4882a593Smuzhiyun { PCI_VDEVICE(SI, 0x5513), }, /* SiS 5513 */
892*4882a593Smuzhiyun { PCI_VDEVICE(SI, 0x5518), }, /* SiS 5518 */
893*4882a593Smuzhiyun { PCI_VDEVICE(SI, 0x1180), }, /* SiS 1180 */
894*4882a593Smuzhiyun
895*4882a593Smuzhiyun { }
896*4882a593Smuzhiyun };
897*4882a593Smuzhiyun
898*4882a593Smuzhiyun static struct pci_driver sis_pci_driver = {
899*4882a593Smuzhiyun .name = DRV_NAME,
900*4882a593Smuzhiyun .id_table = sis_pci_tbl,
901*4882a593Smuzhiyun .probe = sis_init_one,
902*4882a593Smuzhiyun .remove = ata_pci_remove_one,
903*4882a593Smuzhiyun #ifdef CONFIG_PM_SLEEP
904*4882a593Smuzhiyun .suspend = ata_pci_device_suspend,
905*4882a593Smuzhiyun .resume = sis_reinit_one,
906*4882a593Smuzhiyun #endif
907*4882a593Smuzhiyun };
908*4882a593Smuzhiyun
909*4882a593Smuzhiyun module_pci_driver(sis_pci_driver);
910*4882a593Smuzhiyun
911*4882a593Smuzhiyun MODULE_AUTHOR("Alan Cox");
912*4882a593Smuzhiyun MODULE_DESCRIPTION("SCSI low-level driver for SiS ATA");
913*4882a593Smuzhiyun MODULE_LICENSE("GPL");
914*4882a593Smuzhiyun MODULE_DEVICE_TABLE(pci, sis_pci_tbl);
915*4882a593Smuzhiyun MODULE_VERSION(DRV_VERSION);
916