1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * pata_sil680.c - SIL680 PATA for new ATA layer
3*4882a593Smuzhiyun * (C) 2005 Red Hat Inc
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * based upon
6*4882a593Smuzhiyun *
7*4882a593Smuzhiyun * linux/drivers/ide/pci/siimage.c Version 1.07 Nov 30, 2003
8*4882a593Smuzhiyun *
9*4882a593Smuzhiyun * Copyright (C) 2001-2002 Andre Hedrick <andre@linux-ide.org>
10*4882a593Smuzhiyun * Copyright (C) 2003 Red Hat <alan@redhat.com>
11*4882a593Smuzhiyun *
12*4882a593Smuzhiyun * May be copied or modified under the terms of the GNU General Public License
13*4882a593Smuzhiyun *
14*4882a593Smuzhiyun * Documentation publicly available.
15*4882a593Smuzhiyun *
16*4882a593Smuzhiyun * If you have strange problems with nVidia chipset systems please
17*4882a593Smuzhiyun * see the SI support documentation and update your system BIOS
18*4882a593Smuzhiyun * if necessary
19*4882a593Smuzhiyun *
20*4882a593Smuzhiyun * TODO
21*4882a593Smuzhiyun * If we know all our devices are LBA28 (or LBA28 sized) we could use
22*4882a593Smuzhiyun * the command fifo mode.
23*4882a593Smuzhiyun */
24*4882a593Smuzhiyun
25*4882a593Smuzhiyun #include <linux/kernel.h>
26*4882a593Smuzhiyun #include <linux/module.h>
27*4882a593Smuzhiyun #include <linux/pci.h>
28*4882a593Smuzhiyun #include <linux/blkdev.h>
29*4882a593Smuzhiyun #include <linux/delay.h>
30*4882a593Smuzhiyun #include <scsi/scsi_host.h>
31*4882a593Smuzhiyun #include <linux/libata.h>
32*4882a593Smuzhiyun
33*4882a593Smuzhiyun #define DRV_NAME "pata_sil680"
34*4882a593Smuzhiyun #define DRV_VERSION "0.4.9"
35*4882a593Smuzhiyun
36*4882a593Smuzhiyun #define SIL680_MMIO_BAR 5
37*4882a593Smuzhiyun
38*4882a593Smuzhiyun /**
39*4882a593Smuzhiyun * sil680_selreg - return register base
40*4882a593Smuzhiyun * @ap: ATA interface
41*4882a593Smuzhiyun * @r: config offset
42*4882a593Smuzhiyun *
43*4882a593Smuzhiyun * Turn a config register offset into the right address in PCI space
44*4882a593Smuzhiyun * to access the control register in question.
45*4882a593Smuzhiyun *
46*4882a593Smuzhiyun * Thankfully this is a configuration operation so isn't performance
47*4882a593Smuzhiyun * criticial.
48*4882a593Smuzhiyun */
49*4882a593Smuzhiyun
sil680_selreg(struct ata_port * ap,int r)50*4882a593Smuzhiyun static unsigned long sil680_selreg(struct ata_port *ap, int r)
51*4882a593Smuzhiyun {
52*4882a593Smuzhiyun unsigned long base = 0xA0 + r;
53*4882a593Smuzhiyun base += (ap->port_no << 4);
54*4882a593Smuzhiyun return base;
55*4882a593Smuzhiyun }
56*4882a593Smuzhiyun
57*4882a593Smuzhiyun /**
58*4882a593Smuzhiyun * sil680_seldev - return register base
59*4882a593Smuzhiyun * @ap: ATA interface
60*4882a593Smuzhiyun * @r: config offset
61*4882a593Smuzhiyun *
62*4882a593Smuzhiyun * Turn a config register offset into the right address in PCI space
63*4882a593Smuzhiyun * to access the control register in question including accounting for
64*4882a593Smuzhiyun * the unit shift.
65*4882a593Smuzhiyun */
66*4882a593Smuzhiyun
sil680_seldev(struct ata_port * ap,struct ata_device * adev,int r)67*4882a593Smuzhiyun static unsigned long sil680_seldev(struct ata_port *ap, struct ata_device *adev, int r)
68*4882a593Smuzhiyun {
69*4882a593Smuzhiyun unsigned long base = 0xA0 + r;
70*4882a593Smuzhiyun base += (ap->port_no << 4);
71*4882a593Smuzhiyun base |= adev->devno ? 2 : 0;
72*4882a593Smuzhiyun return base;
73*4882a593Smuzhiyun }
74*4882a593Smuzhiyun
75*4882a593Smuzhiyun
76*4882a593Smuzhiyun /**
77*4882a593Smuzhiyun * sil680_cable_detect - cable detection
78*4882a593Smuzhiyun * @ap: ATA port
79*4882a593Smuzhiyun *
80*4882a593Smuzhiyun * Perform cable detection. The SIL680 stores this in PCI config
81*4882a593Smuzhiyun * space for us.
82*4882a593Smuzhiyun */
83*4882a593Smuzhiyun
sil680_cable_detect(struct ata_port * ap)84*4882a593Smuzhiyun static int sil680_cable_detect(struct ata_port *ap)
85*4882a593Smuzhiyun {
86*4882a593Smuzhiyun struct pci_dev *pdev = to_pci_dev(ap->host->dev);
87*4882a593Smuzhiyun unsigned long addr = sil680_selreg(ap, 0);
88*4882a593Smuzhiyun u8 ata66;
89*4882a593Smuzhiyun pci_read_config_byte(pdev, addr, &ata66);
90*4882a593Smuzhiyun if (ata66 & 1)
91*4882a593Smuzhiyun return ATA_CBL_PATA80;
92*4882a593Smuzhiyun else
93*4882a593Smuzhiyun return ATA_CBL_PATA40;
94*4882a593Smuzhiyun }
95*4882a593Smuzhiyun
96*4882a593Smuzhiyun /**
97*4882a593Smuzhiyun * sil680_set_piomode - set PIO mode data
98*4882a593Smuzhiyun * @ap: ATA interface
99*4882a593Smuzhiyun * @adev: ATA device
100*4882a593Smuzhiyun *
101*4882a593Smuzhiyun * Program the SIL680 registers for PIO mode. Note that the task speed
102*4882a593Smuzhiyun * registers are shared between the devices so we must pick the lowest
103*4882a593Smuzhiyun * mode for command work.
104*4882a593Smuzhiyun */
105*4882a593Smuzhiyun
sil680_set_piomode(struct ata_port * ap,struct ata_device * adev)106*4882a593Smuzhiyun static void sil680_set_piomode(struct ata_port *ap, struct ata_device *adev)
107*4882a593Smuzhiyun {
108*4882a593Smuzhiyun static const u16 speed_p[5] = {
109*4882a593Smuzhiyun 0x328A, 0x2283, 0x1104, 0x10C3, 0x10C1
110*4882a593Smuzhiyun };
111*4882a593Smuzhiyun static const u16 speed_t[5] = {
112*4882a593Smuzhiyun 0x328A, 0x2283, 0x1281, 0x10C3, 0x10C1
113*4882a593Smuzhiyun };
114*4882a593Smuzhiyun
115*4882a593Smuzhiyun unsigned long tfaddr = sil680_selreg(ap, 0x02);
116*4882a593Smuzhiyun unsigned long addr = sil680_seldev(ap, adev, 0x04);
117*4882a593Smuzhiyun unsigned long addr_mask = 0x80 + 4 * ap->port_no;
118*4882a593Smuzhiyun struct pci_dev *pdev = to_pci_dev(ap->host->dev);
119*4882a593Smuzhiyun int pio = adev->pio_mode - XFER_PIO_0;
120*4882a593Smuzhiyun int lowest_pio = pio;
121*4882a593Smuzhiyun int port_shift = 4 * adev->devno;
122*4882a593Smuzhiyun u16 reg;
123*4882a593Smuzhiyun u8 mode;
124*4882a593Smuzhiyun
125*4882a593Smuzhiyun struct ata_device *pair = ata_dev_pair(adev);
126*4882a593Smuzhiyun
127*4882a593Smuzhiyun if (pair != NULL && adev->pio_mode > pair->pio_mode)
128*4882a593Smuzhiyun lowest_pio = pair->pio_mode - XFER_PIO_0;
129*4882a593Smuzhiyun
130*4882a593Smuzhiyun pci_write_config_word(pdev, addr, speed_p[pio]);
131*4882a593Smuzhiyun pci_write_config_word(pdev, tfaddr, speed_t[lowest_pio]);
132*4882a593Smuzhiyun
133*4882a593Smuzhiyun pci_read_config_word(pdev, tfaddr-2, ®);
134*4882a593Smuzhiyun pci_read_config_byte(pdev, addr_mask, &mode);
135*4882a593Smuzhiyun
136*4882a593Smuzhiyun reg &= ~0x0200; /* Clear IORDY */
137*4882a593Smuzhiyun mode &= ~(3 << port_shift); /* Clear IORDY and DMA bits */
138*4882a593Smuzhiyun
139*4882a593Smuzhiyun if (ata_pio_need_iordy(adev)) {
140*4882a593Smuzhiyun reg |= 0x0200; /* Enable IORDY */
141*4882a593Smuzhiyun mode |= 1 << port_shift;
142*4882a593Smuzhiyun }
143*4882a593Smuzhiyun pci_write_config_word(pdev, tfaddr-2, reg);
144*4882a593Smuzhiyun pci_write_config_byte(pdev, addr_mask, mode);
145*4882a593Smuzhiyun }
146*4882a593Smuzhiyun
147*4882a593Smuzhiyun /**
148*4882a593Smuzhiyun * sil680_set_dmamode - set DMA mode data
149*4882a593Smuzhiyun * @ap: ATA interface
150*4882a593Smuzhiyun * @adev: ATA device
151*4882a593Smuzhiyun *
152*4882a593Smuzhiyun * Program the MWDMA/UDMA modes for the sil680 chipset.
153*4882a593Smuzhiyun *
154*4882a593Smuzhiyun * The MWDMA mode values are pulled from a lookup table
155*4882a593Smuzhiyun * while the chipset uses mode number for UDMA.
156*4882a593Smuzhiyun */
157*4882a593Smuzhiyun
sil680_set_dmamode(struct ata_port * ap,struct ata_device * adev)158*4882a593Smuzhiyun static void sil680_set_dmamode(struct ata_port *ap, struct ata_device *adev)
159*4882a593Smuzhiyun {
160*4882a593Smuzhiyun static const u8 ultra_table[2][7] = {
161*4882a593Smuzhiyun { 0x0C, 0x07, 0x05, 0x04, 0x02, 0x01, 0xFF }, /* 100MHz */
162*4882a593Smuzhiyun { 0x0F, 0x0B, 0x07, 0x05, 0x03, 0x02, 0x01 }, /* 133Mhz */
163*4882a593Smuzhiyun };
164*4882a593Smuzhiyun static const u16 dma_table[3] = { 0x2208, 0x10C2, 0x10C1 };
165*4882a593Smuzhiyun
166*4882a593Smuzhiyun struct pci_dev *pdev = to_pci_dev(ap->host->dev);
167*4882a593Smuzhiyun unsigned long ma = sil680_seldev(ap, adev, 0x08);
168*4882a593Smuzhiyun unsigned long ua = sil680_seldev(ap, adev, 0x0C);
169*4882a593Smuzhiyun unsigned long addr_mask = 0x80 + 4 * ap->port_no;
170*4882a593Smuzhiyun int port_shift = adev->devno * 4;
171*4882a593Smuzhiyun u8 scsc, mode;
172*4882a593Smuzhiyun u16 multi, ultra;
173*4882a593Smuzhiyun
174*4882a593Smuzhiyun pci_read_config_byte(pdev, 0x8A, &scsc);
175*4882a593Smuzhiyun pci_read_config_byte(pdev, addr_mask, &mode);
176*4882a593Smuzhiyun pci_read_config_word(pdev, ma, &multi);
177*4882a593Smuzhiyun pci_read_config_word(pdev, ua, &ultra);
178*4882a593Smuzhiyun
179*4882a593Smuzhiyun /* Mask timing bits */
180*4882a593Smuzhiyun ultra &= ~0x3F;
181*4882a593Smuzhiyun mode &= ~(0x03 << port_shift);
182*4882a593Smuzhiyun
183*4882a593Smuzhiyun /* Extract scsc */
184*4882a593Smuzhiyun scsc = (scsc & 0x30) ? 1 : 0;
185*4882a593Smuzhiyun
186*4882a593Smuzhiyun if (adev->dma_mode >= XFER_UDMA_0) {
187*4882a593Smuzhiyun multi = 0x10C1;
188*4882a593Smuzhiyun ultra |= ultra_table[scsc][adev->dma_mode - XFER_UDMA_0];
189*4882a593Smuzhiyun mode |= (0x03 << port_shift);
190*4882a593Smuzhiyun } else {
191*4882a593Smuzhiyun multi = dma_table[adev->dma_mode - XFER_MW_DMA_0];
192*4882a593Smuzhiyun mode |= (0x02 << port_shift);
193*4882a593Smuzhiyun }
194*4882a593Smuzhiyun pci_write_config_byte(pdev, addr_mask, mode);
195*4882a593Smuzhiyun pci_write_config_word(pdev, ma, multi);
196*4882a593Smuzhiyun pci_write_config_word(pdev, ua, ultra);
197*4882a593Smuzhiyun }
198*4882a593Smuzhiyun
199*4882a593Smuzhiyun /**
200*4882a593Smuzhiyun * sil680_sff_exec_command - issue ATA command to host controller
201*4882a593Smuzhiyun * @ap: port to which command is being issued
202*4882a593Smuzhiyun * @tf: ATA taskfile register set
203*4882a593Smuzhiyun *
204*4882a593Smuzhiyun * Issues ATA command, with proper synchronization with interrupt
205*4882a593Smuzhiyun * handler / other threads. Use our MMIO space for PCI posting to avoid
206*4882a593Smuzhiyun * a hideously slow cycle all the way to the device.
207*4882a593Smuzhiyun *
208*4882a593Smuzhiyun * LOCKING:
209*4882a593Smuzhiyun * spin_lock_irqsave(host lock)
210*4882a593Smuzhiyun */
sil680_sff_exec_command(struct ata_port * ap,const struct ata_taskfile * tf)211*4882a593Smuzhiyun static void sil680_sff_exec_command(struct ata_port *ap,
212*4882a593Smuzhiyun const struct ata_taskfile *tf)
213*4882a593Smuzhiyun {
214*4882a593Smuzhiyun DPRINTK("ata%u: cmd 0x%X\n", ap->print_id, tf->command);
215*4882a593Smuzhiyun iowrite8(tf->command, ap->ioaddr.command_addr);
216*4882a593Smuzhiyun ioread8(ap->ioaddr.bmdma_addr + ATA_DMA_CMD);
217*4882a593Smuzhiyun }
218*4882a593Smuzhiyun
sil680_sff_irq_check(struct ata_port * ap)219*4882a593Smuzhiyun static bool sil680_sff_irq_check(struct ata_port *ap)
220*4882a593Smuzhiyun {
221*4882a593Smuzhiyun struct pci_dev *pdev = to_pci_dev(ap->host->dev);
222*4882a593Smuzhiyun unsigned long addr = sil680_selreg(ap, 1);
223*4882a593Smuzhiyun u8 val;
224*4882a593Smuzhiyun
225*4882a593Smuzhiyun pci_read_config_byte(pdev, addr, &val);
226*4882a593Smuzhiyun
227*4882a593Smuzhiyun return val & 0x08;
228*4882a593Smuzhiyun }
229*4882a593Smuzhiyun
230*4882a593Smuzhiyun static struct scsi_host_template sil680_sht = {
231*4882a593Smuzhiyun ATA_BMDMA_SHT(DRV_NAME),
232*4882a593Smuzhiyun };
233*4882a593Smuzhiyun
234*4882a593Smuzhiyun
235*4882a593Smuzhiyun static struct ata_port_operations sil680_port_ops = {
236*4882a593Smuzhiyun .inherits = &ata_bmdma32_port_ops,
237*4882a593Smuzhiyun .sff_exec_command = sil680_sff_exec_command,
238*4882a593Smuzhiyun .sff_irq_check = sil680_sff_irq_check,
239*4882a593Smuzhiyun .cable_detect = sil680_cable_detect,
240*4882a593Smuzhiyun .set_piomode = sil680_set_piomode,
241*4882a593Smuzhiyun .set_dmamode = sil680_set_dmamode,
242*4882a593Smuzhiyun };
243*4882a593Smuzhiyun
244*4882a593Smuzhiyun /**
245*4882a593Smuzhiyun * sil680_init_chip - chip setup
246*4882a593Smuzhiyun * @pdev: PCI device
247*4882a593Smuzhiyun *
248*4882a593Smuzhiyun * Perform all the chip setup which must be done both when the device
249*4882a593Smuzhiyun * is powered up on boot and when we resume in case we resumed from RAM.
250*4882a593Smuzhiyun * Returns the final clock settings.
251*4882a593Smuzhiyun */
252*4882a593Smuzhiyun
sil680_init_chip(struct pci_dev * pdev,int * try_mmio)253*4882a593Smuzhiyun static u8 sil680_init_chip(struct pci_dev *pdev, int *try_mmio)
254*4882a593Smuzhiyun {
255*4882a593Smuzhiyun u8 tmpbyte = 0;
256*4882a593Smuzhiyun
257*4882a593Smuzhiyun /* FIXME: double check */
258*4882a593Smuzhiyun pci_write_config_byte(pdev, PCI_CACHE_LINE_SIZE,
259*4882a593Smuzhiyun pdev->revision ? 1 : 255);
260*4882a593Smuzhiyun
261*4882a593Smuzhiyun pci_write_config_byte(pdev, 0x80, 0x00);
262*4882a593Smuzhiyun pci_write_config_byte(pdev, 0x84, 0x00);
263*4882a593Smuzhiyun
264*4882a593Smuzhiyun pci_read_config_byte(pdev, 0x8A, &tmpbyte);
265*4882a593Smuzhiyun
266*4882a593Smuzhiyun dev_dbg(&pdev->dev, "sil680: BA5_EN = %d clock = %02X\n",
267*4882a593Smuzhiyun tmpbyte & 1, tmpbyte & 0x30);
268*4882a593Smuzhiyun
269*4882a593Smuzhiyun *try_mmio = 0;
270*4882a593Smuzhiyun #ifdef CONFIG_PPC
271*4882a593Smuzhiyun if (machine_is(cell))
272*4882a593Smuzhiyun *try_mmio = (tmpbyte & 1) || pci_resource_start(pdev, 5);
273*4882a593Smuzhiyun #endif
274*4882a593Smuzhiyun
275*4882a593Smuzhiyun switch (tmpbyte & 0x30) {
276*4882a593Smuzhiyun case 0x00:
277*4882a593Smuzhiyun /* 133 clock attempt to force it on */
278*4882a593Smuzhiyun pci_write_config_byte(pdev, 0x8A, tmpbyte|0x10);
279*4882a593Smuzhiyun break;
280*4882a593Smuzhiyun case 0x30:
281*4882a593Smuzhiyun /* if clocking is disabled */
282*4882a593Smuzhiyun /* 133 clock attempt to force it on */
283*4882a593Smuzhiyun pci_write_config_byte(pdev, 0x8A, tmpbyte & ~0x20);
284*4882a593Smuzhiyun break;
285*4882a593Smuzhiyun case 0x10:
286*4882a593Smuzhiyun /* 133 already */
287*4882a593Smuzhiyun break;
288*4882a593Smuzhiyun case 0x20:
289*4882a593Smuzhiyun /* BIOS set PCI x2 clocking */
290*4882a593Smuzhiyun break;
291*4882a593Smuzhiyun }
292*4882a593Smuzhiyun
293*4882a593Smuzhiyun pci_read_config_byte(pdev, 0x8A, &tmpbyte);
294*4882a593Smuzhiyun dev_dbg(&pdev->dev, "sil680: BA5_EN = %d clock = %02X\n",
295*4882a593Smuzhiyun tmpbyte & 1, tmpbyte & 0x30);
296*4882a593Smuzhiyun
297*4882a593Smuzhiyun pci_write_config_byte(pdev, 0xA1, 0x72);
298*4882a593Smuzhiyun pci_write_config_word(pdev, 0xA2, 0x328A);
299*4882a593Smuzhiyun pci_write_config_dword(pdev, 0xA4, 0x62DD62DD);
300*4882a593Smuzhiyun pci_write_config_dword(pdev, 0xA8, 0x43924392);
301*4882a593Smuzhiyun pci_write_config_dword(pdev, 0xAC, 0x40094009);
302*4882a593Smuzhiyun pci_write_config_byte(pdev, 0xB1, 0x72);
303*4882a593Smuzhiyun pci_write_config_word(pdev, 0xB2, 0x328A);
304*4882a593Smuzhiyun pci_write_config_dword(pdev, 0xB4, 0x62DD62DD);
305*4882a593Smuzhiyun pci_write_config_dword(pdev, 0xB8, 0x43924392);
306*4882a593Smuzhiyun pci_write_config_dword(pdev, 0xBC, 0x40094009);
307*4882a593Smuzhiyun
308*4882a593Smuzhiyun switch (tmpbyte & 0x30) {
309*4882a593Smuzhiyun case 0x00:
310*4882a593Smuzhiyun printk(KERN_INFO "sil680: 100MHz clock.\n");
311*4882a593Smuzhiyun break;
312*4882a593Smuzhiyun case 0x10:
313*4882a593Smuzhiyun printk(KERN_INFO "sil680: 133MHz clock.\n");
314*4882a593Smuzhiyun break;
315*4882a593Smuzhiyun case 0x20:
316*4882a593Smuzhiyun printk(KERN_INFO "sil680: Using PCI clock.\n");
317*4882a593Smuzhiyun break;
318*4882a593Smuzhiyun /* This last case is _NOT_ ok */
319*4882a593Smuzhiyun case 0x30:
320*4882a593Smuzhiyun printk(KERN_ERR "sil680: Clock disabled ?\n");
321*4882a593Smuzhiyun }
322*4882a593Smuzhiyun return tmpbyte & 0x30;
323*4882a593Smuzhiyun }
324*4882a593Smuzhiyun
sil680_init_one(struct pci_dev * pdev,const struct pci_device_id * id)325*4882a593Smuzhiyun static int sil680_init_one(struct pci_dev *pdev, const struct pci_device_id *id)
326*4882a593Smuzhiyun {
327*4882a593Smuzhiyun static const struct ata_port_info info = {
328*4882a593Smuzhiyun .flags = ATA_FLAG_SLAVE_POSS,
329*4882a593Smuzhiyun .pio_mask = ATA_PIO4,
330*4882a593Smuzhiyun .mwdma_mask = ATA_MWDMA2,
331*4882a593Smuzhiyun .udma_mask = ATA_UDMA6,
332*4882a593Smuzhiyun .port_ops = &sil680_port_ops
333*4882a593Smuzhiyun };
334*4882a593Smuzhiyun static const struct ata_port_info info_slow = {
335*4882a593Smuzhiyun .flags = ATA_FLAG_SLAVE_POSS,
336*4882a593Smuzhiyun .pio_mask = ATA_PIO4,
337*4882a593Smuzhiyun .mwdma_mask = ATA_MWDMA2,
338*4882a593Smuzhiyun .udma_mask = ATA_UDMA5,
339*4882a593Smuzhiyun .port_ops = &sil680_port_ops
340*4882a593Smuzhiyun };
341*4882a593Smuzhiyun const struct ata_port_info *ppi[] = { &info, NULL };
342*4882a593Smuzhiyun struct ata_host *host;
343*4882a593Smuzhiyun void __iomem *mmio_base;
344*4882a593Smuzhiyun int rc, try_mmio;
345*4882a593Smuzhiyun
346*4882a593Smuzhiyun ata_print_version_once(&pdev->dev, DRV_VERSION);
347*4882a593Smuzhiyun
348*4882a593Smuzhiyun rc = pcim_enable_device(pdev);
349*4882a593Smuzhiyun if (rc)
350*4882a593Smuzhiyun return rc;
351*4882a593Smuzhiyun
352*4882a593Smuzhiyun switch (sil680_init_chip(pdev, &try_mmio)) {
353*4882a593Smuzhiyun case 0:
354*4882a593Smuzhiyun ppi[0] = &info_slow;
355*4882a593Smuzhiyun break;
356*4882a593Smuzhiyun case 0x30:
357*4882a593Smuzhiyun return -ENODEV;
358*4882a593Smuzhiyun }
359*4882a593Smuzhiyun
360*4882a593Smuzhiyun if (!try_mmio)
361*4882a593Smuzhiyun goto use_ioports;
362*4882a593Smuzhiyun
363*4882a593Smuzhiyun /* Try to acquire MMIO resources and fallback to PIO if
364*4882a593Smuzhiyun * that fails
365*4882a593Smuzhiyun */
366*4882a593Smuzhiyun rc = pcim_iomap_regions(pdev, 1 << SIL680_MMIO_BAR, DRV_NAME);
367*4882a593Smuzhiyun if (rc)
368*4882a593Smuzhiyun goto use_ioports;
369*4882a593Smuzhiyun
370*4882a593Smuzhiyun /* Allocate host and set it up */
371*4882a593Smuzhiyun host = ata_host_alloc_pinfo(&pdev->dev, ppi, 2);
372*4882a593Smuzhiyun if (!host)
373*4882a593Smuzhiyun return -ENOMEM;
374*4882a593Smuzhiyun host->iomap = pcim_iomap_table(pdev);
375*4882a593Smuzhiyun
376*4882a593Smuzhiyun /* Setup DMA masks */
377*4882a593Smuzhiyun rc = dma_set_mask_and_coherent(&pdev->dev, ATA_DMA_MASK);
378*4882a593Smuzhiyun if (rc)
379*4882a593Smuzhiyun return rc;
380*4882a593Smuzhiyun pci_set_master(pdev);
381*4882a593Smuzhiyun
382*4882a593Smuzhiyun /* Get MMIO base and initialize port addresses */
383*4882a593Smuzhiyun mmio_base = host->iomap[SIL680_MMIO_BAR];
384*4882a593Smuzhiyun host->ports[0]->ioaddr.bmdma_addr = mmio_base + 0x00;
385*4882a593Smuzhiyun host->ports[0]->ioaddr.cmd_addr = mmio_base + 0x80;
386*4882a593Smuzhiyun host->ports[0]->ioaddr.ctl_addr = mmio_base + 0x8a;
387*4882a593Smuzhiyun host->ports[0]->ioaddr.altstatus_addr = mmio_base + 0x8a;
388*4882a593Smuzhiyun ata_sff_std_ports(&host->ports[0]->ioaddr);
389*4882a593Smuzhiyun host->ports[1]->ioaddr.bmdma_addr = mmio_base + 0x08;
390*4882a593Smuzhiyun host->ports[1]->ioaddr.cmd_addr = mmio_base + 0xc0;
391*4882a593Smuzhiyun host->ports[1]->ioaddr.ctl_addr = mmio_base + 0xca;
392*4882a593Smuzhiyun host->ports[1]->ioaddr.altstatus_addr = mmio_base + 0xca;
393*4882a593Smuzhiyun ata_sff_std_ports(&host->ports[1]->ioaddr);
394*4882a593Smuzhiyun
395*4882a593Smuzhiyun /* Register & activate */
396*4882a593Smuzhiyun return ata_host_activate(host, pdev->irq, ata_bmdma_interrupt,
397*4882a593Smuzhiyun IRQF_SHARED, &sil680_sht);
398*4882a593Smuzhiyun
399*4882a593Smuzhiyun use_ioports:
400*4882a593Smuzhiyun return ata_pci_bmdma_init_one(pdev, ppi, &sil680_sht, NULL, 0);
401*4882a593Smuzhiyun }
402*4882a593Smuzhiyun
403*4882a593Smuzhiyun #ifdef CONFIG_PM_SLEEP
sil680_reinit_one(struct pci_dev * pdev)404*4882a593Smuzhiyun static int sil680_reinit_one(struct pci_dev *pdev)
405*4882a593Smuzhiyun {
406*4882a593Smuzhiyun struct ata_host *host = pci_get_drvdata(pdev);
407*4882a593Smuzhiyun int try_mmio, rc;
408*4882a593Smuzhiyun
409*4882a593Smuzhiyun rc = ata_pci_device_do_resume(pdev);
410*4882a593Smuzhiyun if (rc)
411*4882a593Smuzhiyun return rc;
412*4882a593Smuzhiyun sil680_init_chip(pdev, &try_mmio);
413*4882a593Smuzhiyun ata_host_resume(host);
414*4882a593Smuzhiyun return 0;
415*4882a593Smuzhiyun }
416*4882a593Smuzhiyun #endif
417*4882a593Smuzhiyun
418*4882a593Smuzhiyun static const struct pci_device_id sil680[] = {
419*4882a593Smuzhiyun { PCI_VDEVICE(CMD, PCI_DEVICE_ID_SII_680), },
420*4882a593Smuzhiyun
421*4882a593Smuzhiyun { },
422*4882a593Smuzhiyun };
423*4882a593Smuzhiyun
424*4882a593Smuzhiyun static struct pci_driver sil680_pci_driver = {
425*4882a593Smuzhiyun .name = DRV_NAME,
426*4882a593Smuzhiyun .id_table = sil680,
427*4882a593Smuzhiyun .probe = sil680_init_one,
428*4882a593Smuzhiyun .remove = ata_pci_remove_one,
429*4882a593Smuzhiyun #ifdef CONFIG_PM_SLEEP
430*4882a593Smuzhiyun .suspend = ata_pci_device_suspend,
431*4882a593Smuzhiyun .resume = sil680_reinit_one,
432*4882a593Smuzhiyun #endif
433*4882a593Smuzhiyun };
434*4882a593Smuzhiyun
435*4882a593Smuzhiyun module_pci_driver(sil680_pci_driver);
436*4882a593Smuzhiyun
437*4882a593Smuzhiyun MODULE_AUTHOR("Alan Cox");
438*4882a593Smuzhiyun MODULE_DESCRIPTION("low-level driver for SI680 PATA");
439*4882a593Smuzhiyun MODULE_LICENSE("GPL");
440*4882a593Smuzhiyun MODULE_DEVICE_TABLE(pci, sil680);
441*4882a593Smuzhiyun MODULE_VERSION(DRV_VERSION);
442