1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * pata_serverworks.c - Serverworks PATA for new ATA layer
4*4882a593Smuzhiyun * (C) 2005 Red Hat Inc
5*4882a593Smuzhiyun * (C) 2010 Bartlomiej Zolnierkiewicz
6*4882a593Smuzhiyun *
7*4882a593Smuzhiyun * based upon
8*4882a593Smuzhiyun *
9*4882a593Smuzhiyun * serverworks.c
10*4882a593Smuzhiyun *
11*4882a593Smuzhiyun * Copyright (C) 1998-2000 Michel Aubry
12*4882a593Smuzhiyun * Copyright (C) 1998-2000 Andrzej Krzysztofowicz
13*4882a593Smuzhiyun * Copyright (C) 1998-2000 Andre Hedrick <andre@linux-ide.org>
14*4882a593Smuzhiyun * Portions copyright (c) 2001 Sun Microsystems
15*4882a593Smuzhiyun *
16*4882a593Smuzhiyun *
17*4882a593Smuzhiyun * RCC/ServerWorks IDE driver for Linux
18*4882a593Smuzhiyun *
19*4882a593Smuzhiyun * OSB4: `Open South Bridge' IDE Interface (fn 1)
20*4882a593Smuzhiyun * supports UDMA mode 2 (33 MB/s)
21*4882a593Smuzhiyun *
22*4882a593Smuzhiyun * CSB5: `Champion South Bridge' IDE Interface (fn 1)
23*4882a593Smuzhiyun * all revisions support UDMA mode 4 (66 MB/s)
24*4882a593Smuzhiyun * revision A2.0 and up support UDMA mode 5 (100 MB/s)
25*4882a593Smuzhiyun *
26*4882a593Smuzhiyun * *** The CSB5 does not provide ANY register ***
27*4882a593Smuzhiyun * *** to detect 80-conductor cable presence. ***
28*4882a593Smuzhiyun *
29*4882a593Smuzhiyun * CSB6: `Champion South Bridge' IDE Interface (optional: third channel)
30*4882a593Smuzhiyun *
31*4882a593Smuzhiyun * Documentation:
32*4882a593Smuzhiyun * Available under NDA only. Errata info very hard to get.
33*4882a593Smuzhiyun */
34*4882a593Smuzhiyun
35*4882a593Smuzhiyun #include <linux/kernel.h>
36*4882a593Smuzhiyun #include <linux/module.h>
37*4882a593Smuzhiyun #include <linux/pci.h>
38*4882a593Smuzhiyun #include <linux/blkdev.h>
39*4882a593Smuzhiyun #include <linux/delay.h>
40*4882a593Smuzhiyun #include <scsi/scsi_host.h>
41*4882a593Smuzhiyun #include <linux/libata.h>
42*4882a593Smuzhiyun
43*4882a593Smuzhiyun #define DRV_NAME "pata_serverworks"
44*4882a593Smuzhiyun #define DRV_VERSION "0.4.3"
45*4882a593Smuzhiyun
46*4882a593Smuzhiyun #define SVWKS_CSB5_REVISION_NEW 0x92 /* min PCI_REVISION_ID for UDMA5 (A2.0) */
47*4882a593Smuzhiyun #define SVWKS_CSB6_REVISION 0xa0 /* min PCI_REVISION_ID for UDMA4 (A1.0) */
48*4882a593Smuzhiyun
49*4882a593Smuzhiyun /* Seagate Barracuda ATA IV Family drives in UDMA mode 5
50*4882a593Smuzhiyun * can overrun their FIFOs when used with the CSB5 */
51*4882a593Smuzhiyun
52*4882a593Smuzhiyun static const char *csb_bad_ata100[] = {
53*4882a593Smuzhiyun "ST320011A",
54*4882a593Smuzhiyun "ST340016A",
55*4882a593Smuzhiyun "ST360021A",
56*4882a593Smuzhiyun "ST380021A",
57*4882a593Smuzhiyun NULL
58*4882a593Smuzhiyun };
59*4882a593Smuzhiyun
60*4882a593Smuzhiyun /**
61*4882a593Smuzhiyun * oem_cable - Dell/Sun serverworks cable detection
62*4882a593Smuzhiyun * @ap: ATA port to do cable detect
63*4882a593Smuzhiyun *
64*4882a593Smuzhiyun * Dell PowerEdge and Sun Cobalt 'Alpine' hide the 40/80 pin select
65*4882a593Smuzhiyun * for their interfaces in the top two bits of the subsystem ID.
66*4882a593Smuzhiyun */
67*4882a593Smuzhiyun
oem_cable(struct ata_port * ap)68*4882a593Smuzhiyun static int oem_cable(struct ata_port *ap)
69*4882a593Smuzhiyun {
70*4882a593Smuzhiyun struct pci_dev *pdev = to_pci_dev(ap->host->dev);
71*4882a593Smuzhiyun
72*4882a593Smuzhiyun if (pdev->subsystem_device & (1 << (ap->port_no + 14)))
73*4882a593Smuzhiyun return ATA_CBL_PATA80;
74*4882a593Smuzhiyun return ATA_CBL_PATA40;
75*4882a593Smuzhiyun }
76*4882a593Smuzhiyun
77*4882a593Smuzhiyun struct sv_cable_table {
78*4882a593Smuzhiyun int device;
79*4882a593Smuzhiyun int subvendor;
80*4882a593Smuzhiyun int (*cable_detect)(struct ata_port *ap);
81*4882a593Smuzhiyun };
82*4882a593Smuzhiyun
83*4882a593Smuzhiyun static struct sv_cable_table cable_detect[] = {
84*4882a593Smuzhiyun { PCI_DEVICE_ID_SERVERWORKS_CSB5IDE, PCI_VENDOR_ID_DELL, oem_cable },
85*4882a593Smuzhiyun { PCI_DEVICE_ID_SERVERWORKS_CSB6IDE, PCI_VENDOR_ID_DELL, oem_cable },
86*4882a593Smuzhiyun { PCI_DEVICE_ID_SERVERWORKS_CSB5IDE, PCI_VENDOR_ID_SUN, oem_cable },
87*4882a593Smuzhiyun { PCI_DEVICE_ID_SERVERWORKS_OSB4IDE, PCI_ANY_ID, ata_cable_40wire },
88*4882a593Smuzhiyun { PCI_DEVICE_ID_SERVERWORKS_CSB5IDE, PCI_ANY_ID, ata_cable_unknown },
89*4882a593Smuzhiyun { PCI_DEVICE_ID_SERVERWORKS_CSB6IDE, PCI_ANY_ID, ata_cable_unknown },
90*4882a593Smuzhiyun { PCI_DEVICE_ID_SERVERWORKS_CSB6IDE2, PCI_ANY_ID, ata_cable_unknown },
91*4882a593Smuzhiyun { PCI_DEVICE_ID_SERVERWORKS_HT1000IDE, PCI_ANY_ID, ata_cable_unknown },
92*4882a593Smuzhiyun { }
93*4882a593Smuzhiyun };
94*4882a593Smuzhiyun
95*4882a593Smuzhiyun /**
96*4882a593Smuzhiyun * serverworks_cable_detect - cable detection
97*4882a593Smuzhiyun * @ap: ATA port
98*4882a593Smuzhiyun *
99*4882a593Smuzhiyun * Perform cable detection according to the device and subvendor
100*4882a593Smuzhiyun * identifications
101*4882a593Smuzhiyun */
102*4882a593Smuzhiyun
serverworks_cable_detect(struct ata_port * ap)103*4882a593Smuzhiyun static int serverworks_cable_detect(struct ata_port *ap)
104*4882a593Smuzhiyun {
105*4882a593Smuzhiyun struct pci_dev *pdev = to_pci_dev(ap->host->dev);
106*4882a593Smuzhiyun struct sv_cable_table *cb = cable_detect;
107*4882a593Smuzhiyun
108*4882a593Smuzhiyun while(cb->device) {
109*4882a593Smuzhiyun if (cb->device == pdev->device &&
110*4882a593Smuzhiyun (cb->subvendor == pdev->subsystem_vendor ||
111*4882a593Smuzhiyun cb->subvendor == PCI_ANY_ID)) {
112*4882a593Smuzhiyun return cb->cable_detect(ap);
113*4882a593Smuzhiyun }
114*4882a593Smuzhiyun cb++;
115*4882a593Smuzhiyun }
116*4882a593Smuzhiyun
117*4882a593Smuzhiyun BUG();
118*4882a593Smuzhiyun return -1; /* kill compiler warning */
119*4882a593Smuzhiyun }
120*4882a593Smuzhiyun
121*4882a593Smuzhiyun /**
122*4882a593Smuzhiyun * serverworks_is_csb - Check for CSB or OSB
123*4882a593Smuzhiyun * @pdev: PCI device to check
124*4882a593Smuzhiyun *
125*4882a593Smuzhiyun * Returns true if the device being checked is known to be a CSB
126*4882a593Smuzhiyun * series device.
127*4882a593Smuzhiyun */
128*4882a593Smuzhiyun
serverworks_is_csb(struct pci_dev * pdev)129*4882a593Smuzhiyun static u8 serverworks_is_csb(struct pci_dev *pdev)
130*4882a593Smuzhiyun {
131*4882a593Smuzhiyun switch (pdev->device) {
132*4882a593Smuzhiyun case PCI_DEVICE_ID_SERVERWORKS_CSB5IDE:
133*4882a593Smuzhiyun case PCI_DEVICE_ID_SERVERWORKS_CSB6IDE:
134*4882a593Smuzhiyun case PCI_DEVICE_ID_SERVERWORKS_CSB6IDE2:
135*4882a593Smuzhiyun case PCI_DEVICE_ID_SERVERWORKS_HT1000IDE:
136*4882a593Smuzhiyun return 1;
137*4882a593Smuzhiyun default:
138*4882a593Smuzhiyun break;
139*4882a593Smuzhiyun }
140*4882a593Smuzhiyun return 0;
141*4882a593Smuzhiyun }
142*4882a593Smuzhiyun
143*4882a593Smuzhiyun /**
144*4882a593Smuzhiyun * serverworks_osb4_filter - mode selection filter
145*4882a593Smuzhiyun * @adev: ATA device
146*4882a593Smuzhiyun * @mask: Mask of proposed modes
147*4882a593Smuzhiyun *
148*4882a593Smuzhiyun * Filter the offered modes for the device to apply controller
149*4882a593Smuzhiyun * specific rules. OSB4 requires no UDMA for disks due to a FIFO
150*4882a593Smuzhiyun * bug we hit.
151*4882a593Smuzhiyun */
152*4882a593Smuzhiyun
serverworks_osb4_filter(struct ata_device * adev,unsigned long mask)153*4882a593Smuzhiyun static unsigned long serverworks_osb4_filter(struct ata_device *adev, unsigned long mask)
154*4882a593Smuzhiyun {
155*4882a593Smuzhiyun if (adev->class == ATA_DEV_ATA)
156*4882a593Smuzhiyun mask &= ~ATA_MASK_UDMA;
157*4882a593Smuzhiyun return mask;
158*4882a593Smuzhiyun }
159*4882a593Smuzhiyun
160*4882a593Smuzhiyun
161*4882a593Smuzhiyun /**
162*4882a593Smuzhiyun * serverworks_csb_filter - mode selection filter
163*4882a593Smuzhiyun * @adev: ATA device
164*4882a593Smuzhiyun * @mask: Mask of proposed modes
165*4882a593Smuzhiyun *
166*4882a593Smuzhiyun * Check the blacklist and disable UDMA5 if matched
167*4882a593Smuzhiyun */
168*4882a593Smuzhiyun
serverworks_csb_filter(struct ata_device * adev,unsigned long mask)169*4882a593Smuzhiyun static unsigned long serverworks_csb_filter(struct ata_device *adev, unsigned long mask)
170*4882a593Smuzhiyun {
171*4882a593Smuzhiyun const char *p;
172*4882a593Smuzhiyun char model_num[ATA_ID_PROD_LEN + 1];
173*4882a593Smuzhiyun int i;
174*4882a593Smuzhiyun
175*4882a593Smuzhiyun /* Disk, UDMA */
176*4882a593Smuzhiyun if (adev->class != ATA_DEV_ATA)
177*4882a593Smuzhiyun return mask;
178*4882a593Smuzhiyun
179*4882a593Smuzhiyun /* Actually do need to check */
180*4882a593Smuzhiyun ata_id_c_string(adev->id, model_num, ATA_ID_PROD, sizeof(model_num));
181*4882a593Smuzhiyun
182*4882a593Smuzhiyun for (i = 0; (p = csb_bad_ata100[i]) != NULL; i++) {
183*4882a593Smuzhiyun if (!strcmp(p, model_num))
184*4882a593Smuzhiyun mask &= ~(0xE0 << ATA_SHIFT_UDMA);
185*4882a593Smuzhiyun }
186*4882a593Smuzhiyun return mask;
187*4882a593Smuzhiyun }
188*4882a593Smuzhiyun
189*4882a593Smuzhiyun /**
190*4882a593Smuzhiyun * serverworks_set_piomode - set initial PIO mode data
191*4882a593Smuzhiyun * @ap: ATA interface
192*4882a593Smuzhiyun * @adev: ATA device
193*4882a593Smuzhiyun *
194*4882a593Smuzhiyun * Program the OSB4/CSB5 timing registers for PIO. The PIO register
195*4882a593Smuzhiyun * load is done as a simple lookup.
196*4882a593Smuzhiyun */
serverworks_set_piomode(struct ata_port * ap,struct ata_device * adev)197*4882a593Smuzhiyun static void serverworks_set_piomode(struct ata_port *ap, struct ata_device *adev)
198*4882a593Smuzhiyun {
199*4882a593Smuzhiyun static const u8 pio_mode[] = { 0x5d, 0x47, 0x34, 0x22, 0x20 };
200*4882a593Smuzhiyun int offset = 1 + 2 * ap->port_no - adev->devno;
201*4882a593Smuzhiyun int devbits = (2 * ap->port_no + adev->devno) * 4;
202*4882a593Smuzhiyun u16 csb5_pio;
203*4882a593Smuzhiyun struct pci_dev *pdev = to_pci_dev(ap->host->dev);
204*4882a593Smuzhiyun int pio = adev->pio_mode - XFER_PIO_0;
205*4882a593Smuzhiyun
206*4882a593Smuzhiyun pci_write_config_byte(pdev, 0x40 + offset, pio_mode[pio]);
207*4882a593Smuzhiyun
208*4882a593Smuzhiyun /* The OSB4 just requires the timing but the CSB series want the
209*4882a593Smuzhiyun mode number as well */
210*4882a593Smuzhiyun if (serverworks_is_csb(pdev)) {
211*4882a593Smuzhiyun pci_read_config_word(pdev, 0x4A, &csb5_pio);
212*4882a593Smuzhiyun csb5_pio &= ~(0x0F << devbits);
213*4882a593Smuzhiyun pci_write_config_word(pdev, 0x4A, csb5_pio | (pio << devbits));
214*4882a593Smuzhiyun }
215*4882a593Smuzhiyun }
216*4882a593Smuzhiyun
217*4882a593Smuzhiyun /**
218*4882a593Smuzhiyun * serverworks_set_dmamode - set initial DMA mode data
219*4882a593Smuzhiyun * @ap: ATA interface
220*4882a593Smuzhiyun * @adev: ATA device
221*4882a593Smuzhiyun *
222*4882a593Smuzhiyun * Program the MWDMA/UDMA modes for the serverworks OSB4/CSB5
223*4882a593Smuzhiyun * chipset. The MWDMA mode values are pulled from a lookup table
224*4882a593Smuzhiyun * while the chipset uses mode number for UDMA.
225*4882a593Smuzhiyun */
226*4882a593Smuzhiyun
serverworks_set_dmamode(struct ata_port * ap,struct ata_device * adev)227*4882a593Smuzhiyun static void serverworks_set_dmamode(struct ata_port *ap, struct ata_device *adev)
228*4882a593Smuzhiyun {
229*4882a593Smuzhiyun static const u8 dma_mode[] = { 0x77, 0x21, 0x20 };
230*4882a593Smuzhiyun int offset = 1 + 2 * ap->port_no - adev->devno;
231*4882a593Smuzhiyun int devbits = 2 * ap->port_no + adev->devno;
232*4882a593Smuzhiyun u8 ultra;
233*4882a593Smuzhiyun u8 ultra_cfg;
234*4882a593Smuzhiyun struct pci_dev *pdev = to_pci_dev(ap->host->dev);
235*4882a593Smuzhiyun
236*4882a593Smuzhiyun pci_read_config_byte(pdev, 0x54, &ultra_cfg);
237*4882a593Smuzhiyun pci_read_config_byte(pdev, 0x56 + ap->port_no, &ultra);
238*4882a593Smuzhiyun ultra &= ~(0x0F << (adev->devno * 4));
239*4882a593Smuzhiyun
240*4882a593Smuzhiyun if (adev->dma_mode >= XFER_UDMA_0) {
241*4882a593Smuzhiyun pci_write_config_byte(pdev, 0x44 + offset, 0x20);
242*4882a593Smuzhiyun
243*4882a593Smuzhiyun ultra |= (adev->dma_mode - XFER_UDMA_0)
244*4882a593Smuzhiyun << (adev->devno * 4);
245*4882a593Smuzhiyun ultra_cfg |= (1 << devbits);
246*4882a593Smuzhiyun } else {
247*4882a593Smuzhiyun pci_write_config_byte(pdev, 0x44 + offset,
248*4882a593Smuzhiyun dma_mode[adev->dma_mode - XFER_MW_DMA_0]);
249*4882a593Smuzhiyun ultra_cfg &= ~(1 << devbits);
250*4882a593Smuzhiyun }
251*4882a593Smuzhiyun pci_write_config_byte(pdev, 0x56 + ap->port_no, ultra);
252*4882a593Smuzhiyun pci_write_config_byte(pdev, 0x54, ultra_cfg);
253*4882a593Smuzhiyun }
254*4882a593Smuzhiyun
255*4882a593Smuzhiyun static struct scsi_host_template serverworks_osb4_sht = {
256*4882a593Smuzhiyun ATA_BMDMA_SHT(DRV_NAME),
257*4882a593Smuzhiyun .sg_tablesize = LIBATA_DUMB_MAX_PRD,
258*4882a593Smuzhiyun };
259*4882a593Smuzhiyun
260*4882a593Smuzhiyun static struct scsi_host_template serverworks_csb_sht = {
261*4882a593Smuzhiyun ATA_BMDMA_SHT(DRV_NAME),
262*4882a593Smuzhiyun };
263*4882a593Smuzhiyun
264*4882a593Smuzhiyun static struct ata_port_operations serverworks_osb4_port_ops = {
265*4882a593Smuzhiyun .inherits = &ata_bmdma_port_ops,
266*4882a593Smuzhiyun .qc_prep = ata_bmdma_dumb_qc_prep,
267*4882a593Smuzhiyun .cable_detect = serverworks_cable_detect,
268*4882a593Smuzhiyun .mode_filter = serverworks_osb4_filter,
269*4882a593Smuzhiyun .set_piomode = serverworks_set_piomode,
270*4882a593Smuzhiyun .set_dmamode = serverworks_set_dmamode,
271*4882a593Smuzhiyun };
272*4882a593Smuzhiyun
273*4882a593Smuzhiyun static struct ata_port_operations serverworks_csb_port_ops = {
274*4882a593Smuzhiyun .inherits = &serverworks_osb4_port_ops,
275*4882a593Smuzhiyun .qc_prep = ata_bmdma_qc_prep,
276*4882a593Smuzhiyun .mode_filter = serverworks_csb_filter,
277*4882a593Smuzhiyun };
278*4882a593Smuzhiyun
serverworks_fixup_osb4(struct pci_dev * pdev)279*4882a593Smuzhiyun static int serverworks_fixup_osb4(struct pci_dev *pdev)
280*4882a593Smuzhiyun {
281*4882a593Smuzhiyun u32 reg;
282*4882a593Smuzhiyun struct pci_dev *isa_dev = pci_get_device(PCI_VENDOR_ID_SERVERWORKS,
283*4882a593Smuzhiyun PCI_DEVICE_ID_SERVERWORKS_OSB4, NULL);
284*4882a593Smuzhiyun if (isa_dev) {
285*4882a593Smuzhiyun pci_read_config_dword(isa_dev, 0x64, ®);
286*4882a593Smuzhiyun reg &= ~0x00002000; /* disable 600ns interrupt mask */
287*4882a593Smuzhiyun if (!(reg & 0x00004000))
288*4882a593Smuzhiyun printk(KERN_DEBUG DRV_NAME ": UDMA not BIOS enabled.\n");
289*4882a593Smuzhiyun reg |= 0x00004000; /* enable UDMA/33 support */
290*4882a593Smuzhiyun pci_write_config_dword(isa_dev, 0x64, reg);
291*4882a593Smuzhiyun pci_dev_put(isa_dev);
292*4882a593Smuzhiyun return 0;
293*4882a593Smuzhiyun }
294*4882a593Smuzhiyun printk(KERN_WARNING DRV_NAME ": Unable to find bridge.\n");
295*4882a593Smuzhiyun return -ENODEV;
296*4882a593Smuzhiyun }
297*4882a593Smuzhiyun
serverworks_fixup_csb(struct pci_dev * pdev)298*4882a593Smuzhiyun static int serverworks_fixup_csb(struct pci_dev *pdev)
299*4882a593Smuzhiyun {
300*4882a593Smuzhiyun u8 btr;
301*4882a593Smuzhiyun
302*4882a593Smuzhiyun /* Third Channel Test */
303*4882a593Smuzhiyun if (!(PCI_FUNC(pdev->devfn) & 1)) {
304*4882a593Smuzhiyun struct pci_dev * findev = NULL;
305*4882a593Smuzhiyun u32 reg4c = 0;
306*4882a593Smuzhiyun findev = pci_get_device(PCI_VENDOR_ID_SERVERWORKS,
307*4882a593Smuzhiyun PCI_DEVICE_ID_SERVERWORKS_CSB5, NULL);
308*4882a593Smuzhiyun if (findev) {
309*4882a593Smuzhiyun pci_read_config_dword(findev, 0x4C, ®4c);
310*4882a593Smuzhiyun reg4c &= ~0x000007FF;
311*4882a593Smuzhiyun reg4c |= 0x00000040;
312*4882a593Smuzhiyun reg4c |= 0x00000020;
313*4882a593Smuzhiyun pci_write_config_dword(findev, 0x4C, reg4c);
314*4882a593Smuzhiyun pci_dev_put(findev);
315*4882a593Smuzhiyun }
316*4882a593Smuzhiyun } else {
317*4882a593Smuzhiyun struct pci_dev * findev = NULL;
318*4882a593Smuzhiyun u8 reg41 = 0;
319*4882a593Smuzhiyun
320*4882a593Smuzhiyun findev = pci_get_device(PCI_VENDOR_ID_SERVERWORKS,
321*4882a593Smuzhiyun PCI_DEVICE_ID_SERVERWORKS_CSB6, NULL);
322*4882a593Smuzhiyun if (findev) {
323*4882a593Smuzhiyun pci_read_config_byte(findev, 0x41, ®41);
324*4882a593Smuzhiyun reg41 &= ~0x40;
325*4882a593Smuzhiyun pci_write_config_byte(findev, 0x41, reg41);
326*4882a593Smuzhiyun pci_dev_put(findev);
327*4882a593Smuzhiyun }
328*4882a593Smuzhiyun }
329*4882a593Smuzhiyun /* setup the UDMA Control register
330*4882a593Smuzhiyun *
331*4882a593Smuzhiyun * 1. clear bit 6 to enable DMA
332*4882a593Smuzhiyun * 2. enable DMA modes with bits 0-1
333*4882a593Smuzhiyun * 00 : legacy
334*4882a593Smuzhiyun * 01 : udma2
335*4882a593Smuzhiyun * 10 : udma2/udma4
336*4882a593Smuzhiyun * 11 : udma2/udma4/udma5
337*4882a593Smuzhiyun */
338*4882a593Smuzhiyun pci_read_config_byte(pdev, 0x5A, &btr);
339*4882a593Smuzhiyun btr &= ~0x40;
340*4882a593Smuzhiyun if (!(PCI_FUNC(pdev->devfn) & 1))
341*4882a593Smuzhiyun btr |= 0x2;
342*4882a593Smuzhiyun else
343*4882a593Smuzhiyun btr |= (pdev->revision >= SVWKS_CSB5_REVISION_NEW) ? 0x3 : 0x2;
344*4882a593Smuzhiyun pci_write_config_byte(pdev, 0x5A, btr);
345*4882a593Smuzhiyun
346*4882a593Smuzhiyun return btr;
347*4882a593Smuzhiyun }
348*4882a593Smuzhiyun
serverworks_fixup_ht1000(struct pci_dev * pdev)349*4882a593Smuzhiyun static void serverworks_fixup_ht1000(struct pci_dev *pdev)
350*4882a593Smuzhiyun {
351*4882a593Smuzhiyun u8 btr;
352*4882a593Smuzhiyun /* Setup HT1000 SouthBridge Controller - Single Channel Only */
353*4882a593Smuzhiyun pci_read_config_byte(pdev, 0x5A, &btr);
354*4882a593Smuzhiyun btr &= ~0x40;
355*4882a593Smuzhiyun btr |= 0x3;
356*4882a593Smuzhiyun pci_write_config_byte(pdev, 0x5A, btr);
357*4882a593Smuzhiyun }
358*4882a593Smuzhiyun
serverworks_fixup(struct pci_dev * pdev)359*4882a593Smuzhiyun static int serverworks_fixup(struct pci_dev *pdev)
360*4882a593Smuzhiyun {
361*4882a593Smuzhiyun int rc = 0;
362*4882a593Smuzhiyun
363*4882a593Smuzhiyun /* Force master latency timer to 64 PCI clocks */
364*4882a593Smuzhiyun pci_write_config_byte(pdev, PCI_LATENCY_TIMER, 0x40);
365*4882a593Smuzhiyun
366*4882a593Smuzhiyun switch (pdev->device) {
367*4882a593Smuzhiyun case PCI_DEVICE_ID_SERVERWORKS_OSB4IDE:
368*4882a593Smuzhiyun rc = serverworks_fixup_osb4(pdev);
369*4882a593Smuzhiyun break;
370*4882a593Smuzhiyun case PCI_DEVICE_ID_SERVERWORKS_CSB5IDE:
371*4882a593Smuzhiyun ata_pci_bmdma_clear_simplex(pdev);
372*4882a593Smuzhiyun fallthrough;
373*4882a593Smuzhiyun case PCI_DEVICE_ID_SERVERWORKS_CSB6IDE:
374*4882a593Smuzhiyun case PCI_DEVICE_ID_SERVERWORKS_CSB6IDE2:
375*4882a593Smuzhiyun rc = serverworks_fixup_csb(pdev);
376*4882a593Smuzhiyun break;
377*4882a593Smuzhiyun case PCI_DEVICE_ID_SERVERWORKS_HT1000IDE:
378*4882a593Smuzhiyun serverworks_fixup_ht1000(pdev);
379*4882a593Smuzhiyun break;
380*4882a593Smuzhiyun }
381*4882a593Smuzhiyun
382*4882a593Smuzhiyun return rc;
383*4882a593Smuzhiyun }
384*4882a593Smuzhiyun
serverworks_init_one(struct pci_dev * pdev,const struct pci_device_id * id)385*4882a593Smuzhiyun static int serverworks_init_one(struct pci_dev *pdev, const struct pci_device_id *id)
386*4882a593Smuzhiyun {
387*4882a593Smuzhiyun static const struct ata_port_info info[4] = {
388*4882a593Smuzhiyun { /* OSB4 */
389*4882a593Smuzhiyun .flags = ATA_FLAG_SLAVE_POSS,
390*4882a593Smuzhiyun .pio_mask = ATA_PIO4,
391*4882a593Smuzhiyun .mwdma_mask = ATA_MWDMA2,
392*4882a593Smuzhiyun .udma_mask = ATA_UDMA2,
393*4882a593Smuzhiyun .port_ops = &serverworks_osb4_port_ops
394*4882a593Smuzhiyun }, { /* OSB4 no UDMA */
395*4882a593Smuzhiyun .flags = ATA_FLAG_SLAVE_POSS,
396*4882a593Smuzhiyun .pio_mask = ATA_PIO4,
397*4882a593Smuzhiyun .mwdma_mask = ATA_MWDMA2,
398*4882a593Smuzhiyun /* No UDMA */
399*4882a593Smuzhiyun .port_ops = &serverworks_osb4_port_ops
400*4882a593Smuzhiyun }, { /* CSB5 */
401*4882a593Smuzhiyun .flags = ATA_FLAG_SLAVE_POSS,
402*4882a593Smuzhiyun .pio_mask = ATA_PIO4,
403*4882a593Smuzhiyun .mwdma_mask = ATA_MWDMA2,
404*4882a593Smuzhiyun .udma_mask = ATA_UDMA4,
405*4882a593Smuzhiyun .port_ops = &serverworks_csb_port_ops
406*4882a593Smuzhiyun }, { /* CSB5 - later revisions*/
407*4882a593Smuzhiyun .flags = ATA_FLAG_SLAVE_POSS,
408*4882a593Smuzhiyun .pio_mask = ATA_PIO4,
409*4882a593Smuzhiyun .mwdma_mask = ATA_MWDMA2,
410*4882a593Smuzhiyun .udma_mask = ATA_UDMA5,
411*4882a593Smuzhiyun .port_ops = &serverworks_csb_port_ops
412*4882a593Smuzhiyun }
413*4882a593Smuzhiyun };
414*4882a593Smuzhiyun const struct ata_port_info *ppi[] = { &info[id->driver_data], NULL };
415*4882a593Smuzhiyun struct scsi_host_template *sht = &serverworks_csb_sht;
416*4882a593Smuzhiyun int rc;
417*4882a593Smuzhiyun
418*4882a593Smuzhiyun rc = pcim_enable_device(pdev);
419*4882a593Smuzhiyun if (rc)
420*4882a593Smuzhiyun return rc;
421*4882a593Smuzhiyun
422*4882a593Smuzhiyun rc = serverworks_fixup(pdev);
423*4882a593Smuzhiyun
424*4882a593Smuzhiyun /* OSB4 : South Bridge and IDE */
425*4882a593Smuzhiyun if (pdev->device == PCI_DEVICE_ID_SERVERWORKS_OSB4IDE) {
426*4882a593Smuzhiyun /* Select non UDMA capable OSB4 if we can't do fixups */
427*4882a593Smuzhiyun if (rc < 0)
428*4882a593Smuzhiyun ppi[0] = &info[1];
429*4882a593Smuzhiyun sht = &serverworks_osb4_sht;
430*4882a593Smuzhiyun }
431*4882a593Smuzhiyun /* setup CSB5/CSB6 : South Bridge and IDE option RAID */
432*4882a593Smuzhiyun else if ((pdev->device == PCI_DEVICE_ID_SERVERWORKS_CSB5IDE) ||
433*4882a593Smuzhiyun (pdev->device == PCI_DEVICE_ID_SERVERWORKS_CSB6IDE) ||
434*4882a593Smuzhiyun (pdev->device == PCI_DEVICE_ID_SERVERWORKS_CSB6IDE2)) {
435*4882a593Smuzhiyun
436*4882a593Smuzhiyun /* If the returned btr is the newer revision then
437*4882a593Smuzhiyun select the right info block */
438*4882a593Smuzhiyun if (rc == 3)
439*4882a593Smuzhiyun ppi[0] = &info[3];
440*4882a593Smuzhiyun
441*4882a593Smuzhiyun /* Is this the 3rd channel CSB6 IDE ? */
442*4882a593Smuzhiyun if (pdev->device == PCI_DEVICE_ID_SERVERWORKS_CSB6IDE2)
443*4882a593Smuzhiyun ppi[1] = &ata_dummy_port_info;
444*4882a593Smuzhiyun }
445*4882a593Smuzhiyun
446*4882a593Smuzhiyun return ata_pci_bmdma_init_one(pdev, ppi, sht, NULL, 0);
447*4882a593Smuzhiyun }
448*4882a593Smuzhiyun
449*4882a593Smuzhiyun #ifdef CONFIG_PM_SLEEP
serverworks_reinit_one(struct pci_dev * pdev)450*4882a593Smuzhiyun static int serverworks_reinit_one(struct pci_dev *pdev)
451*4882a593Smuzhiyun {
452*4882a593Smuzhiyun struct ata_host *host = pci_get_drvdata(pdev);
453*4882a593Smuzhiyun int rc;
454*4882a593Smuzhiyun
455*4882a593Smuzhiyun rc = ata_pci_device_do_resume(pdev);
456*4882a593Smuzhiyun if (rc)
457*4882a593Smuzhiyun return rc;
458*4882a593Smuzhiyun
459*4882a593Smuzhiyun (void)serverworks_fixup(pdev);
460*4882a593Smuzhiyun
461*4882a593Smuzhiyun ata_host_resume(host);
462*4882a593Smuzhiyun return 0;
463*4882a593Smuzhiyun }
464*4882a593Smuzhiyun #endif
465*4882a593Smuzhiyun
466*4882a593Smuzhiyun static const struct pci_device_id serverworks[] = {
467*4882a593Smuzhiyun { PCI_VDEVICE(SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_OSB4IDE), 0},
468*4882a593Smuzhiyun { PCI_VDEVICE(SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_CSB5IDE), 2},
469*4882a593Smuzhiyun { PCI_VDEVICE(SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_CSB6IDE), 2},
470*4882a593Smuzhiyun { PCI_VDEVICE(SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_CSB6IDE2), 2},
471*4882a593Smuzhiyun { PCI_VDEVICE(SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_HT1000IDE), 2},
472*4882a593Smuzhiyun
473*4882a593Smuzhiyun { },
474*4882a593Smuzhiyun };
475*4882a593Smuzhiyun
476*4882a593Smuzhiyun static struct pci_driver serverworks_pci_driver = {
477*4882a593Smuzhiyun .name = DRV_NAME,
478*4882a593Smuzhiyun .id_table = serverworks,
479*4882a593Smuzhiyun .probe = serverworks_init_one,
480*4882a593Smuzhiyun .remove = ata_pci_remove_one,
481*4882a593Smuzhiyun #ifdef CONFIG_PM_SLEEP
482*4882a593Smuzhiyun .suspend = ata_pci_device_suspend,
483*4882a593Smuzhiyun .resume = serverworks_reinit_one,
484*4882a593Smuzhiyun #endif
485*4882a593Smuzhiyun };
486*4882a593Smuzhiyun
487*4882a593Smuzhiyun module_pci_driver(serverworks_pci_driver);
488*4882a593Smuzhiyun
489*4882a593Smuzhiyun MODULE_AUTHOR("Alan Cox");
490*4882a593Smuzhiyun MODULE_DESCRIPTION("low-level driver for Serverworks OSB4/CSB5/CSB6");
491*4882a593Smuzhiyun MODULE_LICENSE("GPL");
492*4882a593Smuzhiyun MODULE_DEVICE_TABLE(pci, serverworks);
493*4882a593Smuzhiyun MODULE_VERSION(DRV_VERSION);
494