1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Copyright (c) 2010 Samsung Electronics Co., Ltd.
4*4882a593Smuzhiyun * http://www.samsung.com
5*4882a593Smuzhiyun *
6*4882a593Smuzhiyun * PATA driver for Samsung SoCs.
7*4882a593Smuzhiyun * Supports CF Interface in True IDE mode. Currently only PIO mode has been
8*4882a593Smuzhiyun * implemented; UDMA support has to be added.
9*4882a593Smuzhiyun *
10*4882a593Smuzhiyun * Based on:
11*4882a593Smuzhiyun * PATA driver for AT91SAM9260 Static Memory Controller
12*4882a593Smuzhiyun * PATA driver for Toshiba SCC controller
13*4882a593Smuzhiyun */
14*4882a593Smuzhiyun
15*4882a593Smuzhiyun #include <linux/kernel.h>
16*4882a593Smuzhiyun #include <linux/module.h>
17*4882a593Smuzhiyun #include <linux/mod_devicetable.h>
18*4882a593Smuzhiyun #include <linux/init.h>
19*4882a593Smuzhiyun #include <linux/clk.h>
20*4882a593Smuzhiyun #include <linux/libata.h>
21*4882a593Smuzhiyun #include <linux/platform_device.h>
22*4882a593Smuzhiyun #include <linux/slab.h>
23*4882a593Smuzhiyun
24*4882a593Smuzhiyun #include <linux/platform_data/ata-samsung_cf.h>
25*4882a593Smuzhiyun
26*4882a593Smuzhiyun #define DRV_NAME "pata_samsung_cf"
27*4882a593Smuzhiyun #define DRV_VERSION "0.1"
28*4882a593Smuzhiyun
29*4882a593Smuzhiyun #define S3C_CFATA_REG(x) (x)
30*4882a593Smuzhiyun #define S3C_CFATA_MUX S3C_CFATA_REG(0x0)
31*4882a593Smuzhiyun #define S3C_ATA_CTRL S3C_CFATA_REG(0x0)
32*4882a593Smuzhiyun #define S3C_ATA_CMD S3C_CFATA_REG(0x8)
33*4882a593Smuzhiyun #define S3C_ATA_IRQ S3C_CFATA_REG(0x10)
34*4882a593Smuzhiyun #define S3C_ATA_IRQ_MSK S3C_CFATA_REG(0x14)
35*4882a593Smuzhiyun #define S3C_ATA_CFG S3C_CFATA_REG(0x18)
36*4882a593Smuzhiyun
37*4882a593Smuzhiyun #define S3C_ATA_PIO_TIME S3C_CFATA_REG(0x2c)
38*4882a593Smuzhiyun #define S3C_ATA_PIO_DTR S3C_CFATA_REG(0x54)
39*4882a593Smuzhiyun #define S3C_ATA_PIO_FED S3C_CFATA_REG(0x58)
40*4882a593Smuzhiyun #define S3C_ATA_PIO_SCR S3C_CFATA_REG(0x5c)
41*4882a593Smuzhiyun #define S3C_ATA_PIO_LLR S3C_CFATA_REG(0x60)
42*4882a593Smuzhiyun #define S3C_ATA_PIO_LMR S3C_CFATA_REG(0x64)
43*4882a593Smuzhiyun #define S3C_ATA_PIO_LHR S3C_CFATA_REG(0x68)
44*4882a593Smuzhiyun #define S3C_ATA_PIO_DVR S3C_CFATA_REG(0x6c)
45*4882a593Smuzhiyun #define S3C_ATA_PIO_CSD S3C_CFATA_REG(0x70)
46*4882a593Smuzhiyun #define S3C_ATA_PIO_DAD S3C_CFATA_REG(0x74)
47*4882a593Smuzhiyun #define S3C_ATA_PIO_RDATA S3C_CFATA_REG(0x7c)
48*4882a593Smuzhiyun
49*4882a593Smuzhiyun #define S3C_CFATA_MUX_TRUEIDE 0x01
50*4882a593Smuzhiyun #define S3C_ATA_CFG_SWAP 0x40
51*4882a593Smuzhiyun #define S3C_ATA_CFG_IORDYEN 0x02
52*4882a593Smuzhiyun
53*4882a593Smuzhiyun enum s3c_cpu_type {
54*4882a593Smuzhiyun TYPE_S3C64XX,
55*4882a593Smuzhiyun TYPE_S5PV210,
56*4882a593Smuzhiyun };
57*4882a593Smuzhiyun
58*4882a593Smuzhiyun /*
59*4882a593Smuzhiyun * struct s3c_ide_info - S3C PATA instance.
60*4882a593Smuzhiyun * @clk: The clock resource for this controller.
61*4882a593Smuzhiyun * @ide_addr: The area mapped for the hardware registers.
62*4882a593Smuzhiyun * @sfr_addr: The area mapped for the special function registers.
63*4882a593Smuzhiyun * @irq: The IRQ number we are using.
64*4882a593Smuzhiyun * @cpu_type: The exact type of this controller.
65*4882a593Smuzhiyun * @fifo_status_reg: The ATA_FIFO_STATUS register offset.
66*4882a593Smuzhiyun */
67*4882a593Smuzhiyun struct s3c_ide_info {
68*4882a593Smuzhiyun struct clk *clk;
69*4882a593Smuzhiyun void __iomem *ide_addr;
70*4882a593Smuzhiyun void __iomem *sfr_addr;
71*4882a593Smuzhiyun int irq;
72*4882a593Smuzhiyun enum s3c_cpu_type cpu_type;
73*4882a593Smuzhiyun unsigned int fifo_status_reg;
74*4882a593Smuzhiyun };
75*4882a593Smuzhiyun
pata_s3c_set_endian(void __iomem * s3c_ide_regbase,u8 mode)76*4882a593Smuzhiyun static void pata_s3c_set_endian(void __iomem *s3c_ide_regbase, u8 mode)
77*4882a593Smuzhiyun {
78*4882a593Smuzhiyun u32 reg = readl(s3c_ide_regbase + S3C_ATA_CFG);
79*4882a593Smuzhiyun reg = mode ? (reg & ~S3C_ATA_CFG_SWAP) : (reg | S3C_ATA_CFG_SWAP);
80*4882a593Smuzhiyun writel(reg, s3c_ide_regbase + S3C_ATA_CFG);
81*4882a593Smuzhiyun }
82*4882a593Smuzhiyun
pata_s3c_cfg_mode(void __iomem * s3c_ide_sfrbase)83*4882a593Smuzhiyun static void pata_s3c_cfg_mode(void __iomem *s3c_ide_sfrbase)
84*4882a593Smuzhiyun {
85*4882a593Smuzhiyun /* Select true-ide as the internal operating mode */
86*4882a593Smuzhiyun writel(readl(s3c_ide_sfrbase + S3C_CFATA_MUX) | S3C_CFATA_MUX_TRUEIDE,
87*4882a593Smuzhiyun s3c_ide_sfrbase + S3C_CFATA_MUX);
88*4882a593Smuzhiyun }
89*4882a593Smuzhiyun
90*4882a593Smuzhiyun static unsigned long
pata_s3c_setup_timing(struct s3c_ide_info * info,const struct ata_timing * ata)91*4882a593Smuzhiyun pata_s3c_setup_timing(struct s3c_ide_info *info, const struct ata_timing *ata)
92*4882a593Smuzhiyun {
93*4882a593Smuzhiyun int t1 = ata->setup;
94*4882a593Smuzhiyun int t2 = ata->act8b;
95*4882a593Smuzhiyun int t2i = ata->rec8b;
96*4882a593Smuzhiyun ulong piotime;
97*4882a593Smuzhiyun
98*4882a593Smuzhiyun piotime = ((t2i & 0xff) << 12) | ((t2 & 0xff) << 4) | (t1 & 0xf);
99*4882a593Smuzhiyun
100*4882a593Smuzhiyun return piotime;
101*4882a593Smuzhiyun }
102*4882a593Smuzhiyun
pata_s3c_set_piomode(struct ata_port * ap,struct ata_device * adev)103*4882a593Smuzhiyun static void pata_s3c_set_piomode(struct ata_port *ap, struct ata_device *adev)
104*4882a593Smuzhiyun {
105*4882a593Smuzhiyun struct s3c_ide_info *info = ap->host->private_data;
106*4882a593Smuzhiyun struct ata_timing timing;
107*4882a593Smuzhiyun int cycle_time;
108*4882a593Smuzhiyun ulong ata_cfg = readl(info->ide_addr + S3C_ATA_CFG);
109*4882a593Smuzhiyun ulong piotime;
110*4882a593Smuzhiyun
111*4882a593Smuzhiyun /* Enables IORDY if mode requires it */
112*4882a593Smuzhiyun if (ata_pio_need_iordy(adev))
113*4882a593Smuzhiyun ata_cfg |= S3C_ATA_CFG_IORDYEN;
114*4882a593Smuzhiyun else
115*4882a593Smuzhiyun ata_cfg &= ~S3C_ATA_CFG_IORDYEN;
116*4882a593Smuzhiyun
117*4882a593Smuzhiyun cycle_time = (int)(1000000000UL / clk_get_rate(info->clk));
118*4882a593Smuzhiyun
119*4882a593Smuzhiyun ata_timing_compute(adev, adev->pio_mode, &timing,
120*4882a593Smuzhiyun cycle_time * 1000, 0);
121*4882a593Smuzhiyun
122*4882a593Smuzhiyun piotime = pata_s3c_setup_timing(info, &timing);
123*4882a593Smuzhiyun
124*4882a593Smuzhiyun writel(ata_cfg, info->ide_addr + S3C_ATA_CFG);
125*4882a593Smuzhiyun writel(piotime, info->ide_addr + S3C_ATA_PIO_TIME);
126*4882a593Smuzhiyun }
127*4882a593Smuzhiyun
128*4882a593Smuzhiyun /*
129*4882a593Smuzhiyun * Waits until the IDE controller is able to perform next read/write
130*4882a593Smuzhiyun * operation to the disk. Needed for 64XX series boards only.
131*4882a593Smuzhiyun */
wait_for_host_ready(struct s3c_ide_info * info)132*4882a593Smuzhiyun static int wait_for_host_ready(struct s3c_ide_info *info)
133*4882a593Smuzhiyun {
134*4882a593Smuzhiyun ulong timeout;
135*4882a593Smuzhiyun void __iomem *fifo_reg = info->ide_addr + info->fifo_status_reg;
136*4882a593Smuzhiyun
137*4882a593Smuzhiyun /* wait for maximum of 20 msec */
138*4882a593Smuzhiyun timeout = jiffies + msecs_to_jiffies(20);
139*4882a593Smuzhiyun while (time_before(jiffies, timeout)) {
140*4882a593Smuzhiyun if ((readl(fifo_reg) >> 28) == 0)
141*4882a593Smuzhiyun return 0;
142*4882a593Smuzhiyun }
143*4882a593Smuzhiyun return -EBUSY;
144*4882a593Smuzhiyun }
145*4882a593Smuzhiyun
146*4882a593Smuzhiyun /*
147*4882a593Smuzhiyun * Writes to one of the task file registers.
148*4882a593Smuzhiyun */
ata_outb(struct ata_host * host,u8 addr,void __iomem * reg)149*4882a593Smuzhiyun static void ata_outb(struct ata_host *host, u8 addr, void __iomem *reg)
150*4882a593Smuzhiyun {
151*4882a593Smuzhiyun struct s3c_ide_info *info = host->private_data;
152*4882a593Smuzhiyun
153*4882a593Smuzhiyun wait_for_host_ready(info);
154*4882a593Smuzhiyun writeb(addr, reg);
155*4882a593Smuzhiyun }
156*4882a593Smuzhiyun
157*4882a593Smuzhiyun /*
158*4882a593Smuzhiyun * Reads from one of the task file registers.
159*4882a593Smuzhiyun */
ata_inb(struct ata_host * host,void __iomem * reg)160*4882a593Smuzhiyun static u8 ata_inb(struct ata_host *host, void __iomem *reg)
161*4882a593Smuzhiyun {
162*4882a593Smuzhiyun struct s3c_ide_info *info = host->private_data;
163*4882a593Smuzhiyun u8 temp;
164*4882a593Smuzhiyun
165*4882a593Smuzhiyun wait_for_host_ready(info);
166*4882a593Smuzhiyun (void) readb(reg);
167*4882a593Smuzhiyun wait_for_host_ready(info);
168*4882a593Smuzhiyun temp = readb(info->ide_addr + S3C_ATA_PIO_RDATA);
169*4882a593Smuzhiyun return temp;
170*4882a593Smuzhiyun }
171*4882a593Smuzhiyun
172*4882a593Smuzhiyun /*
173*4882a593Smuzhiyun * pata_s3c_tf_load - send taskfile registers to host controller
174*4882a593Smuzhiyun */
pata_s3c_tf_load(struct ata_port * ap,const struct ata_taskfile * tf)175*4882a593Smuzhiyun static void pata_s3c_tf_load(struct ata_port *ap,
176*4882a593Smuzhiyun const struct ata_taskfile *tf)
177*4882a593Smuzhiyun {
178*4882a593Smuzhiyun struct ata_ioports *ioaddr = &ap->ioaddr;
179*4882a593Smuzhiyun unsigned int is_addr = tf->flags & ATA_TFLAG_ISADDR;
180*4882a593Smuzhiyun
181*4882a593Smuzhiyun if (tf->ctl != ap->last_ctl) {
182*4882a593Smuzhiyun ata_outb(ap->host, tf->ctl, ioaddr->ctl_addr);
183*4882a593Smuzhiyun ap->last_ctl = tf->ctl;
184*4882a593Smuzhiyun ata_wait_idle(ap);
185*4882a593Smuzhiyun }
186*4882a593Smuzhiyun
187*4882a593Smuzhiyun if (is_addr && (tf->flags & ATA_TFLAG_LBA48)) {
188*4882a593Smuzhiyun ata_outb(ap->host, tf->hob_feature, ioaddr->feature_addr);
189*4882a593Smuzhiyun ata_outb(ap->host, tf->hob_nsect, ioaddr->nsect_addr);
190*4882a593Smuzhiyun ata_outb(ap->host, tf->hob_lbal, ioaddr->lbal_addr);
191*4882a593Smuzhiyun ata_outb(ap->host, tf->hob_lbam, ioaddr->lbam_addr);
192*4882a593Smuzhiyun ata_outb(ap->host, tf->hob_lbah, ioaddr->lbah_addr);
193*4882a593Smuzhiyun }
194*4882a593Smuzhiyun
195*4882a593Smuzhiyun if (is_addr) {
196*4882a593Smuzhiyun ata_outb(ap->host, tf->feature, ioaddr->feature_addr);
197*4882a593Smuzhiyun ata_outb(ap->host, tf->nsect, ioaddr->nsect_addr);
198*4882a593Smuzhiyun ata_outb(ap->host, tf->lbal, ioaddr->lbal_addr);
199*4882a593Smuzhiyun ata_outb(ap->host, tf->lbam, ioaddr->lbam_addr);
200*4882a593Smuzhiyun ata_outb(ap->host, tf->lbah, ioaddr->lbah_addr);
201*4882a593Smuzhiyun }
202*4882a593Smuzhiyun
203*4882a593Smuzhiyun if (tf->flags & ATA_TFLAG_DEVICE)
204*4882a593Smuzhiyun ata_outb(ap->host, tf->device, ioaddr->device_addr);
205*4882a593Smuzhiyun
206*4882a593Smuzhiyun ata_wait_idle(ap);
207*4882a593Smuzhiyun }
208*4882a593Smuzhiyun
209*4882a593Smuzhiyun /*
210*4882a593Smuzhiyun * pata_s3c_tf_read - input device's ATA taskfile shadow registers
211*4882a593Smuzhiyun */
pata_s3c_tf_read(struct ata_port * ap,struct ata_taskfile * tf)212*4882a593Smuzhiyun static void pata_s3c_tf_read(struct ata_port *ap, struct ata_taskfile *tf)
213*4882a593Smuzhiyun {
214*4882a593Smuzhiyun struct ata_ioports *ioaddr = &ap->ioaddr;
215*4882a593Smuzhiyun
216*4882a593Smuzhiyun tf->feature = ata_inb(ap->host, ioaddr->error_addr);
217*4882a593Smuzhiyun tf->nsect = ata_inb(ap->host, ioaddr->nsect_addr);
218*4882a593Smuzhiyun tf->lbal = ata_inb(ap->host, ioaddr->lbal_addr);
219*4882a593Smuzhiyun tf->lbam = ata_inb(ap->host, ioaddr->lbam_addr);
220*4882a593Smuzhiyun tf->lbah = ata_inb(ap->host, ioaddr->lbah_addr);
221*4882a593Smuzhiyun tf->device = ata_inb(ap->host, ioaddr->device_addr);
222*4882a593Smuzhiyun
223*4882a593Smuzhiyun if (tf->flags & ATA_TFLAG_LBA48) {
224*4882a593Smuzhiyun ata_outb(ap->host, tf->ctl | ATA_HOB, ioaddr->ctl_addr);
225*4882a593Smuzhiyun tf->hob_feature = ata_inb(ap->host, ioaddr->error_addr);
226*4882a593Smuzhiyun tf->hob_nsect = ata_inb(ap->host, ioaddr->nsect_addr);
227*4882a593Smuzhiyun tf->hob_lbal = ata_inb(ap->host, ioaddr->lbal_addr);
228*4882a593Smuzhiyun tf->hob_lbam = ata_inb(ap->host, ioaddr->lbam_addr);
229*4882a593Smuzhiyun tf->hob_lbah = ata_inb(ap->host, ioaddr->lbah_addr);
230*4882a593Smuzhiyun ata_outb(ap->host, tf->ctl, ioaddr->ctl_addr);
231*4882a593Smuzhiyun ap->last_ctl = tf->ctl;
232*4882a593Smuzhiyun }
233*4882a593Smuzhiyun }
234*4882a593Smuzhiyun
235*4882a593Smuzhiyun /*
236*4882a593Smuzhiyun * pata_s3c_exec_command - issue ATA command to host controller
237*4882a593Smuzhiyun */
pata_s3c_exec_command(struct ata_port * ap,const struct ata_taskfile * tf)238*4882a593Smuzhiyun static void pata_s3c_exec_command(struct ata_port *ap,
239*4882a593Smuzhiyun const struct ata_taskfile *tf)
240*4882a593Smuzhiyun {
241*4882a593Smuzhiyun ata_outb(ap->host, tf->command, ap->ioaddr.command_addr);
242*4882a593Smuzhiyun ata_sff_pause(ap);
243*4882a593Smuzhiyun }
244*4882a593Smuzhiyun
245*4882a593Smuzhiyun /*
246*4882a593Smuzhiyun * pata_s3c_check_status - Read device status register
247*4882a593Smuzhiyun */
pata_s3c_check_status(struct ata_port * ap)248*4882a593Smuzhiyun static u8 pata_s3c_check_status(struct ata_port *ap)
249*4882a593Smuzhiyun {
250*4882a593Smuzhiyun return ata_inb(ap->host, ap->ioaddr.status_addr);
251*4882a593Smuzhiyun }
252*4882a593Smuzhiyun
253*4882a593Smuzhiyun /*
254*4882a593Smuzhiyun * pata_s3c_check_altstatus - Read alternate device status register
255*4882a593Smuzhiyun */
pata_s3c_check_altstatus(struct ata_port * ap)256*4882a593Smuzhiyun static u8 pata_s3c_check_altstatus(struct ata_port *ap)
257*4882a593Smuzhiyun {
258*4882a593Smuzhiyun return ata_inb(ap->host, ap->ioaddr.altstatus_addr);
259*4882a593Smuzhiyun }
260*4882a593Smuzhiyun
261*4882a593Smuzhiyun /*
262*4882a593Smuzhiyun * pata_s3c_data_xfer - Transfer data by PIO
263*4882a593Smuzhiyun */
pata_s3c_data_xfer(struct ata_queued_cmd * qc,unsigned char * buf,unsigned int buflen,int rw)264*4882a593Smuzhiyun static unsigned int pata_s3c_data_xfer(struct ata_queued_cmd *qc,
265*4882a593Smuzhiyun unsigned char *buf, unsigned int buflen, int rw)
266*4882a593Smuzhiyun {
267*4882a593Smuzhiyun struct ata_port *ap = qc->dev->link->ap;
268*4882a593Smuzhiyun struct s3c_ide_info *info = ap->host->private_data;
269*4882a593Smuzhiyun void __iomem *data_addr = ap->ioaddr.data_addr;
270*4882a593Smuzhiyun unsigned int words = buflen >> 1, i;
271*4882a593Smuzhiyun u16 *data_ptr = (u16 *)buf;
272*4882a593Smuzhiyun
273*4882a593Smuzhiyun /* Requires wait same as in ata_inb/ata_outb */
274*4882a593Smuzhiyun if (rw == READ)
275*4882a593Smuzhiyun for (i = 0; i < words; i++, data_ptr++) {
276*4882a593Smuzhiyun wait_for_host_ready(info);
277*4882a593Smuzhiyun (void) readw(data_addr);
278*4882a593Smuzhiyun wait_for_host_ready(info);
279*4882a593Smuzhiyun *data_ptr = readw(info->ide_addr
280*4882a593Smuzhiyun + S3C_ATA_PIO_RDATA);
281*4882a593Smuzhiyun }
282*4882a593Smuzhiyun else
283*4882a593Smuzhiyun for (i = 0; i < words; i++, data_ptr++) {
284*4882a593Smuzhiyun wait_for_host_ready(info);
285*4882a593Smuzhiyun writew(*data_ptr, data_addr);
286*4882a593Smuzhiyun }
287*4882a593Smuzhiyun
288*4882a593Smuzhiyun if (buflen & 0x01)
289*4882a593Smuzhiyun dev_err(ap->dev, "unexpected trailing data\n");
290*4882a593Smuzhiyun
291*4882a593Smuzhiyun return words << 1;
292*4882a593Smuzhiyun }
293*4882a593Smuzhiyun
294*4882a593Smuzhiyun /*
295*4882a593Smuzhiyun * pata_s3c_dev_select - Select device on ATA bus
296*4882a593Smuzhiyun */
pata_s3c_dev_select(struct ata_port * ap,unsigned int device)297*4882a593Smuzhiyun static void pata_s3c_dev_select(struct ata_port *ap, unsigned int device)
298*4882a593Smuzhiyun {
299*4882a593Smuzhiyun u8 tmp = ATA_DEVICE_OBS;
300*4882a593Smuzhiyun
301*4882a593Smuzhiyun if (device != 0)
302*4882a593Smuzhiyun tmp |= ATA_DEV1;
303*4882a593Smuzhiyun
304*4882a593Smuzhiyun ata_outb(ap->host, tmp, ap->ioaddr.device_addr);
305*4882a593Smuzhiyun ata_sff_pause(ap);
306*4882a593Smuzhiyun }
307*4882a593Smuzhiyun
308*4882a593Smuzhiyun /*
309*4882a593Smuzhiyun * pata_s3c_devchk - PATA device presence detection
310*4882a593Smuzhiyun */
pata_s3c_devchk(struct ata_port * ap,unsigned int device)311*4882a593Smuzhiyun static unsigned int pata_s3c_devchk(struct ata_port *ap,
312*4882a593Smuzhiyun unsigned int device)
313*4882a593Smuzhiyun {
314*4882a593Smuzhiyun struct ata_ioports *ioaddr = &ap->ioaddr;
315*4882a593Smuzhiyun u8 nsect, lbal;
316*4882a593Smuzhiyun
317*4882a593Smuzhiyun pata_s3c_dev_select(ap, device);
318*4882a593Smuzhiyun
319*4882a593Smuzhiyun ata_outb(ap->host, 0x55, ioaddr->nsect_addr);
320*4882a593Smuzhiyun ata_outb(ap->host, 0xaa, ioaddr->lbal_addr);
321*4882a593Smuzhiyun
322*4882a593Smuzhiyun ata_outb(ap->host, 0xaa, ioaddr->nsect_addr);
323*4882a593Smuzhiyun ata_outb(ap->host, 0x55, ioaddr->lbal_addr);
324*4882a593Smuzhiyun
325*4882a593Smuzhiyun ata_outb(ap->host, 0x55, ioaddr->nsect_addr);
326*4882a593Smuzhiyun ata_outb(ap->host, 0xaa, ioaddr->lbal_addr);
327*4882a593Smuzhiyun
328*4882a593Smuzhiyun nsect = ata_inb(ap->host, ioaddr->nsect_addr);
329*4882a593Smuzhiyun lbal = ata_inb(ap->host, ioaddr->lbal_addr);
330*4882a593Smuzhiyun
331*4882a593Smuzhiyun if ((nsect == 0x55) && (lbal == 0xaa))
332*4882a593Smuzhiyun return 1; /* we found a device */
333*4882a593Smuzhiyun
334*4882a593Smuzhiyun return 0; /* nothing found */
335*4882a593Smuzhiyun }
336*4882a593Smuzhiyun
337*4882a593Smuzhiyun /*
338*4882a593Smuzhiyun * pata_s3c_wait_after_reset - wait for devices to become ready after reset
339*4882a593Smuzhiyun */
pata_s3c_wait_after_reset(struct ata_link * link,unsigned long deadline)340*4882a593Smuzhiyun static int pata_s3c_wait_after_reset(struct ata_link *link,
341*4882a593Smuzhiyun unsigned long deadline)
342*4882a593Smuzhiyun {
343*4882a593Smuzhiyun int rc;
344*4882a593Smuzhiyun
345*4882a593Smuzhiyun ata_msleep(link->ap, ATA_WAIT_AFTER_RESET);
346*4882a593Smuzhiyun
347*4882a593Smuzhiyun /* always check readiness of the master device */
348*4882a593Smuzhiyun rc = ata_sff_wait_ready(link, deadline);
349*4882a593Smuzhiyun /* -ENODEV means the odd clown forgot the D7 pulldown resistor
350*4882a593Smuzhiyun * and TF status is 0xff, bail out on it too.
351*4882a593Smuzhiyun */
352*4882a593Smuzhiyun if (rc)
353*4882a593Smuzhiyun return rc;
354*4882a593Smuzhiyun
355*4882a593Smuzhiyun return 0;
356*4882a593Smuzhiyun }
357*4882a593Smuzhiyun
358*4882a593Smuzhiyun /*
359*4882a593Smuzhiyun * pata_s3c_bus_softreset - PATA device software reset
360*4882a593Smuzhiyun */
pata_s3c_bus_softreset(struct ata_port * ap,unsigned long deadline)361*4882a593Smuzhiyun static int pata_s3c_bus_softreset(struct ata_port *ap,
362*4882a593Smuzhiyun unsigned long deadline)
363*4882a593Smuzhiyun {
364*4882a593Smuzhiyun struct ata_ioports *ioaddr = &ap->ioaddr;
365*4882a593Smuzhiyun
366*4882a593Smuzhiyun /* software reset. causes dev0 to be selected */
367*4882a593Smuzhiyun ata_outb(ap->host, ap->ctl, ioaddr->ctl_addr);
368*4882a593Smuzhiyun udelay(20);
369*4882a593Smuzhiyun ata_outb(ap->host, ap->ctl | ATA_SRST, ioaddr->ctl_addr);
370*4882a593Smuzhiyun udelay(20);
371*4882a593Smuzhiyun ata_outb(ap->host, ap->ctl, ioaddr->ctl_addr);
372*4882a593Smuzhiyun ap->last_ctl = ap->ctl;
373*4882a593Smuzhiyun
374*4882a593Smuzhiyun return pata_s3c_wait_after_reset(&ap->link, deadline);
375*4882a593Smuzhiyun }
376*4882a593Smuzhiyun
377*4882a593Smuzhiyun /*
378*4882a593Smuzhiyun * pata_s3c_softreset - reset host port via ATA SRST
379*4882a593Smuzhiyun */
pata_s3c_softreset(struct ata_link * link,unsigned int * classes,unsigned long deadline)380*4882a593Smuzhiyun static int pata_s3c_softreset(struct ata_link *link, unsigned int *classes,
381*4882a593Smuzhiyun unsigned long deadline)
382*4882a593Smuzhiyun {
383*4882a593Smuzhiyun struct ata_port *ap = link->ap;
384*4882a593Smuzhiyun unsigned int devmask = 0;
385*4882a593Smuzhiyun int rc;
386*4882a593Smuzhiyun u8 err;
387*4882a593Smuzhiyun
388*4882a593Smuzhiyun /* determine if device 0 is present */
389*4882a593Smuzhiyun if (pata_s3c_devchk(ap, 0))
390*4882a593Smuzhiyun devmask |= (1 << 0);
391*4882a593Smuzhiyun
392*4882a593Smuzhiyun /* select device 0 again */
393*4882a593Smuzhiyun pata_s3c_dev_select(ap, 0);
394*4882a593Smuzhiyun
395*4882a593Smuzhiyun /* issue bus reset */
396*4882a593Smuzhiyun rc = pata_s3c_bus_softreset(ap, deadline);
397*4882a593Smuzhiyun /* if link is occupied, -ENODEV too is an error */
398*4882a593Smuzhiyun if (rc && rc != -ENODEV) {
399*4882a593Smuzhiyun ata_link_err(link, "SRST failed (errno=%d)\n", rc);
400*4882a593Smuzhiyun return rc;
401*4882a593Smuzhiyun }
402*4882a593Smuzhiyun
403*4882a593Smuzhiyun /* determine by signature whether we have ATA or ATAPI devices */
404*4882a593Smuzhiyun classes[0] = ata_sff_dev_classify(&ap->link.device[0],
405*4882a593Smuzhiyun devmask & (1 << 0), &err);
406*4882a593Smuzhiyun
407*4882a593Smuzhiyun return 0;
408*4882a593Smuzhiyun }
409*4882a593Smuzhiyun
410*4882a593Smuzhiyun /*
411*4882a593Smuzhiyun * pata_s3c_set_devctl - Write device control register
412*4882a593Smuzhiyun */
pata_s3c_set_devctl(struct ata_port * ap,u8 ctl)413*4882a593Smuzhiyun static void pata_s3c_set_devctl(struct ata_port *ap, u8 ctl)
414*4882a593Smuzhiyun {
415*4882a593Smuzhiyun ata_outb(ap->host, ctl, ap->ioaddr.ctl_addr);
416*4882a593Smuzhiyun }
417*4882a593Smuzhiyun
418*4882a593Smuzhiyun static struct scsi_host_template pata_s3c_sht = {
419*4882a593Smuzhiyun ATA_PIO_SHT(DRV_NAME),
420*4882a593Smuzhiyun };
421*4882a593Smuzhiyun
422*4882a593Smuzhiyun static struct ata_port_operations pata_s3c_port_ops = {
423*4882a593Smuzhiyun .inherits = &ata_sff_port_ops,
424*4882a593Smuzhiyun .sff_check_status = pata_s3c_check_status,
425*4882a593Smuzhiyun .sff_check_altstatus = pata_s3c_check_altstatus,
426*4882a593Smuzhiyun .sff_tf_load = pata_s3c_tf_load,
427*4882a593Smuzhiyun .sff_tf_read = pata_s3c_tf_read,
428*4882a593Smuzhiyun .sff_data_xfer = pata_s3c_data_xfer,
429*4882a593Smuzhiyun .sff_exec_command = pata_s3c_exec_command,
430*4882a593Smuzhiyun .sff_dev_select = pata_s3c_dev_select,
431*4882a593Smuzhiyun .sff_set_devctl = pata_s3c_set_devctl,
432*4882a593Smuzhiyun .softreset = pata_s3c_softreset,
433*4882a593Smuzhiyun .set_piomode = pata_s3c_set_piomode,
434*4882a593Smuzhiyun };
435*4882a593Smuzhiyun
436*4882a593Smuzhiyun static struct ata_port_operations pata_s5p_port_ops = {
437*4882a593Smuzhiyun .inherits = &ata_sff_port_ops,
438*4882a593Smuzhiyun .set_piomode = pata_s3c_set_piomode,
439*4882a593Smuzhiyun };
440*4882a593Smuzhiyun
pata_s3c_enable(void __iomem * s3c_ide_regbase,bool state)441*4882a593Smuzhiyun static void pata_s3c_enable(void __iomem *s3c_ide_regbase, bool state)
442*4882a593Smuzhiyun {
443*4882a593Smuzhiyun u32 temp = readl(s3c_ide_regbase + S3C_ATA_CTRL);
444*4882a593Smuzhiyun temp = state ? (temp | 1) : (temp & ~1);
445*4882a593Smuzhiyun writel(temp, s3c_ide_regbase + S3C_ATA_CTRL);
446*4882a593Smuzhiyun }
447*4882a593Smuzhiyun
pata_s3c_irq(int irq,void * dev_instance)448*4882a593Smuzhiyun static irqreturn_t pata_s3c_irq(int irq, void *dev_instance)
449*4882a593Smuzhiyun {
450*4882a593Smuzhiyun struct ata_host *host = dev_instance;
451*4882a593Smuzhiyun struct s3c_ide_info *info = host->private_data;
452*4882a593Smuzhiyun u32 reg;
453*4882a593Smuzhiyun
454*4882a593Smuzhiyun reg = readl(info->ide_addr + S3C_ATA_IRQ);
455*4882a593Smuzhiyun writel(reg, info->ide_addr + S3C_ATA_IRQ);
456*4882a593Smuzhiyun
457*4882a593Smuzhiyun return ata_sff_interrupt(irq, dev_instance);
458*4882a593Smuzhiyun }
459*4882a593Smuzhiyun
pata_s3c_hwinit(struct s3c_ide_info * info,struct s3c_ide_platdata * pdata)460*4882a593Smuzhiyun static void pata_s3c_hwinit(struct s3c_ide_info *info,
461*4882a593Smuzhiyun struct s3c_ide_platdata *pdata)
462*4882a593Smuzhiyun {
463*4882a593Smuzhiyun switch (info->cpu_type) {
464*4882a593Smuzhiyun case TYPE_S3C64XX:
465*4882a593Smuzhiyun /* Configure as big endian */
466*4882a593Smuzhiyun pata_s3c_cfg_mode(info->sfr_addr);
467*4882a593Smuzhiyun pata_s3c_set_endian(info->ide_addr, 1);
468*4882a593Smuzhiyun pata_s3c_enable(info->ide_addr, true);
469*4882a593Smuzhiyun msleep(100);
470*4882a593Smuzhiyun
471*4882a593Smuzhiyun /* Remove IRQ Status */
472*4882a593Smuzhiyun writel(0x1f, info->ide_addr + S3C_ATA_IRQ);
473*4882a593Smuzhiyun writel(0x1b, info->ide_addr + S3C_ATA_IRQ_MSK);
474*4882a593Smuzhiyun break;
475*4882a593Smuzhiyun
476*4882a593Smuzhiyun case TYPE_S5PV210:
477*4882a593Smuzhiyun /* Configure as little endian */
478*4882a593Smuzhiyun pata_s3c_set_endian(info->ide_addr, 0);
479*4882a593Smuzhiyun pata_s3c_enable(info->ide_addr, true);
480*4882a593Smuzhiyun msleep(100);
481*4882a593Smuzhiyun
482*4882a593Smuzhiyun /* Remove IRQ Status */
483*4882a593Smuzhiyun writel(0x3f, info->ide_addr + S3C_ATA_IRQ);
484*4882a593Smuzhiyun writel(0x3f, info->ide_addr + S3C_ATA_IRQ_MSK);
485*4882a593Smuzhiyun break;
486*4882a593Smuzhiyun
487*4882a593Smuzhiyun default:
488*4882a593Smuzhiyun BUG();
489*4882a593Smuzhiyun }
490*4882a593Smuzhiyun }
491*4882a593Smuzhiyun
pata_s3c_probe(struct platform_device * pdev)492*4882a593Smuzhiyun static int __init pata_s3c_probe(struct platform_device *pdev)
493*4882a593Smuzhiyun {
494*4882a593Smuzhiyun struct s3c_ide_platdata *pdata = dev_get_platdata(&pdev->dev);
495*4882a593Smuzhiyun struct device *dev = &pdev->dev;
496*4882a593Smuzhiyun struct s3c_ide_info *info;
497*4882a593Smuzhiyun struct resource *res;
498*4882a593Smuzhiyun struct ata_port *ap;
499*4882a593Smuzhiyun struct ata_host *host;
500*4882a593Smuzhiyun enum s3c_cpu_type cpu_type;
501*4882a593Smuzhiyun int ret;
502*4882a593Smuzhiyun
503*4882a593Smuzhiyun cpu_type = platform_get_device_id(pdev)->driver_data;
504*4882a593Smuzhiyun
505*4882a593Smuzhiyun info = devm_kzalloc(dev, sizeof(*info), GFP_KERNEL);
506*4882a593Smuzhiyun if (!info)
507*4882a593Smuzhiyun return -ENOMEM;
508*4882a593Smuzhiyun
509*4882a593Smuzhiyun info->irq = platform_get_irq(pdev, 0);
510*4882a593Smuzhiyun
511*4882a593Smuzhiyun res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
512*4882a593Smuzhiyun
513*4882a593Smuzhiyun info->ide_addr = devm_ioremap_resource(dev, res);
514*4882a593Smuzhiyun if (IS_ERR(info->ide_addr))
515*4882a593Smuzhiyun return PTR_ERR(info->ide_addr);
516*4882a593Smuzhiyun
517*4882a593Smuzhiyun info->clk = devm_clk_get(&pdev->dev, "cfcon");
518*4882a593Smuzhiyun if (IS_ERR(info->clk)) {
519*4882a593Smuzhiyun dev_err(dev, "failed to get access to cf controller clock\n");
520*4882a593Smuzhiyun ret = PTR_ERR(info->clk);
521*4882a593Smuzhiyun info->clk = NULL;
522*4882a593Smuzhiyun return ret;
523*4882a593Smuzhiyun }
524*4882a593Smuzhiyun
525*4882a593Smuzhiyun clk_enable(info->clk);
526*4882a593Smuzhiyun
527*4882a593Smuzhiyun /* init ata host */
528*4882a593Smuzhiyun host = ata_host_alloc(dev, 1);
529*4882a593Smuzhiyun if (!host) {
530*4882a593Smuzhiyun dev_err(dev, "failed to allocate ide host\n");
531*4882a593Smuzhiyun ret = -ENOMEM;
532*4882a593Smuzhiyun goto stop_clk;
533*4882a593Smuzhiyun }
534*4882a593Smuzhiyun
535*4882a593Smuzhiyun ap = host->ports[0];
536*4882a593Smuzhiyun ap->pio_mask = ATA_PIO4;
537*4882a593Smuzhiyun
538*4882a593Smuzhiyun if (cpu_type == TYPE_S3C64XX) {
539*4882a593Smuzhiyun ap->ops = &pata_s3c_port_ops;
540*4882a593Smuzhiyun info->sfr_addr = info->ide_addr + 0x1800;
541*4882a593Smuzhiyun info->ide_addr += 0x1900;
542*4882a593Smuzhiyun info->fifo_status_reg = 0x94;
543*4882a593Smuzhiyun } else {
544*4882a593Smuzhiyun ap->ops = &pata_s5p_port_ops;
545*4882a593Smuzhiyun info->fifo_status_reg = 0x84;
546*4882a593Smuzhiyun }
547*4882a593Smuzhiyun
548*4882a593Smuzhiyun info->cpu_type = cpu_type;
549*4882a593Smuzhiyun
550*4882a593Smuzhiyun if (info->irq <= 0) {
551*4882a593Smuzhiyun ap->flags |= ATA_FLAG_PIO_POLLING;
552*4882a593Smuzhiyun info->irq = 0;
553*4882a593Smuzhiyun ata_port_desc(ap, "no IRQ, using PIO polling\n");
554*4882a593Smuzhiyun }
555*4882a593Smuzhiyun
556*4882a593Smuzhiyun ap->ioaddr.cmd_addr = info->ide_addr + S3C_ATA_CMD;
557*4882a593Smuzhiyun ap->ioaddr.data_addr = info->ide_addr + S3C_ATA_PIO_DTR;
558*4882a593Smuzhiyun ap->ioaddr.error_addr = info->ide_addr + S3C_ATA_PIO_FED;
559*4882a593Smuzhiyun ap->ioaddr.feature_addr = info->ide_addr + S3C_ATA_PIO_FED;
560*4882a593Smuzhiyun ap->ioaddr.nsect_addr = info->ide_addr + S3C_ATA_PIO_SCR;
561*4882a593Smuzhiyun ap->ioaddr.lbal_addr = info->ide_addr + S3C_ATA_PIO_LLR;
562*4882a593Smuzhiyun ap->ioaddr.lbam_addr = info->ide_addr + S3C_ATA_PIO_LMR;
563*4882a593Smuzhiyun ap->ioaddr.lbah_addr = info->ide_addr + S3C_ATA_PIO_LHR;
564*4882a593Smuzhiyun ap->ioaddr.device_addr = info->ide_addr + S3C_ATA_PIO_DVR;
565*4882a593Smuzhiyun ap->ioaddr.status_addr = info->ide_addr + S3C_ATA_PIO_CSD;
566*4882a593Smuzhiyun ap->ioaddr.command_addr = info->ide_addr + S3C_ATA_PIO_CSD;
567*4882a593Smuzhiyun ap->ioaddr.altstatus_addr = info->ide_addr + S3C_ATA_PIO_DAD;
568*4882a593Smuzhiyun ap->ioaddr.ctl_addr = info->ide_addr + S3C_ATA_PIO_DAD;
569*4882a593Smuzhiyun
570*4882a593Smuzhiyun ata_port_desc(ap, "mmio cmd 0x%llx ",
571*4882a593Smuzhiyun (unsigned long long)res->start);
572*4882a593Smuzhiyun
573*4882a593Smuzhiyun host->private_data = info;
574*4882a593Smuzhiyun
575*4882a593Smuzhiyun if (pdata && pdata->setup_gpio)
576*4882a593Smuzhiyun pdata->setup_gpio();
577*4882a593Smuzhiyun
578*4882a593Smuzhiyun /* Set endianness and enable the interface */
579*4882a593Smuzhiyun pata_s3c_hwinit(info, pdata);
580*4882a593Smuzhiyun
581*4882a593Smuzhiyun ret = ata_host_activate(host, info->irq,
582*4882a593Smuzhiyun info->irq ? pata_s3c_irq : NULL,
583*4882a593Smuzhiyun 0, &pata_s3c_sht);
584*4882a593Smuzhiyun if (ret)
585*4882a593Smuzhiyun goto stop_clk;
586*4882a593Smuzhiyun
587*4882a593Smuzhiyun return 0;
588*4882a593Smuzhiyun
589*4882a593Smuzhiyun stop_clk:
590*4882a593Smuzhiyun clk_disable(info->clk);
591*4882a593Smuzhiyun return ret;
592*4882a593Smuzhiyun }
593*4882a593Smuzhiyun
pata_s3c_remove(struct platform_device * pdev)594*4882a593Smuzhiyun static int __exit pata_s3c_remove(struct platform_device *pdev)
595*4882a593Smuzhiyun {
596*4882a593Smuzhiyun struct ata_host *host = platform_get_drvdata(pdev);
597*4882a593Smuzhiyun struct s3c_ide_info *info = host->private_data;
598*4882a593Smuzhiyun
599*4882a593Smuzhiyun ata_host_detach(host);
600*4882a593Smuzhiyun
601*4882a593Smuzhiyun clk_disable(info->clk);
602*4882a593Smuzhiyun
603*4882a593Smuzhiyun return 0;
604*4882a593Smuzhiyun }
605*4882a593Smuzhiyun
606*4882a593Smuzhiyun #ifdef CONFIG_PM_SLEEP
pata_s3c_suspend(struct device * dev)607*4882a593Smuzhiyun static int pata_s3c_suspend(struct device *dev)
608*4882a593Smuzhiyun {
609*4882a593Smuzhiyun struct ata_host *host = dev_get_drvdata(dev);
610*4882a593Smuzhiyun
611*4882a593Smuzhiyun return ata_host_suspend(host, PMSG_SUSPEND);
612*4882a593Smuzhiyun }
613*4882a593Smuzhiyun
pata_s3c_resume(struct device * dev)614*4882a593Smuzhiyun static int pata_s3c_resume(struct device *dev)
615*4882a593Smuzhiyun {
616*4882a593Smuzhiyun struct ata_host *host = dev_get_drvdata(dev);
617*4882a593Smuzhiyun struct s3c_ide_platdata *pdata = dev_get_platdata(dev);
618*4882a593Smuzhiyun struct s3c_ide_info *info = host->private_data;
619*4882a593Smuzhiyun
620*4882a593Smuzhiyun pata_s3c_hwinit(info, pdata);
621*4882a593Smuzhiyun ata_host_resume(host);
622*4882a593Smuzhiyun
623*4882a593Smuzhiyun return 0;
624*4882a593Smuzhiyun }
625*4882a593Smuzhiyun
626*4882a593Smuzhiyun static const struct dev_pm_ops pata_s3c_pm_ops = {
627*4882a593Smuzhiyun .suspend = pata_s3c_suspend,
628*4882a593Smuzhiyun .resume = pata_s3c_resume,
629*4882a593Smuzhiyun };
630*4882a593Smuzhiyun #endif
631*4882a593Smuzhiyun
632*4882a593Smuzhiyun /* driver device registration */
633*4882a593Smuzhiyun static const struct platform_device_id pata_s3c_driver_ids[] = {
634*4882a593Smuzhiyun {
635*4882a593Smuzhiyun .name = "s3c64xx-pata",
636*4882a593Smuzhiyun .driver_data = TYPE_S3C64XX,
637*4882a593Smuzhiyun }, {
638*4882a593Smuzhiyun .name = "s5pv210-pata",
639*4882a593Smuzhiyun .driver_data = TYPE_S5PV210,
640*4882a593Smuzhiyun },
641*4882a593Smuzhiyun { }
642*4882a593Smuzhiyun };
643*4882a593Smuzhiyun
644*4882a593Smuzhiyun MODULE_DEVICE_TABLE(platform, pata_s3c_driver_ids);
645*4882a593Smuzhiyun
646*4882a593Smuzhiyun static struct platform_driver pata_s3c_driver = {
647*4882a593Smuzhiyun .remove = __exit_p(pata_s3c_remove),
648*4882a593Smuzhiyun .id_table = pata_s3c_driver_ids,
649*4882a593Smuzhiyun .driver = {
650*4882a593Smuzhiyun .name = DRV_NAME,
651*4882a593Smuzhiyun #ifdef CONFIG_PM_SLEEP
652*4882a593Smuzhiyun .pm = &pata_s3c_pm_ops,
653*4882a593Smuzhiyun #endif
654*4882a593Smuzhiyun },
655*4882a593Smuzhiyun };
656*4882a593Smuzhiyun
657*4882a593Smuzhiyun module_platform_driver_probe(pata_s3c_driver, pata_s3c_probe);
658*4882a593Smuzhiyun
659*4882a593Smuzhiyun MODULE_AUTHOR("Abhilash Kesavan, <a.kesavan@samsung.com>");
660*4882a593Smuzhiyun MODULE_DESCRIPTION("low-level driver for Samsung PATA controller");
661*4882a593Smuzhiyun MODULE_LICENSE("GPL");
662*4882a593Smuzhiyun MODULE_VERSION(DRV_VERSION);
663