xref: /OK3568_Linux_fs/kernel/drivers/ata/pata_pdc2027x.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  *  Promise PATA TX2/TX4/TX2000/133 IDE driver for pdc20268 to pdc20277.
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  *  Ported to libata by:
6*4882a593Smuzhiyun  *  Albert Lee <albertcc@tw.ibm.com> IBM Corporation
7*4882a593Smuzhiyun  *
8*4882a593Smuzhiyun  *  Copyright (C) 1998-2002		Andre Hedrick <andre@linux-ide.org>
9*4882a593Smuzhiyun  *  Portions Copyright (C) 1999 Promise Technology, Inc.
10*4882a593Smuzhiyun  *
11*4882a593Smuzhiyun  *  Author: Frank Tiernan (frankt@promise.com)
12*4882a593Smuzhiyun  *  Released under terms of General Public License
13*4882a593Smuzhiyun  *
14*4882a593Smuzhiyun  *  libata documentation is available via 'make {ps|pdf}docs',
15*4882a593Smuzhiyun  *  as Documentation/driver-api/libata.rst
16*4882a593Smuzhiyun  *
17*4882a593Smuzhiyun  *  Hardware information only available under NDA.
18*4882a593Smuzhiyun  */
19*4882a593Smuzhiyun #include <linux/kernel.h>
20*4882a593Smuzhiyun #include <linux/module.h>
21*4882a593Smuzhiyun #include <linux/pci.h>
22*4882a593Smuzhiyun #include <linux/blkdev.h>
23*4882a593Smuzhiyun #include <linux/delay.h>
24*4882a593Smuzhiyun #include <linux/device.h>
25*4882a593Smuzhiyun #include <linux/ktime.h>
26*4882a593Smuzhiyun #include <scsi/scsi.h>
27*4882a593Smuzhiyun #include <scsi/scsi_host.h>
28*4882a593Smuzhiyun #include <scsi/scsi_cmnd.h>
29*4882a593Smuzhiyun #include <linux/libata.h>
30*4882a593Smuzhiyun 
31*4882a593Smuzhiyun #define DRV_NAME	"pata_pdc2027x"
32*4882a593Smuzhiyun #define DRV_VERSION	"1.0"
33*4882a593Smuzhiyun #undef PDC_DEBUG
34*4882a593Smuzhiyun 
35*4882a593Smuzhiyun #ifdef PDC_DEBUG
36*4882a593Smuzhiyun #define PDPRINTK(fmt, args...) printk(KERN_ERR "%s: " fmt, __func__, ## args)
37*4882a593Smuzhiyun #else
38*4882a593Smuzhiyun #define PDPRINTK(fmt, args...)
39*4882a593Smuzhiyun #endif
40*4882a593Smuzhiyun 
41*4882a593Smuzhiyun enum {
42*4882a593Smuzhiyun 	PDC_MMIO_BAR		= 5,
43*4882a593Smuzhiyun 
44*4882a593Smuzhiyun 	PDC_UDMA_100		= 0,
45*4882a593Smuzhiyun 	PDC_UDMA_133		= 1,
46*4882a593Smuzhiyun 
47*4882a593Smuzhiyun 	PDC_100_MHZ		= 100000000,
48*4882a593Smuzhiyun 	PDC_133_MHZ		= 133333333,
49*4882a593Smuzhiyun 
50*4882a593Smuzhiyun 	PDC_SYS_CTL		= 0x1100,
51*4882a593Smuzhiyun 	PDC_ATA_CTL		= 0x1104,
52*4882a593Smuzhiyun 	PDC_GLOBAL_CTL		= 0x1108,
53*4882a593Smuzhiyun 	PDC_CTCR0		= 0x110C,
54*4882a593Smuzhiyun 	PDC_CTCR1		= 0x1110,
55*4882a593Smuzhiyun 	PDC_BYTE_COUNT		= 0x1120,
56*4882a593Smuzhiyun 	PDC_PLL_CTL		= 0x1202,
57*4882a593Smuzhiyun };
58*4882a593Smuzhiyun 
59*4882a593Smuzhiyun static int pdc2027x_init_one(struct pci_dev *pdev, const struct pci_device_id *ent);
60*4882a593Smuzhiyun #ifdef CONFIG_PM_SLEEP
61*4882a593Smuzhiyun static int pdc2027x_reinit_one(struct pci_dev *pdev);
62*4882a593Smuzhiyun #endif
63*4882a593Smuzhiyun static int pdc2027x_prereset(struct ata_link *link, unsigned long deadline);
64*4882a593Smuzhiyun static void pdc2027x_set_piomode(struct ata_port *ap, struct ata_device *adev);
65*4882a593Smuzhiyun static void pdc2027x_set_dmamode(struct ata_port *ap, struct ata_device *adev);
66*4882a593Smuzhiyun static int pdc2027x_check_atapi_dma(struct ata_queued_cmd *qc);
67*4882a593Smuzhiyun static unsigned long pdc2027x_mode_filter(struct ata_device *adev, unsigned long mask);
68*4882a593Smuzhiyun static int pdc2027x_cable_detect(struct ata_port *ap);
69*4882a593Smuzhiyun static int pdc2027x_set_mode(struct ata_link *link, struct ata_device **r_failed);
70*4882a593Smuzhiyun 
71*4882a593Smuzhiyun /*
72*4882a593Smuzhiyun  * ATA Timing Tables based on 133MHz controller clock.
73*4882a593Smuzhiyun  * These tables are only used when the controller is in 133MHz clock.
74*4882a593Smuzhiyun  * If the controller is in 100MHz clock, the ASIC hardware will
75*4882a593Smuzhiyun  * set the timing registers automatically when "set feature" command
76*4882a593Smuzhiyun  * is issued to the device. However, if the controller clock is 133MHz,
77*4882a593Smuzhiyun  * the following tables must be used.
78*4882a593Smuzhiyun  */
79*4882a593Smuzhiyun static const struct pdc2027x_pio_timing {
80*4882a593Smuzhiyun 	u8 value0, value1, value2;
81*4882a593Smuzhiyun } pdc2027x_pio_timing_tbl[] = {
82*4882a593Smuzhiyun 	{ 0xfb, 0x2b, 0xac }, /* PIO mode 0 */
83*4882a593Smuzhiyun 	{ 0x46, 0x29, 0xa4 }, /* PIO mode 1 */
84*4882a593Smuzhiyun 	{ 0x23, 0x26, 0x64 }, /* PIO mode 2 */
85*4882a593Smuzhiyun 	{ 0x27, 0x0d, 0x35 }, /* PIO mode 3, IORDY on, Prefetch off */
86*4882a593Smuzhiyun 	{ 0x23, 0x09, 0x25 }, /* PIO mode 4, IORDY on, Prefetch off */
87*4882a593Smuzhiyun };
88*4882a593Smuzhiyun 
89*4882a593Smuzhiyun static const struct pdc2027x_mdma_timing {
90*4882a593Smuzhiyun 	u8 value0, value1;
91*4882a593Smuzhiyun } pdc2027x_mdma_timing_tbl[] = {
92*4882a593Smuzhiyun 	{ 0xdf, 0x5f }, /* MDMA mode 0 */
93*4882a593Smuzhiyun 	{ 0x6b, 0x27 }, /* MDMA mode 1 */
94*4882a593Smuzhiyun 	{ 0x69, 0x25 }, /* MDMA mode 2 */
95*4882a593Smuzhiyun };
96*4882a593Smuzhiyun 
97*4882a593Smuzhiyun static const struct pdc2027x_udma_timing {
98*4882a593Smuzhiyun 	u8 value0, value1, value2;
99*4882a593Smuzhiyun } pdc2027x_udma_timing_tbl[] = {
100*4882a593Smuzhiyun 	{ 0x4a, 0x0f, 0xd5 }, /* UDMA mode 0 */
101*4882a593Smuzhiyun 	{ 0x3a, 0x0a, 0xd0 }, /* UDMA mode 1 */
102*4882a593Smuzhiyun 	{ 0x2a, 0x07, 0xcd }, /* UDMA mode 2 */
103*4882a593Smuzhiyun 	{ 0x1a, 0x05, 0xcd }, /* UDMA mode 3 */
104*4882a593Smuzhiyun 	{ 0x1a, 0x03, 0xcd }, /* UDMA mode 4 */
105*4882a593Smuzhiyun 	{ 0x1a, 0x02, 0xcb }, /* UDMA mode 5 */
106*4882a593Smuzhiyun 	{ 0x1a, 0x01, 0xcb }, /* UDMA mode 6 */
107*4882a593Smuzhiyun };
108*4882a593Smuzhiyun 
109*4882a593Smuzhiyun static const struct pci_device_id pdc2027x_pci_tbl[] = {
110*4882a593Smuzhiyun 	{ PCI_VDEVICE(PROMISE, PCI_DEVICE_ID_PROMISE_20268), PDC_UDMA_100 },
111*4882a593Smuzhiyun 	{ PCI_VDEVICE(PROMISE, PCI_DEVICE_ID_PROMISE_20269), PDC_UDMA_133 },
112*4882a593Smuzhiyun 	{ PCI_VDEVICE(PROMISE, PCI_DEVICE_ID_PROMISE_20270), PDC_UDMA_100 },
113*4882a593Smuzhiyun 	{ PCI_VDEVICE(PROMISE, PCI_DEVICE_ID_PROMISE_20271), PDC_UDMA_133 },
114*4882a593Smuzhiyun 	{ PCI_VDEVICE(PROMISE, PCI_DEVICE_ID_PROMISE_20275), PDC_UDMA_133 },
115*4882a593Smuzhiyun 	{ PCI_VDEVICE(PROMISE, PCI_DEVICE_ID_PROMISE_20276), PDC_UDMA_133 },
116*4882a593Smuzhiyun 	{ PCI_VDEVICE(PROMISE, PCI_DEVICE_ID_PROMISE_20277), PDC_UDMA_133 },
117*4882a593Smuzhiyun 
118*4882a593Smuzhiyun 	{ }	/* terminate list */
119*4882a593Smuzhiyun };
120*4882a593Smuzhiyun 
121*4882a593Smuzhiyun static struct pci_driver pdc2027x_pci_driver = {
122*4882a593Smuzhiyun 	.name			= DRV_NAME,
123*4882a593Smuzhiyun 	.id_table		= pdc2027x_pci_tbl,
124*4882a593Smuzhiyun 	.probe			= pdc2027x_init_one,
125*4882a593Smuzhiyun 	.remove			= ata_pci_remove_one,
126*4882a593Smuzhiyun #ifdef CONFIG_PM_SLEEP
127*4882a593Smuzhiyun 	.suspend		= ata_pci_device_suspend,
128*4882a593Smuzhiyun 	.resume			= pdc2027x_reinit_one,
129*4882a593Smuzhiyun #endif
130*4882a593Smuzhiyun };
131*4882a593Smuzhiyun 
132*4882a593Smuzhiyun static struct scsi_host_template pdc2027x_sht = {
133*4882a593Smuzhiyun 	ATA_BMDMA_SHT(DRV_NAME),
134*4882a593Smuzhiyun };
135*4882a593Smuzhiyun 
136*4882a593Smuzhiyun static struct ata_port_operations pdc2027x_pata100_ops = {
137*4882a593Smuzhiyun 	.inherits		= &ata_bmdma_port_ops,
138*4882a593Smuzhiyun 	.check_atapi_dma	= pdc2027x_check_atapi_dma,
139*4882a593Smuzhiyun 	.cable_detect		= pdc2027x_cable_detect,
140*4882a593Smuzhiyun 	.prereset		= pdc2027x_prereset,
141*4882a593Smuzhiyun };
142*4882a593Smuzhiyun 
143*4882a593Smuzhiyun static struct ata_port_operations pdc2027x_pata133_ops = {
144*4882a593Smuzhiyun 	.inherits		= &pdc2027x_pata100_ops,
145*4882a593Smuzhiyun 	.mode_filter		= pdc2027x_mode_filter,
146*4882a593Smuzhiyun 	.set_piomode		= pdc2027x_set_piomode,
147*4882a593Smuzhiyun 	.set_dmamode		= pdc2027x_set_dmamode,
148*4882a593Smuzhiyun 	.set_mode		= pdc2027x_set_mode,
149*4882a593Smuzhiyun };
150*4882a593Smuzhiyun 
151*4882a593Smuzhiyun static struct ata_port_info pdc2027x_port_info[] = {
152*4882a593Smuzhiyun 	/* PDC_UDMA_100 */
153*4882a593Smuzhiyun 	{
154*4882a593Smuzhiyun 		.flags		= ATA_FLAG_SLAVE_POSS,
155*4882a593Smuzhiyun 		.pio_mask	= ATA_PIO4,
156*4882a593Smuzhiyun 		.mwdma_mask	= ATA_MWDMA2,
157*4882a593Smuzhiyun 		.udma_mask	= ATA_UDMA5,
158*4882a593Smuzhiyun 		.port_ops	= &pdc2027x_pata100_ops,
159*4882a593Smuzhiyun 	},
160*4882a593Smuzhiyun 	/* PDC_UDMA_133 */
161*4882a593Smuzhiyun 	{
162*4882a593Smuzhiyun 		.flags		= ATA_FLAG_SLAVE_POSS,
163*4882a593Smuzhiyun 		.pio_mask	= ATA_PIO4,
164*4882a593Smuzhiyun 		.mwdma_mask	= ATA_MWDMA2,
165*4882a593Smuzhiyun 		.udma_mask	= ATA_UDMA6,
166*4882a593Smuzhiyun 		.port_ops	= &pdc2027x_pata133_ops,
167*4882a593Smuzhiyun 	},
168*4882a593Smuzhiyun };
169*4882a593Smuzhiyun 
170*4882a593Smuzhiyun MODULE_AUTHOR("Andre Hedrick, Frank Tiernan, Albert Lee");
171*4882a593Smuzhiyun MODULE_DESCRIPTION("libata driver module for Promise PDC20268 to PDC20277");
172*4882a593Smuzhiyun MODULE_LICENSE("GPL");
173*4882a593Smuzhiyun MODULE_VERSION(DRV_VERSION);
174*4882a593Smuzhiyun MODULE_DEVICE_TABLE(pci, pdc2027x_pci_tbl);
175*4882a593Smuzhiyun 
176*4882a593Smuzhiyun /**
177*4882a593Smuzhiyun  *	port_mmio - Get the MMIO address of PDC2027x extended registers
178*4882a593Smuzhiyun  *	@ap: Port
179*4882a593Smuzhiyun  *	@offset: offset from mmio base
180*4882a593Smuzhiyun  */
port_mmio(struct ata_port * ap,unsigned int offset)181*4882a593Smuzhiyun static inline void __iomem *port_mmio(struct ata_port *ap, unsigned int offset)
182*4882a593Smuzhiyun {
183*4882a593Smuzhiyun 	return ap->host->iomap[PDC_MMIO_BAR] + ap->port_no * 0x100 + offset;
184*4882a593Smuzhiyun }
185*4882a593Smuzhiyun 
186*4882a593Smuzhiyun /**
187*4882a593Smuzhiyun  *	dev_mmio - Get the MMIO address of PDC2027x extended registers
188*4882a593Smuzhiyun  *	@ap: Port
189*4882a593Smuzhiyun  *	@adev: device
190*4882a593Smuzhiyun  *	@offset: offset from mmio base
191*4882a593Smuzhiyun  */
dev_mmio(struct ata_port * ap,struct ata_device * adev,unsigned int offset)192*4882a593Smuzhiyun static inline void __iomem *dev_mmio(struct ata_port *ap, struct ata_device *adev, unsigned int offset)
193*4882a593Smuzhiyun {
194*4882a593Smuzhiyun 	u8 adj = (adev->devno) ? 0x08 : 0x00;
195*4882a593Smuzhiyun 	return port_mmio(ap, offset) + adj;
196*4882a593Smuzhiyun }
197*4882a593Smuzhiyun 
198*4882a593Smuzhiyun /**
199*4882a593Smuzhiyun  *	pdc2027x_pata_cable_detect - Probe host controller cable detect info
200*4882a593Smuzhiyun  *	@ap: Port for which cable detect info is desired
201*4882a593Smuzhiyun  *
202*4882a593Smuzhiyun  *	Read 80c cable indicator from Promise extended register.
203*4882a593Smuzhiyun  *      This register is latched when the system is reset.
204*4882a593Smuzhiyun  *
205*4882a593Smuzhiyun  *	LOCKING:
206*4882a593Smuzhiyun  *	None (inherited from caller).
207*4882a593Smuzhiyun  */
pdc2027x_cable_detect(struct ata_port * ap)208*4882a593Smuzhiyun static int pdc2027x_cable_detect(struct ata_port *ap)
209*4882a593Smuzhiyun {
210*4882a593Smuzhiyun 	u32 cgcr;
211*4882a593Smuzhiyun 
212*4882a593Smuzhiyun 	/* check cable detect results */
213*4882a593Smuzhiyun 	cgcr = ioread32(port_mmio(ap, PDC_GLOBAL_CTL));
214*4882a593Smuzhiyun 	if (cgcr & (1 << 26))
215*4882a593Smuzhiyun 		goto cbl40;
216*4882a593Smuzhiyun 
217*4882a593Smuzhiyun 	PDPRINTK("No cable or 80-conductor cable on port %d\n", ap->port_no);
218*4882a593Smuzhiyun 
219*4882a593Smuzhiyun 	return ATA_CBL_PATA80;
220*4882a593Smuzhiyun cbl40:
221*4882a593Smuzhiyun 	printk(KERN_INFO DRV_NAME ": 40-conductor cable detected on port %d\n", ap->port_no);
222*4882a593Smuzhiyun 	return ATA_CBL_PATA40;
223*4882a593Smuzhiyun }
224*4882a593Smuzhiyun 
225*4882a593Smuzhiyun /**
226*4882a593Smuzhiyun  * pdc2027x_port_enabled - Check PDC ATA control register to see whether the port is enabled.
227*4882a593Smuzhiyun  * @ap: Port to check
228*4882a593Smuzhiyun  */
pdc2027x_port_enabled(struct ata_port * ap)229*4882a593Smuzhiyun static inline int pdc2027x_port_enabled(struct ata_port *ap)
230*4882a593Smuzhiyun {
231*4882a593Smuzhiyun 	return ioread8(port_mmio(ap, PDC_ATA_CTL)) & 0x02;
232*4882a593Smuzhiyun }
233*4882a593Smuzhiyun 
234*4882a593Smuzhiyun /**
235*4882a593Smuzhiyun  *	pdc2027x_prereset - prereset for PATA host controller
236*4882a593Smuzhiyun  *	@link: Target link
237*4882a593Smuzhiyun  *	@deadline: deadline jiffies for the operation
238*4882a593Smuzhiyun  *
239*4882a593Smuzhiyun  *	Probeinit including cable detection.
240*4882a593Smuzhiyun  *
241*4882a593Smuzhiyun  *	LOCKING:
242*4882a593Smuzhiyun  *	None (inherited from caller).
243*4882a593Smuzhiyun  */
244*4882a593Smuzhiyun 
pdc2027x_prereset(struct ata_link * link,unsigned long deadline)245*4882a593Smuzhiyun static int pdc2027x_prereset(struct ata_link *link, unsigned long deadline)
246*4882a593Smuzhiyun {
247*4882a593Smuzhiyun 	/* Check whether port enabled */
248*4882a593Smuzhiyun 	if (!pdc2027x_port_enabled(link->ap))
249*4882a593Smuzhiyun 		return -ENOENT;
250*4882a593Smuzhiyun 	return ata_sff_prereset(link, deadline);
251*4882a593Smuzhiyun }
252*4882a593Smuzhiyun 
253*4882a593Smuzhiyun /**
254*4882a593Smuzhiyun  *	pdc2720x_mode_filter	-	mode selection filter
255*4882a593Smuzhiyun  *	@adev: ATA device
256*4882a593Smuzhiyun  *	@mask: list of modes proposed
257*4882a593Smuzhiyun  *
258*4882a593Smuzhiyun  *	Block UDMA on devices that cause trouble with this controller.
259*4882a593Smuzhiyun  */
260*4882a593Smuzhiyun 
pdc2027x_mode_filter(struct ata_device * adev,unsigned long mask)261*4882a593Smuzhiyun static unsigned long pdc2027x_mode_filter(struct ata_device *adev, unsigned long mask)
262*4882a593Smuzhiyun {
263*4882a593Smuzhiyun 	unsigned char model_num[ATA_ID_PROD_LEN + 1];
264*4882a593Smuzhiyun 	struct ata_device *pair = ata_dev_pair(adev);
265*4882a593Smuzhiyun 
266*4882a593Smuzhiyun 	if (adev->class != ATA_DEV_ATA || adev->devno == 0 || pair == NULL)
267*4882a593Smuzhiyun 		return mask;
268*4882a593Smuzhiyun 
269*4882a593Smuzhiyun 	/* Check for slave of a Maxtor at UDMA6 */
270*4882a593Smuzhiyun 	ata_id_c_string(pair->id, model_num, ATA_ID_PROD,
271*4882a593Smuzhiyun 			  ATA_ID_PROD_LEN + 1);
272*4882a593Smuzhiyun 	/* If the master is a maxtor in UDMA6 then the slave should not use UDMA 6 */
273*4882a593Smuzhiyun 	if (strstr(model_num, "Maxtor") == NULL && pair->dma_mode == XFER_UDMA_6)
274*4882a593Smuzhiyun 		mask &= ~ (1 << (6 + ATA_SHIFT_UDMA));
275*4882a593Smuzhiyun 
276*4882a593Smuzhiyun 	return mask;
277*4882a593Smuzhiyun }
278*4882a593Smuzhiyun 
279*4882a593Smuzhiyun /**
280*4882a593Smuzhiyun  *	pdc2027x_set_piomode - Initialize host controller PATA PIO timings
281*4882a593Smuzhiyun  *	@ap: Port to configure
282*4882a593Smuzhiyun  *	@adev: um
283*4882a593Smuzhiyun  *
284*4882a593Smuzhiyun  *	Set PIO mode for device.
285*4882a593Smuzhiyun  *
286*4882a593Smuzhiyun  *	LOCKING:
287*4882a593Smuzhiyun  *	None (inherited from caller).
288*4882a593Smuzhiyun  */
289*4882a593Smuzhiyun 
pdc2027x_set_piomode(struct ata_port * ap,struct ata_device * adev)290*4882a593Smuzhiyun static void pdc2027x_set_piomode(struct ata_port *ap, struct ata_device *adev)
291*4882a593Smuzhiyun {
292*4882a593Smuzhiyun 	unsigned int pio = adev->pio_mode - XFER_PIO_0;
293*4882a593Smuzhiyun 	u32 ctcr0, ctcr1;
294*4882a593Smuzhiyun 
295*4882a593Smuzhiyun 	PDPRINTK("adev->pio_mode[%X]\n", adev->pio_mode);
296*4882a593Smuzhiyun 
297*4882a593Smuzhiyun 	/* Sanity check */
298*4882a593Smuzhiyun 	if (pio > 4) {
299*4882a593Smuzhiyun 		printk(KERN_ERR DRV_NAME ": Unknown pio mode [%d] ignored\n", pio);
300*4882a593Smuzhiyun 		return;
301*4882a593Smuzhiyun 
302*4882a593Smuzhiyun 	}
303*4882a593Smuzhiyun 
304*4882a593Smuzhiyun 	/* Set the PIO timing registers using value table for 133MHz */
305*4882a593Smuzhiyun 	PDPRINTK("Set pio regs... \n");
306*4882a593Smuzhiyun 
307*4882a593Smuzhiyun 	ctcr0 = ioread32(dev_mmio(ap, adev, PDC_CTCR0));
308*4882a593Smuzhiyun 	ctcr0 &= 0xffff0000;
309*4882a593Smuzhiyun 	ctcr0 |= pdc2027x_pio_timing_tbl[pio].value0 |
310*4882a593Smuzhiyun 		(pdc2027x_pio_timing_tbl[pio].value1 << 8);
311*4882a593Smuzhiyun 	iowrite32(ctcr0, dev_mmio(ap, adev, PDC_CTCR0));
312*4882a593Smuzhiyun 
313*4882a593Smuzhiyun 	ctcr1 = ioread32(dev_mmio(ap, adev, PDC_CTCR1));
314*4882a593Smuzhiyun 	ctcr1 &= 0x00ffffff;
315*4882a593Smuzhiyun 	ctcr1 |= (pdc2027x_pio_timing_tbl[pio].value2 << 24);
316*4882a593Smuzhiyun 	iowrite32(ctcr1, dev_mmio(ap, adev, PDC_CTCR1));
317*4882a593Smuzhiyun 
318*4882a593Smuzhiyun 	PDPRINTK("Set pio regs done\n");
319*4882a593Smuzhiyun 
320*4882a593Smuzhiyun 	PDPRINTK("Set to pio mode[%u] \n", pio);
321*4882a593Smuzhiyun }
322*4882a593Smuzhiyun 
323*4882a593Smuzhiyun /**
324*4882a593Smuzhiyun  *	pdc2027x_set_dmamode - Initialize host controller PATA UDMA timings
325*4882a593Smuzhiyun  *	@ap: Port to configure
326*4882a593Smuzhiyun  *	@adev: um
327*4882a593Smuzhiyun  *
328*4882a593Smuzhiyun  *	Set UDMA mode for device.
329*4882a593Smuzhiyun  *
330*4882a593Smuzhiyun  *	LOCKING:
331*4882a593Smuzhiyun  *	None (inherited from caller).
332*4882a593Smuzhiyun  */
pdc2027x_set_dmamode(struct ata_port * ap,struct ata_device * adev)333*4882a593Smuzhiyun static void pdc2027x_set_dmamode(struct ata_port *ap, struct ata_device *adev)
334*4882a593Smuzhiyun {
335*4882a593Smuzhiyun 	unsigned int dma_mode = adev->dma_mode;
336*4882a593Smuzhiyun 	u32 ctcr0, ctcr1;
337*4882a593Smuzhiyun 
338*4882a593Smuzhiyun 	if ((dma_mode >= XFER_UDMA_0) &&
339*4882a593Smuzhiyun 	   (dma_mode <= XFER_UDMA_6)) {
340*4882a593Smuzhiyun 		/* Set the UDMA timing registers with value table for 133MHz */
341*4882a593Smuzhiyun 		unsigned int udma_mode = dma_mode & 0x07;
342*4882a593Smuzhiyun 
343*4882a593Smuzhiyun 		if (dma_mode == XFER_UDMA_2) {
344*4882a593Smuzhiyun 			/*
345*4882a593Smuzhiyun 			 * Turn off tHOLD.
346*4882a593Smuzhiyun 			 * If tHOLD is '1', the hardware will add half clock for data hold time.
347*4882a593Smuzhiyun 			 * This code segment seems to be no effect. tHOLD will be overwritten below.
348*4882a593Smuzhiyun 			 */
349*4882a593Smuzhiyun 			ctcr1 = ioread32(dev_mmio(ap, adev, PDC_CTCR1));
350*4882a593Smuzhiyun 			iowrite32(ctcr1 & ~(1 << 7), dev_mmio(ap, adev, PDC_CTCR1));
351*4882a593Smuzhiyun 		}
352*4882a593Smuzhiyun 
353*4882a593Smuzhiyun 		PDPRINTK("Set udma regs... \n");
354*4882a593Smuzhiyun 
355*4882a593Smuzhiyun 		ctcr1 = ioread32(dev_mmio(ap, adev, PDC_CTCR1));
356*4882a593Smuzhiyun 		ctcr1 &= 0xff000000;
357*4882a593Smuzhiyun 		ctcr1 |= pdc2027x_udma_timing_tbl[udma_mode].value0 |
358*4882a593Smuzhiyun 			(pdc2027x_udma_timing_tbl[udma_mode].value1 << 8) |
359*4882a593Smuzhiyun 			(pdc2027x_udma_timing_tbl[udma_mode].value2 << 16);
360*4882a593Smuzhiyun 		iowrite32(ctcr1, dev_mmio(ap, adev, PDC_CTCR1));
361*4882a593Smuzhiyun 
362*4882a593Smuzhiyun 		PDPRINTK("Set udma regs done\n");
363*4882a593Smuzhiyun 
364*4882a593Smuzhiyun 		PDPRINTK("Set to udma mode[%u] \n", udma_mode);
365*4882a593Smuzhiyun 
366*4882a593Smuzhiyun 	} else  if ((dma_mode >= XFER_MW_DMA_0) &&
367*4882a593Smuzhiyun 		   (dma_mode <= XFER_MW_DMA_2)) {
368*4882a593Smuzhiyun 		/* Set the MDMA timing registers with value table for 133MHz */
369*4882a593Smuzhiyun 		unsigned int mdma_mode = dma_mode & 0x07;
370*4882a593Smuzhiyun 
371*4882a593Smuzhiyun 		PDPRINTK("Set mdma regs... \n");
372*4882a593Smuzhiyun 		ctcr0 = ioread32(dev_mmio(ap, adev, PDC_CTCR0));
373*4882a593Smuzhiyun 
374*4882a593Smuzhiyun 		ctcr0 &= 0x0000ffff;
375*4882a593Smuzhiyun 		ctcr0 |= (pdc2027x_mdma_timing_tbl[mdma_mode].value0 << 16) |
376*4882a593Smuzhiyun 			(pdc2027x_mdma_timing_tbl[mdma_mode].value1 << 24);
377*4882a593Smuzhiyun 
378*4882a593Smuzhiyun 		iowrite32(ctcr0, dev_mmio(ap, adev, PDC_CTCR0));
379*4882a593Smuzhiyun 		PDPRINTK("Set mdma regs done\n");
380*4882a593Smuzhiyun 
381*4882a593Smuzhiyun 		PDPRINTK("Set to mdma mode[%u] \n", mdma_mode);
382*4882a593Smuzhiyun 	} else {
383*4882a593Smuzhiyun 		printk(KERN_ERR DRV_NAME ": Unknown dma mode [%u] ignored\n", dma_mode);
384*4882a593Smuzhiyun 	}
385*4882a593Smuzhiyun }
386*4882a593Smuzhiyun 
387*4882a593Smuzhiyun /**
388*4882a593Smuzhiyun  *	pdc2027x_set_mode - Set the timing registers back to correct values.
389*4882a593Smuzhiyun  *	@link: link to configure
390*4882a593Smuzhiyun  *	@r_failed: Returned device for failure
391*4882a593Smuzhiyun  *
392*4882a593Smuzhiyun  *	The pdc2027x hardware will look at "SET FEATURES" and change the timing registers
393*4882a593Smuzhiyun  *	automatically. The values set by the hardware might be incorrect, under 133Mhz PLL.
394*4882a593Smuzhiyun  *	This function overwrites the possibly incorrect values set by the hardware to be correct.
395*4882a593Smuzhiyun  */
pdc2027x_set_mode(struct ata_link * link,struct ata_device ** r_failed)396*4882a593Smuzhiyun static int pdc2027x_set_mode(struct ata_link *link, struct ata_device **r_failed)
397*4882a593Smuzhiyun {
398*4882a593Smuzhiyun 	struct ata_port *ap = link->ap;
399*4882a593Smuzhiyun 	struct ata_device *dev;
400*4882a593Smuzhiyun 	int rc;
401*4882a593Smuzhiyun 
402*4882a593Smuzhiyun 	rc = ata_do_set_mode(link, r_failed);
403*4882a593Smuzhiyun 	if (rc < 0)
404*4882a593Smuzhiyun 		return rc;
405*4882a593Smuzhiyun 
406*4882a593Smuzhiyun 	ata_for_each_dev(dev, link, ENABLED) {
407*4882a593Smuzhiyun 		pdc2027x_set_piomode(ap, dev);
408*4882a593Smuzhiyun 
409*4882a593Smuzhiyun 		/*
410*4882a593Smuzhiyun 		 * Enable prefetch if the device support PIO only.
411*4882a593Smuzhiyun 		 */
412*4882a593Smuzhiyun 		if (dev->xfer_shift == ATA_SHIFT_PIO) {
413*4882a593Smuzhiyun 			u32 ctcr1 = ioread32(dev_mmio(ap, dev, PDC_CTCR1));
414*4882a593Smuzhiyun 			ctcr1 |= (1 << 25);
415*4882a593Smuzhiyun 			iowrite32(ctcr1, dev_mmio(ap, dev, PDC_CTCR1));
416*4882a593Smuzhiyun 
417*4882a593Smuzhiyun 			PDPRINTK("Turn on prefetch\n");
418*4882a593Smuzhiyun 		} else {
419*4882a593Smuzhiyun 			pdc2027x_set_dmamode(ap, dev);
420*4882a593Smuzhiyun 		}
421*4882a593Smuzhiyun 	}
422*4882a593Smuzhiyun 	return 0;
423*4882a593Smuzhiyun }
424*4882a593Smuzhiyun 
425*4882a593Smuzhiyun /**
426*4882a593Smuzhiyun  *	pdc2027x_check_atapi_dma - Check whether ATAPI DMA can be supported for this command
427*4882a593Smuzhiyun  *	@qc: Metadata associated with taskfile to check
428*4882a593Smuzhiyun  *
429*4882a593Smuzhiyun  *	LOCKING:
430*4882a593Smuzhiyun  *	None (inherited from caller).
431*4882a593Smuzhiyun  *
432*4882a593Smuzhiyun  *	RETURNS: 0 when ATAPI DMA can be used
433*4882a593Smuzhiyun  *		 1 otherwise
434*4882a593Smuzhiyun  */
pdc2027x_check_atapi_dma(struct ata_queued_cmd * qc)435*4882a593Smuzhiyun static int pdc2027x_check_atapi_dma(struct ata_queued_cmd *qc)
436*4882a593Smuzhiyun {
437*4882a593Smuzhiyun 	struct scsi_cmnd *cmd = qc->scsicmd;
438*4882a593Smuzhiyun 	u8 *scsicmd = cmd->cmnd;
439*4882a593Smuzhiyun 	int rc = 1; /* atapi dma off by default */
440*4882a593Smuzhiyun 
441*4882a593Smuzhiyun 	/*
442*4882a593Smuzhiyun 	 * This workaround is from Promise's GPL driver.
443*4882a593Smuzhiyun 	 * If ATAPI DMA is used for commands not in the
444*4882a593Smuzhiyun 	 * following white list, say MODE_SENSE and REQUEST_SENSE,
445*4882a593Smuzhiyun 	 * pdc2027x might hit the irq lost problem.
446*4882a593Smuzhiyun 	 */
447*4882a593Smuzhiyun 	switch (scsicmd[0]) {
448*4882a593Smuzhiyun 	case READ_10:
449*4882a593Smuzhiyun 	case WRITE_10:
450*4882a593Smuzhiyun 	case READ_12:
451*4882a593Smuzhiyun 	case WRITE_12:
452*4882a593Smuzhiyun 	case READ_6:
453*4882a593Smuzhiyun 	case WRITE_6:
454*4882a593Smuzhiyun 	case 0xad: /* READ_DVD_STRUCTURE */
455*4882a593Smuzhiyun 	case 0xbe: /* READ_CD */
456*4882a593Smuzhiyun 		/* ATAPI DMA is ok */
457*4882a593Smuzhiyun 		rc = 0;
458*4882a593Smuzhiyun 		break;
459*4882a593Smuzhiyun 	default:
460*4882a593Smuzhiyun 		;
461*4882a593Smuzhiyun 	}
462*4882a593Smuzhiyun 
463*4882a593Smuzhiyun 	return rc;
464*4882a593Smuzhiyun }
465*4882a593Smuzhiyun 
466*4882a593Smuzhiyun /**
467*4882a593Smuzhiyun  * pdc_read_counter - Read the ctr counter
468*4882a593Smuzhiyun  * @host: target ATA host
469*4882a593Smuzhiyun  */
470*4882a593Smuzhiyun 
pdc_read_counter(struct ata_host * host)471*4882a593Smuzhiyun static long pdc_read_counter(struct ata_host *host)
472*4882a593Smuzhiyun {
473*4882a593Smuzhiyun 	void __iomem *mmio_base = host->iomap[PDC_MMIO_BAR];
474*4882a593Smuzhiyun 	long counter;
475*4882a593Smuzhiyun 	int retry = 1;
476*4882a593Smuzhiyun 	u32 bccrl, bccrh, bccrlv, bccrhv;
477*4882a593Smuzhiyun 
478*4882a593Smuzhiyun retry:
479*4882a593Smuzhiyun 	bccrl = ioread32(mmio_base + PDC_BYTE_COUNT) & 0x7fff;
480*4882a593Smuzhiyun 	bccrh = ioread32(mmio_base + PDC_BYTE_COUNT + 0x100) & 0x7fff;
481*4882a593Smuzhiyun 
482*4882a593Smuzhiyun 	/* Read the counter values again for verification */
483*4882a593Smuzhiyun 	bccrlv = ioread32(mmio_base + PDC_BYTE_COUNT) & 0x7fff;
484*4882a593Smuzhiyun 	bccrhv = ioread32(mmio_base + PDC_BYTE_COUNT + 0x100) & 0x7fff;
485*4882a593Smuzhiyun 
486*4882a593Smuzhiyun 	counter = (bccrh << 15) | bccrl;
487*4882a593Smuzhiyun 
488*4882a593Smuzhiyun 	PDPRINTK("bccrh [%X] bccrl [%X]\n", bccrh,  bccrl);
489*4882a593Smuzhiyun 	PDPRINTK("bccrhv[%X] bccrlv[%X]\n", bccrhv, bccrlv);
490*4882a593Smuzhiyun 
491*4882a593Smuzhiyun 	/*
492*4882a593Smuzhiyun 	 * The 30-bit decreasing counter are read by 2 pieces.
493*4882a593Smuzhiyun 	 * Incorrect value may be read when both bccrh and bccrl are changing.
494*4882a593Smuzhiyun 	 * Ex. When 7900 decrease to 78FF, wrong value 7800 might be read.
495*4882a593Smuzhiyun 	 */
496*4882a593Smuzhiyun 	if (retry && !(bccrh == bccrhv && bccrl >= bccrlv)) {
497*4882a593Smuzhiyun 		retry--;
498*4882a593Smuzhiyun 		PDPRINTK("rereading counter\n");
499*4882a593Smuzhiyun 		goto retry;
500*4882a593Smuzhiyun 	}
501*4882a593Smuzhiyun 
502*4882a593Smuzhiyun 	return counter;
503*4882a593Smuzhiyun }
504*4882a593Smuzhiyun 
505*4882a593Smuzhiyun /**
506*4882a593Smuzhiyun  * adjust_pll - Adjust the PLL input clock in Hz.
507*4882a593Smuzhiyun  *
508*4882a593Smuzhiyun  * @pdc_controller: controller specific information
509*4882a593Smuzhiyun  * @host: target ATA host
510*4882a593Smuzhiyun  * @pll_clock: The input of PLL in HZ
511*4882a593Smuzhiyun  */
pdc_adjust_pll(struct ata_host * host,long pll_clock,unsigned int board_idx)512*4882a593Smuzhiyun static void pdc_adjust_pll(struct ata_host *host, long pll_clock, unsigned int board_idx)
513*4882a593Smuzhiyun {
514*4882a593Smuzhiyun 	void __iomem *mmio_base = host->iomap[PDC_MMIO_BAR];
515*4882a593Smuzhiyun 	u16 pll_ctl;
516*4882a593Smuzhiyun 	long pll_clock_khz = pll_clock / 1000;
517*4882a593Smuzhiyun 	long pout_required = board_idx? PDC_133_MHZ:PDC_100_MHZ;
518*4882a593Smuzhiyun 	long ratio = pout_required / pll_clock_khz;
519*4882a593Smuzhiyun 	int F, R;
520*4882a593Smuzhiyun 
521*4882a593Smuzhiyun 	/* Sanity check */
522*4882a593Smuzhiyun 	if (unlikely(pll_clock_khz < 5000L || pll_clock_khz > 70000L)) {
523*4882a593Smuzhiyun 		printk(KERN_ERR DRV_NAME ": Invalid PLL input clock %ldkHz, give up!\n", pll_clock_khz);
524*4882a593Smuzhiyun 		return;
525*4882a593Smuzhiyun 	}
526*4882a593Smuzhiyun 
527*4882a593Smuzhiyun #ifdef PDC_DEBUG
528*4882a593Smuzhiyun 	PDPRINTK("pout_required is %ld\n", pout_required);
529*4882a593Smuzhiyun 
530*4882a593Smuzhiyun 	/* Show the current clock value of PLL control register
531*4882a593Smuzhiyun 	 * (maybe already configured by the firmware)
532*4882a593Smuzhiyun 	 */
533*4882a593Smuzhiyun 	pll_ctl = ioread16(mmio_base + PDC_PLL_CTL);
534*4882a593Smuzhiyun 
535*4882a593Smuzhiyun 	PDPRINTK("pll_ctl[%X]\n", pll_ctl);
536*4882a593Smuzhiyun #endif
537*4882a593Smuzhiyun 
538*4882a593Smuzhiyun 	/*
539*4882a593Smuzhiyun 	 * Calculate the ratio of F, R and OD
540*4882a593Smuzhiyun 	 * POUT = (F + 2) / (( R + 2) * NO)
541*4882a593Smuzhiyun 	 */
542*4882a593Smuzhiyun 	if (ratio < 8600L) { /* 8.6x */
543*4882a593Smuzhiyun 		/* Using NO = 0x01, R = 0x0D */
544*4882a593Smuzhiyun 		R = 0x0d;
545*4882a593Smuzhiyun 	} else if (ratio < 12900L) { /* 12.9x */
546*4882a593Smuzhiyun 		/* Using NO = 0x01, R = 0x08 */
547*4882a593Smuzhiyun 		R = 0x08;
548*4882a593Smuzhiyun 	} else if (ratio < 16100L) { /* 16.1x */
549*4882a593Smuzhiyun 		/* Using NO = 0x01, R = 0x06 */
550*4882a593Smuzhiyun 		R = 0x06;
551*4882a593Smuzhiyun 	} else if (ratio < 64000L) { /* 64x */
552*4882a593Smuzhiyun 		R = 0x00;
553*4882a593Smuzhiyun 	} else {
554*4882a593Smuzhiyun 		/* Invalid ratio */
555*4882a593Smuzhiyun 		printk(KERN_ERR DRV_NAME ": Invalid ratio %ld, give up!\n", ratio);
556*4882a593Smuzhiyun 		return;
557*4882a593Smuzhiyun 	}
558*4882a593Smuzhiyun 
559*4882a593Smuzhiyun 	F = (ratio * (R+2)) / 1000 - 2;
560*4882a593Smuzhiyun 
561*4882a593Smuzhiyun 	if (unlikely(F < 0 || F > 127)) {
562*4882a593Smuzhiyun 		/* Invalid F */
563*4882a593Smuzhiyun 		printk(KERN_ERR DRV_NAME ": F[%d] invalid!\n", F);
564*4882a593Smuzhiyun 		return;
565*4882a593Smuzhiyun 	}
566*4882a593Smuzhiyun 
567*4882a593Smuzhiyun 	PDPRINTK("F[%d] R[%d] ratio*1000[%ld]\n", F, R, ratio);
568*4882a593Smuzhiyun 
569*4882a593Smuzhiyun 	pll_ctl = (R << 8) | F;
570*4882a593Smuzhiyun 
571*4882a593Smuzhiyun 	PDPRINTK("Writing pll_ctl[%X]\n", pll_ctl);
572*4882a593Smuzhiyun 
573*4882a593Smuzhiyun 	iowrite16(pll_ctl, mmio_base + PDC_PLL_CTL);
574*4882a593Smuzhiyun 	ioread16(mmio_base + PDC_PLL_CTL); /* flush */
575*4882a593Smuzhiyun 
576*4882a593Smuzhiyun 	/* Wait the PLL circuit to be stable */
577*4882a593Smuzhiyun 	msleep(30);
578*4882a593Smuzhiyun 
579*4882a593Smuzhiyun #ifdef PDC_DEBUG
580*4882a593Smuzhiyun 	/*
581*4882a593Smuzhiyun 	 *  Show the current clock value of PLL control register
582*4882a593Smuzhiyun 	 * (maybe configured by the firmware)
583*4882a593Smuzhiyun 	 */
584*4882a593Smuzhiyun 	pll_ctl = ioread16(mmio_base + PDC_PLL_CTL);
585*4882a593Smuzhiyun 
586*4882a593Smuzhiyun 	PDPRINTK("pll_ctl[%X]\n", pll_ctl);
587*4882a593Smuzhiyun #endif
588*4882a593Smuzhiyun 
589*4882a593Smuzhiyun 	return;
590*4882a593Smuzhiyun }
591*4882a593Smuzhiyun 
592*4882a593Smuzhiyun /**
593*4882a593Smuzhiyun  * detect_pll_input_clock - Detect the PLL input clock in Hz.
594*4882a593Smuzhiyun  * @host: target ATA host
595*4882a593Smuzhiyun  * Ex. 16949000 on 33MHz PCI bus for pdc20275.
596*4882a593Smuzhiyun  *     Half of the PCI clock.
597*4882a593Smuzhiyun  */
pdc_detect_pll_input_clock(struct ata_host * host)598*4882a593Smuzhiyun static long pdc_detect_pll_input_clock(struct ata_host *host)
599*4882a593Smuzhiyun {
600*4882a593Smuzhiyun 	void __iomem *mmio_base = host->iomap[PDC_MMIO_BAR];
601*4882a593Smuzhiyun 	u32 scr;
602*4882a593Smuzhiyun 	long start_count, end_count;
603*4882a593Smuzhiyun 	ktime_t start_time, end_time;
604*4882a593Smuzhiyun 	long pll_clock, usec_elapsed;
605*4882a593Smuzhiyun 
606*4882a593Smuzhiyun 	/* Start the test mode */
607*4882a593Smuzhiyun 	scr = ioread32(mmio_base + PDC_SYS_CTL);
608*4882a593Smuzhiyun 	PDPRINTK("scr[%X]\n", scr);
609*4882a593Smuzhiyun 	iowrite32(scr | (0x01 << 14), mmio_base + PDC_SYS_CTL);
610*4882a593Smuzhiyun 	ioread32(mmio_base + PDC_SYS_CTL); /* flush */
611*4882a593Smuzhiyun 
612*4882a593Smuzhiyun 	/* Read current counter value */
613*4882a593Smuzhiyun 	start_count = pdc_read_counter(host);
614*4882a593Smuzhiyun 	start_time = ktime_get();
615*4882a593Smuzhiyun 
616*4882a593Smuzhiyun 	/* Let the counter run for 100 ms. */
617*4882a593Smuzhiyun 	msleep(100);
618*4882a593Smuzhiyun 
619*4882a593Smuzhiyun 	/* Read the counter values again */
620*4882a593Smuzhiyun 	end_count = pdc_read_counter(host);
621*4882a593Smuzhiyun 	end_time = ktime_get();
622*4882a593Smuzhiyun 
623*4882a593Smuzhiyun 	/* Stop the test mode */
624*4882a593Smuzhiyun 	scr = ioread32(mmio_base + PDC_SYS_CTL);
625*4882a593Smuzhiyun 	PDPRINTK("scr[%X]\n", scr);
626*4882a593Smuzhiyun 	iowrite32(scr & ~(0x01 << 14), mmio_base + PDC_SYS_CTL);
627*4882a593Smuzhiyun 	ioread32(mmio_base + PDC_SYS_CTL); /* flush */
628*4882a593Smuzhiyun 
629*4882a593Smuzhiyun 	/* calculate the input clock in Hz */
630*4882a593Smuzhiyun 	usec_elapsed = (long) ktime_us_delta(end_time, start_time);
631*4882a593Smuzhiyun 
632*4882a593Smuzhiyun 	pll_clock = ((start_count - end_count) & 0x3fffffff) / 100 *
633*4882a593Smuzhiyun 		(100000000 / usec_elapsed);
634*4882a593Smuzhiyun 
635*4882a593Smuzhiyun 	PDPRINTK("start[%ld] end[%ld] \n", start_count, end_count);
636*4882a593Smuzhiyun 	PDPRINTK("PLL input clock[%ld]Hz\n", pll_clock);
637*4882a593Smuzhiyun 
638*4882a593Smuzhiyun 	return pll_clock;
639*4882a593Smuzhiyun }
640*4882a593Smuzhiyun 
641*4882a593Smuzhiyun /**
642*4882a593Smuzhiyun  * pdc_hardware_init - Initialize the hardware.
643*4882a593Smuzhiyun  * @host: target ATA host
644*4882a593Smuzhiyun  * @board_idx: board identifier
645*4882a593Smuzhiyun  */
pdc_hardware_init(struct ata_host * host,unsigned int board_idx)646*4882a593Smuzhiyun static void pdc_hardware_init(struct ata_host *host, unsigned int board_idx)
647*4882a593Smuzhiyun {
648*4882a593Smuzhiyun 	long pll_clock;
649*4882a593Smuzhiyun 
650*4882a593Smuzhiyun 	/*
651*4882a593Smuzhiyun 	 * Detect PLL input clock rate.
652*4882a593Smuzhiyun 	 * On some system, where PCI bus is running at non-standard clock rate.
653*4882a593Smuzhiyun 	 * Ex. 25MHz or 40MHz, we have to adjust the cycle_time.
654*4882a593Smuzhiyun 	 * The pdc20275 controller employs PLL circuit to help correct timing registers setting.
655*4882a593Smuzhiyun 	 */
656*4882a593Smuzhiyun 	pll_clock = pdc_detect_pll_input_clock(host);
657*4882a593Smuzhiyun 
658*4882a593Smuzhiyun 	dev_info(host->dev, "PLL input clock %ld kHz\n", pll_clock/1000);
659*4882a593Smuzhiyun 
660*4882a593Smuzhiyun 	/* Adjust PLL control register */
661*4882a593Smuzhiyun 	pdc_adjust_pll(host, pll_clock, board_idx);
662*4882a593Smuzhiyun }
663*4882a593Smuzhiyun 
664*4882a593Smuzhiyun /**
665*4882a593Smuzhiyun  * pdc_ata_setup_port - setup the mmio address
666*4882a593Smuzhiyun  * @port: ata ioports to setup
667*4882a593Smuzhiyun  * @base: base address
668*4882a593Smuzhiyun  */
pdc_ata_setup_port(struct ata_ioports * port,void __iomem * base)669*4882a593Smuzhiyun static void pdc_ata_setup_port(struct ata_ioports *port, void __iomem *base)
670*4882a593Smuzhiyun {
671*4882a593Smuzhiyun 	port->cmd_addr		=
672*4882a593Smuzhiyun 	port->data_addr		= base;
673*4882a593Smuzhiyun 	port->feature_addr	=
674*4882a593Smuzhiyun 	port->error_addr	= base + 0x05;
675*4882a593Smuzhiyun 	port->nsect_addr	= base + 0x0a;
676*4882a593Smuzhiyun 	port->lbal_addr		= base + 0x0f;
677*4882a593Smuzhiyun 	port->lbam_addr		= base + 0x10;
678*4882a593Smuzhiyun 	port->lbah_addr		= base + 0x15;
679*4882a593Smuzhiyun 	port->device_addr	= base + 0x1a;
680*4882a593Smuzhiyun 	port->command_addr	=
681*4882a593Smuzhiyun 	port->status_addr	= base + 0x1f;
682*4882a593Smuzhiyun 	port->altstatus_addr	=
683*4882a593Smuzhiyun 	port->ctl_addr		= base + 0x81a;
684*4882a593Smuzhiyun }
685*4882a593Smuzhiyun 
686*4882a593Smuzhiyun /**
687*4882a593Smuzhiyun  * pdc2027x_init_one - PCI probe function
688*4882a593Smuzhiyun  * Called when an instance of PCI adapter is inserted.
689*4882a593Smuzhiyun  * This function checks whether the hardware is supported,
690*4882a593Smuzhiyun  * initialize hardware and register an instance of ata_host to
691*4882a593Smuzhiyun  * libata.  (implements struct pci_driver.probe() )
692*4882a593Smuzhiyun  *
693*4882a593Smuzhiyun  * @pdev: instance of pci_dev found
694*4882a593Smuzhiyun  * @ent:  matching entry in the id_tbl[]
695*4882a593Smuzhiyun  */
pdc2027x_init_one(struct pci_dev * pdev,const struct pci_device_id * ent)696*4882a593Smuzhiyun static int pdc2027x_init_one(struct pci_dev *pdev,
697*4882a593Smuzhiyun 			     const struct pci_device_id *ent)
698*4882a593Smuzhiyun {
699*4882a593Smuzhiyun 	static const unsigned long cmd_offset[] = { 0x17c0, 0x15c0 };
700*4882a593Smuzhiyun 	static const unsigned long bmdma_offset[] = { 0x1000, 0x1008 };
701*4882a593Smuzhiyun 	unsigned int board_idx = (unsigned int) ent->driver_data;
702*4882a593Smuzhiyun 	const struct ata_port_info *ppi[] =
703*4882a593Smuzhiyun 		{ &pdc2027x_port_info[board_idx], NULL };
704*4882a593Smuzhiyun 	struct ata_host *host;
705*4882a593Smuzhiyun 	void __iomem *mmio_base;
706*4882a593Smuzhiyun 	int i, rc;
707*4882a593Smuzhiyun 
708*4882a593Smuzhiyun 	ata_print_version_once(&pdev->dev, DRV_VERSION);
709*4882a593Smuzhiyun 
710*4882a593Smuzhiyun 	/* alloc host */
711*4882a593Smuzhiyun 	host = ata_host_alloc_pinfo(&pdev->dev, ppi, 2);
712*4882a593Smuzhiyun 	if (!host)
713*4882a593Smuzhiyun 		return -ENOMEM;
714*4882a593Smuzhiyun 
715*4882a593Smuzhiyun 	/* acquire resources and fill host */
716*4882a593Smuzhiyun 	rc = pcim_enable_device(pdev);
717*4882a593Smuzhiyun 	if (rc)
718*4882a593Smuzhiyun 		return rc;
719*4882a593Smuzhiyun 
720*4882a593Smuzhiyun 	rc = pcim_iomap_regions(pdev, 1 << PDC_MMIO_BAR, DRV_NAME);
721*4882a593Smuzhiyun 	if (rc)
722*4882a593Smuzhiyun 		return rc;
723*4882a593Smuzhiyun 	host->iomap = pcim_iomap_table(pdev);
724*4882a593Smuzhiyun 
725*4882a593Smuzhiyun 	rc = dma_set_mask_and_coherent(&pdev->dev, ATA_DMA_MASK);
726*4882a593Smuzhiyun 	if (rc)
727*4882a593Smuzhiyun 		return rc;
728*4882a593Smuzhiyun 
729*4882a593Smuzhiyun 	mmio_base = host->iomap[PDC_MMIO_BAR];
730*4882a593Smuzhiyun 
731*4882a593Smuzhiyun 	for (i = 0; i < 2; i++) {
732*4882a593Smuzhiyun 		struct ata_port *ap = host->ports[i];
733*4882a593Smuzhiyun 
734*4882a593Smuzhiyun 		pdc_ata_setup_port(&ap->ioaddr, mmio_base + cmd_offset[i]);
735*4882a593Smuzhiyun 		ap->ioaddr.bmdma_addr = mmio_base + bmdma_offset[i];
736*4882a593Smuzhiyun 
737*4882a593Smuzhiyun 		ata_port_pbar_desc(ap, PDC_MMIO_BAR, -1, "mmio");
738*4882a593Smuzhiyun 		ata_port_pbar_desc(ap, PDC_MMIO_BAR, cmd_offset[i], "cmd");
739*4882a593Smuzhiyun 	}
740*4882a593Smuzhiyun 
741*4882a593Smuzhiyun 	//pci_enable_intx(pdev);
742*4882a593Smuzhiyun 
743*4882a593Smuzhiyun 	/* initialize adapter */
744*4882a593Smuzhiyun 	pdc_hardware_init(host, board_idx);
745*4882a593Smuzhiyun 
746*4882a593Smuzhiyun 	pci_set_master(pdev);
747*4882a593Smuzhiyun 	return ata_host_activate(host, pdev->irq, ata_bmdma_interrupt,
748*4882a593Smuzhiyun 				 IRQF_SHARED, &pdc2027x_sht);
749*4882a593Smuzhiyun }
750*4882a593Smuzhiyun 
751*4882a593Smuzhiyun #ifdef CONFIG_PM_SLEEP
pdc2027x_reinit_one(struct pci_dev * pdev)752*4882a593Smuzhiyun static int pdc2027x_reinit_one(struct pci_dev *pdev)
753*4882a593Smuzhiyun {
754*4882a593Smuzhiyun 	struct ata_host *host = pci_get_drvdata(pdev);
755*4882a593Smuzhiyun 	unsigned int board_idx;
756*4882a593Smuzhiyun 	int rc;
757*4882a593Smuzhiyun 
758*4882a593Smuzhiyun 	rc = ata_pci_device_do_resume(pdev);
759*4882a593Smuzhiyun 	if (rc)
760*4882a593Smuzhiyun 		return rc;
761*4882a593Smuzhiyun 
762*4882a593Smuzhiyun 	if (pdev->device == PCI_DEVICE_ID_PROMISE_20268 ||
763*4882a593Smuzhiyun 	    pdev->device == PCI_DEVICE_ID_PROMISE_20270)
764*4882a593Smuzhiyun 		board_idx = PDC_UDMA_100;
765*4882a593Smuzhiyun 	else
766*4882a593Smuzhiyun 		board_idx = PDC_UDMA_133;
767*4882a593Smuzhiyun 
768*4882a593Smuzhiyun 	pdc_hardware_init(host, board_idx);
769*4882a593Smuzhiyun 
770*4882a593Smuzhiyun 	ata_host_resume(host);
771*4882a593Smuzhiyun 	return 0;
772*4882a593Smuzhiyun }
773*4882a593Smuzhiyun #endif
774*4882a593Smuzhiyun 
775*4882a593Smuzhiyun module_pci_driver(pdc2027x_pci_driver);
776