xref: /OK3568_Linux_fs/kernel/drivers/ata/pata_oldpiix.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  *    pata_oldpiix.c - Intel PATA/SATA controllers
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  *	(C) 2005 Red Hat
6*4882a593Smuzhiyun  *
7*4882a593Smuzhiyun  *    Some parts based on ata_piix.c by Jeff Garzik and others.
8*4882a593Smuzhiyun  *
9*4882a593Smuzhiyun  *    Early PIIX differs significantly from the later PIIX as it lacks
10*4882a593Smuzhiyun  *    SITRE and the slave timing registers. This means that you have to
11*4882a593Smuzhiyun  *    set timing per channel, or be clever. Libata tells us whenever it
12*4882a593Smuzhiyun  *    does drive selection and we use this to reload the timings.
13*4882a593Smuzhiyun  *
14*4882a593Smuzhiyun  *    Because of these behaviour differences PIIX gets its own driver module.
15*4882a593Smuzhiyun  */
16*4882a593Smuzhiyun 
17*4882a593Smuzhiyun #include <linux/kernel.h>
18*4882a593Smuzhiyun #include <linux/module.h>
19*4882a593Smuzhiyun #include <linux/pci.h>
20*4882a593Smuzhiyun #include <linux/blkdev.h>
21*4882a593Smuzhiyun #include <linux/delay.h>
22*4882a593Smuzhiyun #include <linux/device.h>
23*4882a593Smuzhiyun #include <scsi/scsi_host.h>
24*4882a593Smuzhiyun #include <linux/libata.h>
25*4882a593Smuzhiyun #include <linux/ata.h>
26*4882a593Smuzhiyun 
27*4882a593Smuzhiyun #define DRV_NAME	"pata_oldpiix"
28*4882a593Smuzhiyun #define DRV_VERSION	"0.5.5"
29*4882a593Smuzhiyun 
30*4882a593Smuzhiyun /**
31*4882a593Smuzhiyun  *	oldpiix_pre_reset		-	probe begin
32*4882a593Smuzhiyun  *	@link: ATA link
33*4882a593Smuzhiyun  *	@deadline: deadline jiffies for the operation
34*4882a593Smuzhiyun  *
35*4882a593Smuzhiyun  *	Set up cable type and use generic probe init
36*4882a593Smuzhiyun  */
37*4882a593Smuzhiyun 
oldpiix_pre_reset(struct ata_link * link,unsigned long deadline)38*4882a593Smuzhiyun static int oldpiix_pre_reset(struct ata_link *link, unsigned long deadline)
39*4882a593Smuzhiyun {
40*4882a593Smuzhiyun 	struct ata_port *ap = link->ap;
41*4882a593Smuzhiyun 	struct pci_dev *pdev = to_pci_dev(ap->host->dev);
42*4882a593Smuzhiyun 	static const struct pci_bits oldpiix_enable_bits[] = {
43*4882a593Smuzhiyun 		{ 0x41U, 1U, 0x80UL, 0x80UL },	/* port 0 */
44*4882a593Smuzhiyun 		{ 0x43U, 1U, 0x80UL, 0x80UL },	/* port 1 */
45*4882a593Smuzhiyun 	};
46*4882a593Smuzhiyun 
47*4882a593Smuzhiyun 	if (!pci_test_config_bits(pdev, &oldpiix_enable_bits[ap->port_no]))
48*4882a593Smuzhiyun 		return -ENOENT;
49*4882a593Smuzhiyun 
50*4882a593Smuzhiyun 	return ata_sff_prereset(link, deadline);
51*4882a593Smuzhiyun }
52*4882a593Smuzhiyun 
53*4882a593Smuzhiyun /**
54*4882a593Smuzhiyun  *	oldpiix_set_piomode - Initialize host controller PATA PIO timings
55*4882a593Smuzhiyun  *	@ap: Port whose timings we are configuring
56*4882a593Smuzhiyun  *	@adev: Device whose timings we are configuring
57*4882a593Smuzhiyun  *
58*4882a593Smuzhiyun  *	Set PIO mode for device, in host controller PCI config space.
59*4882a593Smuzhiyun  *
60*4882a593Smuzhiyun  *	LOCKING:
61*4882a593Smuzhiyun  *	None (inherited from caller).
62*4882a593Smuzhiyun  */
63*4882a593Smuzhiyun 
oldpiix_set_piomode(struct ata_port * ap,struct ata_device * adev)64*4882a593Smuzhiyun static void oldpiix_set_piomode (struct ata_port *ap, struct ata_device *adev)
65*4882a593Smuzhiyun {
66*4882a593Smuzhiyun 	unsigned int pio	= adev->pio_mode - XFER_PIO_0;
67*4882a593Smuzhiyun 	struct pci_dev *dev	= to_pci_dev(ap->host->dev);
68*4882a593Smuzhiyun 	unsigned int idetm_port= ap->port_no ? 0x42 : 0x40;
69*4882a593Smuzhiyun 	u16 idetm_data;
70*4882a593Smuzhiyun 	int control = 0;
71*4882a593Smuzhiyun 
72*4882a593Smuzhiyun 	/*
73*4882a593Smuzhiyun 	 *	See Intel Document 298600-004 for the timing programing rules
74*4882a593Smuzhiyun 	 *	for PIIX/ICH. Note that the early PIIX does not have the slave
75*4882a593Smuzhiyun 	 *	timing port at 0x44.
76*4882a593Smuzhiyun 	 */
77*4882a593Smuzhiyun 
78*4882a593Smuzhiyun 	static const	 /* ISP  RTC */
79*4882a593Smuzhiyun 	u8 timings[][2]	= { { 0, 0 },
80*4882a593Smuzhiyun 			    { 0, 0 },
81*4882a593Smuzhiyun 			    { 1, 0 },
82*4882a593Smuzhiyun 			    { 2, 1 },
83*4882a593Smuzhiyun 			    { 2, 3 }, };
84*4882a593Smuzhiyun 
85*4882a593Smuzhiyun 	if (pio > 1)
86*4882a593Smuzhiyun 		control |= 1;	/* TIME */
87*4882a593Smuzhiyun 	if (ata_pio_need_iordy(adev))
88*4882a593Smuzhiyun 		control |= 2;	/* IE */
89*4882a593Smuzhiyun 
90*4882a593Smuzhiyun 	/* Intel specifies that the prefetch/posting is for disk only */
91*4882a593Smuzhiyun 	if (adev->class == ATA_DEV_ATA)
92*4882a593Smuzhiyun 		control |= 4;	/* PPE */
93*4882a593Smuzhiyun 
94*4882a593Smuzhiyun 	pci_read_config_word(dev, idetm_port, &idetm_data);
95*4882a593Smuzhiyun 
96*4882a593Smuzhiyun 	/*
97*4882a593Smuzhiyun 	 * Set PPE, IE and TIME as appropriate.
98*4882a593Smuzhiyun 	 * Clear the other drive's timing bits.
99*4882a593Smuzhiyun 	 */
100*4882a593Smuzhiyun 	if (adev->devno == 0) {
101*4882a593Smuzhiyun 		idetm_data &= 0xCCE0;
102*4882a593Smuzhiyun 		idetm_data |= control;
103*4882a593Smuzhiyun 	} else {
104*4882a593Smuzhiyun 		idetm_data &= 0xCC0E;
105*4882a593Smuzhiyun 		idetm_data |= (control << 4);
106*4882a593Smuzhiyun 	}
107*4882a593Smuzhiyun 	idetm_data |= (timings[pio][0] << 12) |
108*4882a593Smuzhiyun 			(timings[pio][1] << 8);
109*4882a593Smuzhiyun 	pci_write_config_word(dev, idetm_port, idetm_data);
110*4882a593Smuzhiyun 
111*4882a593Smuzhiyun 	/* Track which port is configured */
112*4882a593Smuzhiyun 	ap->private_data = adev;
113*4882a593Smuzhiyun }
114*4882a593Smuzhiyun 
115*4882a593Smuzhiyun /**
116*4882a593Smuzhiyun  *	oldpiix_set_dmamode - Initialize host controller PATA DMA timings
117*4882a593Smuzhiyun  *	@ap: Port whose timings we are configuring
118*4882a593Smuzhiyun  *	@adev: Device to program
119*4882a593Smuzhiyun  *
120*4882a593Smuzhiyun  *	Set MWDMA mode for device, in host controller PCI config space.
121*4882a593Smuzhiyun  *
122*4882a593Smuzhiyun  *	LOCKING:
123*4882a593Smuzhiyun  *	None (inherited from caller).
124*4882a593Smuzhiyun  */
125*4882a593Smuzhiyun 
oldpiix_set_dmamode(struct ata_port * ap,struct ata_device * adev)126*4882a593Smuzhiyun static void oldpiix_set_dmamode (struct ata_port *ap, struct ata_device *adev)
127*4882a593Smuzhiyun {
128*4882a593Smuzhiyun 	struct pci_dev *dev	= to_pci_dev(ap->host->dev);
129*4882a593Smuzhiyun 	u8 idetm_port		= ap->port_no ? 0x42 : 0x40;
130*4882a593Smuzhiyun 	u16 idetm_data;
131*4882a593Smuzhiyun 
132*4882a593Smuzhiyun 	static const	 /* ISP  RTC */
133*4882a593Smuzhiyun 	u8 timings[][2]	= { { 0, 0 },
134*4882a593Smuzhiyun 			    { 0, 0 },
135*4882a593Smuzhiyun 			    { 1, 0 },
136*4882a593Smuzhiyun 			    { 2, 1 },
137*4882a593Smuzhiyun 			    { 2, 3 }, };
138*4882a593Smuzhiyun 
139*4882a593Smuzhiyun 	/*
140*4882a593Smuzhiyun 	 * MWDMA is driven by the PIO timings. We must also enable
141*4882a593Smuzhiyun 	 * IORDY unconditionally along with TIME1. PPE has already
142*4882a593Smuzhiyun 	 * been set when the PIO timing was set.
143*4882a593Smuzhiyun 	 */
144*4882a593Smuzhiyun 
145*4882a593Smuzhiyun 	unsigned int mwdma	= adev->dma_mode - XFER_MW_DMA_0;
146*4882a593Smuzhiyun 	unsigned int control;
147*4882a593Smuzhiyun 	const unsigned int needed_pio[3] = {
148*4882a593Smuzhiyun 		XFER_PIO_0, XFER_PIO_3, XFER_PIO_4
149*4882a593Smuzhiyun 	};
150*4882a593Smuzhiyun 	int pio = needed_pio[mwdma] - XFER_PIO_0;
151*4882a593Smuzhiyun 
152*4882a593Smuzhiyun 	pci_read_config_word(dev, idetm_port, &idetm_data);
153*4882a593Smuzhiyun 
154*4882a593Smuzhiyun 	control = 3;	/* IORDY|TIME0 */
155*4882a593Smuzhiyun 	/* Intel specifies that the PPE functionality is for disk only */
156*4882a593Smuzhiyun 	if (adev->class == ATA_DEV_ATA)
157*4882a593Smuzhiyun 		control |= 4;	/* PPE enable */
158*4882a593Smuzhiyun 
159*4882a593Smuzhiyun 	/* If the drive MWDMA is faster than it can do PIO then
160*4882a593Smuzhiyun 	   we must force PIO into PIO0 */
161*4882a593Smuzhiyun 
162*4882a593Smuzhiyun 	if (adev->pio_mode < needed_pio[mwdma])
163*4882a593Smuzhiyun 		/* Enable DMA timing only */
164*4882a593Smuzhiyun 		control |= 8;	/* PIO cycles in PIO0 */
165*4882a593Smuzhiyun 
166*4882a593Smuzhiyun 	/* Mask out the relevant control and timing bits we will load. Also
167*4882a593Smuzhiyun 	   clear the other drive TIME register as a precaution */
168*4882a593Smuzhiyun 	if (adev->devno == 0) {
169*4882a593Smuzhiyun 		idetm_data &= 0xCCE0;
170*4882a593Smuzhiyun 		idetm_data |= control;
171*4882a593Smuzhiyun 	} else {
172*4882a593Smuzhiyun 		idetm_data &= 0xCC0E;
173*4882a593Smuzhiyun 		idetm_data |= (control << 4);
174*4882a593Smuzhiyun 	}
175*4882a593Smuzhiyun 	idetm_data |= (timings[pio][0] << 12) | (timings[pio][1] << 8);
176*4882a593Smuzhiyun 	pci_write_config_word(dev, idetm_port, idetm_data);
177*4882a593Smuzhiyun 
178*4882a593Smuzhiyun 	/* Track which port is configured */
179*4882a593Smuzhiyun 	ap->private_data = adev;
180*4882a593Smuzhiyun }
181*4882a593Smuzhiyun 
182*4882a593Smuzhiyun /**
183*4882a593Smuzhiyun  *	oldpiix_qc_issue	-	command issue
184*4882a593Smuzhiyun  *	@qc: command pending
185*4882a593Smuzhiyun  *
186*4882a593Smuzhiyun  *	Called when the libata layer is about to issue a command. We wrap
187*4882a593Smuzhiyun  *	this interface so that we can load the correct ATA timings if
188*4882a593Smuzhiyun  *	necessary. Our logic also clears TIME0/TIME1 for the other device so
189*4882a593Smuzhiyun  *	that, even if we get this wrong, cycles to the other device will
190*4882a593Smuzhiyun  *	be made PIO0.
191*4882a593Smuzhiyun  */
192*4882a593Smuzhiyun 
oldpiix_qc_issue(struct ata_queued_cmd * qc)193*4882a593Smuzhiyun static unsigned int oldpiix_qc_issue(struct ata_queued_cmd *qc)
194*4882a593Smuzhiyun {
195*4882a593Smuzhiyun 	struct ata_port *ap = qc->ap;
196*4882a593Smuzhiyun 	struct ata_device *adev = qc->dev;
197*4882a593Smuzhiyun 
198*4882a593Smuzhiyun 	if (adev != ap->private_data) {
199*4882a593Smuzhiyun 		oldpiix_set_piomode(ap, adev);
200*4882a593Smuzhiyun 		if (ata_dma_enabled(adev))
201*4882a593Smuzhiyun 			oldpiix_set_dmamode(ap, adev);
202*4882a593Smuzhiyun 	}
203*4882a593Smuzhiyun 	return ata_bmdma_qc_issue(qc);
204*4882a593Smuzhiyun }
205*4882a593Smuzhiyun 
206*4882a593Smuzhiyun 
207*4882a593Smuzhiyun static struct scsi_host_template oldpiix_sht = {
208*4882a593Smuzhiyun 	ATA_BMDMA_SHT(DRV_NAME),
209*4882a593Smuzhiyun };
210*4882a593Smuzhiyun 
211*4882a593Smuzhiyun static struct ata_port_operations oldpiix_pata_ops = {
212*4882a593Smuzhiyun 	.inherits		= &ata_bmdma_port_ops,
213*4882a593Smuzhiyun 	.qc_issue		= oldpiix_qc_issue,
214*4882a593Smuzhiyun 	.cable_detect		= ata_cable_40wire,
215*4882a593Smuzhiyun 	.set_piomode		= oldpiix_set_piomode,
216*4882a593Smuzhiyun 	.set_dmamode		= oldpiix_set_dmamode,
217*4882a593Smuzhiyun 	.prereset		= oldpiix_pre_reset,
218*4882a593Smuzhiyun };
219*4882a593Smuzhiyun 
220*4882a593Smuzhiyun 
221*4882a593Smuzhiyun /**
222*4882a593Smuzhiyun  *	oldpiix_init_one - Register PIIX ATA PCI device with kernel services
223*4882a593Smuzhiyun  *	@pdev: PCI device to register
224*4882a593Smuzhiyun  *	@ent: Entry in oldpiix_pci_tbl matching with @pdev
225*4882a593Smuzhiyun  *
226*4882a593Smuzhiyun  *	Called from kernel PCI layer.  We probe for combined mode (sigh),
227*4882a593Smuzhiyun  *	and then hand over control to libata, for it to do the rest.
228*4882a593Smuzhiyun  *
229*4882a593Smuzhiyun  *	LOCKING:
230*4882a593Smuzhiyun  *	Inherited from PCI layer (may sleep).
231*4882a593Smuzhiyun  *
232*4882a593Smuzhiyun  *	RETURNS:
233*4882a593Smuzhiyun  *	Zero on success, or -ERRNO value.
234*4882a593Smuzhiyun  */
235*4882a593Smuzhiyun 
oldpiix_init_one(struct pci_dev * pdev,const struct pci_device_id * ent)236*4882a593Smuzhiyun static int oldpiix_init_one (struct pci_dev *pdev, const struct pci_device_id *ent)
237*4882a593Smuzhiyun {
238*4882a593Smuzhiyun 	static const struct ata_port_info info = {
239*4882a593Smuzhiyun 		.flags		= ATA_FLAG_SLAVE_POSS,
240*4882a593Smuzhiyun 		.pio_mask	= ATA_PIO4,
241*4882a593Smuzhiyun 		.mwdma_mask	= ATA_MWDMA12_ONLY,
242*4882a593Smuzhiyun 		.port_ops	= &oldpiix_pata_ops,
243*4882a593Smuzhiyun 	};
244*4882a593Smuzhiyun 	const struct ata_port_info *ppi[] = { &info, NULL };
245*4882a593Smuzhiyun 
246*4882a593Smuzhiyun 	ata_print_version_once(&pdev->dev, DRV_VERSION);
247*4882a593Smuzhiyun 
248*4882a593Smuzhiyun 	return ata_pci_bmdma_init_one(pdev, ppi, &oldpiix_sht, NULL, 0);
249*4882a593Smuzhiyun }
250*4882a593Smuzhiyun 
251*4882a593Smuzhiyun static const struct pci_device_id oldpiix_pci_tbl[] = {
252*4882a593Smuzhiyun 	{ PCI_VDEVICE(INTEL, 0x1230), },
253*4882a593Smuzhiyun 
254*4882a593Smuzhiyun 	{ }	/* terminate list */
255*4882a593Smuzhiyun };
256*4882a593Smuzhiyun 
257*4882a593Smuzhiyun static struct pci_driver oldpiix_pci_driver = {
258*4882a593Smuzhiyun 	.name			= DRV_NAME,
259*4882a593Smuzhiyun 	.id_table		= oldpiix_pci_tbl,
260*4882a593Smuzhiyun 	.probe			= oldpiix_init_one,
261*4882a593Smuzhiyun 	.remove			= ata_pci_remove_one,
262*4882a593Smuzhiyun #ifdef CONFIG_PM_SLEEP
263*4882a593Smuzhiyun 	.suspend		= ata_pci_device_suspend,
264*4882a593Smuzhiyun 	.resume			= ata_pci_device_resume,
265*4882a593Smuzhiyun #endif
266*4882a593Smuzhiyun };
267*4882a593Smuzhiyun 
268*4882a593Smuzhiyun module_pci_driver(oldpiix_pci_driver);
269*4882a593Smuzhiyun 
270*4882a593Smuzhiyun MODULE_AUTHOR("Alan Cox");
271*4882a593Smuzhiyun MODULE_DESCRIPTION("SCSI low-level driver for early PIIX series controllers");
272*4882a593Smuzhiyun MODULE_LICENSE("GPL");
273*4882a593Smuzhiyun MODULE_DEVICE_TABLE(pci, oldpiix_pci_tbl);
274*4882a593Smuzhiyun MODULE_VERSION(DRV_VERSION);
275