xref: /OK3568_Linux_fs/kernel/drivers/ata/pata_ns87415.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  *    pata_ns87415.c - NS87415 (and PARISC SUPERIO 87560) PATA
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  *	(C) 2005 Red Hat <alan@lxorguk.ukuu.org.uk>
6*4882a593Smuzhiyun  *
7*4882a593Smuzhiyun  *    This is a fairly generic MWDMA controller. It has some limitations
8*4882a593Smuzhiyun  *    as it requires timing reloads on PIO/DMA transitions but it is otherwise
9*4882a593Smuzhiyun  *    fairly well designed.
10*4882a593Smuzhiyun  *
11*4882a593Smuzhiyun  *    This driver assumes the firmware has left the chip in a valid ST506
12*4882a593Smuzhiyun  *    compliant state, either legacy IRQ 14/15 or native INTA shared. You
13*4882a593Smuzhiyun  *    may need to add platform code if your system fails to do this.
14*4882a593Smuzhiyun  *
15*4882a593Smuzhiyun  *    The same cell appears in the 87560 controller used by some PARISC
16*4882a593Smuzhiyun  *    systems. This has its own special mountain of errata.
17*4882a593Smuzhiyun  *
18*4882a593Smuzhiyun  *    TODO:
19*4882a593Smuzhiyun  *	Get someone to test on SPARC
20*4882a593Smuzhiyun  *	Implement lazy pio/dma switching for better performance
21*4882a593Smuzhiyun  *	8bit shared timing.
22*4882a593Smuzhiyun  *	See if we need to kill the FIFO for ATAPI
23*4882a593Smuzhiyun  */
24*4882a593Smuzhiyun 
25*4882a593Smuzhiyun #include <linux/kernel.h>
26*4882a593Smuzhiyun #include <linux/module.h>
27*4882a593Smuzhiyun #include <linux/pci.h>
28*4882a593Smuzhiyun #include <linux/blkdev.h>
29*4882a593Smuzhiyun #include <linux/delay.h>
30*4882a593Smuzhiyun #include <linux/device.h>
31*4882a593Smuzhiyun #include <scsi/scsi_host.h>
32*4882a593Smuzhiyun #include <linux/libata.h>
33*4882a593Smuzhiyun #include <linux/ata.h>
34*4882a593Smuzhiyun 
35*4882a593Smuzhiyun #define DRV_NAME	"pata_ns87415"
36*4882a593Smuzhiyun #define DRV_VERSION	"0.0.1"
37*4882a593Smuzhiyun 
38*4882a593Smuzhiyun /**
39*4882a593Smuzhiyun  *	ns87415_set_mode - Initialize host controller mode timings
40*4882a593Smuzhiyun  *	@ap: Port whose timings we are configuring
41*4882a593Smuzhiyun  *	@adev: Device whose timings we are configuring
42*4882a593Smuzhiyun  *	@mode: Mode to set
43*4882a593Smuzhiyun  *
44*4882a593Smuzhiyun  *	Program the mode registers for this controller, channel and
45*4882a593Smuzhiyun  *	device. Because the chip is quite an old design we have to do this
46*4882a593Smuzhiyun  *	for PIO/DMA switches.
47*4882a593Smuzhiyun  *
48*4882a593Smuzhiyun  *	LOCKING:
49*4882a593Smuzhiyun  *	None (inherited from caller).
50*4882a593Smuzhiyun  */
51*4882a593Smuzhiyun 
ns87415_set_mode(struct ata_port * ap,struct ata_device * adev,u8 mode)52*4882a593Smuzhiyun static void ns87415_set_mode(struct ata_port *ap, struct ata_device *adev, u8 mode)
53*4882a593Smuzhiyun {
54*4882a593Smuzhiyun 	struct pci_dev *dev	= to_pci_dev(ap->host->dev);
55*4882a593Smuzhiyun 	int unit		= 2 * ap->port_no + adev->devno;
56*4882a593Smuzhiyun 	int timing		= 0x44 + 2 * unit;
57*4882a593Smuzhiyun 	unsigned long T		= 1000000000 / 33333;	/* PCI clocks */
58*4882a593Smuzhiyun 	struct ata_timing t;
59*4882a593Smuzhiyun 	u16 clocking;
60*4882a593Smuzhiyun 	u8 iordy;
61*4882a593Smuzhiyun 	u8 status;
62*4882a593Smuzhiyun 
63*4882a593Smuzhiyun 	/* Timing register format is 17 - low nybble read timing with
64*4882a593Smuzhiyun 	   the high nybble being 16 - x for recovery time in PCI clocks */
65*4882a593Smuzhiyun 
66*4882a593Smuzhiyun 	ata_timing_compute(adev, adev->pio_mode, &t, T, 0);
67*4882a593Smuzhiyun 
68*4882a593Smuzhiyun 	clocking = 17 - clamp_val(t.active, 2, 17);
69*4882a593Smuzhiyun 	clocking |= (16 - clamp_val(t.recover, 1, 16)) << 4;
70*4882a593Smuzhiyun  	/* Use the same timing for read and write bytes */
71*4882a593Smuzhiyun 	clocking |= (clocking << 8);
72*4882a593Smuzhiyun 	pci_write_config_word(dev, timing, clocking);
73*4882a593Smuzhiyun 
74*4882a593Smuzhiyun 	/* Set the IORDY enable versus DMA enable on or off properly */
75*4882a593Smuzhiyun 	pci_read_config_byte(dev, 0x42, &iordy);
76*4882a593Smuzhiyun 	iordy &= ~(1 << (4 + unit));
77*4882a593Smuzhiyun 	if (mode >= XFER_MW_DMA_0 || !ata_pio_need_iordy(adev))
78*4882a593Smuzhiyun 		iordy |= (1 << (4 + unit));
79*4882a593Smuzhiyun 
80*4882a593Smuzhiyun 	/* Paranoia: We shouldn't ever get here with busy write buffers
81*4882a593Smuzhiyun 	   but if so wait */
82*4882a593Smuzhiyun 
83*4882a593Smuzhiyun 	pci_read_config_byte(dev, 0x43, &status);
84*4882a593Smuzhiyun 	while (status & 0x03) {
85*4882a593Smuzhiyun 		udelay(1);
86*4882a593Smuzhiyun 		pci_read_config_byte(dev, 0x43, &status);
87*4882a593Smuzhiyun 	}
88*4882a593Smuzhiyun 	/* Flip the IORDY/DMA bits now we are sure the write buffers are
89*4882a593Smuzhiyun 	   clear */
90*4882a593Smuzhiyun 	pci_write_config_byte(dev, 0x42, iordy);
91*4882a593Smuzhiyun 
92*4882a593Smuzhiyun 	/* TODO: Set byte 54 command timing to the best 8bit
93*4882a593Smuzhiyun 	   mode shared by all four devices */
94*4882a593Smuzhiyun }
95*4882a593Smuzhiyun 
96*4882a593Smuzhiyun /**
97*4882a593Smuzhiyun  *	ns87415_set_piomode - Initialize host controller PATA PIO timings
98*4882a593Smuzhiyun  *	@ap: Port whose timings we are configuring
99*4882a593Smuzhiyun  *	@adev: Device to program
100*4882a593Smuzhiyun  *
101*4882a593Smuzhiyun  *	Set PIO mode for device, in host controller PCI config space.
102*4882a593Smuzhiyun  *
103*4882a593Smuzhiyun  *	LOCKING:
104*4882a593Smuzhiyun  *	None (inherited from caller).
105*4882a593Smuzhiyun  */
106*4882a593Smuzhiyun 
ns87415_set_piomode(struct ata_port * ap,struct ata_device * adev)107*4882a593Smuzhiyun static void ns87415_set_piomode(struct ata_port *ap, struct ata_device *adev)
108*4882a593Smuzhiyun {
109*4882a593Smuzhiyun 	ns87415_set_mode(ap, adev, adev->pio_mode);
110*4882a593Smuzhiyun }
111*4882a593Smuzhiyun 
112*4882a593Smuzhiyun /**
113*4882a593Smuzhiyun  *	ns87415_bmdma_setup		-	Set up DMA
114*4882a593Smuzhiyun  *	@qc: Command block
115*4882a593Smuzhiyun  *
116*4882a593Smuzhiyun  *	Set up for bus masterng DMA. We have to do this ourselves
117*4882a593Smuzhiyun  *	rather than use the helper due to a chip erratum
118*4882a593Smuzhiyun  */
119*4882a593Smuzhiyun 
ns87415_bmdma_setup(struct ata_queued_cmd * qc)120*4882a593Smuzhiyun static void ns87415_bmdma_setup(struct ata_queued_cmd *qc)
121*4882a593Smuzhiyun {
122*4882a593Smuzhiyun 	struct ata_port *ap = qc->ap;
123*4882a593Smuzhiyun 	unsigned int rw = (qc->tf.flags & ATA_TFLAG_WRITE);
124*4882a593Smuzhiyun 	u8 dmactl;
125*4882a593Smuzhiyun 
126*4882a593Smuzhiyun 	/* load PRD table addr. */
127*4882a593Smuzhiyun 	mb();	/* make sure PRD table writes are visible to controller */
128*4882a593Smuzhiyun 	iowrite32(ap->bmdma_prd_dma, ap->ioaddr.bmdma_addr + ATA_DMA_TABLE_OFS);
129*4882a593Smuzhiyun 
130*4882a593Smuzhiyun 	/* specify data direction, triple-check start bit is clear */
131*4882a593Smuzhiyun 	dmactl = ioread8(ap->ioaddr.bmdma_addr + ATA_DMA_CMD);
132*4882a593Smuzhiyun 	dmactl &= ~(ATA_DMA_WR | ATA_DMA_START);
133*4882a593Smuzhiyun 	/* Due to an erratum we need to write these bits to the wrong
134*4882a593Smuzhiyun 	   place - which does save us an I/O bizarrely */
135*4882a593Smuzhiyun 	dmactl |= ATA_DMA_INTR | ATA_DMA_ERR;
136*4882a593Smuzhiyun 	if (!rw)
137*4882a593Smuzhiyun 		dmactl |= ATA_DMA_WR;
138*4882a593Smuzhiyun 	iowrite8(dmactl, ap->ioaddr.bmdma_addr + ATA_DMA_CMD);
139*4882a593Smuzhiyun 	/* issue r/w command */
140*4882a593Smuzhiyun 	ap->ops->sff_exec_command(ap, &qc->tf);
141*4882a593Smuzhiyun }
142*4882a593Smuzhiyun 
143*4882a593Smuzhiyun /**
144*4882a593Smuzhiyun  *	ns87415_bmdma_start		-	Begin DMA transfer
145*4882a593Smuzhiyun  *	@qc: Command block
146*4882a593Smuzhiyun  *
147*4882a593Smuzhiyun  *	Switch the timings for the chip and set up for a DMA transfer
148*4882a593Smuzhiyun  *	before the DMA burst begins.
149*4882a593Smuzhiyun  *
150*4882a593Smuzhiyun  *	FIXME: We should do lazy switching on bmdma_start versus
151*4882a593Smuzhiyun  *	ata_pio_data_xfer for better performance.
152*4882a593Smuzhiyun  */
153*4882a593Smuzhiyun 
ns87415_bmdma_start(struct ata_queued_cmd * qc)154*4882a593Smuzhiyun static void ns87415_bmdma_start(struct ata_queued_cmd *qc)
155*4882a593Smuzhiyun {
156*4882a593Smuzhiyun 	ns87415_set_mode(qc->ap, qc->dev, qc->dev->dma_mode);
157*4882a593Smuzhiyun 	ata_bmdma_start(qc);
158*4882a593Smuzhiyun }
159*4882a593Smuzhiyun 
160*4882a593Smuzhiyun /**
161*4882a593Smuzhiyun  *	ns87415_bmdma_stop		-	End DMA transfer
162*4882a593Smuzhiyun  *	@qc: Command block
163*4882a593Smuzhiyun  *
164*4882a593Smuzhiyun  *	End DMA mode and switch the controller back into PIO mode
165*4882a593Smuzhiyun  */
166*4882a593Smuzhiyun 
ns87415_bmdma_stop(struct ata_queued_cmd * qc)167*4882a593Smuzhiyun static void ns87415_bmdma_stop(struct ata_queued_cmd *qc)
168*4882a593Smuzhiyun {
169*4882a593Smuzhiyun 	ata_bmdma_stop(qc);
170*4882a593Smuzhiyun 	ns87415_set_mode(qc->ap, qc->dev, qc->dev->pio_mode);
171*4882a593Smuzhiyun }
172*4882a593Smuzhiyun 
173*4882a593Smuzhiyun /**
174*4882a593Smuzhiyun  *	ns87415_irq_clear		-	Clear interrupt
175*4882a593Smuzhiyun  *	@ap: Channel to clear
176*4882a593Smuzhiyun  *
177*4882a593Smuzhiyun  *	Erratum: Due to a chip bug regisers 02 and 0A bit 1 and 2 (the
178*4882a593Smuzhiyun  *	error bits) are reset by writing to register 00 or 08.
179*4882a593Smuzhiyun  */
180*4882a593Smuzhiyun 
ns87415_irq_clear(struct ata_port * ap)181*4882a593Smuzhiyun static void ns87415_irq_clear(struct ata_port *ap)
182*4882a593Smuzhiyun {
183*4882a593Smuzhiyun 	void __iomem *mmio = ap->ioaddr.bmdma_addr;
184*4882a593Smuzhiyun 
185*4882a593Smuzhiyun 	if (!mmio)
186*4882a593Smuzhiyun 		return;
187*4882a593Smuzhiyun 	iowrite8((ioread8(mmio + ATA_DMA_CMD) | ATA_DMA_INTR | ATA_DMA_ERR),
188*4882a593Smuzhiyun 			mmio + ATA_DMA_CMD);
189*4882a593Smuzhiyun }
190*4882a593Smuzhiyun 
191*4882a593Smuzhiyun /**
192*4882a593Smuzhiyun  *	ns87415_check_atapi_dma		-	ATAPI DMA filter
193*4882a593Smuzhiyun  *	@qc: Command block
194*4882a593Smuzhiyun  *
195*4882a593Smuzhiyun  *	Disable ATAPI DMA (for now). We may be able to do DMA if we
196*4882a593Smuzhiyun  *	kill the prefetching. This isn't clear.
197*4882a593Smuzhiyun  */
198*4882a593Smuzhiyun 
ns87415_check_atapi_dma(struct ata_queued_cmd * qc)199*4882a593Smuzhiyun static int ns87415_check_atapi_dma(struct ata_queued_cmd *qc)
200*4882a593Smuzhiyun {
201*4882a593Smuzhiyun 	return -EOPNOTSUPP;
202*4882a593Smuzhiyun }
203*4882a593Smuzhiyun 
204*4882a593Smuzhiyun #if defined(CONFIG_SUPERIO)
205*4882a593Smuzhiyun 
206*4882a593Smuzhiyun /* SUPERIO 87560 is a PoS chip that NatSem denies exists.
207*4882a593Smuzhiyun  * Unfortunately, it's built-in on all Astro-based PA-RISC workstations
208*4882a593Smuzhiyun  * which use the integrated NS87514 cell for CD-ROM support.
209*4882a593Smuzhiyun  * i.e we have to support for CD-ROM installs.
210*4882a593Smuzhiyun  * See drivers/parisc/superio.c for more gory details.
211*4882a593Smuzhiyun  *
212*4882a593Smuzhiyun  * Workarounds taken from drivers/ide/pci/ns87415.c
213*4882a593Smuzhiyun  */
214*4882a593Smuzhiyun 
215*4882a593Smuzhiyun #include <asm/superio.h>
216*4882a593Smuzhiyun 
217*4882a593Smuzhiyun #define SUPERIO_IDE_MAX_RETRIES 25
218*4882a593Smuzhiyun 
219*4882a593Smuzhiyun /**
220*4882a593Smuzhiyun  *	ns87560_read_buggy	-	workaround buggy Super I/O chip
221*4882a593Smuzhiyun  *	@port: Port to read
222*4882a593Smuzhiyun  *
223*4882a593Smuzhiyun  *	Work around chipset problems in the 87560 SuperIO chip
224*4882a593Smuzhiyun  */
225*4882a593Smuzhiyun 
ns87560_read_buggy(void __iomem * port)226*4882a593Smuzhiyun static u8 ns87560_read_buggy(void __iomem *port)
227*4882a593Smuzhiyun {
228*4882a593Smuzhiyun 	u8 tmp;
229*4882a593Smuzhiyun 	int retries = SUPERIO_IDE_MAX_RETRIES;
230*4882a593Smuzhiyun 	do {
231*4882a593Smuzhiyun 		tmp = ioread8(port);
232*4882a593Smuzhiyun 		if (tmp != 0)
233*4882a593Smuzhiyun 			return tmp;
234*4882a593Smuzhiyun 		udelay(50);
235*4882a593Smuzhiyun 	} while(retries-- > 0);
236*4882a593Smuzhiyun 	return tmp;
237*4882a593Smuzhiyun }
238*4882a593Smuzhiyun 
239*4882a593Smuzhiyun /**
240*4882a593Smuzhiyun  *	ns87560_check_status
241*4882a593Smuzhiyun  *	@ap: channel to check
242*4882a593Smuzhiyun  *
243*4882a593Smuzhiyun  *	Return the status of the channel working around the
244*4882a593Smuzhiyun  *	87560 flaws.
245*4882a593Smuzhiyun  */
246*4882a593Smuzhiyun 
ns87560_check_status(struct ata_port * ap)247*4882a593Smuzhiyun static u8 ns87560_check_status(struct ata_port *ap)
248*4882a593Smuzhiyun {
249*4882a593Smuzhiyun 	return ns87560_read_buggy(ap->ioaddr.status_addr);
250*4882a593Smuzhiyun }
251*4882a593Smuzhiyun 
252*4882a593Smuzhiyun /**
253*4882a593Smuzhiyun  *	ns87560_tf_read - input device's ATA taskfile shadow registers
254*4882a593Smuzhiyun  *	@ap: Port from which input is read
255*4882a593Smuzhiyun  *	@tf: ATA taskfile register set for storing input
256*4882a593Smuzhiyun  *
257*4882a593Smuzhiyun  *	Reads ATA taskfile registers for currently-selected device
258*4882a593Smuzhiyun  *	into @tf. Work around the 87560 bugs.
259*4882a593Smuzhiyun  *
260*4882a593Smuzhiyun  *	LOCKING:
261*4882a593Smuzhiyun  *	Inherited from caller.
262*4882a593Smuzhiyun  */
ns87560_tf_read(struct ata_port * ap,struct ata_taskfile * tf)263*4882a593Smuzhiyun void ns87560_tf_read(struct ata_port *ap, struct ata_taskfile *tf)
264*4882a593Smuzhiyun {
265*4882a593Smuzhiyun 	struct ata_ioports *ioaddr = &ap->ioaddr;
266*4882a593Smuzhiyun 
267*4882a593Smuzhiyun 	tf->command = ns87560_check_status(ap);
268*4882a593Smuzhiyun 	tf->feature = ioread8(ioaddr->error_addr);
269*4882a593Smuzhiyun 	tf->nsect = ioread8(ioaddr->nsect_addr);
270*4882a593Smuzhiyun 	tf->lbal = ioread8(ioaddr->lbal_addr);
271*4882a593Smuzhiyun 	tf->lbam = ioread8(ioaddr->lbam_addr);
272*4882a593Smuzhiyun 	tf->lbah = ioread8(ioaddr->lbah_addr);
273*4882a593Smuzhiyun 	tf->device = ns87560_read_buggy(ioaddr->device_addr);
274*4882a593Smuzhiyun 
275*4882a593Smuzhiyun 	if (tf->flags & ATA_TFLAG_LBA48) {
276*4882a593Smuzhiyun 		iowrite8(tf->ctl | ATA_HOB, ioaddr->ctl_addr);
277*4882a593Smuzhiyun 		tf->hob_feature = ioread8(ioaddr->error_addr);
278*4882a593Smuzhiyun 		tf->hob_nsect = ioread8(ioaddr->nsect_addr);
279*4882a593Smuzhiyun 		tf->hob_lbal = ioread8(ioaddr->lbal_addr);
280*4882a593Smuzhiyun 		tf->hob_lbam = ioread8(ioaddr->lbam_addr);
281*4882a593Smuzhiyun 		tf->hob_lbah = ioread8(ioaddr->lbah_addr);
282*4882a593Smuzhiyun 		iowrite8(tf->ctl, ioaddr->ctl_addr);
283*4882a593Smuzhiyun 		ap->last_ctl = tf->ctl;
284*4882a593Smuzhiyun 	}
285*4882a593Smuzhiyun }
286*4882a593Smuzhiyun 
287*4882a593Smuzhiyun /**
288*4882a593Smuzhiyun  *	ns87560_bmdma_status
289*4882a593Smuzhiyun  *	@ap: channel to check
290*4882a593Smuzhiyun  *
291*4882a593Smuzhiyun  *	Return the DMA status of the channel working around the
292*4882a593Smuzhiyun  *	87560 flaws.
293*4882a593Smuzhiyun  */
294*4882a593Smuzhiyun 
ns87560_bmdma_status(struct ata_port * ap)295*4882a593Smuzhiyun static u8 ns87560_bmdma_status(struct ata_port *ap)
296*4882a593Smuzhiyun {
297*4882a593Smuzhiyun 	return ns87560_read_buggy(ap->ioaddr.bmdma_addr + ATA_DMA_STATUS);
298*4882a593Smuzhiyun }
299*4882a593Smuzhiyun #endif		/* 87560 SuperIO Support */
300*4882a593Smuzhiyun 
301*4882a593Smuzhiyun static struct ata_port_operations ns87415_pata_ops = {
302*4882a593Smuzhiyun 	.inherits		= &ata_bmdma_port_ops,
303*4882a593Smuzhiyun 
304*4882a593Smuzhiyun 	.check_atapi_dma	= ns87415_check_atapi_dma,
305*4882a593Smuzhiyun 	.bmdma_setup		= ns87415_bmdma_setup,
306*4882a593Smuzhiyun 	.bmdma_start		= ns87415_bmdma_start,
307*4882a593Smuzhiyun 	.bmdma_stop		= ns87415_bmdma_stop,
308*4882a593Smuzhiyun 	.sff_irq_clear		= ns87415_irq_clear,
309*4882a593Smuzhiyun 
310*4882a593Smuzhiyun 	.cable_detect		= ata_cable_40wire,
311*4882a593Smuzhiyun 	.set_piomode		= ns87415_set_piomode,
312*4882a593Smuzhiyun };
313*4882a593Smuzhiyun 
314*4882a593Smuzhiyun #if defined(CONFIG_SUPERIO)
315*4882a593Smuzhiyun static struct ata_port_operations ns87560_pata_ops = {
316*4882a593Smuzhiyun 	.inherits		= &ns87415_pata_ops,
317*4882a593Smuzhiyun 	.sff_tf_read		= ns87560_tf_read,
318*4882a593Smuzhiyun 	.sff_check_status	= ns87560_check_status,
319*4882a593Smuzhiyun 	.bmdma_status		= ns87560_bmdma_status,
320*4882a593Smuzhiyun };
321*4882a593Smuzhiyun #endif
322*4882a593Smuzhiyun 
323*4882a593Smuzhiyun static struct scsi_host_template ns87415_sht = {
324*4882a593Smuzhiyun 	ATA_BMDMA_SHT(DRV_NAME),
325*4882a593Smuzhiyun };
326*4882a593Smuzhiyun 
ns87415_fixup(struct pci_dev * pdev)327*4882a593Smuzhiyun static void ns87415_fixup(struct pci_dev *pdev)
328*4882a593Smuzhiyun {
329*4882a593Smuzhiyun 	/* Select 512 byte sectors */
330*4882a593Smuzhiyun 	pci_write_config_byte(pdev, 0x55, 0xEE);
331*4882a593Smuzhiyun 	/* Select PIO0 8bit clocking */
332*4882a593Smuzhiyun 	pci_write_config_byte(pdev, 0x54, 0xB7);
333*4882a593Smuzhiyun }
334*4882a593Smuzhiyun 
335*4882a593Smuzhiyun /**
336*4882a593Smuzhiyun  *	ns87415_init_one - Register 87415 ATA PCI device with kernel services
337*4882a593Smuzhiyun  *	@pdev: PCI device to register
338*4882a593Smuzhiyun  *	@ent: Entry in ns87415_pci_tbl matching with @pdev
339*4882a593Smuzhiyun  *
340*4882a593Smuzhiyun  *	Called from kernel PCI layer.  We probe for combined mode (sigh),
341*4882a593Smuzhiyun  *	and then hand over control to libata, for it to do the rest.
342*4882a593Smuzhiyun  *
343*4882a593Smuzhiyun  *	LOCKING:
344*4882a593Smuzhiyun  *	Inherited from PCI layer (may sleep).
345*4882a593Smuzhiyun  *
346*4882a593Smuzhiyun  *	RETURNS:
347*4882a593Smuzhiyun  *	Zero on success, or -ERRNO value.
348*4882a593Smuzhiyun  */
349*4882a593Smuzhiyun 
ns87415_init_one(struct pci_dev * pdev,const struct pci_device_id * ent)350*4882a593Smuzhiyun static int ns87415_init_one (struct pci_dev *pdev, const struct pci_device_id *ent)
351*4882a593Smuzhiyun {
352*4882a593Smuzhiyun 	static const struct ata_port_info info = {
353*4882a593Smuzhiyun 		.flags		= ATA_FLAG_SLAVE_POSS,
354*4882a593Smuzhiyun 		.pio_mask	= ATA_PIO4,
355*4882a593Smuzhiyun 		.mwdma_mask	= ATA_MWDMA2,
356*4882a593Smuzhiyun 		.port_ops	= &ns87415_pata_ops,
357*4882a593Smuzhiyun 	};
358*4882a593Smuzhiyun 	const struct ata_port_info *ppi[] = { &info, NULL };
359*4882a593Smuzhiyun 	int rc;
360*4882a593Smuzhiyun #if defined(CONFIG_SUPERIO)
361*4882a593Smuzhiyun 	static const struct ata_port_info info87560 = {
362*4882a593Smuzhiyun 		.flags		= ATA_FLAG_SLAVE_POSS,
363*4882a593Smuzhiyun 		.pio_mask	= ATA_PIO4,
364*4882a593Smuzhiyun 		.mwdma_mask	= ATA_MWDMA2,
365*4882a593Smuzhiyun 		.port_ops	= &ns87560_pata_ops,
366*4882a593Smuzhiyun 	};
367*4882a593Smuzhiyun 
368*4882a593Smuzhiyun 	if (PCI_SLOT(pdev->devfn) == 0x0E)
369*4882a593Smuzhiyun 		ppi[0] = &info87560;
370*4882a593Smuzhiyun #endif
371*4882a593Smuzhiyun 	ata_print_version_once(&pdev->dev, DRV_VERSION);
372*4882a593Smuzhiyun 
373*4882a593Smuzhiyun 	rc = pcim_enable_device(pdev);
374*4882a593Smuzhiyun 	if (rc)
375*4882a593Smuzhiyun 		return rc;
376*4882a593Smuzhiyun 
377*4882a593Smuzhiyun 	ns87415_fixup(pdev);
378*4882a593Smuzhiyun 
379*4882a593Smuzhiyun 	return ata_pci_bmdma_init_one(pdev, ppi, &ns87415_sht, NULL, 0);
380*4882a593Smuzhiyun }
381*4882a593Smuzhiyun 
382*4882a593Smuzhiyun static const struct pci_device_id ns87415_pci_tbl[] = {
383*4882a593Smuzhiyun 	{ PCI_VDEVICE(NS, PCI_DEVICE_ID_NS_87415), },
384*4882a593Smuzhiyun 
385*4882a593Smuzhiyun 	{ }	/* terminate list */
386*4882a593Smuzhiyun };
387*4882a593Smuzhiyun 
388*4882a593Smuzhiyun #ifdef CONFIG_PM_SLEEP
ns87415_reinit_one(struct pci_dev * pdev)389*4882a593Smuzhiyun static int ns87415_reinit_one(struct pci_dev *pdev)
390*4882a593Smuzhiyun {
391*4882a593Smuzhiyun 	struct ata_host *host = pci_get_drvdata(pdev);
392*4882a593Smuzhiyun 	int rc;
393*4882a593Smuzhiyun 
394*4882a593Smuzhiyun 	rc = ata_pci_device_do_resume(pdev);
395*4882a593Smuzhiyun 	if (rc)
396*4882a593Smuzhiyun 		return rc;
397*4882a593Smuzhiyun 
398*4882a593Smuzhiyun 	ns87415_fixup(pdev);
399*4882a593Smuzhiyun 
400*4882a593Smuzhiyun 	ata_host_resume(host);
401*4882a593Smuzhiyun 	return 0;
402*4882a593Smuzhiyun }
403*4882a593Smuzhiyun #endif
404*4882a593Smuzhiyun 
405*4882a593Smuzhiyun static struct pci_driver ns87415_pci_driver = {
406*4882a593Smuzhiyun 	.name			= DRV_NAME,
407*4882a593Smuzhiyun 	.id_table		= ns87415_pci_tbl,
408*4882a593Smuzhiyun 	.probe			= ns87415_init_one,
409*4882a593Smuzhiyun 	.remove			= ata_pci_remove_one,
410*4882a593Smuzhiyun #ifdef CONFIG_PM_SLEEP
411*4882a593Smuzhiyun 	.suspend		= ata_pci_device_suspend,
412*4882a593Smuzhiyun 	.resume			= ns87415_reinit_one,
413*4882a593Smuzhiyun #endif
414*4882a593Smuzhiyun };
415*4882a593Smuzhiyun 
416*4882a593Smuzhiyun module_pci_driver(ns87415_pci_driver);
417*4882a593Smuzhiyun 
418*4882a593Smuzhiyun MODULE_AUTHOR("Alan Cox");
419*4882a593Smuzhiyun MODULE_DESCRIPTION("ATA low-level driver for NS87415 controllers");
420*4882a593Smuzhiyun MODULE_LICENSE("GPL");
421*4882a593Smuzhiyun MODULE_DEVICE_TABLE(pci, ns87415_pci_tbl);
422*4882a593Smuzhiyun MODULE_VERSION(DRV_VERSION);
423