1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * drivers/ata/pata_mpc52xx.c
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * libata driver for the Freescale MPC52xx on-chip IDE interface
5*4882a593Smuzhiyun *
6*4882a593Smuzhiyun * Copyright (C) 2006 Sylvain Munaut <tnt@246tNt.com>
7*4882a593Smuzhiyun * Copyright (C) 2003 Mipsys - Benjamin Herrenschmidt
8*4882a593Smuzhiyun *
9*4882a593Smuzhiyun * UDMA support based on patches by Freescale (Bernard Kuhn, John Rigby),
10*4882a593Smuzhiyun * Domen Puncer and Tim Yamin.
11*4882a593Smuzhiyun *
12*4882a593Smuzhiyun * This file is licensed under the terms of the GNU General Public License
13*4882a593Smuzhiyun * version 2. This program is licensed "as is" without any warranty of any
14*4882a593Smuzhiyun * kind, whether express or implied.
15*4882a593Smuzhiyun */
16*4882a593Smuzhiyun
17*4882a593Smuzhiyun #include <linux/kernel.h>
18*4882a593Smuzhiyun #include <linux/module.h>
19*4882a593Smuzhiyun #include <linux/gfp.h>
20*4882a593Smuzhiyun #include <linux/delay.h>
21*4882a593Smuzhiyun #include <linux/libata.h>
22*4882a593Smuzhiyun #include <linux/of_platform.h>
23*4882a593Smuzhiyun #include <linux/types.h>
24*4882a593Smuzhiyun
25*4882a593Smuzhiyun #include <asm/cacheflush.h>
26*4882a593Smuzhiyun #include <asm/prom.h>
27*4882a593Smuzhiyun #include <asm/mpc52xx.h>
28*4882a593Smuzhiyun
29*4882a593Smuzhiyun #include <linux/fsl/bestcomm/bestcomm.h>
30*4882a593Smuzhiyun #include <linux/fsl/bestcomm/bestcomm_priv.h>
31*4882a593Smuzhiyun #include <linux/fsl/bestcomm/ata.h>
32*4882a593Smuzhiyun
33*4882a593Smuzhiyun #define DRV_NAME "mpc52xx_ata"
34*4882a593Smuzhiyun
35*4882a593Smuzhiyun /* Private structures used by the driver */
36*4882a593Smuzhiyun struct mpc52xx_ata_timings {
37*4882a593Smuzhiyun u32 pio1;
38*4882a593Smuzhiyun u32 pio2;
39*4882a593Smuzhiyun u32 mdma1;
40*4882a593Smuzhiyun u32 mdma2;
41*4882a593Smuzhiyun u32 udma1;
42*4882a593Smuzhiyun u32 udma2;
43*4882a593Smuzhiyun u32 udma3;
44*4882a593Smuzhiyun u32 udma4;
45*4882a593Smuzhiyun u32 udma5;
46*4882a593Smuzhiyun int using_udma;
47*4882a593Smuzhiyun };
48*4882a593Smuzhiyun
49*4882a593Smuzhiyun struct mpc52xx_ata_priv {
50*4882a593Smuzhiyun unsigned int ipb_period;
51*4882a593Smuzhiyun struct mpc52xx_ata __iomem *ata_regs;
52*4882a593Smuzhiyun phys_addr_t ata_regs_pa;
53*4882a593Smuzhiyun int ata_irq;
54*4882a593Smuzhiyun struct mpc52xx_ata_timings timings[2];
55*4882a593Smuzhiyun int csel;
56*4882a593Smuzhiyun
57*4882a593Smuzhiyun /* DMA */
58*4882a593Smuzhiyun struct bcom_task *dmatsk;
59*4882a593Smuzhiyun const struct udmaspec *udmaspec;
60*4882a593Smuzhiyun const struct mdmaspec *mdmaspec;
61*4882a593Smuzhiyun int mpc52xx_ata_dma_last_write;
62*4882a593Smuzhiyun int waiting_for_dma;
63*4882a593Smuzhiyun };
64*4882a593Smuzhiyun
65*4882a593Smuzhiyun
66*4882a593Smuzhiyun /* ATAPI-4 PIO specs (in ns) */
67*4882a593Smuzhiyun static const u16 ataspec_t0[5] = {600, 383, 240, 180, 120};
68*4882a593Smuzhiyun static const u16 ataspec_t1[5] = { 70, 50, 30, 30, 25};
69*4882a593Smuzhiyun static const u16 ataspec_t2_8[5] = {290, 290, 290, 80, 70};
70*4882a593Smuzhiyun static const u16 ataspec_t2_16[5] = {165, 125, 100, 80, 70};
71*4882a593Smuzhiyun static const u16 ataspec_t2i[5] = { 0, 0, 0, 70, 25};
72*4882a593Smuzhiyun static const u16 ataspec_t4[5] = { 30, 20, 15, 10, 10};
73*4882a593Smuzhiyun static const u16 ataspec_ta[5] = { 35, 35, 35, 35, 35};
74*4882a593Smuzhiyun
75*4882a593Smuzhiyun #define CALC_CLKCYC(c,v) ((((v)+(c)-1)/(c)))
76*4882a593Smuzhiyun
77*4882a593Smuzhiyun /* ======================================================================== */
78*4882a593Smuzhiyun
79*4882a593Smuzhiyun /* ATAPI-4 MDMA specs (in clocks) */
80*4882a593Smuzhiyun struct mdmaspec {
81*4882a593Smuzhiyun u8 t0M;
82*4882a593Smuzhiyun u8 td;
83*4882a593Smuzhiyun u8 th;
84*4882a593Smuzhiyun u8 tj;
85*4882a593Smuzhiyun u8 tkw;
86*4882a593Smuzhiyun u8 tm;
87*4882a593Smuzhiyun u8 tn;
88*4882a593Smuzhiyun };
89*4882a593Smuzhiyun
90*4882a593Smuzhiyun static const struct mdmaspec mdmaspec66[3] = {
91*4882a593Smuzhiyun { .t0M = 32, .td = 15, .th = 2, .tj = 2, .tkw = 15, .tm = 4, .tn = 1 },
92*4882a593Smuzhiyun { .t0M = 10, .td = 6, .th = 1, .tj = 1, .tkw = 4, .tm = 2, .tn = 1 },
93*4882a593Smuzhiyun { .t0M = 8, .td = 5, .th = 1, .tj = 1, .tkw = 2, .tm = 2, .tn = 1 },
94*4882a593Smuzhiyun };
95*4882a593Smuzhiyun
96*4882a593Smuzhiyun static const struct mdmaspec mdmaspec132[3] = {
97*4882a593Smuzhiyun { .t0M = 64, .td = 29, .th = 3, .tj = 3, .tkw = 29, .tm = 7, .tn = 2 },
98*4882a593Smuzhiyun { .t0M = 20, .td = 11, .th = 2, .tj = 1, .tkw = 7, .tm = 4, .tn = 1 },
99*4882a593Smuzhiyun { .t0M = 16, .td = 10, .th = 2, .tj = 1, .tkw = 4, .tm = 4, .tn = 1 },
100*4882a593Smuzhiyun };
101*4882a593Smuzhiyun
102*4882a593Smuzhiyun /* ATAPI-4 UDMA specs (in clocks) */
103*4882a593Smuzhiyun struct udmaspec {
104*4882a593Smuzhiyun u8 tcyc;
105*4882a593Smuzhiyun u8 t2cyc;
106*4882a593Smuzhiyun u8 tds;
107*4882a593Smuzhiyun u8 tdh;
108*4882a593Smuzhiyun u8 tdvs;
109*4882a593Smuzhiyun u8 tdvh;
110*4882a593Smuzhiyun u8 tfs;
111*4882a593Smuzhiyun u8 tli;
112*4882a593Smuzhiyun u8 tmli;
113*4882a593Smuzhiyun u8 taz;
114*4882a593Smuzhiyun u8 tzah;
115*4882a593Smuzhiyun u8 tenv;
116*4882a593Smuzhiyun u8 tsr;
117*4882a593Smuzhiyun u8 trfs;
118*4882a593Smuzhiyun u8 trp;
119*4882a593Smuzhiyun u8 tack;
120*4882a593Smuzhiyun u8 tss;
121*4882a593Smuzhiyun };
122*4882a593Smuzhiyun
123*4882a593Smuzhiyun static const struct udmaspec udmaspec66[6] = {
124*4882a593Smuzhiyun { .tcyc = 8, .t2cyc = 16, .tds = 1, .tdh = 1, .tdvs = 5, .tdvh = 1,
125*4882a593Smuzhiyun .tfs = 16, .tli = 10, .tmli = 2, .taz = 1, .tzah = 2, .tenv = 2,
126*4882a593Smuzhiyun .tsr = 3, .trfs = 5, .trp = 11, .tack = 2, .tss = 4,
127*4882a593Smuzhiyun },
128*4882a593Smuzhiyun { .tcyc = 5, .t2cyc = 11, .tds = 1, .tdh = 1, .tdvs = 4, .tdvh = 1,
129*4882a593Smuzhiyun .tfs = 14, .tli = 10, .tmli = 2, .taz = 1, .tzah = 2, .tenv = 2,
130*4882a593Smuzhiyun .tsr = 2, .trfs = 5, .trp = 9, .tack = 2, .tss = 4,
131*4882a593Smuzhiyun },
132*4882a593Smuzhiyun { .tcyc = 4, .t2cyc = 8, .tds = 1, .tdh = 1, .tdvs = 3, .tdvh = 1,
133*4882a593Smuzhiyun .tfs = 12, .tli = 10, .tmli = 2, .taz = 1, .tzah = 2, .tenv = 2,
134*4882a593Smuzhiyun .tsr = 2, .trfs = 4, .trp = 7, .tack = 2, .tss = 4,
135*4882a593Smuzhiyun },
136*4882a593Smuzhiyun { .tcyc = 3, .t2cyc = 6, .tds = 1, .tdh = 1, .tdvs = 2, .tdvh = 1,
137*4882a593Smuzhiyun .tfs = 9, .tli = 7, .tmli = 2, .taz = 1, .tzah = 2, .tenv = 2,
138*4882a593Smuzhiyun .tsr = 2, .trfs = 4, .trp = 7, .tack = 2, .tss = 4,
139*4882a593Smuzhiyun },
140*4882a593Smuzhiyun { .tcyc = 2, .t2cyc = 4, .tds = 1, .tdh = 1, .tdvs = 1, .tdvh = 1,
141*4882a593Smuzhiyun .tfs = 8, .tli = 8, .tmli = 2, .taz = 1, .tzah = 2, .tenv = 2,
142*4882a593Smuzhiyun .tsr = 2, .trfs = 4, .trp = 7, .tack = 2, .tss = 4,
143*4882a593Smuzhiyun },
144*4882a593Smuzhiyun { .tcyc = 2, .t2cyc = 2, .tds = 1, .tdh = 1, .tdvs = 1, .tdvh = 1,
145*4882a593Smuzhiyun .tfs = 6, .tli = 5, .tmli = 2, .taz = 1, .tzah = 2, .tenv = 2,
146*4882a593Smuzhiyun .tsr = 2, .trfs = 4, .trp = 6, .tack = 2, .tss = 4,
147*4882a593Smuzhiyun },
148*4882a593Smuzhiyun };
149*4882a593Smuzhiyun
150*4882a593Smuzhiyun static const struct udmaspec udmaspec132[6] = {
151*4882a593Smuzhiyun { .tcyc = 15, .t2cyc = 31, .tds = 2, .tdh = 1, .tdvs = 10, .tdvh = 1,
152*4882a593Smuzhiyun .tfs = 30, .tli = 20, .tmli = 3, .taz = 2, .tzah = 3, .tenv = 3,
153*4882a593Smuzhiyun .tsr = 7, .trfs = 10, .trp = 22, .tack = 3, .tss = 7,
154*4882a593Smuzhiyun },
155*4882a593Smuzhiyun { .tcyc = 10, .t2cyc = 21, .tds = 2, .tdh = 1, .tdvs = 7, .tdvh = 1,
156*4882a593Smuzhiyun .tfs = 27, .tli = 20, .tmli = 3, .taz = 2, .tzah = 3, .tenv = 3,
157*4882a593Smuzhiyun .tsr = 4, .trfs = 10, .trp = 17, .tack = 3, .tss = 7,
158*4882a593Smuzhiyun },
159*4882a593Smuzhiyun { .tcyc = 6, .t2cyc = 12, .tds = 1, .tdh = 1, .tdvs = 5, .tdvh = 1,
160*4882a593Smuzhiyun .tfs = 23, .tli = 20, .tmli = 3, .taz = 2, .tzah = 3, .tenv = 3,
161*4882a593Smuzhiyun .tsr = 3, .trfs = 8, .trp = 14, .tack = 3, .tss = 7,
162*4882a593Smuzhiyun },
163*4882a593Smuzhiyun { .tcyc = 7, .t2cyc = 12, .tds = 1, .tdh = 1, .tdvs = 3, .tdvh = 1,
164*4882a593Smuzhiyun .tfs = 15, .tli = 13, .tmli = 3, .taz = 2, .tzah = 3, .tenv = 3,
165*4882a593Smuzhiyun .tsr = 3, .trfs = 8, .trp = 14, .tack = 3, .tss = 7,
166*4882a593Smuzhiyun },
167*4882a593Smuzhiyun { .tcyc = 2, .t2cyc = 5, .tds = 0, .tdh = 0, .tdvs = 1, .tdvh = 1,
168*4882a593Smuzhiyun .tfs = 16, .tli = 14, .tmli = 2, .taz = 1, .tzah = 2, .tenv = 2,
169*4882a593Smuzhiyun .tsr = 2, .trfs = 7, .trp = 13, .tack = 2, .tss = 6,
170*4882a593Smuzhiyun },
171*4882a593Smuzhiyun { .tcyc = 3, .t2cyc = 6, .tds = 1, .tdh = 1, .tdvs = 1, .tdvh = 1,
172*4882a593Smuzhiyun .tfs = 12, .tli = 10, .tmli = 3, .taz = 2, .tzah = 3, .tenv = 3,
173*4882a593Smuzhiyun .tsr = 3, .trfs = 7, .trp = 12, .tack = 3, .tss = 7,
174*4882a593Smuzhiyun },
175*4882a593Smuzhiyun };
176*4882a593Smuzhiyun
177*4882a593Smuzhiyun /* ======================================================================== */
178*4882a593Smuzhiyun
179*4882a593Smuzhiyun /* Bit definitions inside the registers */
180*4882a593Smuzhiyun #define MPC52xx_ATA_HOSTCONF_SMR 0x80000000UL /* State machine reset */
181*4882a593Smuzhiyun #define MPC52xx_ATA_HOSTCONF_FR 0x40000000UL /* FIFO Reset */
182*4882a593Smuzhiyun #define MPC52xx_ATA_HOSTCONF_IE 0x02000000UL /* Enable interrupt in PIO */
183*4882a593Smuzhiyun #define MPC52xx_ATA_HOSTCONF_IORDY 0x01000000UL /* Drive supports IORDY protocol */
184*4882a593Smuzhiyun
185*4882a593Smuzhiyun #define MPC52xx_ATA_HOSTSTAT_TIP 0x80000000UL /* Transaction in progress */
186*4882a593Smuzhiyun #define MPC52xx_ATA_HOSTSTAT_UREP 0x40000000UL /* UDMA Read Extended Pause */
187*4882a593Smuzhiyun #define MPC52xx_ATA_HOSTSTAT_RERR 0x02000000UL /* Read Error */
188*4882a593Smuzhiyun #define MPC52xx_ATA_HOSTSTAT_WERR 0x01000000UL /* Write Error */
189*4882a593Smuzhiyun
190*4882a593Smuzhiyun #define MPC52xx_ATA_FIFOSTAT_EMPTY 0x01 /* FIFO Empty */
191*4882a593Smuzhiyun #define MPC52xx_ATA_FIFOSTAT_ERROR 0x40 /* FIFO Error */
192*4882a593Smuzhiyun
193*4882a593Smuzhiyun #define MPC52xx_ATA_DMAMODE_WRITE 0x01 /* Write DMA */
194*4882a593Smuzhiyun #define MPC52xx_ATA_DMAMODE_READ 0x02 /* Read DMA */
195*4882a593Smuzhiyun #define MPC52xx_ATA_DMAMODE_UDMA 0x04 /* UDMA enabled */
196*4882a593Smuzhiyun #define MPC52xx_ATA_DMAMODE_IE 0x08 /* Enable drive interrupt to CPU in DMA mode */
197*4882a593Smuzhiyun #define MPC52xx_ATA_DMAMODE_FE 0x10 /* FIFO Flush enable in Rx mode */
198*4882a593Smuzhiyun #define MPC52xx_ATA_DMAMODE_FR 0x20 /* FIFO Reset */
199*4882a593Smuzhiyun #define MPC52xx_ATA_DMAMODE_HUT 0x40 /* Host UDMA burst terminate */
200*4882a593Smuzhiyun
201*4882a593Smuzhiyun #define MAX_DMA_BUFFERS 128
202*4882a593Smuzhiyun #define MAX_DMA_BUFFER_SIZE 0x20000u
203*4882a593Smuzhiyun
204*4882a593Smuzhiyun /* Structure of the hardware registers */
205*4882a593Smuzhiyun struct mpc52xx_ata {
206*4882a593Smuzhiyun
207*4882a593Smuzhiyun /* Host interface registers */
208*4882a593Smuzhiyun u32 config; /* ATA + 0x00 Host configuration */
209*4882a593Smuzhiyun u32 host_status; /* ATA + 0x04 Host controller status */
210*4882a593Smuzhiyun u32 pio1; /* ATA + 0x08 PIO Timing 1 */
211*4882a593Smuzhiyun u32 pio2; /* ATA + 0x0c PIO Timing 2 */
212*4882a593Smuzhiyun u32 mdma1; /* ATA + 0x10 MDMA Timing 1 */
213*4882a593Smuzhiyun u32 mdma2; /* ATA + 0x14 MDMA Timing 2 */
214*4882a593Smuzhiyun u32 udma1; /* ATA + 0x18 UDMA Timing 1 */
215*4882a593Smuzhiyun u32 udma2; /* ATA + 0x1c UDMA Timing 2 */
216*4882a593Smuzhiyun u32 udma3; /* ATA + 0x20 UDMA Timing 3 */
217*4882a593Smuzhiyun u32 udma4; /* ATA + 0x24 UDMA Timing 4 */
218*4882a593Smuzhiyun u32 udma5; /* ATA + 0x28 UDMA Timing 5 */
219*4882a593Smuzhiyun u32 share_cnt; /* ATA + 0x2c ATA share counter */
220*4882a593Smuzhiyun u32 reserved0[3];
221*4882a593Smuzhiyun
222*4882a593Smuzhiyun /* FIFO registers */
223*4882a593Smuzhiyun u32 fifo_data; /* ATA + 0x3c */
224*4882a593Smuzhiyun u8 fifo_status_frame; /* ATA + 0x40 */
225*4882a593Smuzhiyun u8 fifo_status; /* ATA + 0x41 */
226*4882a593Smuzhiyun u16 reserved7[1];
227*4882a593Smuzhiyun u8 fifo_control; /* ATA + 0x44 */
228*4882a593Smuzhiyun u8 reserved8[5];
229*4882a593Smuzhiyun u16 fifo_alarm; /* ATA + 0x4a */
230*4882a593Smuzhiyun u16 reserved9;
231*4882a593Smuzhiyun u16 fifo_rdp; /* ATA + 0x4e */
232*4882a593Smuzhiyun u16 reserved10;
233*4882a593Smuzhiyun u16 fifo_wrp; /* ATA + 0x52 */
234*4882a593Smuzhiyun u16 reserved11;
235*4882a593Smuzhiyun u16 fifo_lfrdp; /* ATA + 0x56 */
236*4882a593Smuzhiyun u16 reserved12;
237*4882a593Smuzhiyun u16 fifo_lfwrp; /* ATA + 0x5a */
238*4882a593Smuzhiyun
239*4882a593Smuzhiyun /* Drive TaskFile registers */
240*4882a593Smuzhiyun u8 tf_control; /* ATA + 0x5c TASKFILE Control/Alt Status */
241*4882a593Smuzhiyun u8 reserved13[3];
242*4882a593Smuzhiyun u16 tf_data; /* ATA + 0x60 TASKFILE Data */
243*4882a593Smuzhiyun u16 reserved14;
244*4882a593Smuzhiyun u8 tf_features; /* ATA + 0x64 TASKFILE Features/Error */
245*4882a593Smuzhiyun u8 reserved15[3];
246*4882a593Smuzhiyun u8 tf_sec_count; /* ATA + 0x68 TASKFILE Sector Count */
247*4882a593Smuzhiyun u8 reserved16[3];
248*4882a593Smuzhiyun u8 tf_sec_num; /* ATA + 0x6c TASKFILE Sector Number */
249*4882a593Smuzhiyun u8 reserved17[3];
250*4882a593Smuzhiyun u8 tf_cyl_low; /* ATA + 0x70 TASKFILE Cylinder Low */
251*4882a593Smuzhiyun u8 reserved18[3];
252*4882a593Smuzhiyun u8 tf_cyl_high; /* ATA + 0x74 TASKFILE Cylinder High */
253*4882a593Smuzhiyun u8 reserved19[3];
254*4882a593Smuzhiyun u8 tf_dev_head; /* ATA + 0x78 TASKFILE Device/Head */
255*4882a593Smuzhiyun u8 reserved20[3];
256*4882a593Smuzhiyun u8 tf_command; /* ATA + 0x7c TASKFILE Command/Status */
257*4882a593Smuzhiyun u8 dma_mode; /* ATA + 0x7d ATA Host DMA Mode configuration */
258*4882a593Smuzhiyun u8 reserved21[2];
259*4882a593Smuzhiyun };
260*4882a593Smuzhiyun
261*4882a593Smuzhiyun
262*4882a593Smuzhiyun /* ======================================================================== */
263*4882a593Smuzhiyun /* Aux fns */
264*4882a593Smuzhiyun /* ======================================================================== */
265*4882a593Smuzhiyun
266*4882a593Smuzhiyun
267*4882a593Smuzhiyun /* MPC52xx low level hw control */
268*4882a593Smuzhiyun static int
mpc52xx_ata_compute_pio_timings(struct mpc52xx_ata_priv * priv,int dev,int pio)269*4882a593Smuzhiyun mpc52xx_ata_compute_pio_timings(struct mpc52xx_ata_priv *priv, int dev, int pio)
270*4882a593Smuzhiyun {
271*4882a593Smuzhiyun struct mpc52xx_ata_timings *timing = &priv->timings[dev];
272*4882a593Smuzhiyun unsigned int ipb_period = priv->ipb_period;
273*4882a593Smuzhiyun u32 t0, t1, t2_8, t2_16, t2i, t4, ta;
274*4882a593Smuzhiyun
275*4882a593Smuzhiyun if ((pio < 0) || (pio > 4))
276*4882a593Smuzhiyun return -EINVAL;
277*4882a593Smuzhiyun
278*4882a593Smuzhiyun t0 = CALC_CLKCYC(ipb_period, 1000 * ataspec_t0[pio]);
279*4882a593Smuzhiyun t1 = CALC_CLKCYC(ipb_period, 1000 * ataspec_t1[pio]);
280*4882a593Smuzhiyun t2_8 = CALC_CLKCYC(ipb_period, 1000 * ataspec_t2_8[pio]);
281*4882a593Smuzhiyun t2_16 = CALC_CLKCYC(ipb_period, 1000 * ataspec_t2_16[pio]);
282*4882a593Smuzhiyun t2i = CALC_CLKCYC(ipb_period, 1000 * ataspec_t2i[pio]);
283*4882a593Smuzhiyun t4 = CALC_CLKCYC(ipb_period, 1000 * ataspec_t4[pio]);
284*4882a593Smuzhiyun ta = CALC_CLKCYC(ipb_period, 1000 * ataspec_ta[pio]);
285*4882a593Smuzhiyun
286*4882a593Smuzhiyun timing->pio1 = (t0 << 24) | (t2_8 << 16) | (t2_16 << 8) | (t2i);
287*4882a593Smuzhiyun timing->pio2 = (t4 << 24) | (t1 << 16) | (ta << 8);
288*4882a593Smuzhiyun
289*4882a593Smuzhiyun return 0;
290*4882a593Smuzhiyun }
291*4882a593Smuzhiyun
292*4882a593Smuzhiyun static int
mpc52xx_ata_compute_mdma_timings(struct mpc52xx_ata_priv * priv,int dev,int speed)293*4882a593Smuzhiyun mpc52xx_ata_compute_mdma_timings(struct mpc52xx_ata_priv *priv, int dev,
294*4882a593Smuzhiyun int speed)
295*4882a593Smuzhiyun {
296*4882a593Smuzhiyun struct mpc52xx_ata_timings *t = &priv->timings[dev];
297*4882a593Smuzhiyun const struct mdmaspec *s = &priv->mdmaspec[speed];
298*4882a593Smuzhiyun
299*4882a593Smuzhiyun if (speed < 0 || speed > 2)
300*4882a593Smuzhiyun return -EINVAL;
301*4882a593Smuzhiyun
302*4882a593Smuzhiyun t->mdma1 = ((u32)s->t0M << 24) | ((u32)s->td << 16) | ((u32)s->tkw << 8) | s->tm;
303*4882a593Smuzhiyun t->mdma2 = ((u32)s->th << 24) | ((u32)s->tj << 16) | ((u32)s->tn << 8);
304*4882a593Smuzhiyun t->using_udma = 0;
305*4882a593Smuzhiyun
306*4882a593Smuzhiyun return 0;
307*4882a593Smuzhiyun }
308*4882a593Smuzhiyun
309*4882a593Smuzhiyun static int
mpc52xx_ata_compute_udma_timings(struct mpc52xx_ata_priv * priv,int dev,int speed)310*4882a593Smuzhiyun mpc52xx_ata_compute_udma_timings(struct mpc52xx_ata_priv *priv, int dev,
311*4882a593Smuzhiyun int speed)
312*4882a593Smuzhiyun {
313*4882a593Smuzhiyun struct mpc52xx_ata_timings *t = &priv->timings[dev];
314*4882a593Smuzhiyun const struct udmaspec *s = &priv->udmaspec[speed];
315*4882a593Smuzhiyun
316*4882a593Smuzhiyun if (speed < 0 || speed > 2)
317*4882a593Smuzhiyun return -EINVAL;
318*4882a593Smuzhiyun
319*4882a593Smuzhiyun t->udma1 = ((u32)s->t2cyc << 24) | ((u32)s->tcyc << 16) | ((u32)s->tds << 8) | s->tdh;
320*4882a593Smuzhiyun t->udma2 = ((u32)s->tdvs << 24) | ((u32)s->tdvh << 16) | ((u32)s->tfs << 8) | s->tli;
321*4882a593Smuzhiyun t->udma3 = ((u32)s->tmli << 24) | ((u32)s->taz << 16) | ((u32)s->tenv << 8) | s->tsr;
322*4882a593Smuzhiyun t->udma4 = ((u32)s->tss << 24) | ((u32)s->trfs << 16) | ((u32)s->trp << 8) | s->tack;
323*4882a593Smuzhiyun t->udma5 = (u32)s->tzah << 24;
324*4882a593Smuzhiyun t->using_udma = 1;
325*4882a593Smuzhiyun
326*4882a593Smuzhiyun return 0;
327*4882a593Smuzhiyun }
328*4882a593Smuzhiyun
329*4882a593Smuzhiyun static void
mpc52xx_ata_apply_timings(struct mpc52xx_ata_priv * priv,int device)330*4882a593Smuzhiyun mpc52xx_ata_apply_timings(struct mpc52xx_ata_priv *priv, int device)
331*4882a593Smuzhiyun {
332*4882a593Smuzhiyun struct mpc52xx_ata __iomem *regs = priv->ata_regs;
333*4882a593Smuzhiyun struct mpc52xx_ata_timings *timing = &priv->timings[device];
334*4882a593Smuzhiyun
335*4882a593Smuzhiyun out_be32(®s->pio1, timing->pio1);
336*4882a593Smuzhiyun out_be32(®s->pio2, timing->pio2);
337*4882a593Smuzhiyun out_be32(®s->mdma1, timing->mdma1);
338*4882a593Smuzhiyun out_be32(®s->mdma2, timing->mdma2);
339*4882a593Smuzhiyun out_be32(®s->udma1, timing->udma1);
340*4882a593Smuzhiyun out_be32(®s->udma2, timing->udma2);
341*4882a593Smuzhiyun out_be32(®s->udma3, timing->udma3);
342*4882a593Smuzhiyun out_be32(®s->udma4, timing->udma4);
343*4882a593Smuzhiyun out_be32(®s->udma5, timing->udma5);
344*4882a593Smuzhiyun priv->csel = device;
345*4882a593Smuzhiyun }
346*4882a593Smuzhiyun
347*4882a593Smuzhiyun static int
mpc52xx_ata_hw_init(struct mpc52xx_ata_priv * priv)348*4882a593Smuzhiyun mpc52xx_ata_hw_init(struct mpc52xx_ata_priv *priv)
349*4882a593Smuzhiyun {
350*4882a593Smuzhiyun struct mpc52xx_ata __iomem *regs = priv->ata_regs;
351*4882a593Smuzhiyun int tslot;
352*4882a593Smuzhiyun
353*4882a593Smuzhiyun /* Clear share_cnt (all sample code do this ...) */
354*4882a593Smuzhiyun out_be32(®s->share_cnt, 0);
355*4882a593Smuzhiyun
356*4882a593Smuzhiyun /* Configure and reset host */
357*4882a593Smuzhiyun out_be32(®s->config,
358*4882a593Smuzhiyun MPC52xx_ATA_HOSTCONF_IE |
359*4882a593Smuzhiyun MPC52xx_ATA_HOSTCONF_IORDY |
360*4882a593Smuzhiyun MPC52xx_ATA_HOSTCONF_SMR |
361*4882a593Smuzhiyun MPC52xx_ATA_HOSTCONF_FR);
362*4882a593Smuzhiyun
363*4882a593Smuzhiyun udelay(10);
364*4882a593Smuzhiyun
365*4882a593Smuzhiyun out_be32(®s->config,
366*4882a593Smuzhiyun MPC52xx_ATA_HOSTCONF_IE |
367*4882a593Smuzhiyun MPC52xx_ATA_HOSTCONF_IORDY);
368*4882a593Smuzhiyun
369*4882a593Smuzhiyun /* Set the time slot to 1us */
370*4882a593Smuzhiyun tslot = CALC_CLKCYC(priv->ipb_period, 1000000);
371*4882a593Smuzhiyun out_be32(®s->share_cnt, tslot << 16);
372*4882a593Smuzhiyun
373*4882a593Smuzhiyun /* Init timings to PIO0 */
374*4882a593Smuzhiyun memset(priv->timings, 0x00, 2*sizeof(struct mpc52xx_ata_timings));
375*4882a593Smuzhiyun
376*4882a593Smuzhiyun mpc52xx_ata_compute_pio_timings(priv, 0, 0);
377*4882a593Smuzhiyun mpc52xx_ata_compute_pio_timings(priv, 1, 0);
378*4882a593Smuzhiyun
379*4882a593Smuzhiyun mpc52xx_ata_apply_timings(priv, 0);
380*4882a593Smuzhiyun
381*4882a593Smuzhiyun return 0;
382*4882a593Smuzhiyun }
383*4882a593Smuzhiyun
384*4882a593Smuzhiyun
385*4882a593Smuzhiyun /* ======================================================================== */
386*4882a593Smuzhiyun /* libata driver */
387*4882a593Smuzhiyun /* ======================================================================== */
388*4882a593Smuzhiyun
389*4882a593Smuzhiyun static void
mpc52xx_ata_set_piomode(struct ata_port * ap,struct ata_device * adev)390*4882a593Smuzhiyun mpc52xx_ata_set_piomode(struct ata_port *ap, struct ata_device *adev)
391*4882a593Smuzhiyun {
392*4882a593Smuzhiyun struct mpc52xx_ata_priv *priv = ap->host->private_data;
393*4882a593Smuzhiyun int pio, rv;
394*4882a593Smuzhiyun
395*4882a593Smuzhiyun pio = adev->pio_mode - XFER_PIO_0;
396*4882a593Smuzhiyun
397*4882a593Smuzhiyun rv = mpc52xx_ata_compute_pio_timings(priv, adev->devno, pio);
398*4882a593Smuzhiyun
399*4882a593Smuzhiyun if (rv) {
400*4882a593Smuzhiyun dev_err(ap->dev, "error: invalid PIO mode: %d\n", pio);
401*4882a593Smuzhiyun return;
402*4882a593Smuzhiyun }
403*4882a593Smuzhiyun
404*4882a593Smuzhiyun mpc52xx_ata_apply_timings(priv, adev->devno);
405*4882a593Smuzhiyun }
406*4882a593Smuzhiyun
407*4882a593Smuzhiyun static void
mpc52xx_ata_set_dmamode(struct ata_port * ap,struct ata_device * adev)408*4882a593Smuzhiyun mpc52xx_ata_set_dmamode(struct ata_port *ap, struct ata_device *adev)
409*4882a593Smuzhiyun {
410*4882a593Smuzhiyun struct mpc52xx_ata_priv *priv = ap->host->private_data;
411*4882a593Smuzhiyun int rv;
412*4882a593Smuzhiyun
413*4882a593Smuzhiyun if (adev->dma_mode >= XFER_UDMA_0) {
414*4882a593Smuzhiyun int dma = adev->dma_mode - XFER_UDMA_0;
415*4882a593Smuzhiyun rv = mpc52xx_ata_compute_udma_timings(priv, adev->devno, dma);
416*4882a593Smuzhiyun } else {
417*4882a593Smuzhiyun int dma = adev->dma_mode - XFER_MW_DMA_0;
418*4882a593Smuzhiyun rv = mpc52xx_ata_compute_mdma_timings(priv, adev->devno, dma);
419*4882a593Smuzhiyun }
420*4882a593Smuzhiyun
421*4882a593Smuzhiyun if (rv) {
422*4882a593Smuzhiyun dev_alert(ap->dev,
423*4882a593Smuzhiyun "Trying to select invalid DMA mode %d\n",
424*4882a593Smuzhiyun adev->dma_mode);
425*4882a593Smuzhiyun return;
426*4882a593Smuzhiyun }
427*4882a593Smuzhiyun
428*4882a593Smuzhiyun mpc52xx_ata_apply_timings(priv, adev->devno);
429*4882a593Smuzhiyun }
430*4882a593Smuzhiyun
431*4882a593Smuzhiyun static void
mpc52xx_ata_dev_select(struct ata_port * ap,unsigned int device)432*4882a593Smuzhiyun mpc52xx_ata_dev_select(struct ata_port *ap, unsigned int device)
433*4882a593Smuzhiyun {
434*4882a593Smuzhiyun struct mpc52xx_ata_priv *priv = ap->host->private_data;
435*4882a593Smuzhiyun
436*4882a593Smuzhiyun if (device != priv->csel)
437*4882a593Smuzhiyun mpc52xx_ata_apply_timings(priv, device);
438*4882a593Smuzhiyun
439*4882a593Smuzhiyun ata_sff_dev_select(ap, device);
440*4882a593Smuzhiyun }
441*4882a593Smuzhiyun
442*4882a593Smuzhiyun static int
mpc52xx_ata_build_dmatable(struct ata_queued_cmd * qc)443*4882a593Smuzhiyun mpc52xx_ata_build_dmatable(struct ata_queued_cmd *qc)
444*4882a593Smuzhiyun {
445*4882a593Smuzhiyun struct ata_port *ap = qc->ap;
446*4882a593Smuzhiyun struct mpc52xx_ata_priv *priv = ap->host->private_data;
447*4882a593Smuzhiyun struct bcom_ata_bd *bd;
448*4882a593Smuzhiyun unsigned int read = !(qc->tf.flags & ATA_TFLAG_WRITE), si;
449*4882a593Smuzhiyun struct scatterlist *sg;
450*4882a593Smuzhiyun int count = 0;
451*4882a593Smuzhiyun
452*4882a593Smuzhiyun if (read)
453*4882a593Smuzhiyun bcom_ata_rx_prepare(priv->dmatsk);
454*4882a593Smuzhiyun else
455*4882a593Smuzhiyun bcom_ata_tx_prepare(priv->dmatsk);
456*4882a593Smuzhiyun
457*4882a593Smuzhiyun for_each_sg(qc->sg, sg, qc->n_elem, si) {
458*4882a593Smuzhiyun dma_addr_t cur_addr = sg_dma_address(sg);
459*4882a593Smuzhiyun u32 cur_len = sg_dma_len(sg);
460*4882a593Smuzhiyun
461*4882a593Smuzhiyun while (cur_len) {
462*4882a593Smuzhiyun unsigned int tc = min(cur_len, MAX_DMA_BUFFER_SIZE);
463*4882a593Smuzhiyun bd = (struct bcom_ata_bd *)
464*4882a593Smuzhiyun bcom_prepare_next_buffer(priv->dmatsk);
465*4882a593Smuzhiyun
466*4882a593Smuzhiyun if (read) {
467*4882a593Smuzhiyun bd->status = tc;
468*4882a593Smuzhiyun bd->src_pa = (__force u32) priv->ata_regs_pa +
469*4882a593Smuzhiyun offsetof(struct mpc52xx_ata, fifo_data);
470*4882a593Smuzhiyun bd->dst_pa = (__force u32) cur_addr;
471*4882a593Smuzhiyun } else {
472*4882a593Smuzhiyun bd->status = tc;
473*4882a593Smuzhiyun bd->src_pa = (__force u32) cur_addr;
474*4882a593Smuzhiyun bd->dst_pa = (__force u32) priv->ata_regs_pa +
475*4882a593Smuzhiyun offsetof(struct mpc52xx_ata, fifo_data);
476*4882a593Smuzhiyun }
477*4882a593Smuzhiyun
478*4882a593Smuzhiyun bcom_submit_next_buffer(priv->dmatsk, NULL);
479*4882a593Smuzhiyun
480*4882a593Smuzhiyun cur_addr += tc;
481*4882a593Smuzhiyun cur_len -= tc;
482*4882a593Smuzhiyun count++;
483*4882a593Smuzhiyun
484*4882a593Smuzhiyun if (count > MAX_DMA_BUFFERS) {
485*4882a593Smuzhiyun dev_alert(ap->dev, "dma table"
486*4882a593Smuzhiyun "too small\n");
487*4882a593Smuzhiyun goto use_pio_instead;
488*4882a593Smuzhiyun }
489*4882a593Smuzhiyun }
490*4882a593Smuzhiyun }
491*4882a593Smuzhiyun return 1;
492*4882a593Smuzhiyun
493*4882a593Smuzhiyun use_pio_instead:
494*4882a593Smuzhiyun bcom_ata_reset_bd(priv->dmatsk);
495*4882a593Smuzhiyun return 0;
496*4882a593Smuzhiyun }
497*4882a593Smuzhiyun
498*4882a593Smuzhiyun static void
mpc52xx_bmdma_setup(struct ata_queued_cmd * qc)499*4882a593Smuzhiyun mpc52xx_bmdma_setup(struct ata_queued_cmd *qc)
500*4882a593Smuzhiyun {
501*4882a593Smuzhiyun struct ata_port *ap = qc->ap;
502*4882a593Smuzhiyun struct mpc52xx_ata_priv *priv = ap->host->private_data;
503*4882a593Smuzhiyun struct mpc52xx_ata __iomem *regs = priv->ata_regs;
504*4882a593Smuzhiyun
505*4882a593Smuzhiyun unsigned int read = !(qc->tf.flags & ATA_TFLAG_WRITE);
506*4882a593Smuzhiyun u8 dma_mode;
507*4882a593Smuzhiyun
508*4882a593Smuzhiyun if (!mpc52xx_ata_build_dmatable(qc))
509*4882a593Smuzhiyun dev_alert(ap->dev, "%s: %i, return 1?\n",
510*4882a593Smuzhiyun __func__, __LINE__);
511*4882a593Smuzhiyun
512*4882a593Smuzhiyun /* Check FIFO is OK... */
513*4882a593Smuzhiyun if (in_8(&priv->ata_regs->fifo_status) & MPC52xx_ATA_FIFOSTAT_ERROR)
514*4882a593Smuzhiyun dev_alert(ap->dev, "%s: FIFO error detected: 0x%02x!\n",
515*4882a593Smuzhiyun __func__, in_8(&priv->ata_regs->fifo_status));
516*4882a593Smuzhiyun
517*4882a593Smuzhiyun if (read) {
518*4882a593Smuzhiyun dma_mode = MPC52xx_ATA_DMAMODE_IE | MPC52xx_ATA_DMAMODE_READ |
519*4882a593Smuzhiyun MPC52xx_ATA_DMAMODE_FE;
520*4882a593Smuzhiyun
521*4882a593Smuzhiyun /* Setup FIFO if direction changed */
522*4882a593Smuzhiyun if (priv->mpc52xx_ata_dma_last_write != 0) {
523*4882a593Smuzhiyun priv->mpc52xx_ata_dma_last_write = 0;
524*4882a593Smuzhiyun
525*4882a593Smuzhiyun /* Configure FIFO with granularity to 7 */
526*4882a593Smuzhiyun out_8(®s->fifo_control, 7);
527*4882a593Smuzhiyun out_be16(®s->fifo_alarm, 128);
528*4882a593Smuzhiyun
529*4882a593Smuzhiyun /* Set FIFO Reset bit (FR) */
530*4882a593Smuzhiyun out_8(®s->dma_mode, MPC52xx_ATA_DMAMODE_FR);
531*4882a593Smuzhiyun }
532*4882a593Smuzhiyun } else {
533*4882a593Smuzhiyun dma_mode = MPC52xx_ATA_DMAMODE_IE | MPC52xx_ATA_DMAMODE_WRITE;
534*4882a593Smuzhiyun
535*4882a593Smuzhiyun /* Setup FIFO if direction changed */
536*4882a593Smuzhiyun if (priv->mpc52xx_ata_dma_last_write != 1) {
537*4882a593Smuzhiyun priv->mpc52xx_ata_dma_last_write = 1;
538*4882a593Smuzhiyun
539*4882a593Smuzhiyun /* Configure FIFO with granularity to 4 */
540*4882a593Smuzhiyun out_8(®s->fifo_control, 4);
541*4882a593Smuzhiyun out_be16(®s->fifo_alarm, 128);
542*4882a593Smuzhiyun }
543*4882a593Smuzhiyun }
544*4882a593Smuzhiyun
545*4882a593Smuzhiyun if (priv->timings[qc->dev->devno].using_udma)
546*4882a593Smuzhiyun dma_mode |= MPC52xx_ATA_DMAMODE_UDMA;
547*4882a593Smuzhiyun
548*4882a593Smuzhiyun out_8(®s->dma_mode, dma_mode);
549*4882a593Smuzhiyun priv->waiting_for_dma = ATA_DMA_ACTIVE;
550*4882a593Smuzhiyun
551*4882a593Smuzhiyun ata_wait_idle(ap);
552*4882a593Smuzhiyun ap->ops->sff_exec_command(ap, &qc->tf);
553*4882a593Smuzhiyun }
554*4882a593Smuzhiyun
555*4882a593Smuzhiyun static void
mpc52xx_bmdma_start(struct ata_queued_cmd * qc)556*4882a593Smuzhiyun mpc52xx_bmdma_start(struct ata_queued_cmd *qc)
557*4882a593Smuzhiyun {
558*4882a593Smuzhiyun struct ata_port *ap = qc->ap;
559*4882a593Smuzhiyun struct mpc52xx_ata_priv *priv = ap->host->private_data;
560*4882a593Smuzhiyun
561*4882a593Smuzhiyun bcom_set_task_auto_start(priv->dmatsk->tasknum, priv->dmatsk->tasknum);
562*4882a593Smuzhiyun bcom_enable(priv->dmatsk);
563*4882a593Smuzhiyun }
564*4882a593Smuzhiyun
565*4882a593Smuzhiyun static void
mpc52xx_bmdma_stop(struct ata_queued_cmd * qc)566*4882a593Smuzhiyun mpc52xx_bmdma_stop(struct ata_queued_cmd *qc)
567*4882a593Smuzhiyun {
568*4882a593Smuzhiyun struct ata_port *ap = qc->ap;
569*4882a593Smuzhiyun struct mpc52xx_ata_priv *priv = ap->host->private_data;
570*4882a593Smuzhiyun
571*4882a593Smuzhiyun bcom_disable(priv->dmatsk);
572*4882a593Smuzhiyun bcom_ata_reset_bd(priv->dmatsk);
573*4882a593Smuzhiyun priv->waiting_for_dma = 0;
574*4882a593Smuzhiyun
575*4882a593Smuzhiyun /* Check FIFO is OK... */
576*4882a593Smuzhiyun if (in_8(&priv->ata_regs->fifo_status) & MPC52xx_ATA_FIFOSTAT_ERROR)
577*4882a593Smuzhiyun dev_alert(ap->dev, "%s: FIFO error detected: 0x%02x!\n",
578*4882a593Smuzhiyun __func__, in_8(&priv->ata_regs->fifo_status));
579*4882a593Smuzhiyun }
580*4882a593Smuzhiyun
581*4882a593Smuzhiyun static u8
mpc52xx_bmdma_status(struct ata_port * ap)582*4882a593Smuzhiyun mpc52xx_bmdma_status(struct ata_port *ap)
583*4882a593Smuzhiyun {
584*4882a593Smuzhiyun struct mpc52xx_ata_priv *priv = ap->host->private_data;
585*4882a593Smuzhiyun
586*4882a593Smuzhiyun /* Check FIFO is OK... */
587*4882a593Smuzhiyun if (in_8(&priv->ata_regs->fifo_status) & MPC52xx_ATA_FIFOSTAT_ERROR) {
588*4882a593Smuzhiyun dev_alert(ap->dev, "%s: FIFO error detected: 0x%02x!\n",
589*4882a593Smuzhiyun __func__, in_8(&priv->ata_regs->fifo_status));
590*4882a593Smuzhiyun return priv->waiting_for_dma | ATA_DMA_ERR;
591*4882a593Smuzhiyun }
592*4882a593Smuzhiyun
593*4882a593Smuzhiyun return priv->waiting_for_dma;
594*4882a593Smuzhiyun }
595*4882a593Smuzhiyun
596*4882a593Smuzhiyun static irqreturn_t
mpc52xx_ata_task_irq(int irq,void * vpriv)597*4882a593Smuzhiyun mpc52xx_ata_task_irq(int irq, void *vpriv)
598*4882a593Smuzhiyun {
599*4882a593Smuzhiyun struct mpc52xx_ata_priv *priv = vpriv;
600*4882a593Smuzhiyun while (bcom_buffer_done(priv->dmatsk))
601*4882a593Smuzhiyun bcom_retrieve_buffer(priv->dmatsk, NULL, NULL);
602*4882a593Smuzhiyun
603*4882a593Smuzhiyun priv->waiting_for_dma |= ATA_DMA_INTR;
604*4882a593Smuzhiyun
605*4882a593Smuzhiyun return IRQ_HANDLED;
606*4882a593Smuzhiyun }
607*4882a593Smuzhiyun
608*4882a593Smuzhiyun static struct scsi_host_template mpc52xx_ata_sht = {
609*4882a593Smuzhiyun ATA_PIO_SHT(DRV_NAME),
610*4882a593Smuzhiyun };
611*4882a593Smuzhiyun
612*4882a593Smuzhiyun static struct ata_port_operations mpc52xx_ata_port_ops = {
613*4882a593Smuzhiyun .inherits = &ata_bmdma_port_ops,
614*4882a593Smuzhiyun .sff_dev_select = mpc52xx_ata_dev_select,
615*4882a593Smuzhiyun .set_piomode = mpc52xx_ata_set_piomode,
616*4882a593Smuzhiyun .set_dmamode = mpc52xx_ata_set_dmamode,
617*4882a593Smuzhiyun .bmdma_setup = mpc52xx_bmdma_setup,
618*4882a593Smuzhiyun .bmdma_start = mpc52xx_bmdma_start,
619*4882a593Smuzhiyun .bmdma_stop = mpc52xx_bmdma_stop,
620*4882a593Smuzhiyun .bmdma_status = mpc52xx_bmdma_status,
621*4882a593Smuzhiyun .qc_prep = ata_noop_qc_prep,
622*4882a593Smuzhiyun };
623*4882a593Smuzhiyun
mpc52xx_ata_init_one(struct device * dev,struct mpc52xx_ata_priv * priv,unsigned long raw_ata_regs,int mwdma_mask,int udma_mask)624*4882a593Smuzhiyun static int mpc52xx_ata_init_one(struct device *dev,
625*4882a593Smuzhiyun struct mpc52xx_ata_priv *priv,
626*4882a593Smuzhiyun unsigned long raw_ata_regs,
627*4882a593Smuzhiyun int mwdma_mask, int udma_mask)
628*4882a593Smuzhiyun {
629*4882a593Smuzhiyun struct ata_host *host;
630*4882a593Smuzhiyun struct ata_port *ap;
631*4882a593Smuzhiyun struct ata_ioports *aio;
632*4882a593Smuzhiyun
633*4882a593Smuzhiyun host = ata_host_alloc(dev, 1);
634*4882a593Smuzhiyun if (!host)
635*4882a593Smuzhiyun return -ENOMEM;
636*4882a593Smuzhiyun
637*4882a593Smuzhiyun ap = host->ports[0];
638*4882a593Smuzhiyun ap->flags |= ATA_FLAG_SLAVE_POSS;
639*4882a593Smuzhiyun ap->pio_mask = ATA_PIO4;
640*4882a593Smuzhiyun ap->mwdma_mask = mwdma_mask;
641*4882a593Smuzhiyun ap->udma_mask = udma_mask;
642*4882a593Smuzhiyun ap->ops = &mpc52xx_ata_port_ops;
643*4882a593Smuzhiyun host->private_data = priv;
644*4882a593Smuzhiyun
645*4882a593Smuzhiyun aio = &ap->ioaddr;
646*4882a593Smuzhiyun aio->cmd_addr = NULL; /* Don't have a classic reg block */
647*4882a593Smuzhiyun aio->altstatus_addr = &priv->ata_regs->tf_control;
648*4882a593Smuzhiyun aio->ctl_addr = &priv->ata_regs->tf_control;
649*4882a593Smuzhiyun aio->data_addr = &priv->ata_regs->tf_data;
650*4882a593Smuzhiyun aio->error_addr = &priv->ata_regs->tf_features;
651*4882a593Smuzhiyun aio->feature_addr = &priv->ata_regs->tf_features;
652*4882a593Smuzhiyun aio->nsect_addr = &priv->ata_regs->tf_sec_count;
653*4882a593Smuzhiyun aio->lbal_addr = &priv->ata_regs->tf_sec_num;
654*4882a593Smuzhiyun aio->lbam_addr = &priv->ata_regs->tf_cyl_low;
655*4882a593Smuzhiyun aio->lbah_addr = &priv->ata_regs->tf_cyl_high;
656*4882a593Smuzhiyun aio->device_addr = &priv->ata_regs->tf_dev_head;
657*4882a593Smuzhiyun aio->status_addr = &priv->ata_regs->tf_command;
658*4882a593Smuzhiyun aio->command_addr = &priv->ata_regs->tf_command;
659*4882a593Smuzhiyun
660*4882a593Smuzhiyun ata_port_desc(ap, "ata_regs 0x%lx", raw_ata_regs);
661*4882a593Smuzhiyun
662*4882a593Smuzhiyun /* activate host */
663*4882a593Smuzhiyun return ata_host_activate(host, priv->ata_irq, ata_bmdma_interrupt, 0,
664*4882a593Smuzhiyun &mpc52xx_ata_sht);
665*4882a593Smuzhiyun }
666*4882a593Smuzhiyun
667*4882a593Smuzhiyun /* ======================================================================== */
668*4882a593Smuzhiyun /* OF Platform driver */
669*4882a593Smuzhiyun /* ======================================================================== */
670*4882a593Smuzhiyun
mpc52xx_ata_probe(struct platform_device * op)671*4882a593Smuzhiyun static int mpc52xx_ata_probe(struct platform_device *op)
672*4882a593Smuzhiyun {
673*4882a593Smuzhiyun unsigned int ipb_freq;
674*4882a593Smuzhiyun struct resource res_mem;
675*4882a593Smuzhiyun int ata_irq = 0;
676*4882a593Smuzhiyun struct mpc52xx_ata __iomem *ata_regs;
677*4882a593Smuzhiyun struct mpc52xx_ata_priv *priv = NULL;
678*4882a593Smuzhiyun int rv, task_irq;
679*4882a593Smuzhiyun int mwdma_mask = 0, udma_mask = 0;
680*4882a593Smuzhiyun const __be32 *prop;
681*4882a593Smuzhiyun int proplen;
682*4882a593Smuzhiyun struct bcom_task *dmatsk;
683*4882a593Smuzhiyun
684*4882a593Smuzhiyun /* Get ipb frequency */
685*4882a593Smuzhiyun ipb_freq = mpc5xxx_get_bus_frequency(op->dev.of_node);
686*4882a593Smuzhiyun if (!ipb_freq) {
687*4882a593Smuzhiyun dev_err(&op->dev, "could not determine IPB bus frequency\n");
688*4882a593Smuzhiyun return -ENODEV;
689*4882a593Smuzhiyun }
690*4882a593Smuzhiyun
691*4882a593Smuzhiyun /* Get device base address from device tree, request the region
692*4882a593Smuzhiyun * and ioremap it. */
693*4882a593Smuzhiyun rv = of_address_to_resource(op->dev.of_node, 0, &res_mem);
694*4882a593Smuzhiyun if (rv) {
695*4882a593Smuzhiyun dev_err(&op->dev, "could not determine device base address\n");
696*4882a593Smuzhiyun return rv;
697*4882a593Smuzhiyun }
698*4882a593Smuzhiyun
699*4882a593Smuzhiyun if (!devm_request_mem_region(&op->dev, res_mem.start,
700*4882a593Smuzhiyun sizeof(*ata_regs), DRV_NAME)) {
701*4882a593Smuzhiyun dev_err(&op->dev, "error requesting register region\n");
702*4882a593Smuzhiyun return -EBUSY;
703*4882a593Smuzhiyun }
704*4882a593Smuzhiyun
705*4882a593Smuzhiyun ata_regs = devm_ioremap(&op->dev, res_mem.start, sizeof(*ata_regs));
706*4882a593Smuzhiyun if (!ata_regs) {
707*4882a593Smuzhiyun dev_err(&op->dev, "error mapping device registers\n");
708*4882a593Smuzhiyun return -ENOMEM;
709*4882a593Smuzhiyun }
710*4882a593Smuzhiyun
711*4882a593Smuzhiyun /*
712*4882a593Smuzhiyun * By default, all DMA modes are disabled for the MPC5200. Some
713*4882a593Smuzhiyun * boards don't have the required signals routed to make DMA work.
714*4882a593Smuzhiyun * Also, the MPC5200B has a silicon bug that causes data corruption
715*4882a593Smuzhiyun * with UDMA if it is used at the same time as the LocalPlus bus.
716*4882a593Smuzhiyun *
717*4882a593Smuzhiyun * Instead of trying to guess what modes are usable, check the
718*4882a593Smuzhiyun * ATA device tree node to find out what DMA modes work on the board.
719*4882a593Smuzhiyun * UDMA/MWDMA modes can also be forced by adding "libata.force=<mode>"
720*4882a593Smuzhiyun * to the kernel boot parameters.
721*4882a593Smuzhiyun *
722*4882a593Smuzhiyun * The MPC5200 ATA controller supports MWDMA modes 0, 1 and 2 and
723*4882a593Smuzhiyun * UDMA modes 0, 1 and 2.
724*4882a593Smuzhiyun */
725*4882a593Smuzhiyun prop = of_get_property(op->dev.of_node, "mwdma-mode", &proplen);
726*4882a593Smuzhiyun if ((prop) && (proplen >= 4))
727*4882a593Smuzhiyun mwdma_mask = ATA_MWDMA2 & ((1 << (*prop + 1)) - 1);
728*4882a593Smuzhiyun prop = of_get_property(op->dev.of_node, "udma-mode", &proplen);
729*4882a593Smuzhiyun if ((prop) && (proplen >= 4))
730*4882a593Smuzhiyun udma_mask = ATA_UDMA2 & ((1 << (*prop + 1)) - 1);
731*4882a593Smuzhiyun
732*4882a593Smuzhiyun ata_irq = irq_of_parse_and_map(op->dev.of_node, 0);
733*4882a593Smuzhiyun if (ata_irq == NO_IRQ) {
734*4882a593Smuzhiyun dev_err(&op->dev, "error mapping irq\n");
735*4882a593Smuzhiyun return -EINVAL;
736*4882a593Smuzhiyun }
737*4882a593Smuzhiyun
738*4882a593Smuzhiyun /* Prepare our private structure */
739*4882a593Smuzhiyun priv = devm_kzalloc(&op->dev, sizeof(*priv), GFP_ATOMIC);
740*4882a593Smuzhiyun if (!priv) {
741*4882a593Smuzhiyun rv = -ENOMEM;
742*4882a593Smuzhiyun goto err1;
743*4882a593Smuzhiyun }
744*4882a593Smuzhiyun
745*4882a593Smuzhiyun priv->ipb_period = 1000000000 / (ipb_freq / 1000);
746*4882a593Smuzhiyun priv->ata_regs = ata_regs;
747*4882a593Smuzhiyun priv->ata_regs_pa = res_mem.start;
748*4882a593Smuzhiyun priv->ata_irq = ata_irq;
749*4882a593Smuzhiyun priv->csel = -1;
750*4882a593Smuzhiyun priv->mpc52xx_ata_dma_last_write = -1;
751*4882a593Smuzhiyun
752*4882a593Smuzhiyun if (ipb_freq/1000000 == 66) {
753*4882a593Smuzhiyun priv->mdmaspec = mdmaspec66;
754*4882a593Smuzhiyun priv->udmaspec = udmaspec66;
755*4882a593Smuzhiyun } else {
756*4882a593Smuzhiyun priv->mdmaspec = mdmaspec132;
757*4882a593Smuzhiyun priv->udmaspec = udmaspec132;
758*4882a593Smuzhiyun }
759*4882a593Smuzhiyun
760*4882a593Smuzhiyun /* Allocate a BestComm task for DMA */
761*4882a593Smuzhiyun dmatsk = bcom_ata_init(MAX_DMA_BUFFERS, MAX_DMA_BUFFER_SIZE);
762*4882a593Smuzhiyun if (!dmatsk) {
763*4882a593Smuzhiyun dev_err(&op->dev, "bestcomm initialization failed\n");
764*4882a593Smuzhiyun rv = -ENOMEM;
765*4882a593Smuzhiyun goto err1;
766*4882a593Smuzhiyun }
767*4882a593Smuzhiyun
768*4882a593Smuzhiyun task_irq = bcom_get_task_irq(dmatsk);
769*4882a593Smuzhiyun rv = devm_request_irq(&op->dev, task_irq, &mpc52xx_ata_task_irq, 0,
770*4882a593Smuzhiyun "ATA task", priv);
771*4882a593Smuzhiyun if (rv) {
772*4882a593Smuzhiyun dev_err(&op->dev, "error requesting DMA IRQ\n");
773*4882a593Smuzhiyun goto err2;
774*4882a593Smuzhiyun }
775*4882a593Smuzhiyun priv->dmatsk = dmatsk;
776*4882a593Smuzhiyun
777*4882a593Smuzhiyun /* Init the hw */
778*4882a593Smuzhiyun rv = mpc52xx_ata_hw_init(priv);
779*4882a593Smuzhiyun if (rv) {
780*4882a593Smuzhiyun dev_err(&op->dev, "error initializing hardware\n");
781*4882a593Smuzhiyun goto err2;
782*4882a593Smuzhiyun }
783*4882a593Smuzhiyun
784*4882a593Smuzhiyun /* Register ourselves to libata */
785*4882a593Smuzhiyun rv = mpc52xx_ata_init_one(&op->dev, priv, res_mem.start,
786*4882a593Smuzhiyun mwdma_mask, udma_mask);
787*4882a593Smuzhiyun if (rv) {
788*4882a593Smuzhiyun dev_err(&op->dev, "error registering with ATA layer\n");
789*4882a593Smuzhiyun goto err2;
790*4882a593Smuzhiyun }
791*4882a593Smuzhiyun
792*4882a593Smuzhiyun return 0;
793*4882a593Smuzhiyun
794*4882a593Smuzhiyun err2:
795*4882a593Smuzhiyun irq_dispose_mapping(task_irq);
796*4882a593Smuzhiyun bcom_ata_release(dmatsk);
797*4882a593Smuzhiyun err1:
798*4882a593Smuzhiyun irq_dispose_mapping(ata_irq);
799*4882a593Smuzhiyun return rv;
800*4882a593Smuzhiyun }
801*4882a593Smuzhiyun
802*4882a593Smuzhiyun static int
mpc52xx_ata_remove(struct platform_device * op)803*4882a593Smuzhiyun mpc52xx_ata_remove(struct platform_device *op)
804*4882a593Smuzhiyun {
805*4882a593Smuzhiyun struct ata_host *host = platform_get_drvdata(op);
806*4882a593Smuzhiyun struct mpc52xx_ata_priv *priv = host->private_data;
807*4882a593Smuzhiyun int task_irq;
808*4882a593Smuzhiyun
809*4882a593Smuzhiyun /* Deregister the ATA interface */
810*4882a593Smuzhiyun ata_platform_remove_one(op);
811*4882a593Smuzhiyun
812*4882a593Smuzhiyun /* Clean up DMA */
813*4882a593Smuzhiyun task_irq = bcom_get_task_irq(priv->dmatsk);
814*4882a593Smuzhiyun irq_dispose_mapping(task_irq);
815*4882a593Smuzhiyun bcom_ata_release(priv->dmatsk);
816*4882a593Smuzhiyun irq_dispose_mapping(priv->ata_irq);
817*4882a593Smuzhiyun
818*4882a593Smuzhiyun return 0;
819*4882a593Smuzhiyun }
820*4882a593Smuzhiyun
821*4882a593Smuzhiyun #ifdef CONFIG_PM_SLEEP
822*4882a593Smuzhiyun static int
mpc52xx_ata_suspend(struct platform_device * op,pm_message_t state)823*4882a593Smuzhiyun mpc52xx_ata_suspend(struct platform_device *op, pm_message_t state)
824*4882a593Smuzhiyun {
825*4882a593Smuzhiyun struct ata_host *host = platform_get_drvdata(op);
826*4882a593Smuzhiyun
827*4882a593Smuzhiyun return ata_host_suspend(host, state);
828*4882a593Smuzhiyun }
829*4882a593Smuzhiyun
830*4882a593Smuzhiyun static int
mpc52xx_ata_resume(struct platform_device * op)831*4882a593Smuzhiyun mpc52xx_ata_resume(struct platform_device *op)
832*4882a593Smuzhiyun {
833*4882a593Smuzhiyun struct ata_host *host = platform_get_drvdata(op);
834*4882a593Smuzhiyun struct mpc52xx_ata_priv *priv = host->private_data;
835*4882a593Smuzhiyun int rv;
836*4882a593Smuzhiyun
837*4882a593Smuzhiyun rv = mpc52xx_ata_hw_init(priv);
838*4882a593Smuzhiyun if (rv) {
839*4882a593Smuzhiyun dev_err(host->dev, "error initializing hardware\n");
840*4882a593Smuzhiyun return rv;
841*4882a593Smuzhiyun }
842*4882a593Smuzhiyun
843*4882a593Smuzhiyun ata_host_resume(host);
844*4882a593Smuzhiyun
845*4882a593Smuzhiyun return 0;
846*4882a593Smuzhiyun }
847*4882a593Smuzhiyun #endif
848*4882a593Smuzhiyun
849*4882a593Smuzhiyun static const struct of_device_id mpc52xx_ata_of_match[] = {
850*4882a593Smuzhiyun { .compatible = "fsl,mpc5200-ata", },
851*4882a593Smuzhiyun { .compatible = "mpc5200-ata", },
852*4882a593Smuzhiyun {},
853*4882a593Smuzhiyun };
854*4882a593Smuzhiyun
855*4882a593Smuzhiyun
856*4882a593Smuzhiyun static struct platform_driver mpc52xx_ata_of_platform_driver = {
857*4882a593Smuzhiyun .probe = mpc52xx_ata_probe,
858*4882a593Smuzhiyun .remove = mpc52xx_ata_remove,
859*4882a593Smuzhiyun #ifdef CONFIG_PM_SLEEP
860*4882a593Smuzhiyun .suspend = mpc52xx_ata_suspend,
861*4882a593Smuzhiyun .resume = mpc52xx_ata_resume,
862*4882a593Smuzhiyun #endif
863*4882a593Smuzhiyun .driver = {
864*4882a593Smuzhiyun .name = DRV_NAME,
865*4882a593Smuzhiyun .of_match_table = mpc52xx_ata_of_match,
866*4882a593Smuzhiyun },
867*4882a593Smuzhiyun };
868*4882a593Smuzhiyun
869*4882a593Smuzhiyun module_platform_driver(mpc52xx_ata_of_platform_driver);
870*4882a593Smuzhiyun
871*4882a593Smuzhiyun MODULE_AUTHOR("Sylvain Munaut <tnt@246tNt.com>");
872*4882a593Smuzhiyun MODULE_DESCRIPTION("Freescale MPC52xx IDE/ATA libata driver");
873*4882a593Smuzhiyun MODULE_LICENSE("GPL");
874*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, mpc52xx_ata_of_match);
875*4882a593Smuzhiyun
876