1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * pata_it8213.c - iTE Tech. Inc. IT8213 PATA driver
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * The IT8213 is a very Intel ICH like device for timing purposes, having
6*4882a593Smuzhiyun * a similar register layout and the same split clock arrangement. Cable
7*4882a593Smuzhiyun * detection is different, and it does not have slave channels or all the
8*4882a593Smuzhiyun * clutter of later ICH/SATA setups.
9*4882a593Smuzhiyun */
10*4882a593Smuzhiyun
11*4882a593Smuzhiyun #include <linux/kernel.h>
12*4882a593Smuzhiyun #include <linux/module.h>
13*4882a593Smuzhiyun #include <linux/pci.h>
14*4882a593Smuzhiyun #include <linux/blkdev.h>
15*4882a593Smuzhiyun #include <linux/delay.h>
16*4882a593Smuzhiyun #include <linux/device.h>
17*4882a593Smuzhiyun #include <scsi/scsi_host.h>
18*4882a593Smuzhiyun #include <linux/libata.h>
19*4882a593Smuzhiyun #include <linux/ata.h>
20*4882a593Smuzhiyun
21*4882a593Smuzhiyun #define DRV_NAME "pata_it8213"
22*4882a593Smuzhiyun #define DRV_VERSION "0.0.3"
23*4882a593Smuzhiyun
24*4882a593Smuzhiyun /**
25*4882a593Smuzhiyun * it8213_pre_reset - probe begin
26*4882a593Smuzhiyun * @link: link
27*4882a593Smuzhiyun * @deadline: deadline jiffies for the operation
28*4882a593Smuzhiyun *
29*4882a593Smuzhiyun * Filter out ports by the enable bits before doing the normal reset
30*4882a593Smuzhiyun * and probe.
31*4882a593Smuzhiyun */
32*4882a593Smuzhiyun
it8213_pre_reset(struct ata_link * link,unsigned long deadline)33*4882a593Smuzhiyun static int it8213_pre_reset(struct ata_link *link, unsigned long deadline)
34*4882a593Smuzhiyun {
35*4882a593Smuzhiyun static const struct pci_bits it8213_enable_bits[] = {
36*4882a593Smuzhiyun { 0x41U, 1U, 0x80UL, 0x80UL }, /* port 0 */
37*4882a593Smuzhiyun };
38*4882a593Smuzhiyun struct ata_port *ap = link->ap;
39*4882a593Smuzhiyun struct pci_dev *pdev = to_pci_dev(ap->host->dev);
40*4882a593Smuzhiyun if (!pci_test_config_bits(pdev, &it8213_enable_bits[ap->port_no]))
41*4882a593Smuzhiyun return -ENOENT;
42*4882a593Smuzhiyun
43*4882a593Smuzhiyun return ata_sff_prereset(link, deadline);
44*4882a593Smuzhiyun }
45*4882a593Smuzhiyun
46*4882a593Smuzhiyun /**
47*4882a593Smuzhiyun * it8213_cable_detect - check for 40/80 pin
48*4882a593Smuzhiyun * @ap: Port
49*4882a593Smuzhiyun *
50*4882a593Smuzhiyun * Perform cable detection for the 8213 ATA interface. This is
51*4882a593Smuzhiyun * different to the PIIX arrangement
52*4882a593Smuzhiyun */
53*4882a593Smuzhiyun
it8213_cable_detect(struct ata_port * ap)54*4882a593Smuzhiyun static int it8213_cable_detect(struct ata_port *ap)
55*4882a593Smuzhiyun {
56*4882a593Smuzhiyun struct pci_dev *pdev = to_pci_dev(ap->host->dev);
57*4882a593Smuzhiyun u8 tmp;
58*4882a593Smuzhiyun pci_read_config_byte(pdev, 0x42, &tmp);
59*4882a593Smuzhiyun if (tmp & 2) /* The initial docs are incorrect */
60*4882a593Smuzhiyun return ATA_CBL_PATA40;
61*4882a593Smuzhiyun return ATA_CBL_PATA80;
62*4882a593Smuzhiyun }
63*4882a593Smuzhiyun
64*4882a593Smuzhiyun /**
65*4882a593Smuzhiyun * it8213_set_piomode - Initialize host controller PATA PIO timings
66*4882a593Smuzhiyun * @ap: Port whose timings we are configuring
67*4882a593Smuzhiyun * @adev: Device whose timings we are configuring
68*4882a593Smuzhiyun *
69*4882a593Smuzhiyun * Set PIO mode for device, in host controller PCI config space.
70*4882a593Smuzhiyun *
71*4882a593Smuzhiyun * LOCKING:
72*4882a593Smuzhiyun * None (inherited from caller).
73*4882a593Smuzhiyun */
74*4882a593Smuzhiyun
it8213_set_piomode(struct ata_port * ap,struct ata_device * adev)75*4882a593Smuzhiyun static void it8213_set_piomode (struct ata_port *ap, struct ata_device *adev)
76*4882a593Smuzhiyun {
77*4882a593Smuzhiyun unsigned int pio = adev->pio_mode - XFER_PIO_0;
78*4882a593Smuzhiyun struct pci_dev *dev = to_pci_dev(ap->host->dev);
79*4882a593Smuzhiyun unsigned int master_port = ap->port_no ? 0x42 : 0x40;
80*4882a593Smuzhiyun u16 master_data;
81*4882a593Smuzhiyun int control = 0;
82*4882a593Smuzhiyun
83*4882a593Smuzhiyun /*
84*4882a593Smuzhiyun * See Intel Document 298600-004 for the timing programing rules
85*4882a593Smuzhiyun * for PIIX/ICH. The 8213 is a clone so very similar
86*4882a593Smuzhiyun */
87*4882a593Smuzhiyun
88*4882a593Smuzhiyun static const /* ISP RTC */
89*4882a593Smuzhiyun u8 timings[][2] = { { 0, 0 },
90*4882a593Smuzhiyun { 0, 0 },
91*4882a593Smuzhiyun { 1, 0 },
92*4882a593Smuzhiyun { 2, 1 },
93*4882a593Smuzhiyun { 2, 3 }, };
94*4882a593Smuzhiyun
95*4882a593Smuzhiyun if (pio > 1)
96*4882a593Smuzhiyun control |= 1; /* TIME */
97*4882a593Smuzhiyun if (ata_pio_need_iordy(adev)) /* PIO 3/4 require IORDY */
98*4882a593Smuzhiyun control |= 2; /* IE */
99*4882a593Smuzhiyun /* Bit 2 is set for ATAPI on the IT8213 - reverse of ICH/PIIX */
100*4882a593Smuzhiyun if (adev->class != ATA_DEV_ATA)
101*4882a593Smuzhiyun control |= 4; /* PPE */
102*4882a593Smuzhiyun
103*4882a593Smuzhiyun pci_read_config_word(dev, master_port, &master_data);
104*4882a593Smuzhiyun
105*4882a593Smuzhiyun /* Set PPE, IE, and TIME as appropriate */
106*4882a593Smuzhiyun if (adev->devno == 0) {
107*4882a593Smuzhiyun master_data &= 0xCCF0;
108*4882a593Smuzhiyun master_data |= control;
109*4882a593Smuzhiyun master_data |= (timings[pio][0] << 12) |
110*4882a593Smuzhiyun (timings[pio][1] << 8);
111*4882a593Smuzhiyun } else {
112*4882a593Smuzhiyun u8 slave_data;
113*4882a593Smuzhiyun
114*4882a593Smuzhiyun master_data &= 0xFF0F;
115*4882a593Smuzhiyun master_data |= (control << 4);
116*4882a593Smuzhiyun
117*4882a593Smuzhiyun /* Slave timing in separate register */
118*4882a593Smuzhiyun pci_read_config_byte(dev, 0x44, &slave_data);
119*4882a593Smuzhiyun slave_data &= 0xF0;
120*4882a593Smuzhiyun slave_data |= (timings[pio][0] << 2) | timings[pio][1];
121*4882a593Smuzhiyun pci_write_config_byte(dev, 0x44, slave_data);
122*4882a593Smuzhiyun }
123*4882a593Smuzhiyun
124*4882a593Smuzhiyun master_data |= 0x4000; /* Ensure SITRE is set */
125*4882a593Smuzhiyun pci_write_config_word(dev, master_port, master_data);
126*4882a593Smuzhiyun }
127*4882a593Smuzhiyun
128*4882a593Smuzhiyun /**
129*4882a593Smuzhiyun * it8213_set_dmamode - Initialize host controller PATA DMA timings
130*4882a593Smuzhiyun * @ap: Port whose timings we are configuring
131*4882a593Smuzhiyun * @adev: Device to program
132*4882a593Smuzhiyun *
133*4882a593Smuzhiyun * Set UDMA/MWDMA mode for device, in host controller PCI config space.
134*4882a593Smuzhiyun * This device is basically an ICH alike.
135*4882a593Smuzhiyun *
136*4882a593Smuzhiyun * LOCKING:
137*4882a593Smuzhiyun * None (inherited from caller).
138*4882a593Smuzhiyun */
139*4882a593Smuzhiyun
it8213_set_dmamode(struct ata_port * ap,struct ata_device * adev)140*4882a593Smuzhiyun static void it8213_set_dmamode (struct ata_port *ap, struct ata_device *adev)
141*4882a593Smuzhiyun {
142*4882a593Smuzhiyun struct pci_dev *dev = to_pci_dev(ap->host->dev);
143*4882a593Smuzhiyun u16 master_data;
144*4882a593Smuzhiyun u8 speed = adev->dma_mode;
145*4882a593Smuzhiyun int devid = adev->devno;
146*4882a593Smuzhiyun u8 udma_enable;
147*4882a593Smuzhiyun
148*4882a593Smuzhiyun static const /* ISP RTC */
149*4882a593Smuzhiyun u8 timings[][2] = { { 0, 0 },
150*4882a593Smuzhiyun { 0, 0 },
151*4882a593Smuzhiyun { 1, 0 },
152*4882a593Smuzhiyun { 2, 1 },
153*4882a593Smuzhiyun { 2, 3 }, };
154*4882a593Smuzhiyun
155*4882a593Smuzhiyun pci_read_config_word(dev, 0x40, &master_data);
156*4882a593Smuzhiyun pci_read_config_byte(dev, 0x48, &udma_enable);
157*4882a593Smuzhiyun
158*4882a593Smuzhiyun if (speed >= XFER_UDMA_0) {
159*4882a593Smuzhiyun unsigned int udma = adev->dma_mode - XFER_UDMA_0;
160*4882a593Smuzhiyun u16 udma_timing;
161*4882a593Smuzhiyun u16 ideconf;
162*4882a593Smuzhiyun int u_clock, u_speed;
163*4882a593Smuzhiyun
164*4882a593Smuzhiyun /* Clocks follow the PIIX style */
165*4882a593Smuzhiyun u_speed = min(2 - (udma & 1), udma);
166*4882a593Smuzhiyun if (udma > 4)
167*4882a593Smuzhiyun u_clock = 0x1000; /* 100Mhz */
168*4882a593Smuzhiyun else if (udma > 2)
169*4882a593Smuzhiyun u_clock = 1; /* 66Mhz */
170*4882a593Smuzhiyun else
171*4882a593Smuzhiyun u_clock = 0; /* 33Mhz */
172*4882a593Smuzhiyun
173*4882a593Smuzhiyun udma_enable |= (1 << devid);
174*4882a593Smuzhiyun
175*4882a593Smuzhiyun /* Load the UDMA cycle time */
176*4882a593Smuzhiyun pci_read_config_word(dev, 0x4A, &udma_timing);
177*4882a593Smuzhiyun udma_timing &= ~(3 << (4 * devid));
178*4882a593Smuzhiyun udma_timing |= u_speed << (4 * devid);
179*4882a593Smuzhiyun pci_write_config_word(dev, 0x4A, udma_timing);
180*4882a593Smuzhiyun
181*4882a593Smuzhiyun /* Load the clock selection */
182*4882a593Smuzhiyun pci_read_config_word(dev, 0x54, &ideconf);
183*4882a593Smuzhiyun ideconf &= ~(0x1001 << devid);
184*4882a593Smuzhiyun ideconf |= u_clock << devid;
185*4882a593Smuzhiyun pci_write_config_word(dev, 0x54, ideconf);
186*4882a593Smuzhiyun } else {
187*4882a593Smuzhiyun /*
188*4882a593Smuzhiyun * MWDMA is driven by the PIO timings. We must also enable
189*4882a593Smuzhiyun * IORDY unconditionally along with TIME1. PPE has already
190*4882a593Smuzhiyun * been set when the PIO timing was set.
191*4882a593Smuzhiyun */
192*4882a593Smuzhiyun unsigned int mwdma = adev->dma_mode - XFER_MW_DMA_0;
193*4882a593Smuzhiyun unsigned int control;
194*4882a593Smuzhiyun u8 slave_data;
195*4882a593Smuzhiyun static const unsigned int needed_pio[3] = {
196*4882a593Smuzhiyun XFER_PIO_0, XFER_PIO_3, XFER_PIO_4
197*4882a593Smuzhiyun };
198*4882a593Smuzhiyun int pio = needed_pio[mwdma] - XFER_PIO_0;
199*4882a593Smuzhiyun
200*4882a593Smuzhiyun control = 3; /* IORDY|TIME1 */
201*4882a593Smuzhiyun
202*4882a593Smuzhiyun /* If the drive MWDMA is faster than it can do PIO then
203*4882a593Smuzhiyun we must force PIO into PIO0 */
204*4882a593Smuzhiyun
205*4882a593Smuzhiyun if (adev->pio_mode < needed_pio[mwdma])
206*4882a593Smuzhiyun /* Enable DMA timing only */
207*4882a593Smuzhiyun control |= 8; /* PIO cycles in PIO0 */
208*4882a593Smuzhiyun
209*4882a593Smuzhiyun if (devid) { /* Slave */
210*4882a593Smuzhiyun master_data &= 0xFF4F; /* Mask out IORDY|TIME1|DMAONLY */
211*4882a593Smuzhiyun master_data |= control << 4;
212*4882a593Smuzhiyun pci_read_config_byte(dev, 0x44, &slave_data);
213*4882a593Smuzhiyun slave_data &= 0xF0;
214*4882a593Smuzhiyun /* Load the matching timing */
215*4882a593Smuzhiyun slave_data |= ((timings[pio][0] << 2) | timings[pio][1]) << (ap->port_no ? 4 : 0);
216*4882a593Smuzhiyun pci_write_config_byte(dev, 0x44, slave_data);
217*4882a593Smuzhiyun } else { /* Master */
218*4882a593Smuzhiyun master_data &= 0xCCF4; /* Mask out IORDY|TIME1|DMAONLY
219*4882a593Smuzhiyun and master timing bits */
220*4882a593Smuzhiyun master_data |= control;
221*4882a593Smuzhiyun master_data |=
222*4882a593Smuzhiyun (timings[pio][0] << 12) |
223*4882a593Smuzhiyun (timings[pio][1] << 8);
224*4882a593Smuzhiyun }
225*4882a593Smuzhiyun udma_enable &= ~(1 << devid);
226*4882a593Smuzhiyun pci_write_config_word(dev, 0x40, master_data);
227*4882a593Smuzhiyun }
228*4882a593Smuzhiyun pci_write_config_byte(dev, 0x48, udma_enable);
229*4882a593Smuzhiyun }
230*4882a593Smuzhiyun
231*4882a593Smuzhiyun static struct scsi_host_template it8213_sht = {
232*4882a593Smuzhiyun ATA_BMDMA_SHT(DRV_NAME),
233*4882a593Smuzhiyun };
234*4882a593Smuzhiyun
235*4882a593Smuzhiyun
236*4882a593Smuzhiyun static struct ata_port_operations it8213_ops = {
237*4882a593Smuzhiyun .inherits = &ata_bmdma_port_ops,
238*4882a593Smuzhiyun .cable_detect = it8213_cable_detect,
239*4882a593Smuzhiyun .set_piomode = it8213_set_piomode,
240*4882a593Smuzhiyun .set_dmamode = it8213_set_dmamode,
241*4882a593Smuzhiyun .prereset = it8213_pre_reset,
242*4882a593Smuzhiyun };
243*4882a593Smuzhiyun
244*4882a593Smuzhiyun
245*4882a593Smuzhiyun /**
246*4882a593Smuzhiyun * it8213_init_one - Register 8213 ATA PCI device with kernel services
247*4882a593Smuzhiyun * @pdev: PCI device to register
248*4882a593Smuzhiyun * @ent: Entry in it8213_pci_tbl matching with @pdev
249*4882a593Smuzhiyun *
250*4882a593Smuzhiyun * Called from kernel PCI layer.
251*4882a593Smuzhiyun *
252*4882a593Smuzhiyun * LOCKING:
253*4882a593Smuzhiyun * Inherited from PCI layer (may sleep).
254*4882a593Smuzhiyun *
255*4882a593Smuzhiyun * RETURNS:
256*4882a593Smuzhiyun * Zero on success, or -ERRNO value.
257*4882a593Smuzhiyun */
258*4882a593Smuzhiyun
it8213_init_one(struct pci_dev * pdev,const struct pci_device_id * ent)259*4882a593Smuzhiyun static int it8213_init_one (struct pci_dev *pdev, const struct pci_device_id *ent)
260*4882a593Smuzhiyun {
261*4882a593Smuzhiyun static const struct ata_port_info info = {
262*4882a593Smuzhiyun .flags = ATA_FLAG_SLAVE_POSS,
263*4882a593Smuzhiyun .pio_mask = ATA_PIO4,
264*4882a593Smuzhiyun .mwdma_mask = ATA_MWDMA12_ONLY,
265*4882a593Smuzhiyun .udma_mask = ATA_UDMA6,
266*4882a593Smuzhiyun .port_ops = &it8213_ops,
267*4882a593Smuzhiyun };
268*4882a593Smuzhiyun /* Current IT8213 stuff is single port */
269*4882a593Smuzhiyun const struct ata_port_info *ppi[] = { &info, &ata_dummy_port_info };
270*4882a593Smuzhiyun
271*4882a593Smuzhiyun ata_print_version_once(&pdev->dev, DRV_VERSION);
272*4882a593Smuzhiyun
273*4882a593Smuzhiyun return ata_pci_bmdma_init_one(pdev, ppi, &it8213_sht, NULL, 0);
274*4882a593Smuzhiyun }
275*4882a593Smuzhiyun
276*4882a593Smuzhiyun static const struct pci_device_id it8213_pci_tbl[] = {
277*4882a593Smuzhiyun { PCI_VDEVICE(ITE, PCI_DEVICE_ID_ITE_8213), },
278*4882a593Smuzhiyun
279*4882a593Smuzhiyun { } /* terminate list */
280*4882a593Smuzhiyun };
281*4882a593Smuzhiyun
282*4882a593Smuzhiyun static struct pci_driver it8213_pci_driver = {
283*4882a593Smuzhiyun .name = DRV_NAME,
284*4882a593Smuzhiyun .id_table = it8213_pci_tbl,
285*4882a593Smuzhiyun .probe = it8213_init_one,
286*4882a593Smuzhiyun .remove = ata_pci_remove_one,
287*4882a593Smuzhiyun #ifdef CONFIG_PM_SLEEP
288*4882a593Smuzhiyun .suspend = ata_pci_device_suspend,
289*4882a593Smuzhiyun .resume = ata_pci_device_resume,
290*4882a593Smuzhiyun #endif
291*4882a593Smuzhiyun };
292*4882a593Smuzhiyun
293*4882a593Smuzhiyun module_pci_driver(it8213_pci_driver);
294*4882a593Smuzhiyun
295*4882a593Smuzhiyun MODULE_AUTHOR("Alan Cox");
296*4882a593Smuzhiyun MODULE_DESCRIPTION("SCSI low-level driver for the ITE 8213");
297*4882a593Smuzhiyun MODULE_LICENSE("GPL");
298*4882a593Smuzhiyun MODULE_DEVICE_TABLE(pci, it8213_pci_tbl);
299*4882a593Smuzhiyun MODULE_VERSION(DRV_VERSION);
300