1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun #include <linux/kernel.h>
3*4882a593Smuzhiyun #include <linux/module.h>
4*4882a593Smuzhiyun #include <linux/init.h>
5*4882a593Smuzhiyun #include <linux/blkdev.h>
6*4882a593Smuzhiyun #include <linux/gfp.h>
7*4882a593Smuzhiyun #include <scsi/scsi_host.h>
8*4882a593Smuzhiyun #include <linux/ata.h>
9*4882a593Smuzhiyun #include <linux/libata.h>
10*4882a593Smuzhiyun
11*4882a593Smuzhiyun #include <asm/dma.h>
12*4882a593Smuzhiyun #include <asm/ecard.h>
13*4882a593Smuzhiyun
14*4882a593Smuzhiyun #define DRV_NAME "pata_icside"
15*4882a593Smuzhiyun
16*4882a593Smuzhiyun #define ICS_IDENT_OFFSET 0x2280
17*4882a593Smuzhiyun
18*4882a593Smuzhiyun #define ICS_ARCIN_V5_INTRSTAT 0x0000
19*4882a593Smuzhiyun #define ICS_ARCIN_V5_INTROFFSET 0x0004
20*4882a593Smuzhiyun
21*4882a593Smuzhiyun #define ICS_ARCIN_V6_INTROFFSET_1 0x2200
22*4882a593Smuzhiyun #define ICS_ARCIN_V6_INTRSTAT_1 0x2290
23*4882a593Smuzhiyun #define ICS_ARCIN_V6_INTROFFSET_2 0x3200
24*4882a593Smuzhiyun #define ICS_ARCIN_V6_INTRSTAT_2 0x3290
25*4882a593Smuzhiyun
26*4882a593Smuzhiyun struct portinfo {
27*4882a593Smuzhiyun unsigned int dataoffset;
28*4882a593Smuzhiyun unsigned int ctrloffset;
29*4882a593Smuzhiyun unsigned int stepping;
30*4882a593Smuzhiyun };
31*4882a593Smuzhiyun
32*4882a593Smuzhiyun static const struct portinfo pata_icside_portinfo_v5 = {
33*4882a593Smuzhiyun .dataoffset = 0x2800,
34*4882a593Smuzhiyun .ctrloffset = 0x2b80,
35*4882a593Smuzhiyun .stepping = 6,
36*4882a593Smuzhiyun };
37*4882a593Smuzhiyun
38*4882a593Smuzhiyun static const struct portinfo pata_icside_portinfo_v6_1 = {
39*4882a593Smuzhiyun .dataoffset = 0x2000,
40*4882a593Smuzhiyun .ctrloffset = 0x2380,
41*4882a593Smuzhiyun .stepping = 6,
42*4882a593Smuzhiyun };
43*4882a593Smuzhiyun
44*4882a593Smuzhiyun static const struct portinfo pata_icside_portinfo_v6_2 = {
45*4882a593Smuzhiyun .dataoffset = 0x3000,
46*4882a593Smuzhiyun .ctrloffset = 0x3380,
47*4882a593Smuzhiyun .stepping = 6,
48*4882a593Smuzhiyun };
49*4882a593Smuzhiyun
50*4882a593Smuzhiyun struct pata_icside_state {
51*4882a593Smuzhiyun void __iomem *irq_port;
52*4882a593Smuzhiyun void __iomem *ioc_base;
53*4882a593Smuzhiyun unsigned int type;
54*4882a593Smuzhiyun unsigned int dma;
55*4882a593Smuzhiyun struct {
56*4882a593Smuzhiyun u8 port_sel;
57*4882a593Smuzhiyun u8 disabled;
58*4882a593Smuzhiyun unsigned int speed[ATA_MAX_DEVICES];
59*4882a593Smuzhiyun } port[2];
60*4882a593Smuzhiyun };
61*4882a593Smuzhiyun
62*4882a593Smuzhiyun struct pata_icside_info {
63*4882a593Smuzhiyun struct pata_icside_state *state;
64*4882a593Smuzhiyun struct expansion_card *ec;
65*4882a593Smuzhiyun void __iomem *base;
66*4882a593Smuzhiyun void __iomem *irqaddr;
67*4882a593Smuzhiyun unsigned int irqmask;
68*4882a593Smuzhiyun const expansioncard_ops_t *irqops;
69*4882a593Smuzhiyun unsigned int mwdma_mask;
70*4882a593Smuzhiyun unsigned int nr_ports;
71*4882a593Smuzhiyun const struct portinfo *port[2];
72*4882a593Smuzhiyun unsigned long raw_base;
73*4882a593Smuzhiyun unsigned long raw_ioc_base;
74*4882a593Smuzhiyun };
75*4882a593Smuzhiyun
76*4882a593Smuzhiyun #define ICS_TYPE_A3IN 0
77*4882a593Smuzhiyun #define ICS_TYPE_A3USER 1
78*4882a593Smuzhiyun #define ICS_TYPE_V6 3
79*4882a593Smuzhiyun #define ICS_TYPE_V5 15
80*4882a593Smuzhiyun #define ICS_TYPE_NOTYPE ((unsigned int)-1)
81*4882a593Smuzhiyun
82*4882a593Smuzhiyun /* ---------------- Version 5 PCB Support Functions --------------------- */
83*4882a593Smuzhiyun /* Prototype: pata_icside_irqenable_arcin_v5 (struct expansion_card *ec, int irqnr)
84*4882a593Smuzhiyun * Purpose : enable interrupts from card
85*4882a593Smuzhiyun */
pata_icside_irqenable_arcin_v5(struct expansion_card * ec,int irqnr)86*4882a593Smuzhiyun static void pata_icside_irqenable_arcin_v5 (struct expansion_card *ec, int irqnr)
87*4882a593Smuzhiyun {
88*4882a593Smuzhiyun struct pata_icside_state *state = ec->irq_data;
89*4882a593Smuzhiyun
90*4882a593Smuzhiyun writeb(0, state->irq_port + ICS_ARCIN_V5_INTROFFSET);
91*4882a593Smuzhiyun }
92*4882a593Smuzhiyun
93*4882a593Smuzhiyun /* Prototype: pata_icside_irqdisable_arcin_v5 (struct expansion_card *ec, int irqnr)
94*4882a593Smuzhiyun * Purpose : disable interrupts from card
95*4882a593Smuzhiyun */
pata_icside_irqdisable_arcin_v5(struct expansion_card * ec,int irqnr)96*4882a593Smuzhiyun static void pata_icside_irqdisable_arcin_v5 (struct expansion_card *ec, int irqnr)
97*4882a593Smuzhiyun {
98*4882a593Smuzhiyun struct pata_icside_state *state = ec->irq_data;
99*4882a593Smuzhiyun
100*4882a593Smuzhiyun readb(state->irq_port + ICS_ARCIN_V5_INTROFFSET);
101*4882a593Smuzhiyun }
102*4882a593Smuzhiyun
103*4882a593Smuzhiyun static const expansioncard_ops_t pata_icside_ops_arcin_v5 = {
104*4882a593Smuzhiyun .irqenable = pata_icside_irqenable_arcin_v5,
105*4882a593Smuzhiyun .irqdisable = pata_icside_irqdisable_arcin_v5,
106*4882a593Smuzhiyun };
107*4882a593Smuzhiyun
108*4882a593Smuzhiyun
109*4882a593Smuzhiyun /* ---------------- Version 6 PCB Support Functions --------------------- */
110*4882a593Smuzhiyun /* Prototype: pata_icside_irqenable_arcin_v6 (struct expansion_card *ec, int irqnr)
111*4882a593Smuzhiyun * Purpose : enable interrupts from card
112*4882a593Smuzhiyun */
pata_icside_irqenable_arcin_v6(struct expansion_card * ec,int irqnr)113*4882a593Smuzhiyun static void pata_icside_irqenable_arcin_v6 (struct expansion_card *ec, int irqnr)
114*4882a593Smuzhiyun {
115*4882a593Smuzhiyun struct pata_icside_state *state = ec->irq_data;
116*4882a593Smuzhiyun void __iomem *base = state->irq_port;
117*4882a593Smuzhiyun
118*4882a593Smuzhiyun if (!state->port[0].disabled)
119*4882a593Smuzhiyun writeb(0, base + ICS_ARCIN_V6_INTROFFSET_1);
120*4882a593Smuzhiyun if (!state->port[1].disabled)
121*4882a593Smuzhiyun writeb(0, base + ICS_ARCIN_V6_INTROFFSET_2);
122*4882a593Smuzhiyun }
123*4882a593Smuzhiyun
124*4882a593Smuzhiyun /* Prototype: pata_icside_irqdisable_arcin_v6 (struct expansion_card *ec, int irqnr)
125*4882a593Smuzhiyun * Purpose : disable interrupts from card
126*4882a593Smuzhiyun */
pata_icside_irqdisable_arcin_v6(struct expansion_card * ec,int irqnr)127*4882a593Smuzhiyun static void pata_icside_irqdisable_arcin_v6 (struct expansion_card *ec, int irqnr)
128*4882a593Smuzhiyun {
129*4882a593Smuzhiyun struct pata_icside_state *state = ec->irq_data;
130*4882a593Smuzhiyun
131*4882a593Smuzhiyun readb(state->irq_port + ICS_ARCIN_V6_INTROFFSET_1);
132*4882a593Smuzhiyun readb(state->irq_port + ICS_ARCIN_V6_INTROFFSET_2);
133*4882a593Smuzhiyun }
134*4882a593Smuzhiyun
135*4882a593Smuzhiyun /* Prototype: pata_icside_irqprobe(struct expansion_card *ec)
136*4882a593Smuzhiyun * Purpose : detect an active interrupt from card
137*4882a593Smuzhiyun */
pata_icside_irqpending_arcin_v6(struct expansion_card * ec)138*4882a593Smuzhiyun static int pata_icside_irqpending_arcin_v6(struct expansion_card *ec)
139*4882a593Smuzhiyun {
140*4882a593Smuzhiyun struct pata_icside_state *state = ec->irq_data;
141*4882a593Smuzhiyun
142*4882a593Smuzhiyun return readb(state->irq_port + ICS_ARCIN_V6_INTRSTAT_1) & 1 ||
143*4882a593Smuzhiyun readb(state->irq_port + ICS_ARCIN_V6_INTRSTAT_2) & 1;
144*4882a593Smuzhiyun }
145*4882a593Smuzhiyun
146*4882a593Smuzhiyun static const expansioncard_ops_t pata_icside_ops_arcin_v6 = {
147*4882a593Smuzhiyun .irqenable = pata_icside_irqenable_arcin_v6,
148*4882a593Smuzhiyun .irqdisable = pata_icside_irqdisable_arcin_v6,
149*4882a593Smuzhiyun .irqpending = pata_icside_irqpending_arcin_v6,
150*4882a593Smuzhiyun };
151*4882a593Smuzhiyun
152*4882a593Smuzhiyun
153*4882a593Smuzhiyun /*
154*4882a593Smuzhiyun * SG-DMA support.
155*4882a593Smuzhiyun *
156*4882a593Smuzhiyun * Similar to the BM-DMA, but we use the RiscPCs IOMD DMA controllers.
157*4882a593Smuzhiyun * There is only one DMA controller per card, which means that only
158*4882a593Smuzhiyun * one drive can be accessed at one time. NOTE! We do not enforce that
159*4882a593Smuzhiyun * here, but we rely on the main IDE driver spotting that both
160*4882a593Smuzhiyun * interfaces use the same IRQ, which should guarantee this.
161*4882a593Smuzhiyun */
162*4882a593Smuzhiyun
163*4882a593Smuzhiyun /*
164*4882a593Smuzhiyun * Configure the IOMD to give the appropriate timings for the transfer
165*4882a593Smuzhiyun * mode being requested. We take the advice of the ATA standards, and
166*4882a593Smuzhiyun * calculate the cycle time based on the transfer mode, and the EIDE
167*4882a593Smuzhiyun * MW DMA specs that the drive provides in the IDENTIFY command.
168*4882a593Smuzhiyun *
169*4882a593Smuzhiyun * We have the following IOMD DMA modes to choose from:
170*4882a593Smuzhiyun *
171*4882a593Smuzhiyun * Type Active Recovery Cycle
172*4882a593Smuzhiyun * A 250 (250) 312 (550) 562 (800)
173*4882a593Smuzhiyun * B 187 (200) 250 (550) 437 (750)
174*4882a593Smuzhiyun * C 125 (125) 125 (375) 250 (500)
175*4882a593Smuzhiyun * D 62 (50) 125 (375) 187 (425)
176*4882a593Smuzhiyun *
177*4882a593Smuzhiyun * (figures in brackets are actual measured timings on DIOR/DIOW)
178*4882a593Smuzhiyun *
179*4882a593Smuzhiyun * However, we also need to take care of the read/write active and
180*4882a593Smuzhiyun * recovery timings:
181*4882a593Smuzhiyun *
182*4882a593Smuzhiyun * Read Write
183*4882a593Smuzhiyun * Mode Active -- Recovery -- Cycle IOMD type
184*4882a593Smuzhiyun * MW0 215 50 215 480 A
185*4882a593Smuzhiyun * MW1 80 50 50 150 C
186*4882a593Smuzhiyun * MW2 70 25 25 120 C
187*4882a593Smuzhiyun */
pata_icside_set_dmamode(struct ata_port * ap,struct ata_device * adev)188*4882a593Smuzhiyun static void pata_icside_set_dmamode(struct ata_port *ap, struct ata_device *adev)
189*4882a593Smuzhiyun {
190*4882a593Smuzhiyun struct pata_icside_state *state = ap->host->private_data;
191*4882a593Smuzhiyun struct ata_timing t;
192*4882a593Smuzhiyun unsigned int cycle;
193*4882a593Smuzhiyun char iomd_type;
194*4882a593Smuzhiyun
195*4882a593Smuzhiyun /*
196*4882a593Smuzhiyun * DMA is based on a 16MHz clock
197*4882a593Smuzhiyun */
198*4882a593Smuzhiyun if (ata_timing_compute(adev, adev->dma_mode, &t, 1000, 1))
199*4882a593Smuzhiyun return;
200*4882a593Smuzhiyun
201*4882a593Smuzhiyun /*
202*4882a593Smuzhiyun * Choose the IOMD cycle timing which ensure that the interface
203*4882a593Smuzhiyun * satisfies the measured active, recovery and cycle times.
204*4882a593Smuzhiyun */
205*4882a593Smuzhiyun if (t.active <= 50 && t.recover <= 375 && t.cycle <= 425)
206*4882a593Smuzhiyun iomd_type = 'D', cycle = 187;
207*4882a593Smuzhiyun else if (t.active <= 125 && t.recover <= 375 && t.cycle <= 500)
208*4882a593Smuzhiyun iomd_type = 'C', cycle = 250;
209*4882a593Smuzhiyun else if (t.active <= 200 && t.recover <= 550 && t.cycle <= 750)
210*4882a593Smuzhiyun iomd_type = 'B', cycle = 437;
211*4882a593Smuzhiyun else
212*4882a593Smuzhiyun iomd_type = 'A', cycle = 562;
213*4882a593Smuzhiyun
214*4882a593Smuzhiyun ata_dev_info(adev, "timings: act %dns rec %dns cyc %dns (%c)\n",
215*4882a593Smuzhiyun t.active, t.recover, t.cycle, iomd_type);
216*4882a593Smuzhiyun
217*4882a593Smuzhiyun state->port[ap->port_no].speed[adev->devno] = cycle;
218*4882a593Smuzhiyun }
219*4882a593Smuzhiyun
pata_icside_bmdma_setup(struct ata_queued_cmd * qc)220*4882a593Smuzhiyun static void pata_icside_bmdma_setup(struct ata_queued_cmd *qc)
221*4882a593Smuzhiyun {
222*4882a593Smuzhiyun struct ata_port *ap = qc->ap;
223*4882a593Smuzhiyun struct pata_icside_state *state = ap->host->private_data;
224*4882a593Smuzhiyun unsigned int write = qc->tf.flags & ATA_TFLAG_WRITE;
225*4882a593Smuzhiyun
226*4882a593Smuzhiyun /*
227*4882a593Smuzhiyun * We are simplex; BUG if we try to fiddle with DMA
228*4882a593Smuzhiyun * while it's active.
229*4882a593Smuzhiyun */
230*4882a593Smuzhiyun BUG_ON(dma_channel_active(state->dma));
231*4882a593Smuzhiyun
232*4882a593Smuzhiyun /*
233*4882a593Smuzhiyun * Route the DMA signals to the correct interface
234*4882a593Smuzhiyun */
235*4882a593Smuzhiyun writeb(state->port[ap->port_no].port_sel, state->ioc_base);
236*4882a593Smuzhiyun
237*4882a593Smuzhiyun set_dma_speed(state->dma, state->port[ap->port_no].speed[qc->dev->devno]);
238*4882a593Smuzhiyun set_dma_sg(state->dma, qc->sg, qc->n_elem);
239*4882a593Smuzhiyun set_dma_mode(state->dma, write ? DMA_MODE_WRITE : DMA_MODE_READ);
240*4882a593Smuzhiyun
241*4882a593Smuzhiyun /* issue r/w command */
242*4882a593Smuzhiyun ap->ops->sff_exec_command(ap, &qc->tf);
243*4882a593Smuzhiyun }
244*4882a593Smuzhiyun
pata_icside_bmdma_start(struct ata_queued_cmd * qc)245*4882a593Smuzhiyun static void pata_icside_bmdma_start(struct ata_queued_cmd *qc)
246*4882a593Smuzhiyun {
247*4882a593Smuzhiyun struct ata_port *ap = qc->ap;
248*4882a593Smuzhiyun struct pata_icside_state *state = ap->host->private_data;
249*4882a593Smuzhiyun
250*4882a593Smuzhiyun BUG_ON(dma_channel_active(state->dma));
251*4882a593Smuzhiyun enable_dma(state->dma);
252*4882a593Smuzhiyun }
253*4882a593Smuzhiyun
pata_icside_bmdma_stop(struct ata_queued_cmd * qc)254*4882a593Smuzhiyun static void pata_icside_bmdma_stop(struct ata_queued_cmd *qc)
255*4882a593Smuzhiyun {
256*4882a593Smuzhiyun struct ata_port *ap = qc->ap;
257*4882a593Smuzhiyun struct pata_icside_state *state = ap->host->private_data;
258*4882a593Smuzhiyun
259*4882a593Smuzhiyun disable_dma(state->dma);
260*4882a593Smuzhiyun
261*4882a593Smuzhiyun /* see ata_bmdma_stop */
262*4882a593Smuzhiyun ata_sff_dma_pause(ap);
263*4882a593Smuzhiyun }
264*4882a593Smuzhiyun
pata_icside_bmdma_status(struct ata_port * ap)265*4882a593Smuzhiyun static u8 pata_icside_bmdma_status(struct ata_port *ap)
266*4882a593Smuzhiyun {
267*4882a593Smuzhiyun struct pata_icside_state *state = ap->host->private_data;
268*4882a593Smuzhiyun void __iomem *irq_port;
269*4882a593Smuzhiyun
270*4882a593Smuzhiyun irq_port = state->irq_port + (ap->port_no ? ICS_ARCIN_V6_INTRSTAT_2 :
271*4882a593Smuzhiyun ICS_ARCIN_V6_INTRSTAT_1);
272*4882a593Smuzhiyun
273*4882a593Smuzhiyun return readb(irq_port) & 1 ? ATA_DMA_INTR : 0;
274*4882a593Smuzhiyun }
275*4882a593Smuzhiyun
icside_dma_init(struct pata_icside_info * info)276*4882a593Smuzhiyun static int icside_dma_init(struct pata_icside_info *info)
277*4882a593Smuzhiyun {
278*4882a593Smuzhiyun struct pata_icside_state *state = info->state;
279*4882a593Smuzhiyun struct expansion_card *ec = info->ec;
280*4882a593Smuzhiyun int i;
281*4882a593Smuzhiyun
282*4882a593Smuzhiyun for (i = 0; i < ATA_MAX_DEVICES; i++) {
283*4882a593Smuzhiyun state->port[0].speed[i] = 480;
284*4882a593Smuzhiyun state->port[1].speed[i] = 480;
285*4882a593Smuzhiyun }
286*4882a593Smuzhiyun
287*4882a593Smuzhiyun if (ec->dma != NO_DMA && !request_dma(ec->dma, DRV_NAME)) {
288*4882a593Smuzhiyun state->dma = ec->dma;
289*4882a593Smuzhiyun info->mwdma_mask = ATA_MWDMA2;
290*4882a593Smuzhiyun }
291*4882a593Smuzhiyun
292*4882a593Smuzhiyun return 0;
293*4882a593Smuzhiyun }
294*4882a593Smuzhiyun
295*4882a593Smuzhiyun
296*4882a593Smuzhiyun static struct scsi_host_template pata_icside_sht = {
297*4882a593Smuzhiyun ATA_BASE_SHT(DRV_NAME),
298*4882a593Smuzhiyun .sg_tablesize = SG_MAX_SEGMENTS,
299*4882a593Smuzhiyun .dma_boundary = IOMD_DMA_BOUNDARY,
300*4882a593Smuzhiyun };
301*4882a593Smuzhiyun
pata_icside_postreset(struct ata_link * link,unsigned int * classes)302*4882a593Smuzhiyun static void pata_icside_postreset(struct ata_link *link, unsigned int *classes)
303*4882a593Smuzhiyun {
304*4882a593Smuzhiyun struct ata_port *ap = link->ap;
305*4882a593Smuzhiyun struct pata_icside_state *state = ap->host->private_data;
306*4882a593Smuzhiyun
307*4882a593Smuzhiyun if (classes[0] != ATA_DEV_NONE || classes[1] != ATA_DEV_NONE)
308*4882a593Smuzhiyun return ata_sff_postreset(link, classes);
309*4882a593Smuzhiyun
310*4882a593Smuzhiyun state->port[ap->port_no].disabled = 1;
311*4882a593Smuzhiyun
312*4882a593Smuzhiyun if (state->type == ICS_TYPE_V6) {
313*4882a593Smuzhiyun /*
314*4882a593Smuzhiyun * Disable interrupts from this port, otherwise we
315*4882a593Smuzhiyun * receive spurious interrupts from the floating
316*4882a593Smuzhiyun * interrupt line.
317*4882a593Smuzhiyun */
318*4882a593Smuzhiyun void __iomem *irq_port = state->irq_port +
319*4882a593Smuzhiyun (ap->port_no ? ICS_ARCIN_V6_INTROFFSET_2 : ICS_ARCIN_V6_INTROFFSET_1);
320*4882a593Smuzhiyun readb(irq_port);
321*4882a593Smuzhiyun }
322*4882a593Smuzhiyun }
323*4882a593Smuzhiyun
324*4882a593Smuzhiyun static struct ata_port_operations pata_icside_port_ops = {
325*4882a593Smuzhiyun .inherits = &ata_bmdma_port_ops,
326*4882a593Smuzhiyun /* no need to build any PRD tables for DMA */
327*4882a593Smuzhiyun .qc_prep = ata_noop_qc_prep,
328*4882a593Smuzhiyun .sff_data_xfer = ata_sff_data_xfer32,
329*4882a593Smuzhiyun .bmdma_setup = pata_icside_bmdma_setup,
330*4882a593Smuzhiyun .bmdma_start = pata_icside_bmdma_start,
331*4882a593Smuzhiyun .bmdma_stop = pata_icside_bmdma_stop,
332*4882a593Smuzhiyun .bmdma_status = pata_icside_bmdma_status,
333*4882a593Smuzhiyun
334*4882a593Smuzhiyun .cable_detect = ata_cable_40wire,
335*4882a593Smuzhiyun .set_dmamode = pata_icside_set_dmamode,
336*4882a593Smuzhiyun .postreset = pata_icside_postreset,
337*4882a593Smuzhiyun
338*4882a593Smuzhiyun .port_start = ATA_OP_NULL, /* don't need PRD table */
339*4882a593Smuzhiyun };
340*4882a593Smuzhiyun
pata_icside_setup_ioaddr(struct ata_port * ap,void __iomem * base,struct pata_icside_info * info,const struct portinfo * port)341*4882a593Smuzhiyun static void pata_icside_setup_ioaddr(struct ata_port *ap, void __iomem *base,
342*4882a593Smuzhiyun struct pata_icside_info *info,
343*4882a593Smuzhiyun const struct portinfo *port)
344*4882a593Smuzhiyun {
345*4882a593Smuzhiyun struct ata_ioports *ioaddr = &ap->ioaddr;
346*4882a593Smuzhiyun void __iomem *cmd = base + port->dataoffset;
347*4882a593Smuzhiyun
348*4882a593Smuzhiyun ioaddr->cmd_addr = cmd;
349*4882a593Smuzhiyun ioaddr->data_addr = cmd + (ATA_REG_DATA << port->stepping);
350*4882a593Smuzhiyun ioaddr->error_addr = cmd + (ATA_REG_ERR << port->stepping);
351*4882a593Smuzhiyun ioaddr->feature_addr = cmd + (ATA_REG_FEATURE << port->stepping);
352*4882a593Smuzhiyun ioaddr->nsect_addr = cmd + (ATA_REG_NSECT << port->stepping);
353*4882a593Smuzhiyun ioaddr->lbal_addr = cmd + (ATA_REG_LBAL << port->stepping);
354*4882a593Smuzhiyun ioaddr->lbam_addr = cmd + (ATA_REG_LBAM << port->stepping);
355*4882a593Smuzhiyun ioaddr->lbah_addr = cmd + (ATA_REG_LBAH << port->stepping);
356*4882a593Smuzhiyun ioaddr->device_addr = cmd + (ATA_REG_DEVICE << port->stepping);
357*4882a593Smuzhiyun ioaddr->status_addr = cmd + (ATA_REG_STATUS << port->stepping);
358*4882a593Smuzhiyun ioaddr->command_addr = cmd + (ATA_REG_CMD << port->stepping);
359*4882a593Smuzhiyun
360*4882a593Smuzhiyun ioaddr->ctl_addr = base + port->ctrloffset;
361*4882a593Smuzhiyun ioaddr->altstatus_addr = ioaddr->ctl_addr;
362*4882a593Smuzhiyun
363*4882a593Smuzhiyun ata_port_desc(ap, "cmd 0x%lx ctl 0x%lx",
364*4882a593Smuzhiyun info->raw_base + port->dataoffset,
365*4882a593Smuzhiyun info->raw_base + port->ctrloffset);
366*4882a593Smuzhiyun
367*4882a593Smuzhiyun if (info->raw_ioc_base)
368*4882a593Smuzhiyun ata_port_desc(ap, "iocbase 0x%lx", info->raw_ioc_base);
369*4882a593Smuzhiyun }
370*4882a593Smuzhiyun
pata_icside_register_v5(struct pata_icside_info * info)371*4882a593Smuzhiyun static int pata_icside_register_v5(struct pata_icside_info *info)
372*4882a593Smuzhiyun {
373*4882a593Smuzhiyun struct pata_icside_state *state = info->state;
374*4882a593Smuzhiyun void __iomem *base;
375*4882a593Smuzhiyun
376*4882a593Smuzhiyun base = ecardm_iomap(info->ec, ECARD_RES_MEMC, 0, 0);
377*4882a593Smuzhiyun if (!base)
378*4882a593Smuzhiyun return -ENOMEM;
379*4882a593Smuzhiyun
380*4882a593Smuzhiyun state->irq_port = base;
381*4882a593Smuzhiyun
382*4882a593Smuzhiyun info->base = base;
383*4882a593Smuzhiyun info->irqaddr = base + ICS_ARCIN_V5_INTRSTAT;
384*4882a593Smuzhiyun info->irqmask = 1;
385*4882a593Smuzhiyun info->irqops = &pata_icside_ops_arcin_v5;
386*4882a593Smuzhiyun info->nr_ports = 1;
387*4882a593Smuzhiyun info->port[0] = &pata_icside_portinfo_v5;
388*4882a593Smuzhiyun
389*4882a593Smuzhiyun info->raw_base = ecard_resource_start(info->ec, ECARD_RES_MEMC);
390*4882a593Smuzhiyun
391*4882a593Smuzhiyun return 0;
392*4882a593Smuzhiyun }
393*4882a593Smuzhiyun
pata_icside_register_v6(struct pata_icside_info * info)394*4882a593Smuzhiyun static int pata_icside_register_v6(struct pata_icside_info *info)
395*4882a593Smuzhiyun {
396*4882a593Smuzhiyun struct pata_icside_state *state = info->state;
397*4882a593Smuzhiyun struct expansion_card *ec = info->ec;
398*4882a593Smuzhiyun void __iomem *ioc_base, *easi_base;
399*4882a593Smuzhiyun unsigned int sel = 0;
400*4882a593Smuzhiyun
401*4882a593Smuzhiyun ioc_base = ecardm_iomap(ec, ECARD_RES_IOCFAST, 0, 0);
402*4882a593Smuzhiyun if (!ioc_base)
403*4882a593Smuzhiyun return -ENOMEM;
404*4882a593Smuzhiyun
405*4882a593Smuzhiyun easi_base = ioc_base;
406*4882a593Smuzhiyun
407*4882a593Smuzhiyun if (ecard_resource_flags(ec, ECARD_RES_EASI)) {
408*4882a593Smuzhiyun easi_base = ecardm_iomap(ec, ECARD_RES_EASI, 0, 0);
409*4882a593Smuzhiyun if (!easi_base)
410*4882a593Smuzhiyun return -ENOMEM;
411*4882a593Smuzhiyun
412*4882a593Smuzhiyun /*
413*4882a593Smuzhiyun * Enable access to the EASI region.
414*4882a593Smuzhiyun */
415*4882a593Smuzhiyun sel = 1 << 5;
416*4882a593Smuzhiyun }
417*4882a593Smuzhiyun
418*4882a593Smuzhiyun writeb(sel, ioc_base);
419*4882a593Smuzhiyun
420*4882a593Smuzhiyun state->irq_port = easi_base;
421*4882a593Smuzhiyun state->ioc_base = ioc_base;
422*4882a593Smuzhiyun state->port[0].port_sel = sel;
423*4882a593Smuzhiyun state->port[1].port_sel = sel | 1;
424*4882a593Smuzhiyun
425*4882a593Smuzhiyun info->base = easi_base;
426*4882a593Smuzhiyun info->irqops = &pata_icside_ops_arcin_v6;
427*4882a593Smuzhiyun info->nr_ports = 2;
428*4882a593Smuzhiyun info->port[0] = &pata_icside_portinfo_v6_1;
429*4882a593Smuzhiyun info->port[1] = &pata_icside_portinfo_v6_2;
430*4882a593Smuzhiyun
431*4882a593Smuzhiyun info->raw_base = ecard_resource_start(ec, ECARD_RES_EASI);
432*4882a593Smuzhiyun info->raw_ioc_base = ecard_resource_start(ec, ECARD_RES_IOCFAST);
433*4882a593Smuzhiyun
434*4882a593Smuzhiyun return icside_dma_init(info);
435*4882a593Smuzhiyun }
436*4882a593Smuzhiyun
pata_icside_add_ports(struct pata_icside_info * info)437*4882a593Smuzhiyun static int pata_icside_add_ports(struct pata_icside_info *info)
438*4882a593Smuzhiyun {
439*4882a593Smuzhiyun struct expansion_card *ec = info->ec;
440*4882a593Smuzhiyun struct ata_host *host;
441*4882a593Smuzhiyun int i;
442*4882a593Smuzhiyun
443*4882a593Smuzhiyun if (info->irqaddr) {
444*4882a593Smuzhiyun ec->irqaddr = info->irqaddr;
445*4882a593Smuzhiyun ec->irqmask = info->irqmask;
446*4882a593Smuzhiyun }
447*4882a593Smuzhiyun if (info->irqops)
448*4882a593Smuzhiyun ecard_setirq(ec, info->irqops, info->state);
449*4882a593Smuzhiyun
450*4882a593Smuzhiyun /*
451*4882a593Smuzhiyun * Be on the safe side - disable interrupts
452*4882a593Smuzhiyun */
453*4882a593Smuzhiyun ec->ops->irqdisable(ec, ec->irq);
454*4882a593Smuzhiyun
455*4882a593Smuzhiyun host = ata_host_alloc(&ec->dev, info->nr_ports);
456*4882a593Smuzhiyun if (!host)
457*4882a593Smuzhiyun return -ENOMEM;
458*4882a593Smuzhiyun
459*4882a593Smuzhiyun host->private_data = info->state;
460*4882a593Smuzhiyun host->flags = ATA_HOST_SIMPLEX;
461*4882a593Smuzhiyun
462*4882a593Smuzhiyun for (i = 0; i < info->nr_ports; i++) {
463*4882a593Smuzhiyun struct ata_port *ap = host->ports[i];
464*4882a593Smuzhiyun
465*4882a593Smuzhiyun ap->pio_mask = ATA_PIO4;
466*4882a593Smuzhiyun ap->mwdma_mask = info->mwdma_mask;
467*4882a593Smuzhiyun ap->flags |= ATA_FLAG_SLAVE_POSS;
468*4882a593Smuzhiyun ap->ops = &pata_icside_port_ops;
469*4882a593Smuzhiyun
470*4882a593Smuzhiyun pata_icside_setup_ioaddr(ap, info->base, info, info->port[i]);
471*4882a593Smuzhiyun }
472*4882a593Smuzhiyun
473*4882a593Smuzhiyun return ata_host_activate(host, ec->irq, ata_bmdma_interrupt, 0,
474*4882a593Smuzhiyun &pata_icside_sht);
475*4882a593Smuzhiyun }
476*4882a593Smuzhiyun
pata_icside_probe(struct expansion_card * ec,const struct ecard_id * id)477*4882a593Smuzhiyun static int pata_icside_probe(struct expansion_card *ec,
478*4882a593Smuzhiyun const struct ecard_id *id)
479*4882a593Smuzhiyun {
480*4882a593Smuzhiyun struct pata_icside_state *state;
481*4882a593Smuzhiyun struct pata_icside_info info;
482*4882a593Smuzhiyun void __iomem *idmem;
483*4882a593Smuzhiyun int ret;
484*4882a593Smuzhiyun
485*4882a593Smuzhiyun ret = ecard_request_resources(ec);
486*4882a593Smuzhiyun if (ret)
487*4882a593Smuzhiyun goto out;
488*4882a593Smuzhiyun
489*4882a593Smuzhiyun state = devm_kzalloc(&ec->dev, sizeof(*state), GFP_KERNEL);
490*4882a593Smuzhiyun if (!state) {
491*4882a593Smuzhiyun ret = -ENOMEM;
492*4882a593Smuzhiyun goto release;
493*4882a593Smuzhiyun }
494*4882a593Smuzhiyun
495*4882a593Smuzhiyun state->type = ICS_TYPE_NOTYPE;
496*4882a593Smuzhiyun state->dma = NO_DMA;
497*4882a593Smuzhiyun
498*4882a593Smuzhiyun idmem = ecardm_iomap(ec, ECARD_RES_IOCFAST, 0, 0);
499*4882a593Smuzhiyun if (idmem) {
500*4882a593Smuzhiyun unsigned int type;
501*4882a593Smuzhiyun
502*4882a593Smuzhiyun type = readb(idmem + ICS_IDENT_OFFSET) & 1;
503*4882a593Smuzhiyun type |= (readb(idmem + ICS_IDENT_OFFSET + 4) & 1) << 1;
504*4882a593Smuzhiyun type |= (readb(idmem + ICS_IDENT_OFFSET + 8) & 1) << 2;
505*4882a593Smuzhiyun type |= (readb(idmem + ICS_IDENT_OFFSET + 12) & 1) << 3;
506*4882a593Smuzhiyun ecardm_iounmap(ec, idmem);
507*4882a593Smuzhiyun
508*4882a593Smuzhiyun state->type = type;
509*4882a593Smuzhiyun }
510*4882a593Smuzhiyun
511*4882a593Smuzhiyun memset(&info, 0, sizeof(info));
512*4882a593Smuzhiyun info.state = state;
513*4882a593Smuzhiyun info.ec = ec;
514*4882a593Smuzhiyun
515*4882a593Smuzhiyun switch (state->type) {
516*4882a593Smuzhiyun case ICS_TYPE_A3IN:
517*4882a593Smuzhiyun dev_warn(&ec->dev, "A3IN unsupported\n");
518*4882a593Smuzhiyun ret = -ENODEV;
519*4882a593Smuzhiyun break;
520*4882a593Smuzhiyun
521*4882a593Smuzhiyun case ICS_TYPE_A3USER:
522*4882a593Smuzhiyun dev_warn(&ec->dev, "A3USER unsupported\n");
523*4882a593Smuzhiyun ret = -ENODEV;
524*4882a593Smuzhiyun break;
525*4882a593Smuzhiyun
526*4882a593Smuzhiyun case ICS_TYPE_V5:
527*4882a593Smuzhiyun ret = pata_icside_register_v5(&info);
528*4882a593Smuzhiyun break;
529*4882a593Smuzhiyun
530*4882a593Smuzhiyun case ICS_TYPE_V6:
531*4882a593Smuzhiyun ret = pata_icside_register_v6(&info);
532*4882a593Smuzhiyun break;
533*4882a593Smuzhiyun
534*4882a593Smuzhiyun default:
535*4882a593Smuzhiyun dev_warn(&ec->dev, "unknown interface type\n");
536*4882a593Smuzhiyun ret = -ENODEV;
537*4882a593Smuzhiyun break;
538*4882a593Smuzhiyun }
539*4882a593Smuzhiyun
540*4882a593Smuzhiyun if (ret == 0)
541*4882a593Smuzhiyun ret = pata_icside_add_ports(&info);
542*4882a593Smuzhiyun
543*4882a593Smuzhiyun if (ret == 0)
544*4882a593Smuzhiyun goto out;
545*4882a593Smuzhiyun
546*4882a593Smuzhiyun release:
547*4882a593Smuzhiyun ecard_release_resources(ec);
548*4882a593Smuzhiyun out:
549*4882a593Smuzhiyun return ret;
550*4882a593Smuzhiyun }
551*4882a593Smuzhiyun
pata_icside_shutdown(struct expansion_card * ec)552*4882a593Smuzhiyun static void pata_icside_shutdown(struct expansion_card *ec)
553*4882a593Smuzhiyun {
554*4882a593Smuzhiyun struct ata_host *host = ecard_get_drvdata(ec);
555*4882a593Smuzhiyun unsigned long flags;
556*4882a593Smuzhiyun
557*4882a593Smuzhiyun /*
558*4882a593Smuzhiyun * Disable interrupts from this card. We need to do
559*4882a593Smuzhiyun * this before disabling EASI since we may be accessing
560*4882a593Smuzhiyun * this register via that region.
561*4882a593Smuzhiyun */
562*4882a593Smuzhiyun local_irq_save(flags);
563*4882a593Smuzhiyun ec->ops->irqdisable(ec, ec->irq);
564*4882a593Smuzhiyun local_irq_restore(flags);
565*4882a593Smuzhiyun
566*4882a593Smuzhiyun /*
567*4882a593Smuzhiyun * Reset the ROM pointer so that we can read the ROM
568*4882a593Smuzhiyun * after a soft reboot. This also disables access to
569*4882a593Smuzhiyun * the IDE taskfile via the EASI region.
570*4882a593Smuzhiyun */
571*4882a593Smuzhiyun if (host) {
572*4882a593Smuzhiyun struct pata_icside_state *state = host->private_data;
573*4882a593Smuzhiyun if (state->ioc_base)
574*4882a593Smuzhiyun writeb(0, state->ioc_base);
575*4882a593Smuzhiyun }
576*4882a593Smuzhiyun }
577*4882a593Smuzhiyun
pata_icside_remove(struct expansion_card * ec)578*4882a593Smuzhiyun static void pata_icside_remove(struct expansion_card *ec)
579*4882a593Smuzhiyun {
580*4882a593Smuzhiyun struct ata_host *host = ecard_get_drvdata(ec);
581*4882a593Smuzhiyun struct pata_icside_state *state = host->private_data;
582*4882a593Smuzhiyun
583*4882a593Smuzhiyun ata_host_detach(host);
584*4882a593Smuzhiyun
585*4882a593Smuzhiyun pata_icside_shutdown(ec);
586*4882a593Smuzhiyun
587*4882a593Smuzhiyun /*
588*4882a593Smuzhiyun * don't NULL out the drvdata - devres/libata wants it
589*4882a593Smuzhiyun * to free the ata_host structure.
590*4882a593Smuzhiyun */
591*4882a593Smuzhiyun if (state->dma != NO_DMA)
592*4882a593Smuzhiyun free_dma(state->dma);
593*4882a593Smuzhiyun
594*4882a593Smuzhiyun ecard_release_resources(ec);
595*4882a593Smuzhiyun }
596*4882a593Smuzhiyun
597*4882a593Smuzhiyun static const struct ecard_id pata_icside_ids[] = {
598*4882a593Smuzhiyun { MANU_ICS, PROD_ICS_IDE },
599*4882a593Smuzhiyun { MANU_ICS2, PROD_ICS2_IDE },
600*4882a593Smuzhiyun { 0xffff, 0xffff }
601*4882a593Smuzhiyun };
602*4882a593Smuzhiyun
603*4882a593Smuzhiyun static struct ecard_driver pata_icside_driver = {
604*4882a593Smuzhiyun .probe = pata_icside_probe,
605*4882a593Smuzhiyun .remove = pata_icside_remove,
606*4882a593Smuzhiyun .shutdown = pata_icside_shutdown,
607*4882a593Smuzhiyun .id_table = pata_icside_ids,
608*4882a593Smuzhiyun .drv = {
609*4882a593Smuzhiyun .name = DRV_NAME,
610*4882a593Smuzhiyun },
611*4882a593Smuzhiyun };
612*4882a593Smuzhiyun
pata_icside_init(void)613*4882a593Smuzhiyun static int __init pata_icside_init(void)
614*4882a593Smuzhiyun {
615*4882a593Smuzhiyun return ecard_register_driver(&pata_icside_driver);
616*4882a593Smuzhiyun }
617*4882a593Smuzhiyun
pata_icside_exit(void)618*4882a593Smuzhiyun static void __exit pata_icside_exit(void)
619*4882a593Smuzhiyun {
620*4882a593Smuzhiyun ecard_remove_driver(&pata_icside_driver);
621*4882a593Smuzhiyun }
622*4882a593Smuzhiyun
623*4882a593Smuzhiyun MODULE_AUTHOR("Russell King <rmk@arm.linux.org.uk>");
624*4882a593Smuzhiyun MODULE_LICENSE("GPL");
625*4882a593Smuzhiyun MODULE_DESCRIPTION("ICS PATA driver");
626*4882a593Smuzhiyun
627*4882a593Smuzhiyun module_init(pata_icside_init);
628*4882a593Smuzhiyun module_exit(pata_icside_exit);
629