1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * pata_hpt3x3 - HPT3x3 driver
3*4882a593Smuzhiyun * (c) Copyright 2005-2006 Red Hat
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Was pata_hpt34x but the naming was confusing as it supported the
6*4882a593Smuzhiyun * 343 and 363 so it has been renamed.
7*4882a593Smuzhiyun *
8*4882a593Smuzhiyun * Based on:
9*4882a593Smuzhiyun * linux/drivers/ide/pci/hpt34x.c Version 0.40 Sept 10, 2002
10*4882a593Smuzhiyun * Copyright (C) 1998-2000 Andre Hedrick <andre@linux-ide.org>
11*4882a593Smuzhiyun *
12*4882a593Smuzhiyun * May be copied or modified under the terms of the GNU General Public
13*4882a593Smuzhiyun * License
14*4882a593Smuzhiyun */
15*4882a593Smuzhiyun
16*4882a593Smuzhiyun #include <linux/kernel.h>
17*4882a593Smuzhiyun #include <linux/module.h>
18*4882a593Smuzhiyun #include <linux/pci.h>
19*4882a593Smuzhiyun #include <linux/blkdev.h>
20*4882a593Smuzhiyun #include <linux/delay.h>
21*4882a593Smuzhiyun #include <scsi/scsi_host.h>
22*4882a593Smuzhiyun #include <linux/libata.h>
23*4882a593Smuzhiyun
24*4882a593Smuzhiyun #define DRV_NAME "pata_hpt3x3"
25*4882a593Smuzhiyun #define DRV_VERSION "0.6.1"
26*4882a593Smuzhiyun
27*4882a593Smuzhiyun /**
28*4882a593Smuzhiyun * hpt3x3_set_piomode - PIO setup
29*4882a593Smuzhiyun * @ap: ATA interface
30*4882a593Smuzhiyun * @adev: device on the interface
31*4882a593Smuzhiyun *
32*4882a593Smuzhiyun * Set our PIO requirements. This is fairly simple on the HPT3x3 as
33*4882a593Smuzhiyun * all we have to do is clear the MWDMA and UDMA bits then load the
34*4882a593Smuzhiyun * mode number.
35*4882a593Smuzhiyun */
36*4882a593Smuzhiyun
hpt3x3_set_piomode(struct ata_port * ap,struct ata_device * adev)37*4882a593Smuzhiyun static void hpt3x3_set_piomode(struct ata_port *ap, struct ata_device *adev)
38*4882a593Smuzhiyun {
39*4882a593Smuzhiyun struct pci_dev *pdev = to_pci_dev(ap->host->dev);
40*4882a593Smuzhiyun u32 r1, r2;
41*4882a593Smuzhiyun int dn = 2 * ap->port_no + adev->devno;
42*4882a593Smuzhiyun
43*4882a593Smuzhiyun pci_read_config_dword(pdev, 0x44, &r1);
44*4882a593Smuzhiyun pci_read_config_dword(pdev, 0x48, &r2);
45*4882a593Smuzhiyun /* Load the PIO timing number */
46*4882a593Smuzhiyun r1 &= ~(7 << (3 * dn));
47*4882a593Smuzhiyun r1 |= (adev->pio_mode - XFER_PIO_0) << (3 * dn);
48*4882a593Smuzhiyun r2 &= ~(0x11 << dn); /* Clear MWDMA and UDMA bits */
49*4882a593Smuzhiyun
50*4882a593Smuzhiyun pci_write_config_dword(pdev, 0x44, r1);
51*4882a593Smuzhiyun pci_write_config_dword(pdev, 0x48, r2);
52*4882a593Smuzhiyun }
53*4882a593Smuzhiyun
54*4882a593Smuzhiyun #if defined(CONFIG_PATA_HPT3X3_DMA)
55*4882a593Smuzhiyun /**
56*4882a593Smuzhiyun * hpt3x3_set_dmamode - DMA timing setup
57*4882a593Smuzhiyun * @ap: ATA interface
58*4882a593Smuzhiyun * @adev: Device being configured
59*4882a593Smuzhiyun *
60*4882a593Smuzhiyun * Set up the channel for MWDMA or UDMA modes. Much the same as with
61*4882a593Smuzhiyun * PIO, load the mode number and then set MWDMA or UDMA flag.
62*4882a593Smuzhiyun *
63*4882a593Smuzhiyun * 0x44 : bit 0-2 master mode, 3-5 slave mode, etc
64*4882a593Smuzhiyun * 0x48 : bit 4/0 DMA/UDMA bit 5/1 for slave etc
65*4882a593Smuzhiyun */
66*4882a593Smuzhiyun
hpt3x3_set_dmamode(struct ata_port * ap,struct ata_device * adev)67*4882a593Smuzhiyun static void hpt3x3_set_dmamode(struct ata_port *ap, struct ata_device *adev)
68*4882a593Smuzhiyun {
69*4882a593Smuzhiyun struct pci_dev *pdev = to_pci_dev(ap->host->dev);
70*4882a593Smuzhiyun u32 r1, r2;
71*4882a593Smuzhiyun int dn = 2 * ap->port_no + adev->devno;
72*4882a593Smuzhiyun int mode_num = adev->dma_mode & 0x0F;
73*4882a593Smuzhiyun
74*4882a593Smuzhiyun pci_read_config_dword(pdev, 0x44, &r1);
75*4882a593Smuzhiyun pci_read_config_dword(pdev, 0x48, &r2);
76*4882a593Smuzhiyun /* Load the timing number */
77*4882a593Smuzhiyun r1 &= ~(7 << (3 * dn));
78*4882a593Smuzhiyun r1 |= (mode_num << (3 * dn));
79*4882a593Smuzhiyun r2 &= ~(0x11 << dn); /* Clear MWDMA and UDMA bits */
80*4882a593Smuzhiyun
81*4882a593Smuzhiyun if (adev->dma_mode >= XFER_UDMA_0)
82*4882a593Smuzhiyun r2 |= (0x01 << dn); /* Ultra mode */
83*4882a593Smuzhiyun else
84*4882a593Smuzhiyun r2 |= (0x10 << dn); /* MWDMA */
85*4882a593Smuzhiyun
86*4882a593Smuzhiyun pci_write_config_dword(pdev, 0x44, r1);
87*4882a593Smuzhiyun pci_write_config_dword(pdev, 0x48, r2);
88*4882a593Smuzhiyun }
89*4882a593Smuzhiyun
90*4882a593Smuzhiyun /**
91*4882a593Smuzhiyun * hpt3x3_freeze - DMA workaround
92*4882a593Smuzhiyun * @ap: port to freeze
93*4882a593Smuzhiyun *
94*4882a593Smuzhiyun * When freezing an HPT3x3 we must stop any pending DMA before
95*4882a593Smuzhiyun * writing to the control register or the chip will hang
96*4882a593Smuzhiyun */
97*4882a593Smuzhiyun
hpt3x3_freeze(struct ata_port * ap)98*4882a593Smuzhiyun static void hpt3x3_freeze(struct ata_port *ap)
99*4882a593Smuzhiyun {
100*4882a593Smuzhiyun void __iomem *mmio = ap->ioaddr.bmdma_addr;
101*4882a593Smuzhiyun
102*4882a593Smuzhiyun iowrite8(ioread8(mmio + ATA_DMA_CMD) & ~ ATA_DMA_START,
103*4882a593Smuzhiyun mmio + ATA_DMA_CMD);
104*4882a593Smuzhiyun ata_sff_dma_pause(ap);
105*4882a593Smuzhiyun ata_sff_freeze(ap);
106*4882a593Smuzhiyun }
107*4882a593Smuzhiyun
108*4882a593Smuzhiyun /**
109*4882a593Smuzhiyun * hpt3x3_bmdma_setup - DMA workaround
110*4882a593Smuzhiyun * @qc: Queued command
111*4882a593Smuzhiyun *
112*4882a593Smuzhiyun * When issuing BMDMA we must clean up the error/active bits in
113*4882a593Smuzhiyun * software on this device
114*4882a593Smuzhiyun */
115*4882a593Smuzhiyun
hpt3x3_bmdma_setup(struct ata_queued_cmd * qc)116*4882a593Smuzhiyun static void hpt3x3_bmdma_setup(struct ata_queued_cmd *qc)
117*4882a593Smuzhiyun {
118*4882a593Smuzhiyun struct ata_port *ap = qc->ap;
119*4882a593Smuzhiyun u8 r = ioread8(ap->ioaddr.bmdma_addr + ATA_DMA_STATUS);
120*4882a593Smuzhiyun r |= ATA_DMA_INTR | ATA_DMA_ERR;
121*4882a593Smuzhiyun iowrite8(r, ap->ioaddr.bmdma_addr + ATA_DMA_STATUS);
122*4882a593Smuzhiyun return ata_bmdma_setup(qc);
123*4882a593Smuzhiyun }
124*4882a593Smuzhiyun
125*4882a593Smuzhiyun /**
126*4882a593Smuzhiyun * hpt3x3_atapi_dma - ATAPI DMA check
127*4882a593Smuzhiyun * @qc: Queued command
128*4882a593Smuzhiyun *
129*4882a593Smuzhiyun * Just say no - we don't do ATAPI DMA
130*4882a593Smuzhiyun */
131*4882a593Smuzhiyun
hpt3x3_atapi_dma(struct ata_queued_cmd * qc)132*4882a593Smuzhiyun static int hpt3x3_atapi_dma(struct ata_queued_cmd *qc)
133*4882a593Smuzhiyun {
134*4882a593Smuzhiyun return 1;
135*4882a593Smuzhiyun }
136*4882a593Smuzhiyun
137*4882a593Smuzhiyun #endif /* CONFIG_PATA_HPT3X3_DMA */
138*4882a593Smuzhiyun
139*4882a593Smuzhiyun static struct scsi_host_template hpt3x3_sht = {
140*4882a593Smuzhiyun ATA_BMDMA_SHT(DRV_NAME),
141*4882a593Smuzhiyun };
142*4882a593Smuzhiyun
143*4882a593Smuzhiyun static struct ata_port_operations hpt3x3_port_ops = {
144*4882a593Smuzhiyun .inherits = &ata_bmdma_port_ops,
145*4882a593Smuzhiyun .cable_detect = ata_cable_40wire,
146*4882a593Smuzhiyun .set_piomode = hpt3x3_set_piomode,
147*4882a593Smuzhiyun #if defined(CONFIG_PATA_HPT3X3_DMA)
148*4882a593Smuzhiyun .set_dmamode = hpt3x3_set_dmamode,
149*4882a593Smuzhiyun .bmdma_setup = hpt3x3_bmdma_setup,
150*4882a593Smuzhiyun .check_atapi_dma= hpt3x3_atapi_dma,
151*4882a593Smuzhiyun .freeze = hpt3x3_freeze,
152*4882a593Smuzhiyun #endif
153*4882a593Smuzhiyun
154*4882a593Smuzhiyun };
155*4882a593Smuzhiyun
156*4882a593Smuzhiyun /**
157*4882a593Smuzhiyun * hpt3x3_init_chipset - chip setup
158*4882a593Smuzhiyun * @dev: PCI device
159*4882a593Smuzhiyun *
160*4882a593Smuzhiyun * Perform the setup required at boot and on resume.
161*4882a593Smuzhiyun */
162*4882a593Smuzhiyun
hpt3x3_init_chipset(struct pci_dev * dev)163*4882a593Smuzhiyun static void hpt3x3_init_chipset(struct pci_dev *dev)
164*4882a593Smuzhiyun {
165*4882a593Smuzhiyun u16 cmd;
166*4882a593Smuzhiyun /* Initialize the board */
167*4882a593Smuzhiyun pci_write_config_word(dev, 0x80, 0x00);
168*4882a593Smuzhiyun /* Check if it is a 343 or a 363. 363 has COMMAND_MEMORY set */
169*4882a593Smuzhiyun pci_read_config_word(dev, PCI_COMMAND, &cmd);
170*4882a593Smuzhiyun if (cmd & PCI_COMMAND_MEMORY)
171*4882a593Smuzhiyun pci_write_config_byte(dev, PCI_LATENCY_TIMER, 0xF0);
172*4882a593Smuzhiyun else
173*4882a593Smuzhiyun pci_write_config_byte(dev, PCI_LATENCY_TIMER, 0x20);
174*4882a593Smuzhiyun }
175*4882a593Smuzhiyun
176*4882a593Smuzhiyun /**
177*4882a593Smuzhiyun * hpt3x3_init_one - Initialise an HPT343/363
178*4882a593Smuzhiyun * @pdev: PCI device
179*4882a593Smuzhiyun * @id: Entry in match table
180*4882a593Smuzhiyun *
181*4882a593Smuzhiyun * Perform basic initialisation. We set the device up so we access all
182*4882a593Smuzhiyun * ports via BAR4. This is necessary to work around errata.
183*4882a593Smuzhiyun */
184*4882a593Smuzhiyun
hpt3x3_init_one(struct pci_dev * pdev,const struct pci_device_id * id)185*4882a593Smuzhiyun static int hpt3x3_init_one(struct pci_dev *pdev, const struct pci_device_id *id)
186*4882a593Smuzhiyun {
187*4882a593Smuzhiyun static const struct ata_port_info info = {
188*4882a593Smuzhiyun .flags = ATA_FLAG_SLAVE_POSS,
189*4882a593Smuzhiyun .pio_mask = ATA_PIO4,
190*4882a593Smuzhiyun #if defined(CONFIG_PATA_HPT3X3_DMA)
191*4882a593Smuzhiyun /* Further debug needed */
192*4882a593Smuzhiyun .mwdma_mask = ATA_MWDMA2,
193*4882a593Smuzhiyun .udma_mask = ATA_UDMA2,
194*4882a593Smuzhiyun #endif
195*4882a593Smuzhiyun .port_ops = &hpt3x3_port_ops
196*4882a593Smuzhiyun };
197*4882a593Smuzhiyun /* Register offsets of taskfiles in BAR4 area */
198*4882a593Smuzhiyun static const u8 offset_cmd[2] = { 0x20, 0x28 };
199*4882a593Smuzhiyun static const u8 offset_ctl[2] = { 0x36, 0x3E };
200*4882a593Smuzhiyun const struct ata_port_info *ppi[] = { &info, NULL };
201*4882a593Smuzhiyun struct ata_host *host;
202*4882a593Smuzhiyun int i, rc;
203*4882a593Smuzhiyun void __iomem *base;
204*4882a593Smuzhiyun
205*4882a593Smuzhiyun hpt3x3_init_chipset(pdev);
206*4882a593Smuzhiyun
207*4882a593Smuzhiyun ata_print_version_once(&pdev->dev, DRV_VERSION);
208*4882a593Smuzhiyun
209*4882a593Smuzhiyun host = ata_host_alloc_pinfo(&pdev->dev, ppi, 2);
210*4882a593Smuzhiyun if (!host)
211*4882a593Smuzhiyun return -ENOMEM;
212*4882a593Smuzhiyun /* acquire resources and fill host */
213*4882a593Smuzhiyun rc = pcim_enable_device(pdev);
214*4882a593Smuzhiyun if (rc)
215*4882a593Smuzhiyun return rc;
216*4882a593Smuzhiyun
217*4882a593Smuzhiyun /* Everything is relative to BAR4 if we set up this way */
218*4882a593Smuzhiyun rc = pcim_iomap_regions(pdev, 1 << 4, DRV_NAME);
219*4882a593Smuzhiyun if (rc == -EBUSY)
220*4882a593Smuzhiyun pcim_pin_device(pdev);
221*4882a593Smuzhiyun if (rc)
222*4882a593Smuzhiyun return rc;
223*4882a593Smuzhiyun host->iomap = pcim_iomap_table(pdev);
224*4882a593Smuzhiyun rc = dma_set_mask_and_coherent(&pdev->dev, ATA_DMA_MASK);
225*4882a593Smuzhiyun if (rc)
226*4882a593Smuzhiyun return rc;
227*4882a593Smuzhiyun
228*4882a593Smuzhiyun base = host->iomap[4]; /* Bus mastering base */
229*4882a593Smuzhiyun
230*4882a593Smuzhiyun for (i = 0; i < host->n_ports; i++) {
231*4882a593Smuzhiyun struct ata_port *ap = host->ports[i];
232*4882a593Smuzhiyun struct ata_ioports *ioaddr = &ap->ioaddr;
233*4882a593Smuzhiyun
234*4882a593Smuzhiyun ioaddr->cmd_addr = base + offset_cmd[i];
235*4882a593Smuzhiyun ioaddr->altstatus_addr =
236*4882a593Smuzhiyun ioaddr->ctl_addr = base + offset_ctl[i];
237*4882a593Smuzhiyun ioaddr->scr_addr = NULL;
238*4882a593Smuzhiyun ata_sff_std_ports(ioaddr);
239*4882a593Smuzhiyun ioaddr->bmdma_addr = base + 8 * i;
240*4882a593Smuzhiyun
241*4882a593Smuzhiyun ata_port_pbar_desc(ap, 4, -1, "ioport");
242*4882a593Smuzhiyun ata_port_pbar_desc(ap, 4, offset_cmd[i], "cmd");
243*4882a593Smuzhiyun }
244*4882a593Smuzhiyun pci_set_master(pdev);
245*4882a593Smuzhiyun return ata_host_activate(host, pdev->irq, ata_bmdma_interrupt,
246*4882a593Smuzhiyun IRQF_SHARED, &hpt3x3_sht);
247*4882a593Smuzhiyun }
248*4882a593Smuzhiyun
249*4882a593Smuzhiyun #ifdef CONFIG_PM_SLEEP
hpt3x3_reinit_one(struct pci_dev * dev)250*4882a593Smuzhiyun static int hpt3x3_reinit_one(struct pci_dev *dev)
251*4882a593Smuzhiyun {
252*4882a593Smuzhiyun struct ata_host *host = pci_get_drvdata(dev);
253*4882a593Smuzhiyun int rc;
254*4882a593Smuzhiyun
255*4882a593Smuzhiyun rc = ata_pci_device_do_resume(dev);
256*4882a593Smuzhiyun if (rc)
257*4882a593Smuzhiyun return rc;
258*4882a593Smuzhiyun
259*4882a593Smuzhiyun hpt3x3_init_chipset(dev);
260*4882a593Smuzhiyun
261*4882a593Smuzhiyun ata_host_resume(host);
262*4882a593Smuzhiyun return 0;
263*4882a593Smuzhiyun }
264*4882a593Smuzhiyun #endif
265*4882a593Smuzhiyun
266*4882a593Smuzhiyun static const struct pci_device_id hpt3x3[] = {
267*4882a593Smuzhiyun { PCI_VDEVICE(TTI, PCI_DEVICE_ID_TTI_HPT343), },
268*4882a593Smuzhiyun
269*4882a593Smuzhiyun { },
270*4882a593Smuzhiyun };
271*4882a593Smuzhiyun
272*4882a593Smuzhiyun static struct pci_driver hpt3x3_pci_driver = {
273*4882a593Smuzhiyun .name = DRV_NAME,
274*4882a593Smuzhiyun .id_table = hpt3x3,
275*4882a593Smuzhiyun .probe = hpt3x3_init_one,
276*4882a593Smuzhiyun .remove = ata_pci_remove_one,
277*4882a593Smuzhiyun #ifdef CONFIG_PM_SLEEP
278*4882a593Smuzhiyun .suspend = ata_pci_device_suspend,
279*4882a593Smuzhiyun .resume = hpt3x3_reinit_one,
280*4882a593Smuzhiyun #endif
281*4882a593Smuzhiyun };
282*4882a593Smuzhiyun
283*4882a593Smuzhiyun module_pci_driver(hpt3x3_pci_driver);
284*4882a593Smuzhiyun
285*4882a593Smuzhiyun MODULE_AUTHOR("Alan Cox");
286*4882a593Smuzhiyun MODULE_DESCRIPTION("low-level driver for the Highpoint HPT343/363");
287*4882a593Smuzhiyun MODULE_LICENSE("GPL");
288*4882a593Smuzhiyun MODULE_DEVICE_TABLE(pci, hpt3x3);
289*4882a593Smuzhiyun MODULE_VERSION(DRV_VERSION);
290