1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Libata driver for the highpoint 37x and 30x UDMA66 ATA controllers.
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * This driver is heavily based upon:
6*4882a593Smuzhiyun *
7*4882a593Smuzhiyun * linux/drivers/ide/pci/hpt366.c Version 0.36 April 25, 2003
8*4882a593Smuzhiyun *
9*4882a593Smuzhiyun * Copyright (C) 1999-2003 Andre Hedrick <andre@linux-ide.org>
10*4882a593Smuzhiyun * Portions Copyright (C) 2001 Sun Microsystems, Inc.
11*4882a593Smuzhiyun * Portions Copyright (C) 2003 Red Hat Inc
12*4882a593Smuzhiyun * Portions Copyright (C) 2005-2010 MontaVista Software, Inc.
13*4882a593Smuzhiyun *
14*4882a593Smuzhiyun * TODO
15*4882a593Smuzhiyun * Look into engine reset on timeout errors. Should not be required.
16*4882a593Smuzhiyun */
17*4882a593Smuzhiyun
18*4882a593Smuzhiyun #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
19*4882a593Smuzhiyun
20*4882a593Smuzhiyun #include <linux/kernel.h>
21*4882a593Smuzhiyun #include <linux/module.h>
22*4882a593Smuzhiyun #include <linux/pci.h>
23*4882a593Smuzhiyun #include <linux/blkdev.h>
24*4882a593Smuzhiyun #include <linux/delay.h>
25*4882a593Smuzhiyun #include <scsi/scsi_host.h>
26*4882a593Smuzhiyun #include <linux/libata.h>
27*4882a593Smuzhiyun
28*4882a593Smuzhiyun #define DRV_NAME "pata_hpt37x"
29*4882a593Smuzhiyun #define DRV_VERSION "0.6.23"
30*4882a593Smuzhiyun
31*4882a593Smuzhiyun struct hpt_clock {
32*4882a593Smuzhiyun u8 xfer_speed;
33*4882a593Smuzhiyun u32 timing;
34*4882a593Smuzhiyun };
35*4882a593Smuzhiyun
36*4882a593Smuzhiyun struct hpt_chip {
37*4882a593Smuzhiyun const char *name;
38*4882a593Smuzhiyun unsigned int base;
39*4882a593Smuzhiyun struct hpt_clock const *clocks[4];
40*4882a593Smuzhiyun };
41*4882a593Smuzhiyun
42*4882a593Smuzhiyun /* key for bus clock timings
43*4882a593Smuzhiyun * bit
44*4882a593Smuzhiyun * 0:3 data_high_time. Inactive time of DIOW_/DIOR_ for PIO and MW DMA.
45*4882a593Smuzhiyun * cycles = value + 1
46*4882a593Smuzhiyun * 4:8 data_low_time. Active time of DIOW_/DIOR_ for PIO and MW DMA.
47*4882a593Smuzhiyun * cycles = value + 1
48*4882a593Smuzhiyun * 9:12 cmd_high_time. Inactive time of DIOW_/DIOR_ during task file
49*4882a593Smuzhiyun * register access.
50*4882a593Smuzhiyun * 13:17 cmd_low_time. Active time of DIOW_/DIOR_ during task file
51*4882a593Smuzhiyun * register access.
52*4882a593Smuzhiyun * 18:20 udma_cycle_time. Clock cycles for UDMA xfer.
53*4882a593Smuzhiyun * 21 CLK frequency for UDMA: 0=ATA clock, 1=dual ATA clock.
54*4882a593Smuzhiyun * 22:24 pre_high_time. Time to initialize 1st cycle for PIO and MW DMA xfer.
55*4882a593Smuzhiyun * 25:27 cmd_pre_high_time. Time to initialize 1st PIO cycle for task file
56*4882a593Smuzhiyun * register access.
57*4882a593Smuzhiyun * 28 UDMA enable.
58*4882a593Smuzhiyun * 29 DMA enable.
59*4882a593Smuzhiyun * 30 PIO_MST enable. If set, the chip is in bus master mode during
60*4882a593Smuzhiyun * PIO xfer.
61*4882a593Smuzhiyun * 31 FIFO enable. Only for PIO.
62*4882a593Smuzhiyun */
63*4882a593Smuzhiyun
64*4882a593Smuzhiyun static struct hpt_clock hpt37x_timings_33[] = {
65*4882a593Smuzhiyun { XFER_UDMA_6, 0x12446231 }, /* 0x12646231 ?? */
66*4882a593Smuzhiyun { XFER_UDMA_5, 0x12446231 },
67*4882a593Smuzhiyun { XFER_UDMA_4, 0x12446231 },
68*4882a593Smuzhiyun { XFER_UDMA_3, 0x126c6231 },
69*4882a593Smuzhiyun { XFER_UDMA_2, 0x12486231 },
70*4882a593Smuzhiyun { XFER_UDMA_1, 0x124c6233 },
71*4882a593Smuzhiyun { XFER_UDMA_0, 0x12506297 },
72*4882a593Smuzhiyun
73*4882a593Smuzhiyun { XFER_MW_DMA_2, 0x22406c31 },
74*4882a593Smuzhiyun { XFER_MW_DMA_1, 0x22406c33 },
75*4882a593Smuzhiyun { XFER_MW_DMA_0, 0x22406c97 },
76*4882a593Smuzhiyun
77*4882a593Smuzhiyun { XFER_PIO_4, 0x06414e31 },
78*4882a593Smuzhiyun { XFER_PIO_3, 0x06414e42 },
79*4882a593Smuzhiyun { XFER_PIO_2, 0x06414e53 },
80*4882a593Smuzhiyun { XFER_PIO_1, 0x06814e93 },
81*4882a593Smuzhiyun { XFER_PIO_0, 0x06814ea7 }
82*4882a593Smuzhiyun };
83*4882a593Smuzhiyun
84*4882a593Smuzhiyun static struct hpt_clock hpt37x_timings_50[] = {
85*4882a593Smuzhiyun { XFER_UDMA_6, 0x12848242 },
86*4882a593Smuzhiyun { XFER_UDMA_5, 0x12848242 },
87*4882a593Smuzhiyun { XFER_UDMA_4, 0x12ac8242 },
88*4882a593Smuzhiyun { XFER_UDMA_3, 0x128c8242 },
89*4882a593Smuzhiyun { XFER_UDMA_2, 0x120c8242 },
90*4882a593Smuzhiyun { XFER_UDMA_1, 0x12148254 },
91*4882a593Smuzhiyun { XFER_UDMA_0, 0x121882ea },
92*4882a593Smuzhiyun
93*4882a593Smuzhiyun { XFER_MW_DMA_2, 0x22808242 },
94*4882a593Smuzhiyun { XFER_MW_DMA_1, 0x22808254 },
95*4882a593Smuzhiyun { XFER_MW_DMA_0, 0x228082ea },
96*4882a593Smuzhiyun
97*4882a593Smuzhiyun { XFER_PIO_4, 0x0a81f442 },
98*4882a593Smuzhiyun { XFER_PIO_3, 0x0a81f443 },
99*4882a593Smuzhiyun { XFER_PIO_2, 0x0a81f454 },
100*4882a593Smuzhiyun { XFER_PIO_1, 0x0ac1f465 },
101*4882a593Smuzhiyun { XFER_PIO_0, 0x0ac1f48a }
102*4882a593Smuzhiyun };
103*4882a593Smuzhiyun
104*4882a593Smuzhiyun static struct hpt_clock hpt37x_timings_66[] = {
105*4882a593Smuzhiyun { XFER_UDMA_6, 0x1c869c62 },
106*4882a593Smuzhiyun { XFER_UDMA_5, 0x1cae9c62 }, /* 0x1c8a9c62 */
107*4882a593Smuzhiyun { XFER_UDMA_4, 0x1c8a9c62 },
108*4882a593Smuzhiyun { XFER_UDMA_3, 0x1c8e9c62 },
109*4882a593Smuzhiyun { XFER_UDMA_2, 0x1c929c62 },
110*4882a593Smuzhiyun { XFER_UDMA_1, 0x1c9a9c62 },
111*4882a593Smuzhiyun { XFER_UDMA_0, 0x1c829c62 },
112*4882a593Smuzhiyun
113*4882a593Smuzhiyun { XFER_MW_DMA_2, 0x2c829c62 },
114*4882a593Smuzhiyun { XFER_MW_DMA_1, 0x2c829c66 },
115*4882a593Smuzhiyun { XFER_MW_DMA_0, 0x2c829d2e },
116*4882a593Smuzhiyun
117*4882a593Smuzhiyun { XFER_PIO_4, 0x0c829c62 },
118*4882a593Smuzhiyun { XFER_PIO_3, 0x0c829c84 },
119*4882a593Smuzhiyun { XFER_PIO_2, 0x0c829ca6 },
120*4882a593Smuzhiyun { XFER_PIO_1, 0x0d029d26 },
121*4882a593Smuzhiyun { XFER_PIO_0, 0x0d029d5e }
122*4882a593Smuzhiyun };
123*4882a593Smuzhiyun
124*4882a593Smuzhiyun
125*4882a593Smuzhiyun static const struct hpt_chip hpt370 = {
126*4882a593Smuzhiyun "HPT370",
127*4882a593Smuzhiyun 48,
128*4882a593Smuzhiyun {
129*4882a593Smuzhiyun hpt37x_timings_33,
130*4882a593Smuzhiyun NULL,
131*4882a593Smuzhiyun NULL,
132*4882a593Smuzhiyun NULL
133*4882a593Smuzhiyun }
134*4882a593Smuzhiyun };
135*4882a593Smuzhiyun
136*4882a593Smuzhiyun static const struct hpt_chip hpt370a = {
137*4882a593Smuzhiyun "HPT370A",
138*4882a593Smuzhiyun 48,
139*4882a593Smuzhiyun {
140*4882a593Smuzhiyun hpt37x_timings_33,
141*4882a593Smuzhiyun NULL,
142*4882a593Smuzhiyun hpt37x_timings_50,
143*4882a593Smuzhiyun NULL
144*4882a593Smuzhiyun }
145*4882a593Smuzhiyun };
146*4882a593Smuzhiyun
147*4882a593Smuzhiyun static const struct hpt_chip hpt372 = {
148*4882a593Smuzhiyun "HPT372",
149*4882a593Smuzhiyun 55,
150*4882a593Smuzhiyun {
151*4882a593Smuzhiyun hpt37x_timings_33,
152*4882a593Smuzhiyun NULL,
153*4882a593Smuzhiyun hpt37x_timings_50,
154*4882a593Smuzhiyun hpt37x_timings_66
155*4882a593Smuzhiyun }
156*4882a593Smuzhiyun };
157*4882a593Smuzhiyun
158*4882a593Smuzhiyun static const struct hpt_chip hpt302 = {
159*4882a593Smuzhiyun "HPT302",
160*4882a593Smuzhiyun 66,
161*4882a593Smuzhiyun {
162*4882a593Smuzhiyun hpt37x_timings_33,
163*4882a593Smuzhiyun NULL,
164*4882a593Smuzhiyun hpt37x_timings_50,
165*4882a593Smuzhiyun hpt37x_timings_66
166*4882a593Smuzhiyun }
167*4882a593Smuzhiyun };
168*4882a593Smuzhiyun
169*4882a593Smuzhiyun static const struct hpt_chip hpt371 = {
170*4882a593Smuzhiyun "HPT371",
171*4882a593Smuzhiyun 66,
172*4882a593Smuzhiyun {
173*4882a593Smuzhiyun hpt37x_timings_33,
174*4882a593Smuzhiyun NULL,
175*4882a593Smuzhiyun hpt37x_timings_50,
176*4882a593Smuzhiyun hpt37x_timings_66
177*4882a593Smuzhiyun }
178*4882a593Smuzhiyun };
179*4882a593Smuzhiyun
180*4882a593Smuzhiyun static const struct hpt_chip hpt372a = {
181*4882a593Smuzhiyun "HPT372A",
182*4882a593Smuzhiyun 66,
183*4882a593Smuzhiyun {
184*4882a593Smuzhiyun hpt37x_timings_33,
185*4882a593Smuzhiyun NULL,
186*4882a593Smuzhiyun hpt37x_timings_50,
187*4882a593Smuzhiyun hpt37x_timings_66
188*4882a593Smuzhiyun }
189*4882a593Smuzhiyun };
190*4882a593Smuzhiyun
191*4882a593Smuzhiyun static const struct hpt_chip hpt374 = {
192*4882a593Smuzhiyun "HPT374",
193*4882a593Smuzhiyun 48,
194*4882a593Smuzhiyun {
195*4882a593Smuzhiyun hpt37x_timings_33,
196*4882a593Smuzhiyun NULL,
197*4882a593Smuzhiyun NULL,
198*4882a593Smuzhiyun NULL
199*4882a593Smuzhiyun }
200*4882a593Smuzhiyun };
201*4882a593Smuzhiyun
202*4882a593Smuzhiyun /**
203*4882a593Smuzhiyun * hpt37x_find_mode - reset the hpt37x bus
204*4882a593Smuzhiyun * @ap: ATA port
205*4882a593Smuzhiyun * @speed: transfer mode
206*4882a593Smuzhiyun *
207*4882a593Smuzhiyun * Return the 32bit register programming information for this channel
208*4882a593Smuzhiyun * that matches the speed provided.
209*4882a593Smuzhiyun */
210*4882a593Smuzhiyun
hpt37x_find_mode(struct ata_port * ap,int speed)211*4882a593Smuzhiyun static u32 hpt37x_find_mode(struct ata_port *ap, int speed)
212*4882a593Smuzhiyun {
213*4882a593Smuzhiyun struct hpt_clock *clocks = ap->host->private_data;
214*4882a593Smuzhiyun
215*4882a593Smuzhiyun while (clocks->xfer_speed) {
216*4882a593Smuzhiyun if (clocks->xfer_speed == speed)
217*4882a593Smuzhiyun return clocks->timing;
218*4882a593Smuzhiyun clocks++;
219*4882a593Smuzhiyun }
220*4882a593Smuzhiyun BUG();
221*4882a593Smuzhiyun return 0xffffffffU; /* silence compiler warning */
222*4882a593Smuzhiyun }
223*4882a593Smuzhiyun
hpt_dma_blacklisted(const struct ata_device * dev,char * modestr,const char * const list[])224*4882a593Smuzhiyun static int hpt_dma_blacklisted(const struct ata_device *dev, char *modestr,
225*4882a593Smuzhiyun const char * const list[])
226*4882a593Smuzhiyun {
227*4882a593Smuzhiyun unsigned char model_num[ATA_ID_PROD_LEN + 1];
228*4882a593Smuzhiyun int i;
229*4882a593Smuzhiyun
230*4882a593Smuzhiyun ata_id_c_string(dev->id, model_num, ATA_ID_PROD, sizeof(model_num));
231*4882a593Smuzhiyun
232*4882a593Smuzhiyun i = match_string(list, -1, model_num);
233*4882a593Smuzhiyun if (i >= 0) {
234*4882a593Smuzhiyun pr_warn("%s is not supported for %s\n", modestr, list[i]);
235*4882a593Smuzhiyun return 1;
236*4882a593Smuzhiyun }
237*4882a593Smuzhiyun return 0;
238*4882a593Smuzhiyun }
239*4882a593Smuzhiyun
240*4882a593Smuzhiyun static const char * const bad_ata33[] = {
241*4882a593Smuzhiyun "Maxtor 92720U8", "Maxtor 92040U6", "Maxtor 91360U4", "Maxtor 91020U3",
242*4882a593Smuzhiyun "Maxtor 90845U3", "Maxtor 90650U2",
243*4882a593Smuzhiyun "Maxtor 91360D8", "Maxtor 91190D7", "Maxtor 91020D6", "Maxtor 90845D5",
244*4882a593Smuzhiyun "Maxtor 90680D4", "Maxtor 90510D3", "Maxtor 90340D2",
245*4882a593Smuzhiyun "Maxtor 91152D8", "Maxtor 91008D7", "Maxtor 90845D6", "Maxtor 90840D6",
246*4882a593Smuzhiyun "Maxtor 90720D5", "Maxtor 90648D5", "Maxtor 90576D4",
247*4882a593Smuzhiyun "Maxtor 90510D4",
248*4882a593Smuzhiyun "Maxtor 90432D3", "Maxtor 90288D2", "Maxtor 90256D2",
249*4882a593Smuzhiyun "Maxtor 91000D8", "Maxtor 90910D8", "Maxtor 90875D7", "Maxtor 90840D7",
250*4882a593Smuzhiyun "Maxtor 90750D6", "Maxtor 90625D5", "Maxtor 90500D4",
251*4882a593Smuzhiyun "Maxtor 91728D8", "Maxtor 91512D7", "Maxtor 91303D6", "Maxtor 91080D5",
252*4882a593Smuzhiyun "Maxtor 90845D4", "Maxtor 90680D4", "Maxtor 90648D3", "Maxtor 90432D2",
253*4882a593Smuzhiyun NULL
254*4882a593Smuzhiyun };
255*4882a593Smuzhiyun
256*4882a593Smuzhiyun static const char * const bad_ata100_5[] = {
257*4882a593Smuzhiyun "IBM-DTLA-307075",
258*4882a593Smuzhiyun "IBM-DTLA-307060",
259*4882a593Smuzhiyun "IBM-DTLA-307045",
260*4882a593Smuzhiyun "IBM-DTLA-307030",
261*4882a593Smuzhiyun "IBM-DTLA-307020",
262*4882a593Smuzhiyun "IBM-DTLA-307015",
263*4882a593Smuzhiyun "IBM-DTLA-305040",
264*4882a593Smuzhiyun "IBM-DTLA-305030",
265*4882a593Smuzhiyun "IBM-DTLA-305020",
266*4882a593Smuzhiyun "IC35L010AVER07-0",
267*4882a593Smuzhiyun "IC35L020AVER07-0",
268*4882a593Smuzhiyun "IC35L030AVER07-0",
269*4882a593Smuzhiyun "IC35L040AVER07-0",
270*4882a593Smuzhiyun "IC35L060AVER07-0",
271*4882a593Smuzhiyun "WDC AC310200R",
272*4882a593Smuzhiyun NULL
273*4882a593Smuzhiyun };
274*4882a593Smuzhiyun
275*4882a593Smuzhiyun /**
276*4882a593Smuzhiyun * hpt370_filter - mode selection filter
277*4882a593Smuzhiyun * @adev: ATA device
278*4882a593Smuzhiyun *
279*4882a593Smuzhiyun * Block UDMA on devices that cause trouble with this controller.
280*4882a593Smuzhiyun */
281*4882a593Smuzhiyun
hpt370_filter(struct ata_device * adev,unsigned long mask)282*4882a593Smuzhiyun static unsigned long hpt370_filter(struct ata_device *adev, unsigned long mask)
283*4882a593Smuzhiyun {
284*4882a593Smuzhiyun if (adev->class == ATA_DEV_ATA) {
285*4882a593Smuzhiyun if (hpt_dma_blacklisted(adev, "UDMA", bad_ata33))
286*4882a593Smuzhiyun mask &= ~ATA_MASK_UDMA;
287*4882a593Smuzhiyun if (hpt_dma_blacklisted(adev, "UDMA100", bad_ata100_5))
288*4882a593Smuzhiyun mask &= ~(0xE0 << ATA_SHIFT_UDMA);
289*4882a593Smuzhiyun }
290*4882a593Smuzhiyun return mask;
291*4882a593Smuzhiyun }
292*4882a593Smuzhiyun
293*4882a593Smuzhiyun /**
294*4882a593Smuzhiyun * hpt370a_filter - mode selection filter
295*4882a593Smuzhiyun * @adev: ATA device
296*4882a593Smuzhiyun *
297*4882a593Smuzhiyun * Block UDMA on devices that cause trouble with this controller.
298*4882a593Smuzhiyun */
299*4882a593Smuzhiyun
hpt370a_filter(struct ata_device * adev,unsigned long mask)300*4882a593Smuzhiyun static unsigned long hpt370a_filter(struct ata_device *adev, unsigned long mask)
301*4882a593Smuzhiyun {
302*4882a593Smuzhiyun if (adev->class == ATA_DEV_ATA) {
303*4882a593Smuzhiyun if (hpt_dma_blacklisted(adev, "UDMA100", bad_ata100_5))
304*4882a593Smuzhiyun mask &= ~(0xE0 << ATA_SHIFT_UDMA);
305*4882a593Smuzhiyun }
306*4882a593Smuzhiyun return mask;
307*4882a593Smuzhiyun }
308*4882a593Smuzhiyun
309*4882a593Smuzhiyun /**
310*4882a593Smuzhiyun * hpt372_filter - mode selection filter
311*4882a593Smuzhiyun * @adev: ATA device
312*4882a593Smuzhiyun * @mask: mode mask
313*4882a593Smuzhiyun *
314*4882a593Smuzhiyun * The Marvell bridge chips used on the HighPoint SATA cards do not seem
315*4882a593Smuzhiyun * to support the UltraDMA modes 1, 2, and 3 as well as any MWDMA modes...
316*4882a593Smuzhiyun */
hpt372_filter(struct ata_device * adev,unsigned long mask)317*4882a593Smuzhiyun static unsigned long hpt372_filter(struct ata_device *adev, unsigned long mask)
318*4882a593Smuzhiyun {
319*4882a593Smuzhiyun if (ata_id_is_sata(adev->id))
320*4882a593Smuzhiyun mask &= ~((0xE << ATA_SHIFT_UDMA) | ATA_MASK_MWDMA);
321*4882a593Smuzhiyun
322*4882a593Smuzhiyun return mask;
323*4882a593Smuzhiyun }
324*4882a593Smuzhiyun
325*4882a593Smuzhiyun /**
326*4882a593Smuzhiyun * hpt37x_cable_detect - Detect the cable type
327*4882a593Smuzhiyun * @ap: ATA port to detect on
328*4882a593Smuzhiyun *
329*4882a593Smuzhiyun * Return the cable type attached to this port
330*4882a593Smuzhiyun */
331*4882a593Smuzhiyun
hpt37x_cable_detect(struct ata_port * ap)332*4882a593Smuzhiyun static int hpt37x_cable_detect(struct ata_port *ap)
333*4882a593Smuzhiyun {
334*4882a593Smuzhiyun struct pci_dev *pdev = to_pci_dev(ap->host->dev);
335*4882a593Smuzhiyun u8 scr2, ata66;
336*4882a593Smuzhiyun
337*4882a593Smuzhiyun pci_read_config_byte(pdev, 0x5B, &scr2);
338*4882a593Smuzhiyun pci_write_config_byte(pdev, 0x5B, scr2 & ~0x01);
339*4882a593Smuzhiyun
340*4882a593Smuzhiyun udelay(10); /* debounce */
341*4882a593Smuzhiyun
342*4882a593Smuzhiyun /* Cable register now active */
343*4882a593Smuzhiyun pci_read_config_byte(pdev, 0x5A, &ata66);
344*4882a593Smuzhiyun /* Restore state */
345*4882a593Smuzhiyun pci_write_config_byte(pdev, 0x5B, scr2);
346*4882a593Smuzhiyun
347*4882a593Smuzhiyun if (ata66 & (2 >> ap->port_no))
348*4882a593Smuzhiyun return ATA_CBL_PATA40;
349*4882a593Smuzhiyun else
350*4882a593Smuzhiyun return ATA_CBL_PATA80;
351*4882a593Smuzhiyun }
352*4882a593Smuzhiyun
353*4882a593Smuzhiyun /**
354*4882a593Smuzhiyun * hpt374_fn1_cable_detect - Detect the cable type
355*4882a593Smuzhiyun * @ap: ATA port to detect on
356*4882a593Smuzhiyun *
357*4882a593Smuzhiyun * Return the cable type attached to this port
358*4882a593Smuzhiyun */
359*4882a593Smuzhiyun
hpt374_fn1_cable_detect(struct ata_port * ap)360*4882a593Smuzhiyun static int hpt374_fn1_cable_detect(struct ata_port *ap)
361*4882a593Smuzhiyun {
362*4882a593Smuzhiyun struct pci_dev *pdev = to_pci_dev(ap->host->dev);
363*4882a593Smuzhiyun unsigned int mcrbase = 0x50 + 4 * ap->port_no;
364*4882a593Smuzhiyun u16 mcr3;
365*4882a593Smuzhiyun u8 ata66;
366*4882a593Smuzhiyun
367*4882a593Smuzhiyun /* Do the extra channel work */
368*4882a593Smuzhiyun pci_read_config_word(pdev, mcrbase + 2, &mcr3);
369*4882a593Smuzhiyun /* Set bit 15 of 0x52 to enable TCBLID as input */
370*4882a593Smuzhiyun pci_write_config_word(pdev, mcrbase + 2, mcr3 | 0x8000);
371*4882a593Smuzhiyun pci_read_config_byte(pdev, 0x5A, &ata66);
372*4882a593Smuzhiyun /* Reset TCBLID/FCBLID to output */
373*4882a593Smuzhiyun pci_write_config_word(pdev, mcrbase + 2, mcr3);
374*4882a593Smuzhiyun
375*4882a593Smuzhiyun if (ata66 & (2 >> ap->port_no))
376*4882a593Smuzhiyun return ATA_CBL_PATA40;
377*4882a593Smuzhiyun else
378*4882a593Smuzhiyun return ATA_CBL_PATA80;
379*4882a593Smuzhiyun }
380*4882a593Smuzhiyun
381*4882a593Smuzhiyun /**
382*4882a593Smuzhiyun * hpt37x_pre_reset - reset the hpt37x bus
383*4882a593Smuzhiyun * @link: ATA link to reset
384*4882a593Smuzhiyun * @deadline: deadline jiffies for the operation
385*4882a593Smuzhiyun *
386*4882a593Smuzhiyun * Perform the initial reset handling for the HPT37x.
387*4882a593Smuzhiyun */
388*4882a593Smuzhiyun
hpt37x_pre_reset(struct ata_link * link,unsigned long deadline)389*4882a593Smuzhiyun static int hpt37x_pre_reset(struct ata_link *link, unsigned long deadline)
390*4882a593Smuzhiyun {
391*4882a593Smuzhiyun struct ata_port *ap = link->ap;
392*4882a593Smuzhiyun struct pci_dev *pdev = to_pci_dev(ap->host->dev);
393*4882a593Smuzhiyun static const struct pci_bits hpt37x_enable_bits[] = {
394*4882a593Smuzhiyun { 0x50, 1, 0x04, 0x04 },
395*4882a593Smuzhiyun { 0x54, 1, 0x04, 0x04 }
396*4882a593Smuzhiyun };
397*4882a593Smuzhiyun
398*4882a593Smuzhiyun if (!pci_test_config_bits(pdev, &hpt37x_enable_bits[ap->port_no]))
399*4882a593Smuzhiyun return -ENOENT;
400*4882a593Smuzhiyun
401*4882a593Smuzhiyun /* Reset the state machine */
402*4882a593Smuzhiyun pci_write_config_byte(pdev, 0x50 + 4 * ap->port_no, 0x37);
403*4882a593Smuzhiyun udelay(100);
404*4882a593Smuzhiyun
405*4882a593Smuzhiyun return ata_sff_prereset(link, deadline);
406*4882a593Smuzhiyun }
407*4882a593Smuzhiyun
hpt370_set_mode(struct ata_port * ap,struct ata_device * adev,u8 mode)408*4882a593Smuzhiyun static void hpt370_set_mode(struct ata_port *ap, struct ata_device *adev,
409*4882a593Smuzhiyun u8 mode)
410*4882a593Smuzhiyun {
411*4882a593Smuzhiyun struct pci_dev *pdev = to_pci_dev(ap->host->dev);
412*4882a593Smuzhiyun u32 addr1, addr2;
413*4882a593Smuzhiyun u32 reg, timing, mask;
414*4882a593Smuzhiyun u8 fast;
415*4882a593Smuzhiyun
416*4882a593Smuzhiyun addr1 = 0x40 + 4 * (adev->devno + 2 * ap->port_no);
417*4882a593Smuzhiyun addr2 = 0x51 + 4 * ap->port_no;
418*4882a593Smuzhiyun
419*4882a593Smuzhiyun /* Fast interrupt prediction disable, hold off interrupt disable */
420*4882a593Smuzhiyun pci_read_config_byte(pdev, addr2, &fast);
421*4882a593Smuzhiyun fast &= ~0x02;
422*4882a593Smuzhiyun fast |= 0x01;
423*4882a593Smuzhiyun pci_write_config_byte(pdev, addr2, fast);
424*4882a593Smuzhiyun
425*4882a593Smuzhiyun /* Determine timing mask and find matching mode entry */
426*4882a593Smuzhiyun if (mode < XFER_MW_DMA_0)
427*4882a593Smuzhiyun mask = 0xcfc3ffff;
428*4882a593Smuzhiyun else if (mode < XFER_UDMA_0)
429*4882a593Smuzhiyun mask = 0x31c001ff;
430*4882a593Smuzhiyun else
431*4882a593Smuzhiyun mask = 0x303c0000;
432*4882a593Smuzhiyun
433*4882a593Smuzhiyun timing = hpt37x_find_mode(ap, mode);
434*4882a593Smuzhiyun
435*4882a593Smuzhiyun pci_read_config_dword(pdev, addr1, ®);
436*4882a593Smuzhiyun reg = (reg & ~mask) | (timing & mask);
437*4882a593Smuzhiyun pci_write_config_dword(pdev, addr1, reg);
438*4882a593Smuzhiyun }
439*4882a593Smuzhiyun /**
440*4882a593Smuzhiyun * hpt370_set_piomode - PIO setup
441*4882a593Smuzhiyun * @ap: ATA interface
442*4882a593Smuzhiyun * @adev: device on the interface
443*4882a593Smuzhiyun *
444*4882a593Smuzhiyun * Perform PIO mode setup.
445*4882a593Smuzhiyun */
446*4882a593Smuzhiyun
hpt370_set_piomode(struct ata_port * ap,struct ata_device * adev)447*4882a593Smuzhiyun static void hpt370_set_piomode(struct ata_port *ap, struct ata_device *adev)
448*4882a593Smuzhiyun {
449*4882a593Smuzhiyun hpt370_set_mode(ap, adev, adev->pio_mode);
450*4882a593Smuzhiyun }
451*4882a593Smuzhiyun
452*4882a593Smuzhiyun /**
453*4882a593Smuzhiyun * hpt370_set_dmamode - DMA timing setup
454*4882a593Smuzhiyun * @ap: ATA interface
455*4882a593Smuzhiyun * @adev: Device being configured
456*4882a593Smuzhiyun *
457*4882a593Smuzhiyun * Set up the channel for MWDMA or UDMA modes.
458*4882a593Smuzhiyun */
459*4882a593Smuzhiyun
hpt370_set_dmamode(struct ata_port * ap,struct ata_device * adev)460*4882a593Smuzhiyun static void hpt370_set_dmamode(struct ata_port *ap, struct ata_device *adev)
461*4882a593Smuzhiyun {
462*4882a593Smuzhiyun hpt370_set_mode(ap, adev, adev->dma_mode);
463*4882a593Smuzhiyun }
464*4882a593Smuzhiyun
465*4882a593Smuzhiyun /**
466*4882a593Smuzhiyun * hpt370_bmdma_end - DMA engine stop
467*4882a593Smuzhiyun * @qc: ATA command
468*4882a593Smuzhiyun *
469*4882a593Smuzhiyun * Work around the HPT370 DMA engine.
470*4882a593Smuzhiyun */
471*4882a593Smuzhiyun
hpt370_bmdma_stop(struct ata_queued_cmd * qc)472*4882a593Smuzhiyun static void hpt370_bmdma_stop(struct ata_queued_cmd *qc)
473*4882a593Smuzhiyun {
474*4882a593Smuzhiyun struct ata_port *ap = qc->ap;
475*4882a593Smuzhiyun struct pci_dev *pdev = to_pci_dev(ap->host->dev);
476*4882a593Smuzhiyun void __iomem *bmdma = ap->ioaddr.bmdma_addr;
477*4882a593Smuzhiyun u8 dma_stat = ioread8(bmdma + ATA_DMA_STATUS);
478*4882a593Smuzhiyun u8 dma_cmd;
479*4882a593Smuzhiyun
480*4882a593Smuzhiyun if (dma_stat & ATA_DMA_ACTIVE) {
481*4882a593Smuzhiyun udelay(20);
482*4882a593Smuzhiyun dma_stat = ioread8(bmdma + ATA_DMA_STATUS);
483*4882a593Smuzhiyun }
484*4882a593Smuzhiyun if (dma_stat & ATA_DMA_ACTIVE) {
485*4882a593Smuzhiyun /* Clear the engine */
486*4882a593Smuzhiyun pci_write_config_byte(pdev, 0x50 + 4 * ap->port_no, 0x37);
487*4882a593Smuzhiyun udelay(10);
488*4882a593Smuzhiyun /* Stop DMA */
489*4882a593Smuzhiyun dma_cmd = ioread8(bmdma + ATA_DMA_CMD);
490*4882a593Smuzhiyun iowrite8(dma_cmd & ~ATA_DMA_START, bmdma + ATA_DMA_CMD);
491*4882a593Smuzhiyun /* Clear Error */
492*4882a593Smuzhiyun dma_stat = ioread8(bmdma + ATA_DMA_STATUS);
493*4882a593Smuzhiyun iowrite8(dma_stat | ATA_DMA_INTR | ATA_DMA_ERR,
494*4882a593Smuzhiyun bmdma + ATA_DMA_STATUS);
495*4882a593Smuzhiyun /* Clear the engine */
496*4882a593Smuzhiyun pci_write_config_byte(pdev, 0x50 + 4 * ap->port_no, 0x37);
497*4882a593Smuzhiyun udelay(10);
498*4882a593Smuzhiyun }
499*4882a593Smuzhiyun ata_bmdma_stop(qc);
500*4882a593Smuzhiyun }
501*4882a593Smuzhiyun
hpt372_set_mode(struct ata_port * ap,struct ata_device * adev,u8 mode)502*4882a593Smuzhiyun static void hpt372_set_mode(struct ata_port *ap, struct ata_device *adev,
503*4882a593Smuzhiyun u8 mode)
504*4882a593Smuzhiyun {
505*4882a593Smuzhiyun struct pci_dev *pdev = to_pci_dev(ap->host->dev);
506*4882a593Smuzhiyun u32 addr1, addr2;
507*4882a593Smuzhiyun u32 reg, timing, mask;
508*4882a593Smuzhiyun u8 fast;
509*4882a593Smuzhiyun
510*4882a593Smuzhiyun addr1 = 0x40 + 4 * (adev->devno + 2 * ap->port_no);
511*4882a593Smuzhiyun addr2 = 0x51 + 4 * ap->port_no;
512*4882a593Smuzhiyun
513*4882a593Smuzhiyun /* Fast interrupt prediction disable, hold off interrupt disable */
514*4882a593Smuzhiyun pci_read_config_byte(pdev, addr2, &fast);
515*4882a593Smuzhiyun fast &= ~0x07;
516*4882a593Smuzhiyun pci_write_config_byte(pdev, addr2, fast);
517*4882a593Smuzhiyun
518*4882a593Smuzhiyun /* Determine timing mask and find matching mode entry */
519*4882a593Smuzhiyun if (mode < XFER_MW_DMA_0)
520*4882a593Smuzhiyun mask = 0xcfc3ffff;
521*4882a593Smuzhiyun else if (mode < XFER_UDMA_0)
522*4882a593Smuzhiyun mask = 0x31c001ff;
523*4882a593Smuzhiyun else
524*4882a593Smuzhiyun mask = 0x303c0000;
525*4882a593Smuzhiyun
526*4882a593Smuzhiyun timing = hpt37x_find_mode(ap, mode);
527*4882a593Smuzhiyun
528*4882a593Smuzhiyun pci_read_config_dword(pdev, addr1, ®);
529*4882a593Smuzhiyun reg = (reg & ~mask) | (timing & mask);
530*4882a593Smuzhiyun pci_write_config_dword(pdev, addr1, reg);
531*4882a593Smuzhiyun }
532*4882a593Smuzhiyun
533*4882a593Smuzhiyun /**
534*4882a593Smuzhiyun * hpt372_set_piomode - PIO setup
535*4882a593Smuzhiyun * @ap: ATA interface
536*4882a593Smuzhiyun * @adev: device on the interface
537*4882a593Smuzhiyun *
538*4882a593Smuzhiyun * Perform PIO mode setup.
539*4882a593Smuzhiyun */
540*4882a593Smuzhiyun
hpt372_set_piomode(struct ata_port * ap,struct ata_device * adev)541*4882a593Smuzhiyun static void hpt372_set_piomode(struct ata_port *ap, struct ata_device *adev)
542*4882a593Smuzhiyun {
543*4882a593Smuzhiyun hpt372_set_mode(ap, adev, adev->pio_mode);
544*4882a593Smuzhiyun }
545*4882a593Smuzhiyun
546*4882a593Smuzhiyun /**
547*4882a593Smuzhiyun * hpt372_set_dmamode - DMA timing setup
548*4882a593Smuzhiyun * @ap: ATA interface
549*4882a593Smuzhiyun * @adev: Device being configured
550*4882a593Smuzhiyun *
551*4882a593Smuzhiyun * Set up the channel for MWDMA or UDMA modes.
552*4882a593Smuzhiyun */
553*4882a593Smuzhiyun
hpt372_set_dmamode(struct ata_port * ap,struct ata_device * adev)554*4882a593Smuzhiyun static void hpt372_set_dmamode(struct ata_port *ap, struct ata_device *adev)
555*4882a593Smuzhiyun {
556*4882a593Smuzhiyun hpt372_set_mode(ap, adev, adev->dma_mode);
557*4882a593Smuzhiyun }
558*4882a593Smuzhiyun
559*4882a593Smuzhiyun /**
560*4882a593Smuzhiyun * hpt37x_bmdma_end - DMA engine stop
561*4882a593Smuzhiyun * @qc: ATA command
562*4882a593Smuzhiyun *
563*4882a593Smuzhiyun * Clean up after the HPT372 and later DMA engine
564*4882a593Smuzhiyun */
565*4882a593Smuzhiyun
hpt37x_bmdma_stop(struct ata_queued_cmd * qc)566*4882a593Smuzhiyun static void hpt37x_bmdma_stop(struct ata_queued_cmd *qc)
567*4882a593Smuzhiyun {
568*4882a593Smuzhiyun struct ata_port *ap = qc->ap;
569*4882a593Smuzhiyun struct pci_dev *pdev = to_pci_dev(ap->host->dev);
570*4882a593Smuzhiyun int mscreg = 0x50 + 4 * ap->port_no;
571*4882a593Smuzhiyun u8 bwsr_stat, msc_stat;
572*4882a593Smuzhiyun
573*4882a593Smuzhiyun pci_read_config_byte(pdev, 0x6A, &bwsr_stat);
574*4882a593Smuzhiyun pci_read_config_byte(pdev, mscreg, &msc_stat);
575*4882a593Smuzhiyun if (bwsr_stat & (1 << ap->port_no))
576*4882a593Smuzhiyun pci_write_config_byte(pdev, mscreg, msc_stat | 0x30);
577*4882a593Smuzhiyun ata_bmdma_stop(qc);
578*4882a593Smuzhiyun }
579*4882a593Smuzhiyun
580*4882a593Smuzhiyun
581*4882a593Smuzhiyun static struct scsi_host_template hpt37x_sht = {
582*4882a593Smuzhiyun ATA_BMDMA_SHT(DRV_NAME),
583*4882a593Smuzhiyun };
584*4882a593Smuzhiyun
585*4882a593Smuzhiyun /*
586*4882a593Smuzhiyun * Configuration for HPT370
587*4882a593Smuzhiyun */
588*4882a593Smuzhiyun
589*4882a593Smuzhiyun static struct ata_port_operations hpt370_port_ops = {
590*4882a593Smuzhiyun .inherits = &ata_bmdma_port_ops,
591*4882a593Smuzhiyun
592*4882a593Smuzhiyun .bmdma_stop = hpt370_bmdma_stop,
593*4882a593Smuzhiyun
594*4882a593Smuzhiyun .mode_filter = hpt370_filter,
595*4882a593Smuzhiyun .cable_detect = hpt37x_cable_detect,
596*4882a593Smuzhiyun .set_piomode = hpt370_set_piomode,
597*4882a593Smuzhiyun .set_dmamode = hpt370_set_dmamode,
598*4882a593Smuzhiyun .prereset = hpt37x_pre_reset,
599*4882a593Smuzhiyun };
600*4882a593Smuzhiyun
601*4882a593Smuzhiyun /*
602*4882a593Smuzhiyun * Configuration for HPT370A. Close to 370 but less filters
603*4882a593Smuzhiyun */
604*4882a593Smuzhiyun
605*4882a593Smuzhiyun static struct ata_port_operations hpt370a_port_ops = {
606*4882a593Smuzhiyun .inherits = &hpt370_port_ops,
607*4882a593Smuzhiyun .mode_filter = hpt370a_filter,
608*4882a593Smuzhiyun };
609*4882a593Smuzhiyun
610*4882a593Smuzhiyun /*
611*4882a593Smuzhiyun * Configuration for HPT371 and HPT302. Slightly different PIO and DMA
612*4882a593Smuzhiyun * mode setting functionality.
613*4882a593Smuzhiyun */
614*4882a593Smuzhiyun
615*4882a593Smuzhiyun static struct ata_port_operations hpt302_port_ops = {
616*4882a593Smuzhiyun .inherits = &ata_bmdma_port_ops,
617*4882a593Smuzhiyun
618*4882a593Smuzhiyun .bmdma_stop = hpt37x_bmdma_stop,
619*4882a593Smuzhiyun
620*4882a593Smuzhiyun .cable_detect = hpt37x_cable_detect,
621*4882a593Smuzhiyun .set_piomode = hpt372_set_piomode,
622*4882a593Smuzhiyun .set_dmamode = hpt372_set_dmamode,
623*4882a593Smuzhiyun .prereset = hpt37x_pre_reset,
624*4882a593Smuzhiyun };
625*4882a593Smuzhiyun
626*4882a593Smuzhiyun /*
627*4882a593Smuzhiyun * Configuration for HPT372. Mode setting works like 371 and 302
628*4882a593Smuzhiyun * but we have a mode filter.
629*4882a593Smuzhiyun */
630*4882a593Smuzhiyun
631*4882a593Smuzhiyun static struct ata_port_operations hpt372_port_ops = {
632*4882a593Smuzhiyun .inherits = &hpt302_port_ops,
633*4882a593Smuzhiyun .mode_filter = hpt372_filter,
634*4882a593Smuzhiyun };
635*4882a593Smuzhiyun
636*4882a593Smuzhiyun /*
637*4882a593Smuzhiyun * Configuration for HPT374. Mode setting and filtering works like 372
638*4882a593Smuzhiyun * but we have a different cable detection procedure for function 1.
639*4882a593Smuzhiyun */
640*4882a593Smuzhiyun
641*4882a593Smuzhiyun static struct ata_port_operations hpt374_fn1_port_ops = {
642*4882a593Smuzhiyun .inherits = &hpt372_port_ops,
643*4882a593Smuzhiyun .cable_detect = hpt374_fn1_cable_detect,
644*4882a593Smuzhiyun };
645*4882a593Smuzhiyun
646*4882a593Smuzhiyun /**
647*4882a593Smuzhiyun * hpt37x_clock_slot - Turn timing to PC clock entry
648*4882a593Smuzhiyun * @freq: Reported frequency timing
649*4882a593Smuzhiyun * @base: Base timing
650*4882a593Smuzhiyun *
651*4882a593Smuzhiyun * Turn the timing data intoa clock slot (0 for 33, 1 for 40, 2 for 50
652*4882a593Smuzhiyun * and 3 for 66Mhz)
653*4882a593Smuzhiyun */
654*4882a593Smuzhiyun
hpt37x_clock_slot(unsigned int freq,unsigned int base)655*4882a593Smuzhiyun static int hpt37x_clock_slot(unsigned int freq, unsigned int base)
656*4882a593Smuzhiyun {
657*4882a593Smuzhiyun unsigned int f = (base * freq) / 192; /* Mhz */
658*4882a593Smuzhiyun if (f < 40)
659*4882a593Smuzhiyun return 0; /* 33Mhz slot */
660*4882a593Smuzhiyun if (f < 45)
661*4882a593Smuzhiyun return 1; /* 40Mhz slot */
662*4882a593Smuzhiyun if (f < 55)
663*4882a593Smuzhiyun return 2; /* 50Mhz slot */
664*4882a593Smuzhiyun return 3; /* 60Mhz slot */
665*4882a593Smuzhiyun }
666*4882a593Smuzhiyun
667*4882a593Smuzhiyun /**
668*4882a593Smuzhiyun * hpt37x_calibrate_dpll - Calibrate the DPLL loop
669*4882a593Smuzhiyun * @dev: PCI device
670*4882a593Smuzhiyun *
671*4882a593Smuzhiyun * Perform a calibration cycle on the HPT37x DPLL. Returns 1 if this
672*4882a593Smuzhiyun * succeeds
673*4882a593Smuzhiyun */
674*4882a593Smuzhiyun
hpt37x_calibrate_dpll(struct pci_dev * dev)675*4882a593Smuzhiyun static int hpt37x_calibrate_dpll(struct pci_dev *dev)
676*4882a593Smuzhiyun {
677*4882a593Smuzhiyun u8 reg5b;
678*4882a593Smuzhiyun u32 reg5c;
679*4882a593Smuzhiyun int tries;
680*4882a593Smuzhiyun
681*4882a593Smuzhiyun for (tries = 0; tries < 0x5000; tries++) {
682*4882a593Smuzhiyun udelay(50);
683*4882a593Smuzhiyun pci_read_config_byte(dev, 0x5b, ®5b);
684*4882a593Smuzhiyun if (reg5b & 0x80) {
685*4882a593Smuzhiyun /* See if it stays set */
686*4882a593Smuzhiyun for (tries = 0; tries < 0x1000; tries++) {
687*4882a593Smuzhiyun pci_read_config_byte(dev, 0x5b, ®5b);
688*4882a593Smuzhiyun /* Failed ? */
689*4882a593Smuzhiyun if ((reg5b & 0x80) == 0)
690*4882a593Smuzhiyun return 0;
691*4882a593Smuzhiyun }
692*4882a593Smuzhiyun /* Turn off tuning, we have the DPLL set */
693*4882a593Smuzhiyun pci_read_config_dword(dev, 0x5c, ®5c);
694*4882a593Smuzhiyun pci_write_config_dword(dev, 0x5c, reg5c & ~0x100);
695*4882a593Smuzhiyun return 1;
696*4882a593Smuzhiyun }
697*4882a593Smuzhiyun }
698*4882a593Smuzhiyun /* Never went stable */
699*4882a593Smuzhiyun return 0;
700*4882a593Smuzhiyun }
701*4882a593Smuzhiyun
hpt374_read_freq(struct pci_dev * pdev)702*4882a593Smuzhiyun static u32 hpt374_read_freq(struct pci_dev *pdev)
703*4882a593Smuzhiyun {
704*4882a593Smuzhiyun u32 freq;
705*4882a593Smuzhiyun unsigned long io_base = pci_resource_start(pdev, 4);
706*4882a593Smuzhiyun
707*4882a593Smuzhiyun if (PCI_FUNC(pdev->devfn) & 1) {
708*4882a593Smuzhiyun struct pci_dev *pdev_0;
709*4882a593Smuzhiyun
710*4882a593Smuzhiyun pdev_0 = pci_get_slot(pdev->bus, pdev->devfn - 1);
711*4882a593Smuzhiyun /* Someone hot plugged the controller on us ? */
712*4882a593Smuzhiyun if (pdev_0 == NULL)
713*4882a593Smuzhiyun return 0;
714*4882a593Smuzhiyun io_base = pci_resource_start(pdev_0, 4);
715*4882a593Smuzhiyun freq = inl(io_base + 0x90);
716*4882a593Smuzhiyun pci_dev_put(pdev_0);
717*4882a593Smuzhiyun } else
718*4882a593Smuzhiyun freq = inl(io_base + 0x90);
719*4882a593Smuzhiyun return freq;
720*4882a593Smuzhiyun }
721*4882a593Smuzhiyun
722*4882a593Smuzhiyun /**
723*4882a593Smuzhiyun * hpt37x_init_one - Initialise an HPT37X/302
724*4882a593Smuzhiyun * @dev: PCI device
725*4882a593Smuzhiyun * @id: Entry in match table
726*4882a593Smuzhiyun *
727*4882a593Smuzhiyun * Initialise an HPT37x device. There are some interesting complications
728*4882a593Smuzhiyun * here. Firstly the chip may report 366 and be one of several variants.
729*4882a593Smuzhiyun * Secondly all the timings depend on the clock for the chip which we must
730*4882a593Smuzhiyun * detect and look up
731*4882a593Smuzhiyun *
732*4882a593Smuzhiyun * This is the known chip mappings. It may be missing a couple of later
733*4882a593Smuzhiyun * releases.
734*4882a593Smuzhiyun *
735*4882a593Smuzhiyun * Chip version PCI Rev Notes
736*4882a593Smuzhiyun * HPT366 4 (HPT366) 0 Other driver
737*4882a593Smuzhiyun * HPT366 4 (HPT366) 1 Other driver
738*4882a593Smuzhiyun * HPT368 4 (HPT366) 2 Other driver
739*4882a593Smuzhiyun * HPT370 4 (HPT366) 3 UDMA100
740*4882a593Smuzhiyun * HPT370A 4 (HPT366) 4 UDMA100
741*4882a593Smuzhiyun * HPT372 4 (HPT366) 5 UDMA133 (1)
742*4882a593Smuzhiyun * HPT372N 4 (HPT366) 6 Other driver
743*4882a593Smuzhiyun * HPT372A 5 (HPT372) 1 UDMA133 (1)
744*4882a593Smuzhiyun * HPT372N 5 (HPT372) 2 Other driver
745*4882a593Smuzhiyun * HPT302 6 (HPT302) 1 UDMA133
746*4882a593Smuzhiyun * HPT302N 6 (HPT302) 2 Other driver
747*4882a593Smuzhiyun * HPT371 7 (HPT371) * UDMA133
748*4882a593Smuzhiyun * HPT374 8 (HPT374) * UDMA133 4 channel
749*4882a593Smuzhiyun * HPT372N 9 (HPT372N) * Other driver
750*4882a593Smuzhiyun *
751*4882a593Smuzhiyun * (1) UDMA133 support depends on the bus clock
752*4882a593Smuzhiyun */
753*4882a593Smuzhiyun
hpt37x_init_one(struct pci_dev * dev,const struct pci_device_id * id)754*4882a593Smuzhiyun static int hpt37x_init_one(struct pci_dev *dev, const struct pci_device_id *id)
755*4882a593Smuzhiyun {
756*4882a593Smuzhiyun /* HPT370 - UDMA100 */
757*4882a593Smuzhiyun static const struct ata_port_info info_hpt370 = {
758*4882a593Smuzhiyun .flags = ATA_FLAG_SLAVE_POSS,
759*4882a593Smuzhiyun .pio_mask = ATA_PIO4,
760*4882a593Smuzhiyun .mwdma_mask = ATA_MWDMA2,
761*4882a593Smuzhiyun .udma_mask = ATA_UDMA5,
762*4882a593Smuzhiyun .port_ops = &hpt370_port_ops
763*4882a593Smuzhiyun };
764*4882a593Smuzhiyun /* HPT370A - UDMA100 */
765*4882a593Smuzhiyun static const struct ata_port_info info_hpt370a = {
766*4882a593Smuzhiyun .flags = ATA_FLAG_SLAVE_POSS,
767*4882a593Smuzhiyun .pio_mask = ATA_PIO4,
768*4882a593Smuzhiyun .mwdma_mask = ATA_MWDMA2,
769*4882a593Smuzhiyun .udma_mask = ATA_UDMA5,
770*4882a593Smuzhiyun .port_ops = &hpt370a_port_ops
771*4882a593Smuzhiyun };
772*4882a593Smuzhiyun /* HPT370 - UDMA66 */
773*4882a593Smuzhiyun static const struct ata_port_info info_hpt370_33 = {
774*4882a593Smuzhiyun .flags = ATA_FLAG_SLAVE_POSS,
775*4882a593Smuzhiyun .pio_mask = ATA_PIO4,
776*4882a593Smuzhiyun .mwdma_mask = ATA_MWDMA2,
777*4882a593Smuzhiyun .udma_mask = ATA_UDMA4,
778*4882a593Smuzhiyun .port_ops = &hpt370_port_ops
779*4882a593Smuzhiyun };
780*4882a593Smuzhiyun /* HPT370A - UDMA66 */
781*4882a593Smuzhiyun static const struct ata_port_info info_hpt370a_33 = {
782*4882a593Smuzhiyun .flags = ATA_FLAG_SLAVE_POSS,
783*4882a593Smuzhiyun .pio_mask = ATA_PIO4,
784*4882a593Smuzhiyun .mwdma_mask = ATA_MWDMA2,
785*4882a593Smuzhiyun .udma_mask = ATA_UDMA4,
786*4882a593Smuzhiyun .port_ops = &hpt370a_port_ops
787*4882a593Smuzhiyun };
788*4882a593Smuzhiyun /* HPT372 - UDMA133 */
789*4882a593Smuzhiyun static const struct ata_port_info info_hpt372 = {
790*4882a593Smuzhiyun .flags = ATA_FLAG_SLAVE_POSS,
791*4882a593Smuzhiyun .pio_mask = ATA_PIO4,
792*4882a593Smuzhiyun .mwdma_mask = ATA_MWDMA2,
793*4882a593Smuzhiyun .udma_mask = ATA_UDMA6,
794*4882a593Smuzhiyun .port_ops = &hpt372_port_ops
795*4882a593Smuzhiyun };
796*4882a593Smuzhiyun /* HPT371, 302 - UDMA133 */
797*4882a593Smuzhiyun static const struct ata_port_info info_hpt302 = {
798*4882a593Smuzhiyun .flags = ATA_FLAG_SLAVE_POSS,
799*4882a593Smuzhiyun .pio_mask = ATA_PIO4,
800*4882a593Smuzhiyun .mwdma_mask = ATA_MWDMA2,
801*4882a593Smuzhiyun .udma_mask = ATA_UDMA6,
802*4882a593Smuzhiyun .port_ops = &hpt302_port_ops
803*4882a593Smuzhiyun };
804*4882a593Smuzhiyun /* HPT374 - UDMA100, function 1 uses different cable_detect method */
805*4882a593Smuzhiyun static const struct ata_port_info info_hpt374_fn0 = {
806*4882a593Smuzhiyun .flags = ATA_FLAG_SLAVE_POSS,
807*4882a593Smuzhiyun .pio_mask = ATA_PIO4,
808*4882a593Smuzhiyun .mwdma_mask = ATA_MWDMA2,
809*4882a593Smuzhiyun .udma_mask = ATA_UDMA5,
810*4882a593Smuzhiyun .port_ops = &hpt372_port_ops
811*4882a593Smuzhiyun };
812*4882a593Smuzhiyun static const struct ata_port_info info_hpt374_fn1 = {
813*4882a593Smuzhiyun .flags = ATA_FLAG_SLAVE_POSS,
814*4882a593Smuzhiyun .pio_mask = ATA_PIO4,
815*4882a593Smuzhiyun .mwdma_mask = ATA_MWDMA2,
816*4882a593Smuzhiyun .udma_mask = ATA_UDMA5,
817*4882a593Smuzhiyun .port_ops = &hpt374_fn1_port_ops
818*4882a593Smuzhiyun };
819*4882a593Smuzhiyun
820*4882a593Smuzhiyun static const int MHz[4] = { 33, 40, 50, 66 };
821*4882a593Smuzhiyun void *private_data = NULL;
822*4882a593Smuzhiyun const struct ata_port_info *ppi[] = { NULL, NULL };
823*4882a593Smuzhiyun u8 rev = dev->revision;
824*4882a593Smuzhiyun u8 irqmask;
825*4882a593Smuzhiyun u8 mcr1;
826*4882a593Smuzhiyun u32 freq;
827*4882a593Smuzhiyun int prefer_dpll = 1;
828*4882a593Smuzhiyun
829*4882a593Smuzhiyun unsigned long iobase = pci_resource_start(dev, 4);
830*4882a593Smuzhiyun
831*4882a593Smuzhiyun const struct hpt_chip *chip_table;
832*4882a593Smuzhiyun int clock_slot;
833*4882a593Smuzhiyun int rc;
834*4882a593Smuzhiyun
835*4882a593Smuzhiyun rc = pcim_enable_device(dev);
836*4882a593Smuzhiyun if (rc)
837*4882a593Smuzhiyun return rc;
838*4882a593Smuzhiyun
839*4882a593Smuzhiyun switch (dev->device) {
840*4882a593Smuzhiyun case PCI_DEVICE_ID_TTI_HPT366:
841*4882a593Smuzhiyun /* May be a later chip in disguise. Check */
842*4882a593Smuzhiyun /* Older chips are in the HPT366 driver. Ignore them */
843*4882a593Smuzhiyun if (rev < 3)
844*4882a593Smuzhiyun return -ENODEV;
845*4882a593Smuzhiyun /* N series chips have their own driver. Ignore */
846*4882a593Smuzhiyun if (rev == 6)
847*4882a593Smuzhiyun return -ENODEV;
848*4882a593Smuzhiyun
849*4882a593Smuzhiyun switch (rev) {
850*4882a593Smuzhiyun case 3:
851*4882a593Smuzhiyun ppi[0] = &info_hpt370;
852*4882a593Smuzhiyun chip_table = &hpt370;
853*4882a593Smuzhiyun prefer_dpll = 0;
854*4882a593Smuzhiyun break;
855*4882a593Smuzhiyun case 4:
856*4882a593Smuzhiyun ppi[0] = &info_hpt370a;
857*4882a593Smuzhiyun chip_table = &hpt370a;
858*4882a593Smuzhiyun prefer_dpll = 0;
859*4882a593Smuzhiyun break;
860*4882a593Smuzhiyun case 5:
861*4882a593Smuzhiyun ppi[0] = &info_hpt372;
862*4882a593Smuzhiyun chip_table = &hpt372;
863*4882a593Smuzhiyun break;
864*4882a593Smuzhiyun default:
865*4882a593Smuzhiyun pr_err("Unknown HPT366 subtype, please report (%d)\n",
866*4882a593Smuzhiyun rev);
867*4882a593Smuzhiyun return -ENODEV;
868*4882a593Smuzhiyun }
869*4882a593Smuzhiyun break;
870*4882a593Smuzhiyun case PCI_DEVICE_ID_TTI_HPT372:
871*4882a593Smuzhiyun /* 372N if rev >= 2 */
872*4882a593Smuzhiyun if (rev >= 2)
873*4882a593Smuzhiyun return -ENODEV;
874*4882a593Smuzhiyun ppi[0] = &info_hpt372;
875*4882a593Smuzhiyun chip_table = &hpt372a;
876*4882a593Smuzhiyun break;
877*4882a593Smuzhiyun case PCI_DEVICE_ID_TTI_HPT302:
878*4882a593Smuzhiyun /* 302N if rev > 1 */
879*4882a593Smuzhiyun if (rev > 1)
880*4882a593Smuzhiyun return -ENODEV;
881*4882a593Smuzhiyun ppi[0] = &info_hpt302;
882*4882a593Smuzhiyun /* Check this */
883*4882a593Smuzhiyun chip_table = &hpt302;
884*4882a593Smuzhiyun break;
885*4882a593Smuzhiyun case PCI_DEVICE_ID_TTI_HPT371:
886*4882a593Smuzhiyun if (rev > 1)
887*4882a593Smuzhiyun return -ENODEV;
888*4882a593Smuzhiyun ppi[0] = &info_hpt302;
889*4882a593Smuzhiyun chip_table = &hpt371;
890*4882a593Smuzhiyun /*
891*4882a593Smuzhiyun * Single channel device, master is not present but the BIOS
892*4882a593Smuzhiyun * (or us for non x86) must mark it absent
893*4882a593Smuzhiyun */
894*4882a593Smuzhiyun pci_read_config_byte(dev, 0x50, &mcr1);
895*4882a593Smuzhiyun mcr1 &= ~0x04;
896*4882a593Smuzhiyun pci_write_config_byte(dev, 0x50, mcr1);
897*4882a593Smuzhiyun break;
898*4882a593Smuzhiyun case PCI_DEVICE_ID_TTI_HPT374:
899*4882a593Smuzhiyun chip_table = &hpt374;
900*4882a593Smuzhiyun if (!(PCI_FUNC(dev->devfn) & 1))
901*4882a593Smuzhiyun *ppi = &info_hpt374_fn0;
902*4882a593Smuzhiyun else
903*4882a593Smuzhiyun *ppi = &info_hpt374_fn1;
904*4882a593Smuzhiyun break;
905*4882a593Smuzhiyun default:
906*4882a593Smuzhiyun pr_err("PCI table is bogus, please report (%d)\n", dev->device);
907*4882a593Smuzhiyun return -ENODEV;
908*4882a593Smuzhiyun }
909*4882a593Smuzhiyun /* Ok so this is a chip we support */
910*4882a593Smuzhiyun
911*4882a593Smuzhiyun pci_write_config_byte(dev, PCI_CACHE_LINE_SIZE, (L1_CACHE_BYTES / 4));
912*4882a593Smuzhiyun pci_write_config_byte(dev, PCI_LATENCY_TIMER, 0x78);
913*4882a593Smuzhiyun pci_write_config_byte(dev, PCI_MIN_GNT, 0x08);
914*4882a593Smuzhiyun pci_write_config_byte(dev, PCI_MAX_LAT, 0x08);
915*4882a593Smuzhiyun
916*4882a593Smuzhiyun pci_read_config_byte(dev, 0x5A, &irqmask);
917*4882a593Smuzhiyun irqmask &= ~0x10;
918*4882a593Smuzhiyun pci_write_config_byte(dev, 0x5a, irqmask);
919*4882a593Smuzhiyun
920*4882a593Smuzhiyun /*
921*4882a593Smuzhiyun * HPT371 chips physically have only one channel, the secondary one,
922*4882a593Smuzhiyun * but the primary channel registers do exist! Go figure...
923*4882a593Smuzhiyun * So, we manually disable the non-existing channel here
924*4882a593Smuzhiyun * (if the BIOS hasn't done this already).
925*4882a593Smuzhiyun */
926*4882a593Smuzhiyun if (dev->device == PCI_DEVICE_ID_TTI_HPT371) {
927*4882a593Smuzhiyun u8 mcr1;
928*4882a593Smuzhiyun
929*4882a593Smuzhiyun pci_read_config_byte(dev, 0x50, &mcr1);
930*4882a593Smuzhiyun mcr1 &= ~0x04;
931*4882a593Smuzhiyun pci_write_config_byte(dev, 0x50, mcr1);
932*4882a593Smuzhiyun }
933*4882a593Smuzhiyun
934*4882a593Smuzhiyun /*
935*4882a593Smuzhiyun * default to pci clock. make sure MA15/16 are set to output
936*4882a593Smuzhiyun * to prevent drives having problems with 40-pin cables. Needed
937*4882a593Smuzhiyun * for some drives such as IBM-DTLA which will not enter ready
938*4882a593Smuzhiyun * state on reset when PDIAG is a input.
939*4882a593Smuzhiyun */
940*4882a593Smuzhiyun
941*4882a593Smuzhiyun pci_write_config_byte(dev, 0x5b, 0x23);
942*4882a593Smuzhiyun
943*4882a593Smuzhiyun /*
944*4882a593Smuzhiyun * HighPoint does this for HPT372A.
945*4882a593Smuzhiyun * NOTE: This register is only writeable via I/O space.
946*4882a593Smuzhiyun */
947*4882a593Smuzhiyun if (chip_table == &hpt372a)
948*4882a593Smuzhiyun outb(0x0e, iobase + 0x9c);
949*4882a593Smuzhiyun
950*4882a593Smuzhiyun /*
951*4882a593Smuzhiyun * Some devices do not let this value be accessed via PCI space
952*4882a593Smuzhiyun * according to the old driver. In addition we must use the value
953*4882a593Smuzhiyun * from FN 0 on the HPT374.
954*4882a593Smuzhiyun */
955*4882a593Smuzhiyun
956*4882a593Smuzhiyun if (chip_table == &hpt374) {
957*4882a593Smuzhiyun freq = hpt374_read_freq(dev);
958*4882a593Smuzhiyun if (freq == 0)
959*4882a593Smuzhiyun return -ENODEV;
960*4882a593Smuzhiyun } else
961*4882a593Smuzhiyun freq = inl(iobase + 0x90);
962*4882a593Smuzhiyun
963*4882a593Smuzhiyun if ((freq >> 12) != 0xABCDE) {
964*4882a593Smuzhiyun int i;
965*4882a593Smuzhiyun u16 sr;
966*4882a593Smuzhiyun u32 total = 0;
967*4882a593Smuzhiyun
968*4882a593Smuzhiyun pr_warn("BIOS has not set timing clocks\n");
969*4882a593Smuzhiyun
970*4882a593Smuzhiyun /* This is the process the HPT371 BIOS is reported to use */
971*4882a593Smuzhiyun for (i = 0; i < 128; i++) {
972*4882a593Smuzhiyun pci_read_config_word(dev, 0x78, &sr);
973*4882a593Smuzhiyun total += sr & 0x1FF;
974*4882a593Smuzhiyun udelay(15);
975*4882a593Smuzhiyun }
976*4882a593Smuzhiyun freq = total / 128;
977*4882a593Smuzhiyun }
978*4882a593Smuzhiyun freq &= 0x1FF;
979*4882a593Smuzhiyun
980*4882a593Smuzhiyun /*
981*4882a593Smuzhiyun * Turn the frequency check into a band and then find a timing
982*4882a593Smuzhiyun * table to match it.
983*4882a593Smuzhiyun */
984*4882a593Smuzhiyun
985*4882a593Smuzhiyun clock_slot = hpt37x_clock_slot(freq, chip_table->base);
986*4882a593Smuzhiyun if (chip_table->clocks[clock_slot] == NULL || prefer_dpll) {
987*4882a593Smuzhiyun /*
988*4882a593Smuzhiyun * We need to try PLL mode instead
989*4882a593Smuzhiyun *
990*4882a593Smuzhiyun * For non UDMA133 capable devices we should
991*4882a593Smuzhiyun * use a 50MHz DPLL by choice
992*4882a593Smuzhiyun */
993*4882a593Smuzhiyun unsigned int f_low, f_high;
994*4882a593Smuzhiyun int dpll, adjust;
995*4882a593Smuzhiyun
996*4882a593Smuzhiyun /* Compute DPLL */
997*4882a593Smuzhiyun dpll = (ppi[0]->udma_mask & 0xC0) ? 3 : 2;
998*4882a593Smuzhiyun
999*4882a593Smuzhiyun f_low = (MHz[clock_slot] * 48) / MHz[dpll];
1000*4882a593Smuzhiyun f_high = f_low + 2;
1001*4882a593Smuzhiyun if (clock_slot > 1)
1002*4882a593Smuzhiyun f_high += 2;
1003*4882a593Smuzhiyun
1004*4882a593Smuzhiyun /* Select the DPLL clock. */
1005*4882a593Smuzhiyun pci_write_config_byte(dev, 0x5b, 0x21);
1006*4882a593Smuzhiyun pci_write_config_dword(dev, 0x5C,
1007*4882a593Smuzhiyun (f_high << 16) | f_low | 0x100);
1008*4882a593Smuzhiyun
1009*4882a593Smuzhiyun for (adjust = 0; adjust < 8; adjust++) {
1010*4882a593Smuzhiyun if (hpt37x_calibrate_dpll(dev))
1011*4882a593Smuzhiyun break;
1012*4882a593Smuzhiyun /*
1013*4882a593Smuzhiyun * See if it'll settle at a fractionally
1014*4882a593Smuzhiyun * different clock
1015*4882a593Smuzhiyun */
1016*4882a593Smuzhiyun if (adjust & 1)
1017*4882a593Smuzhiyun f_low -= adjust >> 1;
1018*4882a593Smuzhiyun else
1019*4882a593Smuzhiyun f_high += adjust >> 1;
1020*4882a593Smuzhiyun pci_write_config_dword(dev, 0x5C,
1021*4882a593Smuzhiyun (f_high << 16) | f_low | 0x100);
1022*4882a593Smuzhiyun }
1023*4882a593Smuzhiyun if (adjust == 8) {
1024*4882a593Smuzhiyun pr_err("DPLL did not stabilize!\n");
1025*4882a593Smuzhiyun return -ENODEV;
1026*4882a593Smuzhiyun }
1027*4882a593Smuzhiyun if (dpll == 3)
1028*4882a593Smuzhiyun private_data = (void *)hpt37x_timings_66;
1029*4882a593Smuzhiyun else
1030*4882a593Smuzhiyun private_data = (void *)hpt37x_timings_50;
1031*4882a593Smuzhiyun
1032*4882a593Smuzhiyun pr_info("bus clock %dMHz, using %dMHz DPLL\n",
1033*4882a593Smuzhiyun MHz[clock_slot], MHz[dpll]);
1034*4882a593Smuzhiyun } else {
1035*4882a593Smuzhiyun private_data = (void *)chip_table->clocks[clock_slot];
1036*4882a593Smuzhiyun /*
1037*4882a593Smuzhiyun * Perform a final fixup. Note that we will have used the
1038*4882a593Smuzhiyun * DPLL on the HPT372 which means we don't have to worry
1039*4882a593Smuzhiyun * about lack of UDMA133 support on lower clocks
1040*4882a593Smuzhiyun */
1041*4882a593Smuzhiyun
1042*4882a593Smuzhiyun if (clock_slot < 2 && ppi[0] == &info_hpt370)
1043*4882a593Smuzhiyun ppi[0] = &info_hpt370_33;
1044*4882a593Smuzhiyun if (clock_slot < 2 && ppi[0] == &info_hpt370a)
1045*4882a593Smuzhiyun ppi[0] = &info_hpt370a_33;
1046*4882a593Smuzhiyun
1047*4882a593Smuzhiyun pr_info("%s using %dMHz bus clock\n",
1048*4882a593Smuzhiyun chip_table->name, MHz[clock_slot]);
1049*4882a593Smuzhiyun }
1050*4882a593Smuzhiyun
1051*4882a593Smuzhiyun /* Now kick off ATA set up */
1052*4882a593Smuzhiyun return ata_pci_bmdma_init_one(dev, ppi, &hpt37x_sht, private_data, 0);
1053*4882a593Smuzhiyun }
1054*4882a593Smuzhiyun
1055*4882a593Smuzhiyun static const struct pci_device_id hpt37x[] = {
1056*4882a593Smuzhiyun { PCI_VDEVICE(TTI, PCI_DEVICE_ID_TTI_HPT366), },
1057*4882a593Smuzhiyun { PCI_VDEVICE(TTI, PCI_DEVICE_ID_TTI_HPT371), },
1058*4882a593Smuzhiyun { PCI_VDEVICE(TTI, PCI_DEVICE_ID_TTI_HPT372), },
1059*4882a593Smuzhiyun { PCI_VDEVICE(TTI, PCI_DEVICE_ID_TTI_HPT374), },
1060*4882a593Smuzhiyun { PCI_VDEVICE(TTI, PCI_DEVICE_ID_TTI_HPT302), },
1061*4882a593Smuzhiyun
1062*4882a593Smuzhiyun { },
1063*4882a593Smuzhiyun };
1064*4882a593Smuzhiyun
1065*4882a593Smuzhiyun static struct pci_driver hpt37x_pci_driver = {
1066*4882a593Smuzhiyun .name = DRV_NAME,
1067*4882a593Smuzhiyun .id_table = hpt37x,
1068*4882a593Smuzhiyun .probe = hpt37x_init_one,
1069*4882a593Smuzhiyun .remove = ata_pci_remove_one
1070*4882a593Smuzhiyun };
1071*4882a593Smuzhiyun
1072*4882a593Smuzhiyun module_pci_driver(hpt37x_pci_driver);
1073*4882a593Smuzhiyun
1074*4882a593Smuzhiyun MODULE_AUTHOR("Alan Cox");
1075*4882a593Smuzhiyun MODULE_DESCRIPTION("low-level driver for the Highpoint HPT37x/30x");
1076*4882a593Smuzhiyun MODULE_LICENSE("GPL");
1077*4882a593Smuzhiyun MODULE_DEVICE_TABLE(pci, hpt37x);
1078*4882a593Smuzhiyun MODULE_VERSION(DRV_VERSION);
1079