xref: /OK3568_Linux_fs/kernel/drivers/ata/pata_cs5536.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * pata_cs5536.c	- CS5536 PATA for new ATA layer
4*4882a593Smuzhiyun  *			  (C) 2007 Martin K. Petersen <mkp@mkp.net>
5*4882a593Smuzhiyun  *			  (C) 2011 Bartlomiej Zolnierkiewicz
6*4882a593Smuzhiyun  *
7*4882a593Smuzhiyun  * Documentation:
8*4882a593Smuzhiyun  *	Available from AMD web site.
9*4882a593Smuzhiyun  *
10*4882a593Smuzhiyun  * The IDE timing registers for the CS5536 live in the Geode Machine
11*4882a593Smuzhiyun  * Specific Register file and not PCI config space.  Most BIOSes
12*4882a593Smuzhiyun  * virtualize the PCI registers so the chip looks like a standard IDE
13*4882a593Smuzhiyun  * controller.	Unfortunately not all implementations get this right.
14*4882a593Smuzhiyun  * In particular some have problems with unaligned accesses to the
15*4882a593Smuzhiyun  * virtualized PCI registers.  This driver always does full dword
16*4882a593Smuzhiyun  * writes to work around the issue.  Also, in case of a bad BIOS this
17*4882a593Smuzhiyun  * driver can be loaded with the "msr=1" parameter which forces using
18*4882a593Smuzhiyun  * the Machine Specific Registers to configure the device.
19*4882a593Smuzhiyun  */
20*4882a593Smuzhiyun 
21*4882a593Smuzhiyun #include <linux/kernel.h>
22*4882a593Smuzhiyun #include <linux/module.h>
23*4882a593Smuzhiyun #include <linux/pci.h>
24*4882a593Smuzhiyun #include <linux/blkdev.h>
25*4882a593Smuzhiyun #include <linux/delay.h>
26*4882a593Smuzhiyun #include <linux/libata.h>
27*4882a593Smuzhiyun #include <scsi/scsi_host.h>
28*4882a593Smuzhiyun #include <linux/dmi.h>
29*4882a593Smuzhiyun 
30*4882a593Smuzhiyun #ifdef CONFIG_X86_32
31*4882a593Smuzhiyun #include <asm/msr.h>
32*4882a593Smuzhiyun static int use_msr;
33*4882a593Smuzhiyun module_param_named(msr, use_msr, int, 0644);
34*4882a593Smuzhiyun MODULE_PARM_DESC(msr, "Force using MSR to configure IDE function (Default: 0)");
35*4882a593Smuzhiyun #else
36*4882a593Smuzhiyun #undef rdmsr	/* avoid accidental MSR usage on, e.g. x86-64 */
37*4882a593Smuzhiyun #undef wrmsr
38*4882a593Smuzhiyun #define rdmsr(x, y, z) do { } while (0)
39*4882a593Smuzhiyun #define wrmsr(x, y, z) do { } while (0)
40*4882a593Smuzhiyun #define use_msr 0
41*4882a593Smuzhiyun #endif
42*4882a593Smuzhiyun 
43*4882a593Smuzhiyun #define DRV_NAME	"pata_cs5536"
44*4882a593Smuzhiyun #define DRV_VERSION	"0.0.8"
45*4882a593Smuzhiyun 
46*4882a593Smuzhiyun enum {
47*4882a593Smuzhiyun 	MSR_IDE_CFG		= 0x51300010,
48*4882a593Smuzhiyun 	PCI_IDE_CFG		= 0x40,
49*4882a593Smuzhiyun 
50*4882a593Smuzhiyun 	CFG			= 0,
51*4882a593Smuzhiyun 	DTC			= 2,
52*4882a593Smuzhiyun 	CAST			= 3,
53*4882a593Smuzhiyun 	ETC			= 4,
54*4882a593Smuzhiyun 
55*4882a593Smuzhiyun 	IDE_CFG_CHANEN		= (1 << 1),
56*4882a593Smuzhiyun 	IDE_CFG_CABLE		= (1 << 17) | (1 << 16),
57*4882a593Smuzhiyun 
58*4882a593Smuzhiyun 	IDE_D0_SHIFT		= 24,
59*4882a593Smuzhiyun 	IDE_D1_SHIFT		= 16,
60*4882a593Smuzhiyun 	IDE_DRV_MASK		= 0xff,
61*4882a593Smuzhiyun 
62*4882a593Smuzhiyun 	IDE_CAST_D0_SHIFT	= 6,
63*4882a593Smuzhiyun 	IDE_CAST_D1_SHIFT	= 4,
64*4882a593Smuzhiyun 	IDE_CAST_DRV_MASK	= 0x3,
65*4882a593Smuzhiyun 	IDE_CAST_CMD_MASK	= 0xff,
66*4882a593Smuzhiyun 	IDE_CAST_CMD_SHIFT	= 24,
67*4882a593Smuzhiyun 
68*4882a593Smuzhiyun 	IDE_ETC_UDMA_MASK	= 0xc0,
69*4882a593Smuzhiyun };
70*4882a593Smuzhiyun 
71*4882a593Smuzhiyun /* Some Bachmann OT200 devices have a non working UDMA support due a
72*4882a593Smuzhiyun  * missing resistor.
73*4882a593Smuzhiyun  */
74*4882a593Smuzhiyun static const struct dmi_system_id udma_quirk_dmi_table[] = {
75*4882a593Smuzhiyun 	{
76*4882a593Smuzhiyun 		.ident = "Bachmann electronic OT200",
77*4882a593Smuzhiyun 		.matches = {
78*4882a593Smuzhiyun 			DMI_MATCH(DMI_SYS_VENDOR, "Bachmann electronic"),
79*4882a593Smuzhiyun 			DMI_MATCH(DMI_PRODUCT_NAME, "OT200"),
80*4882a593Smuzhiyun 			DMI_MATCH(DMI_PRODUCT_VERSION, "1")
81*4882a593Smuzhiyun 		},
82*4882a593Smuzhiyun 	},
83*4882a593Smuzhiyun 	{ }
84*4882a593Smuzhiyun };
85*4882a593Smuzhiyun 
cs5536_read(struct pci_dev * pdev,int reg,u32 * val)86*4882a593Smuzhiyun static int cs5536_read(struct pci_dev *pdev, int reg, u32 *val)
87*4882a593Smuzhiyun {
88*4882a593Smuzhiyun 	if (unlikely(use_msr)) {
89*4882a593Smuzhiyun 		u32 dummy __maybe_unused;
90*4882a593Smuzhiyun 
91*4882a593Smuzhiyun 		rdmsr(MSR_IDE_CFG + reg, *val, dummy);
92*4882a593Smuzhiyun 		return 0;
93*4882a593Smuzhiyun 	}
94*4882a593Smuzhiyun 
95*4882a593Smuzhiyun 	return pci_read_config_dword(pdev, PCI_IDE_CFG + reg * 4, val);
96*4882a593Smuzhiyun }
97*4882a593Smuzhiyun 
cs5536_write(struct pci_dev * pdev,int reg,int val)98*4882a593Smuzhiyun static int cs5536_write(struct pci_dev *pdev, int reg, int val)
99*4882a593Smuzhiyun {
100*4882a593Smuzhiyun 	if (unlikely(use_msr)) {
101*4882a593Smuzhiyun 		wrmsr(MSR_IDE_CFG + reg, val, 0);
102*4882a593Smuzhiyun 		return 0;
103*4882a593Smuzhiyun 	}
104*4882a593Smuzhiyun 
105*4882a593Smuzhiyun 	return pci_write_config_dword(pdev, PCI_IDE_CFG + reg * 4, val);
106*4882a593Smuzhiyun }
107*4882a593Smuzhiyun 
cs5536_program_dtc(struct ata_device * adev,u8 tim)108*4882a593Smuzhiyun static void cs5536_program_dtc(struct ata_device *adev, u8 tim)
109*4882a593Smuzhiyun {
110*4882a593Smuzhiyun 	struct pci_dev *pdev = to_pci_dev(adev->link->ap->host->dev);
111*4882a593Smuzhiyun 	int dshift = adev->devno ? IDE_D1_SHIFT : IDE_D0_SHIFT;
112*4882a593Smuzhiyun 	u32 dtc;
113*4882a593Smuzhiyun 
114*4882a593Smuzhiyun 	cs5536_read(pdev, DTC, &dtc);
115*4882a593Smuzhiyun 	dtc &= ~(IDE_DRV_MASK << dshift);
116*4882a593Smuzhiyun 	dtc |= tim << dshift;
117*4882a593Smuzhiyun 	cs5536_write(pdev, DTC, dtc);
118*4882a593Smuzhiyun }
119*4882a593Smuzhiyun 
120*4882a593Smuzhiyun /**
121*4882a593Smuzhiyun  *	cs5536_cable_detect	-	detect cable type
122*4882a593Smuzhiyun  *	@ap: Port to detect on
123*4882a593Smuzhiyun  *
124*4882a593Smuzhiyun  *	Perform cable detection for ATA66 capable cable.
125*4882a593Smuzhiyun  *
126*4882a593Smuzhiyun  *	Returns a cable type.
127*4882a593Smuzhiyun  */
128*4882a593Smuzhiyun 
cs5536_cable_detect(struct ata_port * ap)129*4882a593Smuzhiyun static int cs5536_cable_detect(struct ata_port *ap)
130*4882a593Smuzhiyun {
131*4882a593Smuzhiyun 	struct pci_dev *pdev = to_pci_dev(ap->host->dev);
132*4882a593Smuzhiyun 	u32 cfg;
133*4882a593Smuzhiyun 
134*4882a593Smuzhiyun 	cs5536_read(pdev, CFG, &cfg);
135*4882a593Smuzhiyun 
136*4882a593Smuzhiyun 	if (cfg & IDE_CFG_CABLE)
137*4882a593Smuzhiyun 		return ATA_CBL_PATA80;
138*4882a593Smuzhiyun 	else
139*4882a593Smuzhiyun 		return ATA_CBL_PATA40;
140*4882a593Smuzhiyun }
141*4882a593Smuzhiyun 
142*4882a593Smuzhiyun /**
143*4882a593Smuzhiyun  *	cs5536_set_piomode		-	PIO setup
144*4882a593Smuzhiyun  *	@ap: ATA interface
145*4882a593Smuzhiyun  *	@adev: device on the interface
146*4882a593Smuzhiyun  */
147*4882a593Smuzhiyun 
cs5536_set_piomode(struct ata_port * ap,struct ata_device * adev)148*4882a593Smuzhiyun static void cs5536_set_piomode(struct ata_port *ap, struct ata_device *adev)
149*4882a593Smuzhiyun {
150*4882a593Smuzhiyun 	static const u8 drv_timings[5] = {
151*4882a593Smuzhiyun 		0x98, 0x55, 0x32, 0x21, 0x20,
152*4882a593Smuzhiyun 	};
153*4882a593Smuzhiyun 
154*4882a593Smuzhiyun 	static const u8 addr_timings[5] = {
155*4882a593Smuzhiyun 		0x2, 0x1, 0x0, 0x0, 0x0,
156*4882a593Smuzhiyun 	};
157*4882a593Smuzhiyun 
158*4882a593Smuzhiyun 	static const u8 cmd_timings[5] = {
159*4882a593Smuzhiyun 		0x99, 0x92, 0x90, 0x22, 0x20,
160*4882a593Smuzhiyun 	};
161*4882a593Smuzhiyun 
162*4882a593Smuzhiyun 	struct pci_dev *pdev = to_pci_dev(ap->host->dev);
163*4882a593Smuzhiyun 	struct ata_device *pair = ata_dev_pair(adev);
164*4882a593Smuzhiyun 	int mode = adev->pio_mode - XFER_PIO_0;
165*4882a593Smuzhiyun 	int cmdmode = mode;
166*4882a593Smuzhiyun 	int cshift = adev->devno ? IDE_CAST_D1_SHIFT : IDE_CAST_D0_SHIFT;
167*4882a593Smuzhiyun 	u32 cast;
168*4882a593Smuzhiyun 
169*4882a593Smuzhiyun 	if (pair)
170*4882a593Smuzhiyun 		cmdmode = min(mode, pair->pio_mode - XFER_PIO_0);
171*4882a593Smuzhiyun 
172*4882a593Smuzhiyun 	cs5536_program_dtc(adev, drv_timings[mode]);
173*4882a593Smuzhiyun 
174*4882a593Smuzhiyun 	cs5536_read(pdev, CAST, &cast);
175*4882a593Smuzhiyun 
176*4882a593Smuzhiyun 	cast &= ~(IDE_CAST_DRV_MASK << cshift);
177*4882a593Smuzhiyun 	cast |= addr_timings[mode] << cshift;
178*4882a593Smuzhiyun 
179*4882a593Smuzhiyun 	cast &= ~(IDE_CAST_CMD_MASK << IDE_CAST_CMD_SHIFT);
180*4882a593Smuzhiyun 	cast |= cmd_timings[cmdmode] << IDE_CAST_CMD_SHIFT;
181*4882a593Smuzhiyun 
182*4882a593Smuzhiyun 	cs5536_write(pdev, CAST, cast);
183*4882a593Smuzhiyun }
184*4882a593Smuzhiyun 
185*4882a593Smuzhiyun /**
186*4882a593Smuzhiyun  *	cs5536_set_dmamode		-	DMA timing setup
187*4882a593Smuzhiyun  *	@ap: ATA interface
188*4882a593Smuzhiyun  *	@adev: Device being configured
189*4882a593Smuzhiyun  *
190*4882a593Smuzhiyun  */
191*4882a593Smuzhiyun 
cs5536_set_dmamode(struct ata_port * ap,struct ata_device * adev)192*4882a593Smuzhiyun static void cs5536_set_dmamode(struct ata_port *ap, struct ata_device *adev)
193*4882a593Smuzhiyun {
194*4882a593Smuzhiyun 	static const u8 udma_timings[6] = {
195*4882a593Smuzhiyun 		0xc2, 0xc1, 0xc0, 0xc4, 0xc5, 0xc6,
196*4882a593Smuzhiyun 	};
197*4882a593Smuzhiyun 
198*4882a593Smuzhiyun 	static const u8 mwdma_timings[3] = {
199*4882a593Smuzhiyun 		0x67, 0x21, 0x20,
200*4882a593Smuzhiyun 	};
201*4882a593Smuzhiyun 
202*4882a593Smuzhiyun 	struct pci_dev *pdev = to_pci_dev(ap->host->dev);
203*4882a593Smuzhiyun 	u32 etc;
204*4882a593Smuzhiyun 	int mode = adev->dma_mode;
205*4882a593Smuzhiyun 	int dshift = adev->devno ? IDE_D1_SHIFT : IDE_D0_SHIFT;
206*4882a593Smuzhiyun 
207*4882a593Smuzhiyun 	cs5536_read(pdev, ETC, &etc);
208*4882a593Smuzhiyun 
209*4882a593Smuzhiyun 	if (mode >= XFER_UDMA_0) {
210*4882a593Smuzhiyun 		etc &= ~(IDE_DRV_MASK << dshift);
211*4882a593Smuzhiyun 		etc |= udma_timings[mode - XFER_UDMA_0] << dshift;
212*4882a593Smuzhiyun 	} else { /* MWDMA */
213*4882a593Smuzhiyun 		etc &= ~(IDE_ETC_UDMA_MASK << dshift);
214*4882a593Smuzhiyun 		cs5536_program_dtc(adev, mwdma_timings[mode - XFER_MW_DMA_0]);
215*4882a593Smuzhiyun 	}
216*4882a593Smuzhiyun 
217*4882a593Smuzhiyun 	cs5536_write(pdev, ETC, etc);
218*4882a593Smuzhiyun }
219*4882a593Smuzhiyun 
220*4882a593Smuzhiyun static struct scsi_host_template cs5536_sht = {
221*4882a593Smuzhiyun 	ATA_BMDMA_SHT(DRV_NAME),
222*4882a593Smuzhiyun };
223*4882a593Smuzhiyun 
224*4882a593Smuzhiyun static struct ata_port_operations cs5536_port_ops = {
225*4882a593Smuzhiyun 	.inherits		= &ata_bmdma32_port_ops,
226*4882a593Smuzhiyun 	.cable_detect		= cs5536_cable_detect,
227*4882a593Smuzhiyun 	.set_piomode		= cs5536_set_piomode,
228*4882a593Smuzhiyun 	.set_dmamode		= cs5536_set_dmamode,
229*4882a593Smuzhiyun };
230*4882a593Smuzhiyun 
231*4882a593Smuzhiyun /**
232*4882a593Smuzhiyun  *	cs5536_init_one
233*4882a593Smuzhiyun  *	@dev: PCI device
234*4882a593Smuzhiyun  *	@id: Entry in match table
235*4882a593Smuzhiyun  *
236*4882a593Smuzhiyun  */
237*4882a593Smuzhiyun 
cs5536_init_one(struct pci_dev * dev,const struct pci_device_id * id)238*4882a593Smuzhiyun static int cs5536_init_one(struct pci_dev *dev, const struct pci_device_id *id)
239*4882a593Smuzhiyun {
240*4882a593Smuzhiyun 	static const struct ata_port_info info = {
241*4882a593Smuzhiyun 		.flags = ATA_FLAG_SLAVE_POSS,
242*4882a593Smuzhiyun 		.pio_mask = ATA_PIO4,
243*4882a593Smuzhiyun 		.mwdma_mask = ATA_MWDMA2,
244*4882a593Smuzhiyun 		.udma_mask = ATA_UDMA5,
245*4882a593Smuzhiyun 		.port_ops = &cs5536_port_ops,
246*4882a593Smuzhiyun 	};
247*4882a593Smuzhiyun 
248*4882a593Smuzhiyun 	static const struct ata_port_info no_udma_info = {
249*4882a593Smuzhiyun 		.flags = ATA_FLAG_SLAVE_POSS,
250*4882a593Smuzhiyun 		.pio_mask = ATA_PIO4,
251*4882a593Smuzhiyun 		.port_ops = &cs5536_port_ops,
252*4882a593Smuzhiyun 	};
253*4882a593Smuzhiyun 
254*4882a593Smuzhiyun 
255*4882a593Smuzhiyun 	const struct ata_port_info *ppi[2];
256*4882a593Smuzhiyun 	u32 cfg;
257*4882a593Smuzhiyun 
258*4882a593Smuzhiyun 	if (dmi_check_system(udma_quirk_dmi_table))
259*4882a593Smuzhiyun 		ppi[0] = &no_udma_info;
260*4882a593Smuzhiyun 	else
261*4882a593Smuzhiyun 		ppi[0] = &info;
262*4882a593Smuzhiyun 
263*4882a593Smuzhiyun 	ppi[1] = &ata_dummy_port_info;
264*4882a593Smuzhiyun 
265*4882a593Smuzhiyun 	if (use_msr)
266*4882a593Smuzhiyun 		printk(KERN_ERR DRV_NAME ": Using MSR regs instead of PCI\n");
267*4882a593Smuzhiyun 
268*4882a593Smuzhiyun 	cs5536_read(dev, CFG, &cfg);
269*4882a593Smuzhiyun 
270*4882a593Smuzhiyun 	if ((cfg & IDE_CFG_CHANEN) == 0) {
271*4882a593Smuzhiyun 		printk(KERN_ERR DRV_NAME ": disabled by BIOS\n");
272*4882a593Smuzhiyun 		return -ENODEV;
273*4882a593Smuzhiyun 	}
274*4882a593Smuzhiyun 
275*4882a593Smuzhiyun 	return ata_pci_bmdma_init_one(dev, ppi, &cs5536_sht, NULL, 0);
276*4882a593Smuzhiyun }
277*4882a593Smuzhiyun 
278*4882a593Smuzhiyun static const struct pci_device_id cs5536[] = {
279*4882a593Smuzhiyun 	{ PCI_VDEVICE(AMD,	PCI_DEVICE_ID_AMD_CS5536_IDE), },
280*4882a593Smuzhiyun 	{ PCI_VDEVICE(AMD,	PCI_DEVICE_ID_AMD_CS5536_DEV_IDE), },
281*4882a593Smuzhiyun 	{ },
282*4882a593Smuzhiyun };
283*4882a593Smuzhiyun 
284*4882a593Smuzhiyun static struct pci_driver cs5536_pci_driver = {
285*4882a593Smuzhiyun 	.name		= DRV_NAME,
286*4882a593Smuzhiyun 	.id_table	= cs5536,
287*4882a593Smuzhiyun 	.probe		= cs5536_init_one,
288*4882a593Smuzhiyun 	.remove		= ata_pci_remove_one,
289*4882a593Smuzhiyun #ifdef CONFIG_PM_SLEEP
290*4882a593Smuzhiyun 	.suspend	= ata_pci_device_suspend,
291*4882a593Smuzhiyun 	.resume		= ata_pci_device_resume,
292*4882a593Smuzhiyun #endif
293*4882a593Smuzhiyun };
294*4882a593Smuzhiyun 
295*4882a593Smuzhiyun module_pci_driver(cs5536_pci_driver);
296*4882a593Smuzhiyun 
297*4882a593Smuzhiyun MODULE_AUTHOR("Martin K. Petersen");
298*4882a593Smuzhiyun MODULE_DESCRIPTION("low-level driver for the CS5536 IDE controller");
299*4882a593Smuzhiyun MODULE_LICENSE("GPL");
300*4882a593Smuzhiyun MODULE_DEVICE_TABLE(pci, cs5536);
301*4882a593Smuzhiyun MODULE_VERSION(DRV_VERSION);
302