1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * pata-cs5535.c - CS5535 PATA for new ATA layer
4*4882a593Smuzhiyun * (C) 2005-2006 Red Hat Inc
5*4882a593Smuzhiyun * Alan Cox <alan@lxorguk.ukuu.org.uk>
6*4882a593Smuzhiyun *
7*4882a593Smuzhiyun * based upon cs5535.c from AMD <Jens.Altmann@amd.com> as cleaned up and
8*4882a593Smuzhiyun * made readable and Linux style by Wolfgang Zuleger <wolfgang.zuleger@gmx.de>
9*4882a593Smuzhiyun * and Alexander Kiausch <alex.kiausch@t-online.de>
10*4882a593Smuzhiyun *
11*4882a593Smuzhiyun * Loosely based on the piix & svwks drivers.
12*4882a593Smuzhiyun *
13*4882a593Smuzhiyun * Documentation:
14*4882a593Smuzhiyun * Available from AMD web site.
15*4882a593Smuzhiyun * TODO
16*4882a593Smuzhiyun * Review errata to see if serializing is necessary
17*4882a593Smuzhiyun */
18*4882a593Smuzhiyun
19*4882a593Smuzhiyun #include <linux/kernel.h>
20*4882a593Smuzhiyun #include <linux/module.h>
21*4882a593Smuzhiyun #include <linux/pci.h>
22*4882a593Smuzhiyun #include <linux/blkdev.h>
23*4882a593Smuzhiyun #include <linux/delay.h>
24*4882a593Smuzhiyun #include <scsi/scsi_host.h>
25*4882a593Smuzhiyun #include <linux/libata.h>
26*4882a593Smuzhiyun #include <asm/msr.h>
27*4882a593Smuzhiyun
28*4882a593Smuzhiyun #define DRV_NAME "pata_cs5535"
29*4882a593Smuzhiyun #define DRV_VERSION "0.2.12"
30*4882a593Smuzhiyun
31*4882a593Smuzhiyun /*
32*4882a593Smuzhiyun * The Geode (Aka Athlon GX now) uses an internal MSR based
33*4882a593Smuzhiyun * bus system for control. Demented but there you go.
34*4882a593Smuzhiyun */
35*4882a593Smuzhiyun
36*4882a593Smuzhiyun #define MSR_ATAC_BASE 0x51300000
37*4882a593Smuzhiyun #define ATAC_GLD_MSR_CAP (MSR_ATAC_BASE+0)
38*4882a593Smuzhiyun #define ATAC_GLD_MSR_CONFIG (MSR_ATAC_BASE+0x01)
39*4882a593Smuzhiyun #define ATAC_GLD_MSR_SMI (MSR_ATAC_BASE+0x02)
40*4882a593Smuzhiyun #define ATAC_GLD_MSR_ERROR (MSR_ATAC_BASE+0x03)
41*4882a593Smuzhiyun #define ATAC_GLD_MSR_PM (MSR_ATAC_BASE+0x04)
42*4882a593Smuzhiyun #define ATAC_GLD_MSR_DIAG (MSR_ATAC_BASE+0x05)
43*4882a593Smuzhiyun #define ATAC_IO_BAR (MSR_ATAC_BASE+0x08)
44*4882a593Smuzhiyun #define ATAC_RESET (MSR_ATAC_BASE+0x10)
45*4882a593Smuzhiyun #define ATAC_CH0D0_PIO (MSR_ATAC_BASE+0x20)
46*4882a593Smuzhiyun #define ATAC_CH0D0_DMA (MSR_ATAC_BASE+0x21)
47*4882a593Smuzhiyun #define ATAC_CH0D1_PIO (MSR_ATAC_BASE+0x22)
48*4882a593Smuzhiyun #define ATAC_CH0D1_DMA (MSR_ATAC_BASE+0x23)
49*4882a593Smuzhiyun #define ATAC_PCI_ABRTERR (MSR_ATAC_BASE+0x24)
50*4882a593Smuzhiyun
51*4882a593Smuzhiyun #define ATAC_BM0_CMD_PRIM 0x00
52*4882a593Smuzhiyun #define ATAC_BM0_STS_PRIM 0x02
53*4882a593Smuzhiyun #define ATAC_BM0_PRD 0x04
54*4882a593Smuzhiyun
55*4882a593Smuzhiyun #define CS5535_CABLE_DETECT 0x48
56*4882a593Smuzhiyun
57*4882a593Smuzhiyun /**
58*4882a593Smuzhiyun * cs5535_cable_detect - detect cable type
59*4882a593Smuzhiyun * @ap: Port to detect on
60*4882a593Smuzhiyun *
61*4882a593Smuzhiyun * Perform cable detection for ATA66 capable cable. Return a libata
62*4882a593Smuzhiyun * cable type.
63*4882a593Smuzhiyun */
64*4882a593Smuzhiyun
cs5535_cable_detect(struct ata_port * ap)65*4882a593Smuzhiyun static int cs5535_cable_detect(struct ata_port *ap)
66*4882a593Smuzhiyun {
67*4882a593Smuzhiyun u8 cable;
68*4882a593Smuzhiyun struct pci_dev *pdev = to_pci_dev(ap->host->dev);
69*4882a593Smuzhiyun
70*4882a593Smuzhiyun pci_read_config_byte(pdev, CS5535_CABLE_DETECT, &cable);
71*4882a593Smuzhiyun if (cable & 1)
72*4882a593Smuzhiyun return ATA_CBL_PATA80;
73*4882a593Smuzhiyun else
74*4882a593Smuzhiyun return ATA_CBL_PATA40;
75*4882a593Smuzhiyun }
76*4882a593Smuzhiyun
77*4882a593Smuzhiyun /**
78*4882a593Smuzhiyun * cs5535_set_piomode - PIO setup
79*4882a593Smuzhiyun * @ap: ATA interface
80*4882a593Smuzhiyun * @adev: device on the interface
81*4882a593Smuzhiyun *
82*4882a593Smuzhiyun * Set our PIO requirements. The CS5535 is pretty clean about all this
83*4882a593Smuzhiyun */
84*4882a593Smuzhiyun
cs5535_set_piomode(struct ata_port * ap,struct ata_device * adev)85*4882a593Smuzhiyun static void cs5535_set_piomode(struct ata_port *ap, struct ata_device *adev)
86*4882a593Smuzhiyun {
87*4882a593Smuzhiyun static const u16 pio_timings[5] = {
88*4882a593Smuzhiyun 0xF7F4, 0xF173, 0x8141, 0x5131, 0x1131
89*4882a593Smuzhiyun };
90*4882a593Smuzhiyun static const u16 pio_cmd_timings[5] = {
91*4882a593Smuzhiyun 0xF7F4, 0x53F3, 0x13F1, 0x5131, 0x1131
92*4882a593Smuzhiyun };
93*4882a593Smuzhiyun u32 reg, dummy;
94*4882a593Smuzhiyun struct ata_device *pair = ata_dev_pair(adev);
95*4882a593Smuzhiyun
96*4882a593Smuzhiyun int mode = adev->pio_mode - XFER_PIO_0;
97*4882a593Smuzhiyun int cmdmode = mode;
98*4882a593Smuzhiyun
99*4882a593Smuzhiyun /* Command timing has to be for the lowest of the pair of devices */
100*4882a593Smuzhiyun if (pair) {
101*4882a593Smuzhiyun int pairmode = pair->pio_mode - XFER_PIO_0;
102*4882a593Smuzhiyun cmdmode = min(mode, pairmode);
103*4882a593Smuzhiyun /* Write the other drive timing register if it changed */
104*4882a593Smuzhiyun if (cmdmode < pairmode)
105*4882a593Smuzhiyun wrmsr(ATAC_CH0D0_PIO + 2 * pair->devno,
106*4882a593Smuzhiyun pio_cmd_timings[cmdmode] << 16 | pio_timings[pairmode], 0);
107*4882a593Smuzhiyun }
108*4882a593Smuzhiyun /* Write the drive timing register */
109*4882a593Smuzhiyun wrmsr(ATAC_CH0D0_PIO + 2 * adev->devno,
110*4882a593Smuzhiyun pio_cmd_timings[cmdmode] << 16 | pio_timings[mode], 0);
111*4882a593Smuzhiyun
112*4882a593Smuzhiyun /* Set the PIO "format 1" bit in the DMA timing register */
113*4882a593Smuzhiyun rdmsr(ATAC_CH0D0_DMA + 2 * adev->devno, reg, dummy);
114*4882a593Smuzhiyun wrmsr(ATAC_CH0D0_DMA + 2 * adev->devno, reg | 0x80000000UL, 0);
115*4882a593Smuzhiyun }
116*4882a593Smuzhiyun
117*4882a593Smuzhiyun /**
118*4882a593Smuzhiyun * cs5535_set_dmamode - DMA timing setup
119*4882a593Smuzhiyun * @ap: ATA interface
120*4882a593Smuzhiyun * @adev: Device being configured
121*4882a593Smuzhiyun *
122*4882a593Smuzhiyun */
123*4882a593Smuzhiyun
cs5535_set_dmamode(struct ata_port * ap,struct ata_device * adev)124*4882a593Smuzhiyun static void cs5535_set_dmamode(struct ata_port *ap, struct ata_device *adev)
125*4882a593Smuzhiyun {
126*4882a593Smuzhiyun static const u32 udma_timings[5] = {
127*4882a593Smuzhiyun 0x7F7436A1, 0x7F733481, 0x7F723261, 0x7F713161, 0x7F703061
128*4882a593Smuzhiyun };
129*4882a593Smuzhiyun static const u32 mwdma_timings[3] = {
130*4882a593Smuzhiyun 0x7F0FFFF3, 0x7F035352, 0x7F024241
131*4882a593Smuzhiyun };
132*4882a593Smuzhiyun u32 reg, dummy;
133*4882a593Smuzhiyun int mode = adev->dma_mode;
134*4882a593Smuzhiyun
135*4882a593Smuzhiyun rdmsr(ATAC_CH0D0_DMA + 2 * adev->devno, reg, dummy);
136*4882a593Smuzhiyun reg &= 0x80000000UL;
137*4882a593Smuzhiyun if (mode >= XFER_UDMA_0)
138*4882a593Smuzhiyun reg |= udma_timings[mode - XFER_UDMA_0];
139*4882a593Smuzhiyun else
140*4882a593Smuzhiyun reg |= mwdma_timings[mode - XFER_MW_DMA_0];
141*4882a593Smuzhiyun wrmsr(ATAC_CH0D0_DMA + 2 * adev->devno, reg, 0);
142*4882a593Smuzhiyun }
143*4882a593Smuzhiyun
144*4882a593Smuzhiyun static struct scsi_host_template cs5535_sht = {
145*4882a593Smuzhiyun ATA_BMDMA_SHT(DRV_NAME),
146*4882a593Smuzhiyun };
147*4882a593Smuzhiyun
148*4882a593Smuzhiyun static struct ata_port_operations cs5535_port_ops = {
149*4882a593Smuzhiyun .inherits = &ata_bmdma_port_ops,
150*4882a593Smuzhiyun .cable_detect = cs5535_cable_detect,
151*4882a593Smuzhiyun .set_piomode = cs5535_set_piomode,
152*4882a593Smuzhiyun .set_dmamode = cs5535_set_dmamode,
153*4882a593Smuzhiyun };
154*4882a593Smuzhiyun
155*4882a593Smuzhiyun /**
156*4882a593Smuzhiyun * cs5535_init_one - Initialise a CS5530
157*4882a593Smuzhiyun * @dev: PCI device
158*4882a593Smuzhiyun * @id: Entry in match table
159*4882a593Smuzhiyun *
160*4882a593Smuzhiyun * Install a driver for the newly found CS5530 companion chip. Most of
161*4882a593Smuzhiyun * this is just housekeeping. We have to set the chip up correctly and
162*4882a593Smuzhiyun * turn off various bits of emulation magic.
163*4882a593Smuzhiyun */
164*4882a593Smuzhiyun
cs5535_init_one(struct pci_dev * dev,const struct pci_device_id * id)165*4882a593Smuzhiyun static int cs5535_init_one(struct pci_dev *dev, const struct pci_device_id *id)
166*4882a593Smuzhiyun {
167*4882a593Smuzhiyun static const struct ata_port_info info = {
168*4882a593Smuzhiyun .flags = ATA_FLAG_SLAVE_POSS,
169*4882a593Smuzhiyun .pio_mask = ATA_PIO4,
170*4882a593Smuzhiyun .mwdma_mask = ATA_MWDMA2,
171*4882a593Smuzhiyun .udma_mask = ATA_UDMA4,
172*4882a593Smuzhiyun .port_ops = &cs5535_port_ops
173*4882a593Smuzhiyun };
174*4882a593Smuzhiyun const struct ata_port_info *ppi[] = { &info, &ata_dummy_port_info };
175*4882a593Smuzhiyun
176*4882a593Smuzhiyun return ata_pci_bmdma_init_one(dev, ppi, &cs5535_sht, NULL, 0);
177*4882a593Smuzhiyun }
178*4882a593Smuzhiyun
179*4882a593Smuzhiyun static const struct pci_device_id cs5535[] = {
180*4882a593Smuzhiyun { PCI_VDEVICE(NS, PCI_DEVICE_ID_NS_CS5535_IDE), },
181*4882a593Smuzhiyun { PCI_VDEVICE(AMD, PCI_DEVICE_ID_AMD_CS5535_IDE), },
182*4882a593Smuzhiyun
183*4882a593Smuzhiyun { },
184*4882a593Smuzhiyun };
185*4882a593Smuzhiyun
186*4882a593Smuzhiyun static struct pci_driver cs5535_pci_driver = {
187*4882a593Smuzhiyun .name = DRV_NAME,
188*4882a593Smuzhiyun .id_table = cs5535,
189*4882a593Smuzhiyun .probe = cs5535_init_one,
190*4882a593Smuzhiyun .remove = ata_pci_remove_one,
191*4882a593Smuzhiyun #ifdef CONFIG_PM_SLEEP
192*4882a593Smuzhiyun .suspend = ata_pci_device_suspend,
193*4882a593Smuzhiyun .resume = ata_pci_device_resume,
194*4882a593Smuzhiyun #endif
195*4882a593Smuzhiyun };
196*4882a593Smuzhiyun
197*4882a593Smuzhiyun module_pci_driver(cs5535_pci_driver);
198*4882a593Smuzhiyun
199*4882a593Smuzhiyun MODULE_AUTHOR("Alan Cox, Jens Altmann, Wolfgan Zuleger, Alexander Kiausch");
200*4882a593Smuzhiyun MODULE_DESCRIPTION("low-level driver for the NS/AMD 5535");
201*4882a593Smuzhiyun MODULE_LICENSE("GPL");
202*4882a593Smuzhiyun MODULE_DEVICE_TABLE(pci, cs5535);
203*4882a593Smuzhiyun MODULE_VERSION(DRV_VERSION);
204