xref: /OK3568_Linux_fs/kernel/drivers/ata/pata_cs5530.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * pata-cs5530.c 	- CS5530 PATA for new ATA layer
4*4882a593Smuzhiyun  *			  (C) 2005 Red Hat Inc
5*4882a593Smuzhiyun  *
6*4882a593Smuzhiyun  * based upon cs5530.c by Mark Lord.
7*4882a593Smuzhiyun  *
8*4882a593Smuzhiyun  * Loosely based on the piix & svwks drivers.
9*4882a593Smuzhiyun  *
10*4882a593Smuzhiyun  * Documentation:
11*4882a593Smuzhiyun  *	Available from AMD web site.
12*4882a593Smuzhiyun  */
13*4882a593Smuzhiyun 
14*4882a593Smuzhiyun #include <linux/kernel.h>
15*4882a593Smuzhiyun #include <linux/module.h>
16*4882a593Smuzhiyun #include <linux/pci.h>
17*4882a593Smuzhiyun #include <linux/blkdev.h>
18*4882a593Smuzhiyun #include <linux/delay.h>
19*4882a593Smuzhiyun #include <scsi/scsi_host.h>
20*4882a593Smuzhiyun #include <linux/libata.h>
21*4882a593Smuzhiyun #include <linux/dmi.h>
22*4882a593Smuzhiyun 
23*4882a593Smuzhiyun #define DRV_NAME	"pata_cs5530"
24*4882a593Smuzhiyun #define DRV_VERSION	"0.7.4"
25*4882a593Smuzhiyun 
cs5530_port_base(struct ata_port * ap)26*4882a593Smuzhiyun static void __iomem *cs5530_port_base(struct ata_port *ap)
27*4882a593Smuzhiyun {
28*4882a593Smuzhiyun 	unsigned long bmdma = (unsigned long)ap->ioaddr.bmdma_addr;
29*4882a593Smuzhiyun 
30*4882a593Smuzhiyun 	return (void __iomem *)((bmdma & ~0x0F) + 0x20 + 0x10 * ap->port_no);
31*4882a593Smuzhiyun }
32*4882a593Smuzhiyun 
33*4882a593Smuzhiyun /**
34*4882a593Smuzhiyun  *	cs5530_set_piomode		-	PIO setup
35*4882a593Smuzhiyun  *	@ap: ATA interface
36*4882a593Smuzhiyun  *	@adev: device on the interface
37*4882a593Smuzhiyun  *
38*4882a593Smuzhiyun  *	Set our PIO requirements. This is fairly simple on the CS5530
39*4882a593Smuzhiyun  *	chips.
40*4882a593Smuzhiyun  */
41*4882a593Smuzhiyun 
cs5530_set_piomode(struct ata_port * ap,struct ata_device * adev)42*4882a593Smuzhiyun static void cs5530_set_piomode(struct ata_port *ap, struct ata_device *adev)
43*4882a593Smuzhiyun {
44*4882a593Smuzhiyun 	static const unsigned int cs5530_pio_timings[2][5] = {
45*4882a593Smuzhiyun 		{0x00009172, 0x00012171, 0x00020080, 0x00032010, 0x00040010},
46*4882a593Smuzhiyun 		{0xd1329172, 0x71212171, 0x30200080, 0x20102010, 0x00100010}
47*4882a593Smuzhiyun 	};
48*4882a593Smuzhiyun 	void __iomem *base = cs5530_port_base(ap);
49*4882a593Smuzhiyun 	u32 tuning;
50*4882a593Smuzhiyun 	int format;
51*4882a593Smuzhiyun 
52*4882a593Smuzhiyun 	/* Find out which table to use */
53*4882a593Smuzhiyun 	tuning = ioread32(base + 0x04);
54*4882a593Smuzhiyun 	format = (tuning & 0x80000000UL) ? 1 : 0;
55*4882a593Smuzhiyun 
56*4882a593Smuzhiyun 	/* Now load the right timing register */
57*4882a593Smuzhiyun 	if (adev->devno)
58*4882a593Smuzhiyun 		base += 0x08;
59*4882a593Smuzhiyun 
60*4882a593Smuzhiyun 	iowrite32(cs5530_pio_timings[format][adev->pio_mode - XFER_PIO_0], base);
61*4882a593Smuzhiyun }
62*4882a593Smuzhiyun 
63*4882a593Smuzhiyun /**
64*4882a593Smuzhiyun  *	cs5530_set_dmamode		-	DMA timing setup
65*4882a593Smuzhiyun  *	@ap: ATA interface
66*4882a593Smuzhiyun  *	@adev: Device being configured
67*4882a593Smuzhiyun  *
68*4882a593Smuzhiyun  *	We cannot mix MWDMA and UDMA without reloading timings each switch
69*4882a593Smuzhiyun  *	master to slave. We track the last DMA setup in order to minimise
70*4882a593Smuzhiyun  *	reloads.
71*4882a593Smuzhiyun  */
72*4882a593Smuzhiyun 
cs5530_set_dmamode(struct ata_port * ap,struct ata_device * adev)73*4882a593Smuzhiyun static void cs5530_set_dmamode(struct ata_port *ap, struct ata_device *adev)
74*4882a593Smuzhiyun {
75*4882a593Smuzhiyun 	void __iomem *base = cs5530_port_base(ap);
76*4882a593Smuzhiyun 	u32 tuning, timing = 0;
77*4882a593Smuzhiyun 	u8 reg;
78*4882a593Smuzhiyun 
79*4882a593Smuzhiyun 	/* Find out which table to use */
80*4882a593Smuzhiyun 	tuning = ioread32(base + 0x04);
81*4882a593Smuzhiyun 
82*4882a593Smuzhiyun 	switch(adev->dma_mode) {
83*4882a593Smuzhiyun 		case XFER_UDMA_0:
84*4882a593Smuzhiyun 			timing  = 0x00921250;break;
85*4882a593Smuzhiyun 		case XFER_UDMA_1:
86*4882a593Smuzhiyun 			timing  = 0x00911140;break;
87*4882a593Smuzhiyun 		case XFER_UDMA_2:
88*4882a593Smuzhiyun 			timing  = 0x00911030;break;
89*4882a593Smuzhiyun 		case XFER_MW_DMA_0:
90*4882a593Smuzhiyun 			timing  = 0x00077771;break;
91*4882a593Smuzhiyun 		case XFER_MW_DMA_1:
92*4882a593Smuzhiyun 			timing  = 0x00012121;break;
93*4882a593Smuzhiyun 		case XFER_MW_DMA_2:
94*4882a593Smuzhiyun 			timing  = 0x00002020;break;
95*4882a593Smuzhiyun 		default:
96*4882a593Smuzhiyun 			BUG();
97*4882a593Smuzhiyun 	}
98*4882a593Smuzhiyun 	/* Merge in the PIO format bit */
99*4882a593Smuzhiyun 	timing |= (tuning & 0x80000000UL);
100*4882a593Smuzhiyun 	if (adev->devno == 0) /* Master */
101*4882a593Smuzhiyun 		iowrite32(timing, base + 0x04);
102*4882a593Smuzhiyun 	else {
103*4882a593Smuzhiyun 		if (timing & 0x00100000)
104*4882a593Smuzhiyun 			tuning |= 0x00100000;	/* UDMA for both */
105*4882a593Smuzhiyun 		else
106*4882a593Smuzhiyun 			tuning &= ~0x00100000;	/* MWDMA for both */
107*4882a593Smuzhiyun 		iowrite32(tuning, base + 0x04);
108*4882a593Smuzhiyun 		iowrite32(timing, base + 0x0C);
109*4882a593Smuzhiyun 	}
110*4882a593Smuzhiyun 
111*4882a593Smuzhiyun 	/* Set the DMA capable bit in the BMDMA area */
112*4882a593Smuzhiyun 	reg = ioread8(ap->ioaddr.bmdma_addr + ATA_DMA_STATUS);
113*4882a593Smuzhiyun 	reg |= (1 << (5 + adev->devno));
114*4882a593Smuzhiyun 	iowrite8(reg, ap->ioaddr.bmdma_addr + ATA_DMA_STATUS);
115*4882a593Smuzhiyun 
116*4882a593Smuzhiyun 	/* Remember the last DMA setup we did */
117*4882a593Smuzhiyun 
118*4882a593Smuzhiyun 	ap->private_data = adev;
119*4882a593Smuzhiyun }
120*4882a593Smuzhiyun 
121*4882a593Smuzhiyun /**
122*4882a593Smuzhiyun  *	cs5530_qc_issue		-	command issue
123*4882a593Smuzhiyun  *	@qc: command pending
124*4882a593Smuzhiyun  *
125*4882a593Smuzhiyun  *	Called when the libata layer is about to issue a command. We wrap
126*4882a593Smuzhiyun  *	this interface so that we can load the correct ATA timings if
127*4882a593Smuzhiyun  *	necessary.  Specifically we have a problem that there is only
128*4882a593Smuzhiyun  *	one MWDMA/UDMA bit.
129*4882a593Smuzhiyun  */
130*4882a593Smuzhiyun 
cs5530_qc_issue(struct ata_queued_cmd * qc)131*4882a593Smuzhiyun static unsigned int cs5530_qc_issue(struct ata_queued_cmd *qc)
132*4882a593Smuzhiyun {
133*4882a593Smuzhiyun 	struct ata_port *ap = qc->ap;
134*4882a593Smuzhiyun 	struct ata_device *adev = qc->dev;
135*4882a593Smuzhiyun 	struct ata_device *prev = ap->private_data;
136*4882a593Smuzhiyun 
137*4882a593Smuzhiyun 	/* See if the DMA settings could be wrong */
138*4882a593Smuzhiyun 	if (ata_dma_enabled(adev) && adev != prev && prev != NULL) {
139*4882a593Smuzhiyun 		/* Maybe, but do the channels match MWDMA/UDMA ? */
140*4882a593Smuzhiyun 		if ((ata_using_udma(adev) && !ata_using_udma(prev)) ||
141*4882a593Smuzhiyun 		    (ata_using_udma(prev) && !ata_using_udma(adev)))
142*4882a593Smuzhiyun 		    	/* Switch the mode bits */
143*4882a593Smuzhiyun 		    	cs5530_set_dmamode(ap, adev);
144*4882a593Smuzhiyun 	}
145*4882a593Smuzhiyun 
146*4882a593Smuzhiyun 	return ata_bmdma_qc_issue(qc);
147*4882a593Smuzhiyun }
148*4882a593Smuzhiyun 
149*4882a593Smuzhiyun static struct scsi_host_template cs5530_sht = {
150*4882a593Smuzhiyun 	ATA_BMDMA_SHT(DRV_NAME),
151*4882a593Smuzhiyun 	.sg_tablesize	= LIBATA_DUMB_MAX_PRD,
152*4882a593Smuzhiyun };
153*4882a593Smuzhiyun 
154*4882a593Smuzhiyun static struct ata_port_operations cs5530_port_ops = {
155*4882a593Smuzhiyun 	.inherits	= &ata_bmdma_port_ops,
156*4882a593Smuzhiyun 
157*4882a593Smuzhiyun 	.qc_prep 	= ata_bmdma_dumb_qc_prep,
158*4882a593Smuzhiyun 	.qc_issue	= cs5530_qc_issue,
159*4882a593Smuzhiyun 
160*4882a593Smuzhiyun 	.cable_detect	= ata_cable_40wire,
161*4882a593Smuzhiyun 	.set_piomode	= cs5530_set_piomode,
162*4882a593Smuzhiyun 	.set_dmamode	= cs5530_set_dmamode,
163*4882a593Smuzhiyun };
164*4882a593Smuzhiyun 
165*4882a593Smuzhiyun static const struct dmi_system_id palmax_dmi_table[] = {
166*4882a593Smuzhiyun 	{
167*4882a593Smuzhiyun 		.ident = "Palmax PD1100",
168*4882a593Smuzhiyun 		.matches = {
169*4882a593Smuzhiyun 			DMI_MATCH(DMI_SYS_VENDOR, "Cyrix"),
170*4882a593Smuzhiyun 			DMI_MATCH(DMI_PRODUCT_NAME, "Caddis"),
171*4882a593Smuzhiyun 		},
172*4882a593Smuzhiyun 	},
173*4882a593Smuzhiyun 	{ }
174*4882a593Smuzhiyun };
175*4882a593Smuzhiyun 
cs5530_is_palmax(void)176*4882a593Smuzhiyun static int cs5530_is_palmax(void)
177*4882a593Smuzhiyun {
178*4882a593Smuzhiyun 	if (dmi_check_system(palmax_dmi_table)) {
179*4882a593Smuzhiyun 		printk(KERN_INFO "Palmax PD1100: Disabling DMA on docking port.\n");
180*4882a593Smuzhiyun 		return 1;
181*4882a593Smuzhiyun 	}
182*4882a593Smuzhiyun 	return 0;
183*4882a593Smuzhiyun }
184*4882a593Smuzhiyun 
185*4882a593Smuzhiyun 
186*4882a593Smuzhiyun /**
187*4882a593Smuzhiyun  *	cs5530_init_chip	-	Chipset init
188*4882a593Smuzhiyun  *
189*4882a593Smuzhiyun  *	Perform the chip initialisation work that is shared between both
190*4882a593Smuzhiyun  *	setup and resume paths
191*4882a593Smuzhiyun  */
192*4882a593Smuzhiyun 
cs5530_init_chip(void)193*4882a593Smuzhiyun static int cs5530_init_chip(void)
194*4882a593Smuzhiyun {
195*4882a593Smuzhiyun 	struct pci_dev *master_0 = NULL, *cs5530_0 = NULL, *dev = NULL;
196*4882a593Smuzhiyun 
197*4882a593Smuzhiyun 	while ((dev = pci_get_device(PCI_VENDOR_ID_CYRIX, PCI_ANY_ID, dev)) != NULL) {
198*4882a593Smuzhiyun 		switch (dev->device) {
199*4882a593Smuzhiyun 			case PCI_DEVICE_ID_CYRIX_PCI_MASTER:
200*4882a593Smuzhiyun 				master_0 = pci_dev_get(dev);
201*4882a593Smuzhiyun 				break;
202*4882a593Smuzhiyun 			case PCI_DEVICE_ID_CYRIX_5530_LEGACY:
203*4882a593Smuzhiyun 				cs5530_0 = pci_dev_get(dev);
204*4882a593Smuzhiyun 				break;
205*4882a593Smuzhiyun 		}
206*4882a593Smuzhiyun 	}
207*4882a593Smuzhiyun 	if (!master_0) {
208*4882a593Smuzhiyun 		printk(KERN_ERR DRV_NAME ": unable to locate PCI MASTER function\n");
209*4882a593Smuzhiyun 		goto fail_put;
210*4882a593Smuzhiyun 	}
211*4882a593Smuzhiyun 	if (!cs5530_0) {
212*4882a593Smuzhiyun 		printk(KERN_ERR DRV_NAME ": unable to locate CS5530 LEGACY function\n");
213*4882a593Smuzhiyun 		goto fail_put;
214*4882a593Smuzhiyun 	}
215*4882a593Smuzhiyun 
216*4882a593Smuzhiyun 	pci_set_master(cs5530_0);
217*4882a593Smuzhiyun 	pci_try_set_mwi(cs5530_0);
218*4882a593Smuzhiyun 
219*4882a593Smuzhiyun 	/*
220*4882a593Smuzhiyun 	 * Set PCI CacheLineSize to 16-bytes:
221*4882a593Smuzhiyun 	 * --> Write 0x04 into 8-bit PCI CACHELINESIZE reg of function 0 of the cs5530
222*4882a593Smuzhiyun 	 *
223*4882a593Smuzhiyun 	 * Note: This value is constant because the 5530 is only a Geode companion
224*4882a593Smuzhiyun 	 */
225*4882a593Smuzhiyun 
226*4882a593Smuzhiyun 	pci_write_config_byte(cs5530_0, PCI_CACHE_LINE_SIZE, 0x04);
227*4882a593Smuzhiyun 
228*4882a593Smuzhiyun 	/*
229*4882a593Smuzhiyun 	 * Disable trapping of UDMA register accesses (Win98 hack):
230*4882a593Smuzhiyun 	 * --> Write 0x5006 into 16-bit reg at offset 0xd0 of function 0 of the cs5530
231*4882a593Smuzhiyun 	 */
232*4882a593Smuzhiyun 
233*4882a593Smuzhiyun 	pci_write_config_word(cs5530_0, 0xd0, 0x5006);
234*4882a593Smuzhiyun 
235*4882a593Smuzhiyun 	/*
236*4882a593Smuzhiyun 	 * Bit-1 at 0x40 enables MemoryWriteAndInvalidate on internal X-bus:
237*4882a593Smuzhiyun 	 * The other settings are what is necessary to get the register
238*4882a593Smuzhiyun 	 * into a sane state for IDE DMA operation.
239*4882a593Smuzhiyun 	 */
240*4882a593Smuzhiyun 
241*4882a593Smuzhiyun 	pci_write_config_byte(master_0, 0x40, 0x1e);
242*4882a593Smuzhiyun 
243*4882a593Smuzhiyun 	/*
244*4882a593Smuzhiyun 	 * Set max PCI burst size (16-bytes seems to work best):
245*4882a593Smuzhiyun 	 *	   16bytes: set bit-1 at 0x41 (reg value of 0x16)
246*4882a593Smuzhiyun 	 *	all others: clear bit-1 at 0x41, and do:
247*4882a593Smuzhiyun 	 *	  128bytes: OR 0x00 at 0x41
248*4882a593Smuzhiyun 	 *	  256bytes: OR 0x04 at 0x41
249*4882a593Smuzhiyun 	 *	  512bytes: OR 0x08 at 0x41
250*4882a593Smuzhiyun 	 *	 1024bytes: OR 0x0c at 0x41
251*4882a593Smuzhiyun 	 */
252*4882a593Smuzhiyun 
253*4882a593Smuzhiyun 	pci_write_config_byte(master_0, 0x41, 0x14);
254*4882a593Smuzhiyun 
255*4882a593Smuzhiyun 	/*
256*4882a593Smuzhiyun 	 * These settings are necessary to get the chip
257*4882a593Smuzhiyun 	 * into a sane state for IDE DMA operation.
258*4882a593Smuzhiyun 	 */
259*4882a593Smuzhiyun 
260*4882a593Smuzhiyun 	pci_write_config_byte(master_0, 0x42, 0x00);
261*4882a593Smuzhiyun 	pci_write_config_byte(master_0, 0x43, 0xc1);
262*4882a593Smuzhiyun 
263*4882a593Smuzhiyun 	pci_dev_put(master_0);
264*4882a593Smuzhiyun 	pci_dev_put(cs5530_0);
265*4882a593Smuzhiyun 	return 0;
266*4882a593Smuzhiyun fail_put:
267*4882a593Smuzhiyun 	pci_dev_put(master_0);
268*4882a593Smuzhiyun 	pci_dev_put(cs5530_0);
269*4882a593Smuzhiyun 	return -ENODEV;
270*4882a593Smuzhiyun }
271*4882a593Smuzhiyun 
272*4882a593Smuzhiyun /**
273*4882a593Smuzhiyun  *	cs5530_init_one		-	Initialise a CS5530
274*4882a593Smuzhiyun  *	@dev: PCI device
275*4882a593Smuzhiyun  *	@id: Entry in match table
276*4882a593Smuzhiyun  *
277*4882a593Smuzhiyun  *	Install a driver for the newly found CS5530 companion chip. Most of
278*4882a593Smuzhiyun  *	this is just housekeeping. We have to set the chip up correctly and
279*4882a593Smuzhiyun  *	turn off various bits of emulation magic.
280*4882a593Smuzhiyun  */
281*4882a593Smuzhiyun 
cs5530_init_one(struct pci_dev * pdev,const struct pci_device_id * id)282*4882a593Smuzhiyun static int cs5530_init_one(struct pci_dev *pdev, const struct pci_device_id *id)
283*4882a593Smuzhiyun {
284*4882a593Smuzhiyun 	static const struct ata_port_info info = {
285*4882a593Smuzhiyun 		.flags = ATA_FLAG_SLAVE_POSS,
286*4882a593Smuzhiyun 		.pio_mask = ATA_PIO4,
287*4882a593Smuzhiyun 		.mwdma_mask = ATA_MWDMA2,
288*4882a593Smuzhiyun 		.udma_mask = ATA_UDMA2,
289*4882a593Smuzhiyun 		.port_ops = &cs5530_port_ops
290*4882a593Smuzhiyun 	};
291*4882a593Smuzhiyun 	/* The docking connector doesn't do UDMA, and it seems not MWDMA */
292*4882a593Smuzhiyun 	static const struct ata_port_info info_palmax_secondary = {
293*4882a593Smuzhiyun 		.flags = ATA_FLAG_SLAVE_POSS,
294*4882a593Smuzhiyun 		.pio_mask = ATA_PIO4,
295*4882a593Smuzhiyun 		.port_ops = &cs5530_port_ops
296*4882a593Smuzhiyun 	};
297*4882a593Smuzhiyun 	const struct ata_port_info *ppi[] = { &info, NULL };
298*4882a593Smuzhiyun 	int rc;
299*4882a593Smuzhiyun 
300*4882a593Smuzhiyun 	rc = pcim_enable_device(pdev);
301*4882a593Smuzhiyun 	if (rc)
302*4882a593Smuzhiyun 		return rc;
303*4882a593Smuzhiyun 
304*4882a593Smuzhiyun 	/* Chip initialisation */
305*4882a593Smuzhiyun 	if (cs5530_init_chip())
306*4882a593Smuzhiyun 		return -ENODEV;
307*4882a593Smuzhiyun 
308*4882a593Smuzhiyun 	if (cs5530_is_palmax())
309*4882a593Smuzhiyun 		ppi[1] = &info_palmax_secondary;
310*4882a593Smuzhiyun 
311*4882a593Smuzhiyun 	/* Now kick off ATA set up */
312*4882a593Smuzhiyun 	return ata_pci_bmdma_init_one(pdev, ppi, &cs5530_sht, NULL, 0);
313*4882a593Smuzhiyun }
314*4882a593Smuzhiyun 
315*4882a593Smuzhiyun #ifdef CONFIG_PM_SLEEP
cs5530_reinit_one(struct pci_dev * pdev)316*4882a593Smuzhiyun static int cs5530_reinit_one(struct pci_dev *pdev)
317*4882a593Smuzhiyun {
318*4882a593Smuzhiyun 	struct ata_host *host = pci_get_drvdata(pdev);
319*4882a593Smuzhiyun 	int rc;
320*4882a593Smuzhiyun 
321*4882a593Smuzhiyun 	rc = ata_pci_device_do_resume(pdev);
322*4882a593Smuzhiyun 	if (rc)
323*4882a593Smuzhiyun 		return rc;
324*4882a593Smuzhiyun 
325*4882a593Smuzhiyun 	/* If we fail on resume we are doomed */
326*4882a593Smuzhiyun 	if (cs5530_init_chip())
327*4882a593Smuzhiyun 		return -EIO;
328*4882a593Smuzhiyun 
329*4882a593Smuzhiyun 	ata_host_resume(host);
330*4882a593Smuzhiyun 	return 0;
331*4882a593Smuzhiyun }
332*4882a593Smuzhiyun #endif /* CONFIG_PM_SLEEP */
333*4882a593Smuzhiyun 
334*4882a593Smuzhiyun static const struct pci_device_id cs5530[] = {
335*4882a593Smuzhiyun 	{ PCI_VDEVICE(CYRIX, PCI_DEVICE_ID_CYRIX_5530_IDE), },
336*4882a593Smuzhiyun 
337*4882a593Smuzhiyun 	{ },
338*4882a593Smuzhiyun };
339*4882a593Smuzhiyun 
340*4882a593Smuzhiyun static struct pci_driver cs5530_pci_driver = {
341*4882a593Smuzhiyun 	.name 		= DRV_NAME,
342*4882a593Smuzhiyun 	.id_table	= cs5530,
343*4882a593Smuzhiyun 	.probe 		= cs5530_init_one,
344*4882a593Smuzhiyun 	.remove		= ata_pci_remove_one,
345*4882a593Smuzhiyun #ifdef CONFIG_PM_SLEEP
346*4882a593Smuzhiyun 	.suspend	= ata_pci_device_suspend,
347*4882a593Smuzhiyun 	.resume		= cs5530_reinit_one,
348*4882a593Smuzhiyun #endif
349*4882a593Smuzhiyun };
350*4882a593Smuzhiyun 
351*4882a593Smuzhiyun module_pci_driver(cs5530_pci_driver);
352*4882a593Smuzhiyun 
353*4882a593Smuzhiyun MODULE_AUTHOR("Alan Cox");
354*4882a593Smuzhiyun MODULE_DESCRIPTION("low-level driver for the Cyrix/NS/AMD 5530");
355*4882a593Smuzhiyun MODULE_LICENSE("GPL");
356*4882a593Smuzhiyun MODULE_DEVICE_TABLE(pci, cs5530);
357*4882a593Smuzhiyun MODULE_VERSION(DRV_VERSION);
358