1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * IDE tuning and bus mastering support for the CS5510/CS5520
4*4882a593Smuzhiyun * chipsets
5*4882a593Smuzhiyun *
6*4882a593Smuzhiyun * The CS5510/CS5520 are slightly unusual devices. Unlike the
7*4882a593Smuzhiyun * typical IDE controllers they do bus mastering with the drive in
8*4882a593Smuzhiyun * PIO mode and smarter silicon.
9*4882a593Smuzhiyun *
10*4882a593Smuzhiyun * The practical upshot of this is that we must always tune the
11*4882a593Smuzhiyun * drive for the right PIO mode. We must also ignore all the blacklists
12*4882a593Smuzhiyun * and the drive bus mastering DMA information. Also to confuse matters
13*4882a593Smuzhiyun * further we can do DMA on PIO only drives.
14*4882a593Smuzhiyun *
15*4882a593Smuzhiyun * DMA on the 5510 also requires we disable_hlt() during DMA on early
16*4882a593Smuzhiyun * revisions.
17*4882a593Smuzhiyun *
18*4882a593Smuzhiyun * *** This driver is strictly experimental ***
19*4882a593Smuzhiyun *
20*4882a593Smuzhiyun * (c) Copyright Red Hat Inc 2002
21*4882a593Smuzhiyun *
22*4882a593Smuzhiyun * Documentation:
23*4882a593Smuzhiyun * Not publicly available.
24*4882a593Smuzhiyun */
25*4882a593Smuzhiyun #include <linux/kernel.h>
26*4882a593Smuzhiyun #include <linux/module.h>
27*4882a593Smuzhiyun #include <linux/pci.h>
28*4882a593Smuzhiyun #include <linux/blkdev.h>
29*4882a593Smuzhiyun #include <linux/delay.h>
30*4882a593Smuzhiyun #include <scsi/scsi_host.h>
31*4882a593Smuzhiyun #include <linux/libata.h>
32*4882a593Smuzhiyun
33*4882a593Smuzhiyun #define DRV_NAME "pata_cs5520"
34*4882a593Smuzhiyun #define DRV_VERSION "0.6.6"
35*4882a593Smuzhiyun
36*4882a593Smuzhiyun struct pio_clocks
37*4882a593Smuzhiyun {
38*4882a593Smuzhiyun int address;
39*4882a593Smuzhiyun int assert;
40*4882a593Smuzhiyun int recovery;
41*4882a593Smuzhiyun };
42*4882a593Smuzhiyun
43*4882a593Smuzhiyun static const struct pio_clocks cs5520_pio_clocks[]={
44*4882a593Smuzhiyun {3, 6, 11},
45*4882a593Smuzhiyun {2, 5, 6},
46*4882a593Smuzhiyun {1, 4, 3},
47*4882a593Smuzhiyun {1, 3, 2},
48*4882a593Smuzhiyun {1, 2, 1}
49*4882a593Smuzhiyun };
50*4882a593Smuzhiyun
51*4882a593Smuzhiyun /**
52*4882a593Smuzhiyun * cs5520_set_timings - program PIO timings
53*4882a593Smuzhiyun * @ap: ATA port
54*4882a593Smuzhiyun * @adev: ATA device
55*4882a593Smuzhiyun *
56*4882a593Smuzhiyun * Program the PIO mode timings for the controller according to the pio
57*4882a593Smuzhiyun * clocking table.
58*4882a593Smuzhiyun */
59*4882a593Smuzhiyun
cs5520_set_timings(struct ata_port * ap,struct ata_device * adev,int pio)60*4882a593Smuzhiyun static void cs5520_set_timings(struct ata_port *ap, struct ata_device *adev, int pio)
61*4882a593Smuzhiyun {
62*4882a593Smuzhiyun struct pci_dev *pdev = to_pci_dev(ap->host->dev);
63*4882a593Smuzhiyun int slave = adev->devno;
64*4882a593Smuzhiyun
65*4882a593Smuzhiyun pio -= XFER_PIO_0;
66*4882a593Smuzhiyun
67*4882a593Smuzhiyun /* Channel command timing */
68*4882a593Smuzhiyun pci_write_config_byte(pdev, 0x62 + ap->port_no,
69*4882a593Smuzhiyun (cs5520_pio_clocks[pio].recovery << 4) |
70*4882a593Smuzhiyun (cs5520_pio_clocks[pio].assert));
71*4882a593Smuzhiyun /* FIXME: should these use address ? */
72*4882a593Smuzhiyun /* Read command timing */
73*4882a593Smuzhiyun pci_write_config_byte(pdev, 0x64 + 4*ap->port_no + slave,
74*4882a593Smuzhiyun (cs5520_pio_clocks[pio].recovery << 4) |
75*4882a593Smuzhiyun (cs5520_pio_clocks[pio].assert));
76*4882a593Smuzhiyun /* Write command timing */
77*4882a593Smuzhiyun pci_write_config_byte(pdev, 0x66 + 4*ap->port_no + slave,
78*4882a593Smuzhiyun (cs5520_pio_clocks[pio].recovery << 4) |
79*4882a593Smuzhiyun (cs5520_pio_clocks[pio].assert));
80*4882a593Smuzhiyun }
81*4882a593Smuzhiyun
82*4882a593Smuzhiyun /**
83*4882a593Smuzhiyun * cs5520_set_piomode - program PIO timings
84*4882a593Smuzhiyun * @ap: ATA port
85*4882a593Smuzhiyun * @adev: ATA device
86*4882a593Smuzhiyun *
87*4882a593Smuzhiyun * Program the PIO mode timings for the controller according to the pio
88*4882a593Smuzhiyun * clocking table.
89*4882a593Smuzhiyun */
90*4882a593Smuzhiyun
cs5520_set_piomode(struct ata_port * ap,struct ata_device * adev)91*4882a593Smuzhiyun static void cs5520_set_piomode(struct ata_port *ap, struct ata_device *adev)
92*4882a593Smuzhiyun {
93*4882a593Smuzhiyun cs5520_set_timings(ap, adev, adev->pio_mode);
94*4882a593Smuzhiyun }
95*4882a593Smuzhiyun
96*4882a593Smuzhiyun static struct scsi_host_template cs5520_sht = {
97*4882a593Smuzhiyun ATA_BMDMA_SHT(DRV_NAME),
98*4882a593Smuzhiyun .sg_tablesize = LIBATA_DUMB_MAX_PRD,
99*4882a593Smuzhiyun };
100*4882a593Smuzhiyun
101*4882a593Smuzhiyun static struct ata_port_operations cs5520_port_ops = {
102*4882a593Smuzhiyun .inherits = &ata_bmdma_port_ops,
103*4882a593Smuzhiyun .qc_prep = ata_bmdma_dumb_qc_prep,
104*4882a593Smuzhiyun .cable_detect = ata_cable_40wire,
105*4882a593Smuzhiyun .set_piomode = cs5520_set_piomode,
106*4882a593Smuzhiyun };
107*4882a593Smuzhiyun
cs5520_init_one(struct pci_dev * pdev,const struct pci_device_id * id)108*4882a593Smuzhiyun static int cs5520_init_one(struct pci_dev *pdev, const struct pci_device_id *id)
109*4882a593Smuzhiyun {
110*4882a593Smuzhiyun static const unsigned int cmd_port[] = { 0x1F0, 0x170 };
111*4882a593Smuzhiyun static const unsigned int ctl_port[] = { 0x3F6, 0x376 };
112*4882a593Smuzhiyun struct ata_port_info pi = {
113*4882a593Smuzhiyun .flags = ATA_FLAG_SLAVE_POSS,
114*4882a593Smuzhiyun .pio_mask = ATA_PIO4,
115*4882a593Smuzhiyun .port_ops = &cs5520_port_ops,
116*4882a593Smuzhiyun };
117*4882a593Smuzhiyun const struct ata_port_info *ppi[2];
118*4882a593Smuzhiyun u8 pcicfg;
119*4882a593Smuzhiyun void __iomem *iomap[5];
120*4882a593Smuzhiyun struct ata_host *host;
121*4882a593Smuzhiyun struct ata_ioports *ioaddr;
122*4882a593Smuzhiyun int i, rc;
123*4882a593Smuzhiyun
124*4882a593Smuzhiyun rc = pcim_enable_device(pdev);
125*4882a593Smuzhiyun if (rc)
126*4882a593Smuzhiyun return rc;
127*4882a593Smuzhiyun
128*4882a593Smuzhiyun /* IDE port enable bits */
129*4882a593Smuzhiyun pci_read_config_byte(pdev, 0x60, &pcicfg);
130*4882a593Smuzhiyun
131*4882a593Smuzhiyun /* Check if the ATA ports are enabled */
132*4882a593Smuzhiyun if ((pcicfg & 3) == 0)
133*4882a593Smuzhiyun return -ENODEV;
134*4882a593Smuzhiyun
135*4882a593Smuzhiyun ppi[0] = ppi[1] = &ata_dummy_port_info;
136*4882a593Smuzhiyun if (pcicfg & 1)
137*4882a593Smuzhiyun ppi[0] = π
138*4882a593Smuzhiyun if (pcicfg & 2)
139*4882a593Smuzhiyun ppi[1] = π
140*4882a593Smuzhiyun
141*4882a593Smuzhiyun if ((pcicfg & 0x40) == 0) {
142*4882a593Smuzhiyun dev_warn(&pdev->dev, "DMA mode disabled. Enabling.\n");
143*4882a593Smuzhiyun pci_write_config_byte(pdev, 0x60, pcicfg | 0x40);
144*4882a593Smuzhiyun }
145*4882a593Smuzhiyun
146*4882a593Smuzhiyun pi.mwdma_mask = id->driver_data;
147*4882a593Smuzhiyun
148*4882a593Smuzhiyun host = ata_host_alloc_pinfo(&pdev->dev, ppi, 2);
149*4882a593Smuzhiyun if (!host)
150*4882a593Smuzhiyun return -ENOMEM;
151*4882a593Smuzhiyun
152*4882a593Smuzhiyun /* Perform set up for DMA */
153*4882a593Smuzhiyun if (pci_enable_device_io(pdev)) {
154*4882a593Smuzhiyun printk(KERN_ERR DRV_NAME ": unable to configure BAR2.\n");
155*4882a593Smuzhiyun return -ENODEV;
156*4882a593Smuzhiyun }
157*4882a593Smuzhiyun
158*4882a593Smuzhiyun if (dma_set_mask_and_coherent(&pdev->dev, DMA_BIT_MASK(32))) {
159*4882a593Smuzhiyun printk(KERN_ERR DRV_NAME ": unable to configure DMA mask.\n");
160*4882a593Smuzhiyun return -ENODEV;
161*4882a593Smuzhiyun }
162*4882a593Smuzhiyun
163*4882a593Smuzhiyun /* Map IO ports and initialize host accordingly */
164*4882a593Smuzhiyun iomap[0] = devm_ioport_map(&pdev->dev, cmd_port[0], 8);
165*4882a593Smuzhiyun iomap[1] = devm_ioport_map(&pdev->dev, ctl_port[0], 1);
166*4882a593Smuzhiyun iomap[2] = devm_ioport_map(&pdev->dev, cmd_port[1], 8);
167*4882a593Smuzhiyun iomap[3] = devm_ioport_map(&pdev->dev, ctl_port[1], 1);
168*4882a593Smuzhiyun iomap[4] = pcim_iomap(pdev, 2, 0);
169*4882a593Smuzhiyun
170*4882a593Smuzhiyun if (!iomap[0] || !iomap[1] || !iomap[2] || !iomap[3] || !iomap[4])
171*4882a593Smuzhiyun return -ENOMEM;
172*4882a593Smuzhiyun
173*4882a593Smuzhiyun ioaddr = &host->ports[0]->ioaddr;
174*4882a593Smuzhiyun ioaddr->cmd_addr = iomap[0];
175*4882a593Smuzhiyun ioaddr->ctl_addr = iomap[1];
176*4882a593Smuzhiyun ioaddr->altstatus_addr = iomap[1];
177*4882a593Smuzhiyun ioaddr->bmdma_addr = iomap[4];
178*4882a593Smuzhiyun ata_sff_std_ports(ioaddr);
179*4882a593Smuzhiyun
180*4882a593Smuzhiyun ata_port_desc(host->ports[0],
181*4882a593Smuzhiyun "cmd 0x%x ctl 0x%x", cmd_port[0], ctl_port[0]);
182*4882a593Smuzhiyun ata_port_pbar_desc(host->ports[0], 4, 0, "bmdma");
183*4882a593Smuzhiyun
184*4882a593Smuzhiyun ioaddr = &host->ports[1]->ioaddr;
185*4882a593Smuzhiyun ioaddr->cmd_addr = iomap[2];
186*4882a593Smuzhiyun ioaddr->ctl_addr = iomap[3];
187*4882a593Smuzhiyun ioaddr->altstatus_addr = iomap[3];
188*4882a593Smuzhiyun ioaddr->bmdma_addr = iomap[4] + 8;
189*4882a593Smuzhiyun ata_sff_std_ports(ioaddr);
190*4882a593Smuzhiyun
191*4882a593Smuzhiyun ata_port_desc(host->ports[1],
192*4882a593Smuzhiyun "cmd 0x%x ctl 0x%x", cmd_port[1], ctl_port[1]);
193*4882a593Smuzhiyun ata_port_pbar_desc(host->ports[1], 4, 8, "bmdma");
194*4882a593Smuzhiyun
195*4882a593Smuzhiyun /* activate the host */
196*4882a593Smuzhiyun pci_set_master(pdev);
197*4882a593Smuzhiyun rc = ata_host_start(host);
198*4882a593Smuzhiyun if (rc)
199*4882a593Smuzhiyun return rc;
200*4882a593Smuzhiyun
201*4882a593Smuzhiyun for (i = 0; i < 2; i++) {
202*4882a593Smuzhiyun static const int irq[] = { 14, 15 };
203*4882a593Smuzhiyun struct ata_port *ap = host->ports[i];
204*4882a593Smuzhiyun
205*4882a593Smuzhiyun if (ata_port_is_dummy(ap))
206*4882a593Smuzhiyun continue;
207*4882a593Smuzhiyun
208*4882a593Smuzhiyun rc = devm_request_irq(&pdev->dev, irq[ap->port_no],
209*4882a593Smuzhiyun ata_bmdma_interrupt, 0, DRV_NAME, host);
210*4882a593Smuzhiyun if (rc)
211*4882a593Smuzhiyun return rc;
212*4882a593Smuzhiyun
213*4882a593Smuzhiyun ata_port_desc(ap, "irq %d", irq[i]);
214*4882a593Smuzhiyun }
215*4882a593Smuzhiyun
216*4882a593Smuzhiyun return ata_host_register(host, &cs5520_sht);
217*4882a593Smuzhiyun }
218*4882a593Smuzhiyun
219*4882a593Smuzhiyun #ifdef CONFIG_PM_SLEEP
220*4882a593Smuzhiyun /**
221*4882a593Smuzhiyun * cs5520_reinit_one - device resume
222*4882a593Smuzhiyun * @pdev: PCI device
223*4882a593Smuzhiyun *
224*4882a593Smuzhiyun * Do any reconfiguration work needed by a resume from RAM. We need
225*4882a593Smuzhiyun * to restore DMA mode support on BIOSen which disabled it
226*4882a593Smuzhiyun */
227*4882a593Smuzhiyun
cs5520_reinit_one(struct pci_dev * pdev)228*4882a593Smuzhiyun static int cs5520_reinit_one(struct pci_dev *pdev)
229*4882a593Smuzhiyun {
230*4882a593Smuzhiyun struct ata_host *host = pci_get_drvdata(pdev);
231*4882a593Smuzhiyun u8 pcicfg;
232*4882a593Smuzhiyun int rc;
233*4882a593Smuzhiyun
234*4882a593Smuzhiyun rc = ata_pci_device_do_resume(pdev);
235*4882a593Smuzhiyun if (rc)
236*4882a593Smuzhiyun return rc;
237*4882a593Smuzhiyun
238*4882a593Smuzhiyun pci_read_config_byte(pdev, 0x60, &pcicfg);
239*4882a593Smuzhiyun if ((pcicfg & 0x40) == 0)
240*4882a593Smuzhiyun pci_write_config_byte(pdev, 0x60, pcicfg | 0x40);
241*4882a593Smuzhiyun
242*4882a593Smuzhiyun ata_host_resume(host);
243*4882a593Smuzhiyun return 0;
244*4882a593Smuzhiyun }
245*4882a593Smuzhiyun
246*4882a593Smuzhiyun /**
247*4882a593Smuzhiyun * cs5520_pci_device_suspend - device suspend
248*4882a593Smuzhiyun * @pdev: PCI device
249*4882a593Smuzhiyun *
250*4882a593Smuzhiyun * We have to cut and waste bits from the standard method because
251*4882a593Smuzhiyun * the 5520 is a bit odd and not just a pure ATA device. As a result
252*4882a593Smuzhiyun * we must not disable it. The needed code is short and this avoids
253*4882a593Smuzhiyun * chip specific mess in the core code.
254*4882a593Smuzhiyun */
255*4882a593Smuzhiyun
cs5520_pci_device_suspend(struct pci_dev * pdev,pm_message_t mesg)256*4882a593Smuzhiyun static int cs5520_pci_device_suspend(struct pci_dev *pdev, pm_message_t mesg)
257*4882a593Smuzhiyun {
258*4882a593Smuzhiyun struct ata_host *host = pci_get_drvdata(pdev);
259*4882a593Smuzhiyun int rc = 0;
260*4882a593Smuzhiyun
261*4882a593Smuzhiyun rc = ata_host_suspend(host, mesg);
262*4882a593Smuzhiyun if (rc)
263*4882a593Smuzhiyun return rc;
264*4882a593Smuzhiyun
265*4882a593Smuzhiyun pci_save_state(pdev);
266*4882a593Smuzhiyun return 0;
267*4882a593Smuzhiyun }
268*4882a593Smuzhiyun #endif /* CONFIG_PM_SLEEP */
269*4882a593Smuzhiyun
270*4882a593Smuzhiyun /* For now keep DMA off. We can set it for all but A rev CS5510 once the
271*4882a593Smuzhiyun core ATA code can handle it */
272*4882a593Smuzhiyun
273*4882a593Smuzhiyun static const struct pci_device_id pata_cs5520[] = {
274*4882a593Smuzhiyun { PCI_VDEVICE(CYRIX, PCI_DEVICE_ID_CYRIX_5510), },
275*4882a593Smuzhiyun { PCI_VDEVICE(CYRIX, PCI_DEVICE_ID_CYRIX_5520), },
276*4882a593Smuzhiyun
277*4882a593Smuzhiyun { },
278*4882a593Smuzhiyun };
279*4882a593Smuzhiyun
280*4882a593Smuzhiyun static struct pci_driver cs5520_pci_driver = {
281*4882a593Smuzhiyun .name = DRV_NAME,
282*4882a593Smuzhiyun .id_table = pata_cs5520,
283*4882a593Smuzhiyun .probe = cs5520_init_one,
284*4882a593Smuzhiyun .remove = ata_pci_remove_one,
285*4882a593Smuzhiyun #ifdef CONFIG_PM_SLEEP
286*4882a593Smuzhiyun .suspend = cs5520_pci_device_suspend,
287*4882a593Smuzhiyun .resume = cs5520_reinit_one,
288*4882a593Smuzhiyun #endif
289*4882a593Smuzhiyun };
290*4882a593Smuzhiyun
291*4882a593Smuzhiyun module_pci_driver(cs5520_pci_driver);
292*4882a593Smuzhiyun
293*4882a593Smuzhiyun MODULE_AUTHOR("Alan Cox");
294*4882a593Smuzhiyun MODULE_DESCRIPTION("low-level driver for Cyrix CS5510/5520");
295*4882a593Smuzhiyun MODULE_LICENSE("GPL");
296*4882a593Smuzhiyun MODULE_DEVICE_TABLE(pci, pata_cs5520);
297*4882a593Smuzhiyun MODULE_VERSION(DRV_VERSION);
298