xref: /OK3568_Linux_fs/kernel/drivers/ata/pata_bk3710.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun 
3*4882a593Smuzhiyun /*
4*4882a593Smuzhiyun  * Palmchip BK3710 PATA controller driver
5*4882a593Smuzhiyun  *
6*4882a593Smuzhiyun  * Copyright (c) 2017 Samsung Electronics Co., Ltd.
7*4882a593Smuzhiyun  *		http://www.samsung.com
8*4882a593Smuzhiyun  *
9*4882a593Smuzhiyun  * Based on palm_bk3710.c:
10*4882a593Smuzhiyun  *
11*4882a593Smuzhiyun  * Copyright (C) 2006 Texas Instruments.
12*4882a593Smuzhiyun  * Copyright (C) 2007 MontaVista Software, Inc., <source@mvista.com>
13*4882a593Smuzhiyun  */
14*4882a593Smuzhiyun 
15*4882a593Smuzhiyun #include <linux/ata.h>
16*4882a593Smuzhiyun #include <linux/clk.h>
17*4882a593Smuzhiyun #include <linux/delay.h>
18*4882a593Smuzhiyun #include <linux/init.h>
19*4882a593Smuzhiyun #include <linux/ioport.h>
20*4882a593Smuzhiyun #include <linux/kernel.h>
21*4882a593Smuzhiyun #include <linux/libata.h>
22*4882a593Smuzhiyun #include <linux/module.h>
23*4882a593Smuzhiyun #include <linux/platform_device.h>
24*4882a593Smuzhiyun #include <linux/types.h>
25*4882a593Smuzhiyun 
26*4882a593Smuzhiyun #define DRV_NAME "pata_bk3710"
27*4882a593Smuzhiyun 
28*4882a593Smuzhiyun #define BK3710_TF_OFFSET	0x1F0
29*4882a593Smuzhiyun #define BK3710_CTL_OFFSET	0x3F6
30*4882a593Smuzhiyun 
31*4882a593Smuzhiyun #define BK3710_BMISP		0x02
32*4882a593Smuzhiyun #define BK3710_IDETIMP		0x40
33*4882a593Smuzhiyun #define BK3710_UDMACTL		0x48
34*4882a593Smuzhiyun #define BK3710_MISCCTL		0x50
35*4882a593Smuzhiyun #define BK3710_REGSTB		0x54
36*4882a593Smuzhiyun #define BK3710_REGRCVR		0x58
37*4882a593Smuzhiyun #define BK3710_DATSTB		0x5C
38*4882a593Smuzhiyun #define BK3710_DATRCVR		0x60
39*4882a593Smuzhiyun #define BK3710_DMASTB		0x64
40*4882a593Smuzhiyun #define BK3710_DMARCVR		0x68
41*4882a593Smuzhiyun #define BK3710_UDMASTB		0x6C
42*4882a593Smuzhiyun #define BK3710_UDMATRP		0x70
43*4882a593Smuzhiyun #define BK3710_UDMAENV		0x74
44*4882a593Smuzhiyun #define BK3710_IORDYTMP		0x78
45*4882a593Smuzhiyun 
46*4882a593Smuzhiyun static struct scsi_host_template pata_bk3710_sht = {
47*4882a593Smuzhiyun 	ATA_BMDMA_SHT(DRV_NAME),
48*4882a593Smuzhiyun };
49*4882a593Smuzhiyun 
50*4882a593Smuzhiyun static unsigned int ideclk_period; /* in nanoseconds */
51*4882a593Smuzhiyun 
52*4882a593Smuzhiyun struct pata_bk3710_udmatiming {
53*4882a593Smuzhiyun 	unsigned int rptime;	/* tRP -- Ready to pause time (nsec) */
54*4882a593Smuzhiyun 	unsigned int cycletime;	/* tCYCTYP2/2 -- avg Cycle Time (nsec) */
55*4882a593Smuzhiyun 				/* tENV is always a minimum of 20 nsec */
56*4882a593Smuzhiyun };
57*4882a593Smuzhiyun 
58*4882a593Smuzhiyun static const struct pata_bk3710_udmatiming pata_bk3710_udmatimings[6] = {
59*4882a593Smuzhiyun 	{ 160, 240 / 2 },	/* UDMA Mode 0 */
60*4882a593Smuzhiyun 	{ 125, 160 / 2 },	/* UDMA Mode 1 */
61*4882a593Smuzhiyun 	{ 100, 120 / 2 },	/* UDMA Mode 2 */
62*4882a593Smuzhiyun 	{ 100,  90 / 2 },	/* UDMA Mode 3 */
63*4882a593Smuzhiyun 	{ 100,  60 / 2 },	/* UDMA Mode 4 */
64*4882a593Smuzhiyun 	{  85,  40 / 2 },	/* UDMA Mode 5 */
65*4882a593Smuzhiyun };
66*4882a593Smuzhiyun 
pata_bk3710_setudmamode(void __iomem * base,unsigned int dev,unsigned int mode)67*4882a593Smuzhiyun static void pata_bk3710_setudmamode(void __iomem *base, unsigned int dev,
68*4882a593Smuzhiyun 				    unsigned int mode)
69*4882a593Smuzhiyun {
70*4882a593Smuzhiyun 	u32 val32;
71*4882a593Smuzhiyun 	u16 val16;
72*4882a593Smuzhiyun 	u8 tenv, trp, t0;
73*4882a593Smuzhiyun 
74*4882a593Smuzhiyun 	/* DMA Data Setup */
75*4882a593Smuzhiyun 	t0 = DIV_ROUND_UP(pata_bk3710_udmatimings[mode].cycletime,
76*4882a593Smuzhiyun 			  ideclk_period) - 1;
77*4882a593Smuzhiyun 	tenv = DIV_ROUND_UP(20, ideclk_period) - 1;
78*4882a593Smuzhiyun 	trp = DIV_ROUND_UP(pata_bk3710_udmatimings[mode].rptime,
79*4882a593Smuzhiyun 			   ideclk_period) - 1;
80*4882a593Smuzhiyun 
81*4882a593Smuzhiyun 	/* udmastb Ultra DMA Access Strobe Width */
82*4882a593Smuzhiyun 	val32 = ioread32(base + BK3710_UDMASTB) & (0xFF << (dev ? 0 : 8));
83*4882a593Smuzhiyun 	val32 |= t0 << (dev ? 8 : 0);
84*4882a593Smuzhiyun 	iowrite32(val32, base + BK3710_UDMASTB);
85*4882a593Smuzhiyun 
86*4882a593Smuzhiyun 	/* udmatrp Ultra DMA Ready to Pause Time */
87*4882a593Smuzhiyun 	val32 = ioread32(base + BK3710_UDMATRP) & (0xFF << (dev ? 0 : 8));
88*4882a593Smuzhiyun 	val32 |= trp << (dev ? 8 : 0);
89*4882a593Smuzhiyun 	iowrite32(val32, base + BK3710_UDMATRP);
90*4882a593Smuzhiyun 
91*4882a593Smuzhiyun 	/* udmaenv Ultra DMA envelop Time */
92*4882a593Smuzhiyun 	val32 = ioread32(base + BK3710_UDMAENV) & (0xFF << (dev ? 0 : 8));
93*4882a593Smuzhiyun 	val32 |= tenv << (dev ? 8 : 0);
94*4882a593Smuzhiyun 	iowrite32(val32, base + BK3710_UDMAENV);
95*4882a593Smuzhiyun 
96*4882a593Smuzhiyun 	/* Enable UDMA for Device */
97*4882a593Smuzhiyun 	val16 = ioread16(base + BK3710_UDMACTL) | (1 << dev);
98*4882a593Smuzhiyun 	iowrite16(val16, base + BK3710_UDMACTL);
99*4882a593Smuzhiyun }
100*4882a593Smuzhiyun 
pata_bk3710_setmwdmamode(void __iomem * base,unsigned int dev,unsigned short min_cycle,unsigned int mode)101*4882a593Smuzhiyun static void pata_bk3710_setmwdmamode(void __iomem *base, unsigned int dev,
102*4882a593Smuzhiyun 				     unsigned short min_cycle,
103*4882a593Smuzhiyun 				     unsigned int mode)
104*4882a593Smuzhiyun {
105*4882a593Smuzhiyun 	const struct ata_timing *t;
106*4882a593Smuzhiyun 	int cycletime;
107*4882a593Smuzhiyun 	u32 val32;
108*4882a593Smuzhiyun 	u16 val16;
109*4882a593Smuzhiyun 	u8 td, tkw, t0;
110*4882a593Smuzhiyun 
111*4882a593Smuzhiyun 	t = ata_timing_find_mode(mode);
112*4882a593Smuzhiyun 	cycletime = max_t(int, t->cycle, min_cycle);
113*4882a593Smuzhiyun 
114*4882a593Smuzhiyun 	/* DMA Data Setup */
115*4882a593Smuzhiyun 	t0 = DIV_ROUND_UP(cycletime, ideclk_period);
116*4882a593Smuzhiyun 	td = DIV_ROUND_UP(t->active, ideclk_period);
117*4882a593Smuzhiyun 	tkw = t0 - td - 1;
118*4882a593Smuzhiyun 	td--;
119*4882a593Smuzhiyun 
120*4882a593Smuzhiyun 	val32 = ioread32(base + BK3710_DMASTB) & (0xFF << (dev ? 0 : 8));
121*4882a593Smuzhiyun 	val32 |= td << (dev ? 8 : 0);
122*4882a593Smuzhiyun 	iowrite32(val32, base + BK3710_DMASTB);
123*4882a593Smuzhiyun 
124*4882a593Smuzhiyun 	val32 = ioread32(base + BK3710_DMARCVR) & (0xFF << (dev ? 0 : 8));
125*4882a593Smuzhiyun 	val32 |= tkw << (dev ? 8 : 0);
126*4882a593Smuzhiyun 	iowrite32(val32, base + BK3710_DMARCVR);
127*4882a593Smuzhiyun 
128*4882a593Smuzhiyun 	/* Disable UDMA for Device */
129*4882a593Smuzhiyun 	val16 = ioread16(base + BK3710_UDMACTL) & ~(1 << dev);
130*4882a593Smuzhiyun 	iowrite16(val16, base + BK3710_UDMACTL);
131*4882a593Smuzhiyun }
132*4882a593Smuzhiyun 
pata_bk3710_set_dmamode(struct ata_port * ap,struct ata_device * adev)133*4882a593Smuzhiyun static void pata_bk3710_set_dmamode(struct ata_port *ap,
134*4882a593Smuzhiyun 				    struct ata_device *adev)
135*4882a593Smuzhiyun {
136*4882a593Smuzhiyun 	void __iomem *base = (void __iomem *)ap->ioaddr.bmdma_addr;
137*4882a593Smuzhiyun 	int is_slave = adev->devno;
138*4882a593Smuzhiyun 	const u8 xferspeed = adev->dma_mode;
139*4882a593Smuzhiyun 
140*4882a593Smuzhiyun 	if (xferspeed >= XFER_UDMA_0)
141*4882a593Smuzhiyun 		pata_bk3710_setudmamode(base, is_slave,
142*4882a593Smuzhiyun 					xferspeed - XFER_UDMA_0);
143*4882a593Smuzhiyun 	else
144*4882a593Smuzhiyun 		pata_bk3710_setmwdmamode(base, is_slave,
145*4882a593Smuzhiyun 					 adev->id[ATA_ID_EIDE_DMA_MIN],
146*4882a593Smuzhiyun 					 xferspeed);
147*4882a593Smuzhiyun }
148*4882a593Smuzhiyun 
pata_bk3710_setpiomode(void __iomem * base,struct ata_device * pair,unsigned int dev,unsigned int cycletime,unsigned int mode)149*4882a593Smuzhiyun static void pata_bk3710_setpiomode(void __iomem *base, struct ata_device *pair,
150*4882a593Smuzhiyun 				   unsigned int dev, unsigned int cycletime,
151*4882a593Smuzhiyun 				   unsigned int mode)
152*4882a593Smuzhiyun {
153*4882a593Smuzhiyun 	const struct ata_timing *t;
154*4882a593Smuzhiyun 	u32 val32;
155*4882a593Smuzhiyun 	u8 t2, t2i, t0;
156*4882a593Smuzhiyun 
157*4882a593Smuzhiyun 	t = ata_timing_find_mode(XFER_PIO_0 + mode);
158*4882a593Smuzhiyun 
159*4882a593Smuzhiyun 	/* PIO Data Setup */
160*4882a593Smuzhiyun 	t0 = DIV_ROUND_UP(cycletime, ideclk_period);
161*4882a593Smuzhiyun 	t2 = DIV_ROUND_UP(t->active, ideclk_period);
162*4882a593Smuzhiyun 
163*4882a593Smuzhiyun 	t2i = t0 - t2 - 1;
164*4882a593Smuzhiyun 	t2--;
165*4882a593Smuzhiyun 
166*4882a593Smuzhiyun 	val32 = ioread32(base + BK3710_DATSTB) & (0xFF << (dev ? 0 : 8));
167*4882a593Smuzhiyun 	val32 |= t2 << (dev ? 8 : 0);
168*4882a593Smuzhiyun 	iowrite32(val32, base + BK3710_DATSTB);
169*4882a593Smuzhiyun 
170*4882a593Smuzhiyun 	val32 = ioread32(base + BK3710_DATRCVR) & (0xFF << (dev ? 0 : 8));
171*4882a593Smuzhiyun 	val32 |= t2i << (dev ? 8 : 0);
172*4882a593Smuzhiyun 	iowrite32(val32, base + BK3710_DATRCVR);
173*4882a593Smuzhiyun 
174*4882a593Smuzhiyun 	/* FIXME: this is broken also in the old driver */
175*4882a593Smuzhiyun 	if (pair) {
176*4882a593Smuzhiyun 		u8 mode2 = pair->pio_mode - XFER_PIO_0;
177*4882a593Smuzhiyun 
178*4882a593Smuzhiyun 		if (mode2 < mode)
179*4882a593Smuzhiyun 			mode = mode2;
180*4882a593Smuzhiyun 	}
181*4882a593Smuzhiyun 
182*4882a593Smuzhiyun 	/* TASKFILE Setup */
183*4882a593Smuzhiyun 	t0 = DIV_ROUND_UP(t->cyc8b, ideclk_period);
184*4882a593Smuzhiyun 	t2 = DIV_ROUND_UP(t->act8b, ideclk_period);
185*4882a593Smuzhiyun 
186*4882a593Smuzhiyun 	t2i = t0 - t2 - 1;
187*4882a593Smuzhiyun 	t2--;
188*4882a593Smuzhiyun 
189*4882a593Smuzhiyun 	val32 = ioread32(base + BK3710_REGSTB) & (0xFF << (dev ? 0 : 8));
190*4882a593Smuzhiyun 	val32 |= t2 << (dev ? 8 : 0);
191*4882a593Smuzhiyun 	iowrite32(val32, base + BK3710_REGSTB);
192*4882a593Smuzhiyun 
193*4882a593Smuzhiyun 	val32 = ioread32(base + BK3710_REGRCVR) & (0xFF << (dev ? 0 : 8));
194*4882a593Smuzhiyun 	val32 |= t2i << (dev ? 8 : 0);
195*4882a593Smuzhiyun 	iowrite32(val32, base + BK3710_REGRCVR);
196*4882a593Smuzhiyun }
197*4882a593Smuzhiyun 
pata_bk3710_set_piomode(struct ata_port * ap,struct ata_device * adev)198*4882a593Smuzhiyun static void pata_bk3710_set_piomode(struct ata_port *ap,
199*4882a593Smuzhiyun 				    struct ata_device *adev)
200*4882a593Smuzhiyun {
201*4882a593Smuzhiyun 	void __iomem *base = (void __iomem *)ap->ioaddr.bmdma_addr;
202*4882a593Smuzhiyun 	struct ata_device *pair = ata_dev_pair(adev);
203*4882a593Smuzhiyun 	const struct ata_timing *t = ata_timing_find_mode(adev->pio_mode);
204*4882a593Smuzhiyun 	const u16 *id = adev->id;
205*4882a593Smuzhiyun 	unsigned int cycle_time = 0;
206*4882a593Smuzhiyun 	int is_slave = adev->devno;
207*4882a593Smuzhiyun 	const u8 pio = adev->pio_mode - XFER_PIO_0;
208*4882a593Smuzhiyun 
209*4882a593Smuzhiyun 	if (id[ATA_ID_FIELD_VALID] & 2) {
210*4882a593Smuzhiyun 		if (ata_id_has_iordy(id))
211*4882a593Smuzhiyun 			cycle_time = id[ATA_ID_EIDE_PIO_IORDY];
212*4882a593Smuzhiyun 		else
213*4882a593Smuzhiyun 			cycle_time = id[ATA_ID_EIDE_PIO];
214*4882a593Smuzhiyun 
215*4882a593Smuzhiyun 		/* conservative "downgrade" for all pre-ATA2 drives */
216*4882a593Smuzhiyun 		if (pio < 3 && cycle_time < t->cycle)
217*4882a593Smuzhiyun 			cycle_time = 0; /* use standard timing */
218*4882a593Smuzhiyun 	}
219*4882a593Smuzhiyun 
220*4882a593Smuzhiyun 	if (!cycle_time)
221*4882a593Smuzhiyun 		cycle_time = t->cycle;
222*4882a593Smuzhiyun 
223*4882a593Smuzhiyun 	pata_bk3710_setpiomode(base, pair, is_slave, cycle_time, pio);
224*4882a593Smuzhiyun }
225*4882a593Smuzhiyun 
pata_bk3710_chipinit(void __iomem * base)226*4882a593Smuzhiyun static void pata_bk3710_chipinit(void __iomem *base)
227*4882a593Smuzhiyun {
228*4882a593Smuzhiyun 	/*
229*4882a593Smuzhiyun 	 * REVISIT:  the ATA reset signal needs to be managed through a
230*4882a593Smuzhiyun 	 * GPIO, which means it should come from platform_data.  Until
231*4882a593Smuzhiyun 	 * we get and use such information, we have to trust that things
232*4882a593Smuzhiyun 	 * have been reset before we get here.
233*4882a593Smuzhiyun 	 */
234*4882a593Smuzhiyun 
235*4882a593Smuzhiyun 	/*
236*4882a593Smuzhiyun 	 * Program the IDETIMP Register Value based on the following assumptions
237*4882a593Smuzhiyun 	 *
238*4882a593Smuzhiyun 	 * (ATA_IDETIMP_IDEEN		, ENABLE ) |
239*4882a593Smuzhiyun 	 * (ATA_IDETIMP_PREPOST1	, DISABLE) |
240*4882a593Smuzhiyun 	 * (ATA_IDETIMP_PREPOST0	, DISABLE) |
241*4882a593Smuzhiyun 	 *
242*4882a593Smuzhiyun 	 * DM6446 silicon rev 2.1 and earlier have no observed net benefit
243*4882a593Smuzhiyun 	 * from enabling prefetch/postwrite.
244*4882a593Smuzhiyun 	 */
245*4882a593Smuzhiyun 	iowrite16(BIT(15), base + BK3710_IDETIMP);
246*4882a593Smuzhiyun 
247*4882a593Smuzhiyun 	/*
248*4882a593Smuzhiyun 	 * UDMACTL Ultra-ATA DMA Control
249*4882a593Smuzhiyun 	 * (ATA_UDMACTL_UDMAP1	, 0 ) |
250*4882a593Smuzhiyun 	 * (ATA_UDMACTL_UDMAP0	, 0 )
251*4882a593Smuzhiyun 	 *
252*4882a593Smuzhiyun 	 */
253*4882a593Smuzhiyun 	iowrite16(0, base + BK3710_UDMACTL);
254*4882a593Smuzhiyun 
255*4882a593Smuzhiyun 	/*
256*4882a593Smuzhiyun 	 * MISCCTL Miscellaneous Conrol Register
257*4882a593Smuzhiyun 	 * (ATA_MISCCTL_HWNHLD1P	, 1 cycle)
258*4882a593Smuzhiyun 	 * (ATA_MISCCTL_HWNHLD0P	, 1 cycle)
259*4882a593Smuzhiyun 	 * (ATA_MISCCTL_TIMORIDE	, 1)
260*4882a593Smuzhiyun 	 */
261*4882a593Smuzhiyun 	iowrite32(0x001, base + BK3710_MISCCTL);
262*4882a593Smuzhiyun 
263*4882a593Smuzhiyun 	/*
264*4882a593Smuzhiyun 	 * IORDYTMP IORDY Timer for Primary Register
265*4882a593Smuzhiyun 	 * (ATA_IORDYTMP_IORDYTMP	, DISABLE)
266*4882a593Smuzhiyun 	 */
267*4882a593Smuzhiyun 	iowrite32(0, base + BK3710_IORDYTMP);
268*4882a593Smuzhiyun 
269*4882a593Smuzhiyun 	/*
270*4882a593Smuzhiyun 	 * Configure BMISP Register
271*4882a593Smuzhiyun 	 * (ATA_BMISP_DMAEN1	, DISABLE )	|
272*4882a593Smuzhiyun 	 * (ATA_BMISP_DMAEN0	, DISABLE )	|
273*4882a593Smuzhiyun 	 * (ATA_BMISP_IORDYINT	, CLEAR)	|
274*4882a593Smuzhiyun 	 * (ATA_BMISP_INTRSTAT	, CLEAR)	|
275*4882a593Smuzhiyun 	 * (ATA_BMISP_DMAERROR	, CLEAR)
276*4882a593Smuzhiyun 	 */
277*4882a593Smuzhiyun 	iowrite16(0xE, base + BK3710_BMISP);
278*4882a593Smuzhiyun 
279*4882a593Smuzhiyun 	pata_bk3710_setpiomode(base, NULL, 0, 600, 0);
280*4882a593Smuzhiyun 	pata_bk3710_setpiomode(base, NULL, 1, 600, 0);
281*4882a593Smuzhiyun }
282*4882a593Smuzhiyun 
283*4882a593Smuzhiyun static struct ata_port_operations pata_bk3710_ports_ops = {
284*4882a593Smuzhiyun 	.inherits		= &ata_bmdma_port_ops,
285*4882a593Smuzhiyun 	.cable_detect		= ata_cable_80wire,
286*4882a593Smuzhiyun 
287*4882a593Smuzhiyun 	.set_piomode		= pata_bk3710_set_piomode,
288*4882a593Smuzhiyun 	.set_dmamode		= pata_bk3710_set_dmamode,
289*4882a593Smuzhiyun };
290*4882a593Smuzhiyun 
pata_bk3710_probe(struct platform_device * pdev)291*4882a593Smuzhiyun static int __init pata_bk3710_probe(struct platform_device *pdev)
292*4882a593Smuzhiyun {
293*4882a593Smuzhiyun 	struct clk *clk;
294*4882a593Smuzhiyun 	struct resource *mem;
295*4882a593Smuzhiyun 	struct ata_host *host;
296*4882a593Smuzhiyun 	struct ata_port *ap;
297*4882a593Smuzhiyun 	void __iomem *base;
298*4882a593Smuzhiyun 	unsigned long rate;
299*4882a593Smuzhiyun 	int irq;
300*4882a593Smuzhiyun 
301*4882a593Smuzhiyun 	clk = devm_clk_get(&pdev->dev, NULL);
302*4882a593Smuzhiyun 	if (IS_ERR(clk))
303*4882a593Smuzhiyun 		return -ENODEV;
304*4882a593Smuzhiyun 
305*4882a593Smuzhiyun 	clk_enable(clk);
306*4882a593Smuzhiyun 	rate = clk_get_rate(clk);
307*4882a593Smuzhiyun 	if (!rate)
308*4882a593Smuzhiyun 		return -EINVAL;
309*4882a593Smuzhiyun 
310*4882a593Smuzhiyun 	/* NOTE:  round *down* to meet minimum timings; we count in clocks */
311*4882a593Smuzhiyun 	ideclk_period = 1000000000UL / rate;
312*4882a593Smuzhiyun 
313*4882a593Smuzhiyun 	mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
314*4882a593Smuzhiyun 
315*4882a593Smuzhiyun 	irq = platform_get_irq(pdev, 0);
316*4882a593Smuzhiyun 	if (irq < 0) {
317*4882a593Smuzhiyun 		pr_err(DRV_NAME ": failed to get IRQ resource\n");
318*4882a593Smuzhiyun 		return irq;
319*4882a593Smuzhiyun 	}
320*4882a593Smuzhiyun 
321*4882a593Smuzhiyun 	base = devm_ioremap_resource(&pdev->dev, mem);
322*4882a593Smuzhiyun 	if (IS_ERR(base))
323*4882a593Smuzhiyun 		return PTR_ERR(base);
324*4882a593Smuzhiyun 
325*4882a593Smuzhiyun 	/* configure the Palmchip controller */
326*4882a593Smuzhiyun 	pata_bk3710_chipinit(base);
327*4882a593Smuzhiyun 
328*4882a593Smuzhiyun 	/* allocate host */
329*4882a593Smuzhiyun 	host = ata_host_alloc(&pdev->dev, 1);
330*4882a593Smuzhiyun 	if (!host)
331*4882a593Smuzhiyun 		return -ENOMEM;
332*4882a593Smuzhiyun 	ap = host->ports[0];
333*4882a593Smuzhiyun 
334*4882a593Smuzhiyun 	ap->ops = &pata_bk3710_ports_ops;
335*4882a593Smuzhiyun 	ap->pio_mask = ATA_PIO4;
336*4882a593Smuzhiyun 	ap->mwdma_mask = ATA_MWDMA2;
337*4882a593Smuzhiyun 	ap->udma_mask = rate < 100000000 ? ATA_UDMA4 : ATA_UDMA5;
338*4882a593Smuzhiyun 	ap->flags |= ATA_FLAG_SLAVE_POSS;
339*4882a593Smuzhiyun 
340*4882a593Smuzhiyun 	ap->ioaddr.data_addr		= base + BK3710_TF_OFFSET;
341*4882a593Smuzhiyun 	ap->ioaddr.error_addr		= base + BK3710_TF_OFFSET + 1;
342*4882a593Smuzhiyun 	ap->ioaddr.feature_addr		= base + BK3710_TF_OFFSET + 1;
343*4882a593Smuzhiyun 	ap->ioaddr.nsect_addr		= base + BK3710_TF_OFFSET + 2;
344*4882a593Smuzhiyun 	ap->ioaddr.lbal_addr		= base + BK3710_TF_OFFSET + 3;
345*4882a593Smuzhiyun 	ap->ioaddr.lbam_addr		= base + BK3710_TF_OFFSET + 4;
346*4882a593Smuzhiyun 	ap->ioaddr.lbah_addr		= base + BK3710_TF_OFFSET + 5;
347*4882a593Smuzhiyun 	ap->ioaddr.device_addr		= base + BK3710_TF_OFFSET + 6;
348*4882a593Smuzhiyun 	ap->ioaddr.status_addr		= base + BK3710_TF_OFFSET + 7;
349*4882a593Smuzhiyun 	ap->ioaddr.command_addr		= base + BK3710_TF_OFFSET + 7;
350*4882a593Smuzhiyun 
351*4882a593Smuzhiyun 	ap->ioaddr.altstatus_addr	= base + BK3710_CTL_OFFSET;
352*4882a593Smuzhiyun 	ap->ioaddr.ctl_addr		= base + BK3710_CTL_OFFSET;
353*4882a593Smuzhiyun 
354*4882a593Smuzhiyun 	ap->ioaddr.bmdma_addr		= base;
355*4882a593Smuzhiyun 
356*4882a593Smuzhiyun 	ata_port_desc(ap, "cmd 0x%lx ctl 0x%lx",
357*4882a593Smuzhiyun 		      (unsigned long)base + BK3710_TF_OFFSET,
358*4882a593Smuzhiyun 		      (unsigned long)base + BK3710_CTL_OFFSET);
359*4882a593Smuzhiyun 
360*4882a593Smuzhiyun 	/* activate */
361*4882a593Smuzhiyun 	return ata_host_activate(host, irq, ata_sff_interrupt, 0,
362*4882a593Smuzhiyun 				 &pata_bk3710_sht);
363*4882a593Smuzhiyun }
364*4882a593Smuzhiyun 
365*4882a593Smuzhiyun /* work with hotplug and coldplug */
366*4882a593Smuzhiyun MODULE_ALIAS("platform:palm_bk3710");
367*4882a593Smuzhiyun 
368*4882a593Smuzhiyun static struct platform_driver pata_bk3710_driver = {
369*4882a593Smuzhiyun 	.driver = {
370*4882a593Smuzhiyun 		.name = "palm_bk3710",
371*4882a593Smuzhiyun 	},
372*4882a593Smuzhiyun };
373*4882a593Smuzhiyun 
pata_bk3710_init(void)374*4882a593Smuzhiyun static int __init pata_bk3710_init(void)
375*4882a593Smuzhiyun {
376*4882a593Smuzhiyun 	return platform_driver_probe(&pata_bk3710_driver, pata_bk3710_probe);
377*4882a593Smuzhiyun }
378*4882a593Smuzhiyun 
379*4882a593Smuzhiyun module_init(pata_bk3710_init);
380*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
381