xref: /OK3568_Linux_fs/kernel/drivers/ata/pata_ali.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * pata_ali.c 	- ALI 15x3 PATA for new ATA layer
3*4882a593Smuzhiyun  *			  (C) 2005 Red Hat Inc
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * based in part upon
6*4882a593Smuzhiyun  * linux/drivers/ide/pci/alim15x3.c		Version 0.17	2003/01/02
7*4882a593Smuzhiyun  *
8*4882a593Smuzhiyun  *  Copyright (C) 1998-2000 Michel Aubry, Maintainer
9*4882a593Smuzhiyun  *  Copyright (C) 1998-2000 Andrzej Krzysztofowicz, Maintainer
10*4882a593Smuzhiyun  *  Copyright (C) 1999-2000 CJ, cjtsai@ali.com.tw, Maintainer
11*4882a593Smuzhiyun  *
12*4882a593Smuzhiyun  *  Copyright (C) 1998-2000 Andre Hedrick (andre@linux-ide.org)
13*4882a593Smuzhiyun  *  May be copied or modified under the terms of the GNU General Public License
14*4882a593Smuzhiyun  *  Copyright (C) 2002 Alan Cox <alan@redhat.com>
15*4882a593Smuzhiyun  *  ALi (now ULi M5228) support by Clear Zhang <Clear.Zhang@ali.com.tw>
16*4882a593Smuzhiyun  *
17*4882a593Smuzhiyun  *  Documentation
18*4882a593Smuzhiyun  *	Chipset documentation available under NDA only
19*4882a593Smuzhiyun  *
20*4882a593Smuzhiyun  *  TODO/CHECK
21*4882a593Smuzhiyun  *	Cannot have ATAPI on both master & slave for rev < c2 (???) but
22*4882a593Smuzhiyun  *	otherwise should do atapi DMA (For now for old we do PIO only for
23*4882a593Smuzhiyun  *	ATAPI)
24*4882a593Smuzhiyun  *	Review Sunblade workaround.
25*4882a593Smuzhiyun  */
26*4882a593Smuzhiyun 
27*4882a593Smuzhiyun #include <linux/kernel.h>
28*4882a593Smuzhiyun #include <linux/module.h>
29*4882a593Smuzhiyun #include <linux/pci.h>
30*4882a593Smuzhiyun #include <linux/init.h>
31*4882a593Smuzhiyun #include <linux/blkdev.h>
32*4882a593Smuzhiyun #include <linux/delay.h>
33*4882a593Smuzhiyun #include <scsi/scsi_host.h>
34*4882a593Smuzhiyun #include <linux/libata.h>
35*4882a593Smuzhiyun #include <linux/dmi.h>
36*4882a593Smuzhiyun 
37*4882a593Smuzhiyun #define DRV_NAME "pata_ali"
38*4882a593Smuzhiyun #define DRV_VERSION "0.7.8"
39*4882a593Smuzhiyun 
40*4882a593Smuzhiyun static int ali_atapi_dma = 0;
41*4882a593Smuzhiyun module_param_named(atapi_dma, ali_atapi_dma, int, 0644);
42*4882a593Smuzhiyun MODULE_PARM_DESC(atapi_dma, "Enable ATAPI DMA (0=disable, 1=enable)");
43*4882a593Smuzhiyun 
44*4882a593Smuzhiyun static struct pci_dev *ali_isa_bridge;
45*4882a593Smuzhiyun 
46*4882a593Smuzhiyun /*
47*4882a593Smuzhiyun  *	Cable special cases
48*4882a593Smuzhiyun  */
49*4882a593Smuzhiyun 
50*4882a593Smuzhiyun static const struct dmi_system_id cable_dmi_table[] = {
51*4882a593Smuzhiyun 	{
52*4882a593Smuzhiyun 		.ident = "HP Pavilion N5430",
53*4882a593Smuzhiyun 		.matches = {
54*4882a593Smuzhiyun 			DMI_MATCH(DMI_BOARD_VENDOR, "Hewlett-Packard"),
55*4882a593Smuzhiyun 			DMI_MATCH(DMI_BOARD_VERSION, "OmniBook N32N-736"),
56*4882a593Smuzhiyun 		},
57*4882a593Smuzhiyun 	},
58*4882a593Smuzhiyun 	{
59*4882a593Smuzhiyun 		.ident = "Toshiba Satellite S1800-814",
60*4882a593Smuzhiyun 		.matches = {
61*4882a593Smuzhiyun 			DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
62*4882a593Smuzhiyun 			DMI_MATCH(DMI_PRODUCT_NAME, "S1800-814"),
63*4882a593Smuzhiyun 		},
64*4882a593Smuzhiyun 	},
65*4882a593Smuzhiyun 	{ }
66*4882a593Smuzhiyun };
67*4882a593Smuzhiyun 
ali_cable_override(struct pci_dev * pdev)68*4882a593Smuzhiyun static int ali_cable_override(struct pci_dev *pdev)
69*4882a593Smuzhiyun {
70*4882a593Smuzhiyun 	/* Fujitsu P2000 */
71*4882a593Smuzhiyun 	if (pdev->subsystem_vendor == 0x10CF && pdev->subsystem_device == 0x10AF)
72*4882a593Smuzhiyun 	   	return 1;
73*4882a593Smuzhiyun 	/* Mitac 8317 (Winbook-A) and relatives */
74*4882a593Smuzhiyun 	if (pdev->subsystem_vendor == 0x1071 && pdev->subsystem_device == 0x8317)
75*4882a593Smuzhiyun 		return 1;
76*4882a593Smuzhiyun 	/* Systems by DMI */
77*4882a593Smuzhiyun 	if (dmi_check_system(cable_dmi_table))
78*4882a593Smuzhiyun 		return 1;
79*4882a593Smuzhiyun 	return 0;
80*4882a593Smuzhiyun }
81*4882a593Smuzhiyun 
82*4882a593Smuzhiyun /**
83*4882a593Smuzhiyun  *	ali_c2_cable_detect	-	cable detection
84*4882a593Smuzhiyun  *	@ap: ATA port
85*4882a593Smuzhiyun  *
86*4882a593Smuzhiyun  *	Perform cable detection for C2 and later revisions
87*4882a593Smuzhiyun  */
88*4882a593Smuzhiyun 
ali_c2_cable_detect(struct ata_port * ap)89*4882a593Smuzhiyun static int ali_c2_cable_detect(struct ata_port *ap)
90*4882a593Smuzhiyun {
91*4882a593Smuzhiyun 	struct pci_dev *pdev = to_pci_dev(ap->host->dev);
92*4882a593Smuzhiyun 	u8 ata66;
93*4882a593Smuzhiyun 
94*4882a593Smuzhiyun 	/* Certain laptops use short but suitable cables and don't
95*4882a593Smuzhiyun 	   implement the detect logic */
96*4882a593Smuzhiyun 
97*4882a593Smuzhiyun 	if (ali_cable_override(pdev))
98*4882a593Smuzhiyun 		return ATA_CBL_PATA40_SHORT;
99*4882a593Smuzhiyun 
100*4882a593Smuzhiyun 	/* Host view cable detect 0x4A bit 0 primary bit 1 secondary
101*4882a593Smuzhiyun 	   Bit set for 40 pin */
102*4882a593Smuzhiyun 	pci_read_config_byte(pdev, 0x4A, &ata66);
103*4882a593Smuzhiyun 	if (ata66 & (1 << ap->port_no))
104*4882a593Smuzhiyun 		return ATA_CBL_PATA40;
105*4882a593Smuzhiyun 	else
106*4882a593Smuzhiyun 		return ATA_CBL_PATA80;
107*4882a593Smuzhiyun }
108*4882a593Smuzhiyun 
109*4882a593Smuzhiyun /**
110*4882a593Smuzhiyun  *	ali_20_filter		-	filter for earlier ALI DMA
111*4882a593Smuzhiyun  *	@ap: ALi ATA port
112*4882a593Smuzhiyun  *	@adev: attached device
113*4882a593Smuzhiyun  *
114*4882a593Smuzhiyun  *	Ensure that we do not do DMA on CD devices. We may be able to
115*4882a593Smuzhiyun  *	fix that later on. Also ensure we do not do UDMA on WDC drives
116*4882a593Smuzhiyun  */
117*4882a593Smuzhiyun 
ali_20_filter(struct ata_device * adev,unsigned long mask)118*4882a593Smuzhiyun static unsigned long ali_20_filter(struct ata_device *adev, unsigned long mask)
119*4882a593Smuzhiyun {
120*4882a593Smuzhiyun 	char model_num[ATA_ID_PROD_LEN + 1];
121*4882a593Smuzhiyun 	/* No DMA on anything but a disk for now */
122*4882a593Smuzhiyun 	if (adev->class != ATA_DEV_ATA)
123*4882a593Smuzhiyun 		mask &= ~(ATA_MASK_MWDMA | ATA_MASK_UDMA);
124*4882a593Smuzhiyun 	ata_id_c_string(adev->id, model_num, ATA_ID_PROD, sizeof(model_num));
125*4882a593Smuzhiyun 	if (strstr(model_num, "WDC"))
126*4882a593Smuzhiyun 		return mask &= ~ATA_MASK_UDMA;
127*4882a593Smuzhiyun 	return mask;
128*4882a593Smuzhiyun }
129*4882a593Smuzhiyun 
130*4882a593Smuzhiyun /**
131*4882a593Smuzhiyun  *	ali_fifo_control	-	FIFO manager
132*4882a593Smuzhiyun  *	@ap: ALi channel to control
133*4882a593Smuzhiyun  *	@adev: device for FIFO control
134*4882a593Smuzhiyun  *	@on: 0 for off 1 for on
135*4882a593Smuzhiyun  *
136*4882a593Smuzhiyun  *	Enable or disable the FIFO on a given device. Because of the way the
137*4882a593Smuzhiyun  *	ALi FIFO works it provides a boost on ATA disk but can be confused by
138*4882a593Smuzhiyun  *	ATAPI and we must therefore manage it.
139*4882a593Smuzhiyun  */
140*4882a593Smuzhiyun 
ali_fifo_control(struct ata_port * ap,struct ata_device * adev,int on)141*4882a593Smuzhiyun static void ali_fifo_control(struct ata_port *ap, struct ata_device *adev, int on)
142*4882a593Smuzhiyun {
143*4882a593Smuzhiyun 	struct pci_dev *pdev = to_pci_dev(ap->host->dev);
144*4882a593Smuzhiyun 	int pio_fifo = 0x54 + ap->port_no;
145*4882a593Smuzhiyun 	u8 fifo;
146*4882a593Smuzhiyun 	int shift = 4 * adev->devno;
147*4882a593Smuzhiyun 
148*4882a593Smuzhiyun 	/* ATA - FIFO on set nibble to 0x05, ATAPI - FIFO off, set nibble to
149*4882a593Smuzhiyun 	   0x00. Not all the docs agree but the behaviour we now use is the
150*4882a593Smuzhiyun 	   one stated in the BIOS Programming Guide */
151*4882a593Smuzhiyun 
152*4882a593Smuzhiyun 	pci_read_config_byte(pdev, pio_fifo, &fifo);
153*4882a593Smuzhiyun 	fifo &= ~(0x0F << shift);
154*4882a593Smuzhiyun 	fifo |= (on << shift);
155*4882a593Smuzhiyun 	pci_write_config_byte(pdev, pio_fifo, fifo);
156*4882a593Smuzhiyun }
157*4882a593Smuzhiyun 
158*4882a593Smuzhiyun /**
159*4882a593Smuzhiyun  *	ali_program_modes	-	load mode registers
160*4882a593Smuzhiyun  *	@ap: ALi channel to load
161*4882a593Smuzhiyun  *	@adev: Device the timing is for
162*4882a593Smuzhiyun  *	@t: timing data
163*4882a593Smuzhiyun  *	@ultra: UDMA timing or zero for off
164*4882a593Smuzhiyun  *
165*4882a593Smuzhiyun  *	Loads the timing registers for cmd/data and disable UDMA if
166*4882a593Smuzhiyun  *	ultra is zero. If ultra is set then load and enable the UDMA
167*4882a593Smuzhiyun  *	timing but do not touch the command/data timing.
168*4882a593Smuzhiyun  */
169*4882a593Smuzhiyun 
ali_program_modes(struct ata_port * ap,struct ata_device * adev,struct ata_timing * t,u8 ultra)170*4882a593Smuzhiyun static void ali_program_modes(struct ata_port *ap, struct ata_device *adev, struct ata_timing *t, u8 ultra)
171*4882a593Smuzhiyun {
172*4882a593Smuzhiyun 	struct pci_dev *pdev = to_pci_dev(ap->host->dev);
173*4882a593Smuzhiyun 	int cas = 0x58 + 4 * ap->port_no;	/* Command timing */
174*4882a593Smuzhiyun 	int cbt = 0x59 + 4 * ap->port_no;	/* Command timing */
175*4882a593Smuzhiyun 	int drwt = 0x5A + 4 * ap->port_no + adev->devno; /* R/W timing */
176*4882a593Smuzhiyun 	int udmat = 0x56 + ap->port_no;	/* UDMA timing */
177*4882a593Smuzhiyun 	int shift = 4 * adev->devno;
178*4882a593Smuzhiyun 	u8 udma;
179*4882a593Smuzhiyun 
180*4882a593Smuzhiyun 	if (t != NULL) {
181*4882a593Smuzhiyun 		t->setup = clamp_val(t->setup, 1, 8) & 7;
182*4882a593Smuzhiyun 		t->act8b = clamp_val(t->act8b, 1, 8) & 7;
183*4882a593Smuzhiyun 		t->rec8b = clamp_val(t->rec8b, 1, 16) & 15;
184*4882a593Smuzhiyun 		t->active = clamp_val(t->active, 1, 8) & 7;
185*4882a593Smuzhiyun 		t->recover = clamp_val(t->recover, 1, 16) & 15;
186*4882a593Smuzhiyun 
187*4882a593Smuzhiyun 		pci_write_config_byte(pdev, cas, t->setup);
188*4882a593Smuzhiyun 		pci_write_config_byte(pdev, cbt, (t->act8b << 4) | t->rec8b);
189*4882a593Smuzhiyun 		pci_write_config_byte(pdev, drwt, (t->active << 4) | t->recover);
190*4882a593Smuzhiyun 	}
191*4882a593Smuzhiyun 
192*4882a593Smuzhiyun 	/* Set up the UDMA enable */
193*4882a593Smuzhiyun 	pci_read_config_byte(pdev, udmat, &udma);
194*4882a593Smuzhiyun 	udma &= ~(0x0F << shift);
195*4882a593Smuzhiyun 	udma |= ultra << shift;
196*4882a593Smuzhiyun 	pci_write_config_byte(pdev, udmat, udma);
197*4882a593Smuzhiyun }
198*4882a593Smuzhiyun 
199*4882a593Smuzhiyun /**
200*4882a593Smuzhiyun  *	ali_set_piomode	-	set initial PIO mode data
201*4882a593Smuzhiyun  *	@ap: ATA interface
202*4882a593Smuzhiyun  *	@adev: ATA device
203*4882a593Smuzhiyun  *
204*4882a593Smuzhiyun  *	Program the ALi registers for PIO mode.
205*4882a593Smuzhiyun  */
206*4882a593Smuzhiyun 
ali_set_piomode(struct ata_port * ap,struct ata_device * adev)207*4882a593Smuzhiyun static void ali_set_piomode(struct ata_port *ap, struct ata_device *adev)
208*4882a593Smuzhiyun {
209*4882a593Smuzhiyun 	struct ata_device *pair = ata_dev_pair(adev);
210*4882a593Smuzhiyun 	struct ata_timing t;
211*4882a593Smuzhiyun 	unsigned long T =  1000000000 / 33333;	/* PCI clock based */
212*4882a593Smuzhiyun 
213*4882a593Smuzhiyun 	ata_timing_compute(adev, adev->pio_mode, &t, T, 1);
214*4882a593Smuzhiyun 	if (pair) {
215*4882a593Smuzhiyun 		struct ata_timing p;
216*4882a593Smuzhiyun 		ata_timing_compute(pair, pair->pio_mode, &p, T, 1);
217*4882a593Smuzhiyun 		ata_timing_merge(&p, &t, &t, ATA_TIMING_SETUP|ATA_TIMING_8BIT);
218*4882a593Smuzhiyun 		if (pair->dma_mode) {
219*4882a593Smuzhiyun 			ata_timing_compute(pair, pair->dma_mode, &p, T, 1);
220*4882a593Smuzhiyun 			ata_timing_merge(&p, &t, &t, ATA_TIMING_SETUP|ATA_TIMING_8BIT);
221*4882a593Smuzhiyun 		}
222*4882a593Smuzhiyun 	}
223*4882a593Smuzhiyun 
224*4882a593Smuzhiyun 	/* PIO FIFO is only permitted on ATA disk */
225*4882a593Smuzhiyun 	if (adev->class != ATA_DEV_ATA)
226*4882a593Smuzhiyun 		ali_fifo_control(ap, adev, 0x00);
227*4882a593Smuzhiyun 	ali_program_modes(ap, adev, &t, 0);
228*4882a593Smuzhiyun 	if (adev->class == ATA_DEV_ATA)
229*4882a593Smuzhiyun 		ali_fifo_control(ap, adev, 0x05);
230*4882a593Smuzhiyun 
231*4882a593Smuzhiyun }
232*4882a593Smuzhiyun 
233*4882a593Smuzhiyun /**
234*4882a593Smuzhiyun  *	ali_set_dmamode	-	set initial DMA mode data
235*4882a593Smuzhiyun  *	@ap: ATA interface
236*4882a593Smuzhiyun  *	@adev: ATA device
237*4882a593Smuzhiyun  *
238*4882a593Smuzhiyun  *	Program the ALi registers for DMA mode.
239*4882a593Smuzhiyun  */
240*4882a593Smuzhiyun 
ali_set_dmamode(struct ata_port * ap,struct ata_device * adev)241*4882a593Smuzhiyun static void ali_set_dmamode(struct ata_port *ap, struct ata_device *adev)
242*4882a593Smuzhiyun {
243*4882a593Smuzhiyun 	static u8 udma_timing[7] = { 0xC, 0xB, 0xA, 0x9, 0x8, 0xF, 0xD };
244*4882a593Smuzhiyun 	struct ata_device *pair = ata_dev_pair(adev);
245*4882a593Smuzhiyun 	struct ata_timing t;
246*4882a593Smuzhiyun 	unsigned long T =  1000000000 / 33333;	/* PCI clock based */
247*4882a593Smuzhiyun 	struct pci_dev *pdev = to_pci_dev(ap->host->dev);
248*4882a593Smuzhiyun 
249*4882a593Smuzhiyun 
250*4882a593Smuzhiyun 	if (adev->class == ATA_DEV_ATA)
251*4882a593Smuzhiyun 		ali_fifo_control(ap, adev, 0x08);
252*4882a593Smuzhiyun 
253*4882a593Smuzhiyun 	if (adev->dma_mode >= XFER_UDMA_0) {
254*4882a593Smuzhiyun 		ali_program_modes(ap, adev, NULL, udma_timing[adev->dma_mode - XFER_UDMA_0]);
255*4882a593Smuzhiyun 		if (adev->dma_mode >= XFER_UDMA_3) {
256*4882a593Smuzhiyun 			u8 reg4b;
257*4882a593Smuzhiyun 			pci_read_config_byte(pdev, 0x4B, &reg4b);
258*4882a593Smuzhiyun 			reg4b |= 1;
259*4882a593Smuzhiyun 			pci_write_config_byte(pdev, 0x4B, reg4b);
260*4882a593Smuzhiyun 		}
261*4882a593Smuzhiyun 	} else {
262*4882a593Smuzhiyun 		ata_timing_compute(adev, adev->dma_mode, &t, T, 1);
263*4882a593Smuzhiyun 		if (pair) {
264*4882a593Smuzhiyun 			struct ata_timing p;
265*4882a593Smuzhiyun 			ata_timing_compute(pair, pair->pio_mode, &p, T, 1);
266*4882a593Smuzhiyun 			ata_timing_merge(&p, &t, &t, ATA_TIMING_SETUP|ATA_TIMING_8BIT);
267*4882a593Smuzhiyun 			if (pair->dma_mode) {
268*4882a593Smuzhiyun 				ata_timing_compute(pair, pair->dma_mode, &p, T, 1);
269*4882a593Smuzhiyun 				ata_timing_merge(&p, &t, &t, ATA_TIMING_SETUP|ATA_TIMING_8BIT);
270*4882a593Smuzhiyun 			}
271*4882a593Smuzhiyun 		}
272*4882a593Smuzhiyun 		ali_program_modes(ap, adev, &t, 0);
273*4882a593Smuzhiyun 	}
274*4882a593Smuzhiyun }
275*4882a593Smuzhiyun 
276*4882a593Smuzhiyun /**
277*4882a593Smuzhiyun  *	ali_warn_atapi_dma	-	Warn about ATAPI DMA disablement
278*4882a593Smuzhiyun  *	@adev: Device
279*4882a593Smuzhiyun  *
280*4882a593Smuzhiyun  *	Whine about ATAPI DMA disablement if @adev is an ATAPI device.
281*4882a593Smuzhiyun  *	Can be used as ->dev_config.
282*4882a593Smuzhiyun  */
283*4882a593Smuzhiyun 
ali_warn_atapi_dma(struct ata_device * adev)284*4882a593Smuzhiyun static void ali_warn_atapi_dma(struct ata_device *adev)
285*4882a593Smuzhiyun {
286*4882a593Smuzhiyun 	struct ata_eh_context *ehc = &adev->link->eh_context;
287*4882a593Smuzhiyun 	int print_info = ehc->i.flags & ATA_EHI_PRINTINFO;
288*4882a593Smuzhiyun 
289*4882a593Smuzhiyun 	if (print_info && adev->class == ATA_DEV_ATAPI && !ali_atapi_dma) {
290*4882a593Smuzhiyun 		ata_dev_warn(adev,
291*4882a593Smuzhiyun 			     "WARNING: ATAPI DMA disabled for reliability issues.  It can be enabled\n");
292*4882a593Smuzhiyun 		ata_dev_warn(adev,
293*4882a593Smuzhiyun 			     "WARNING: via pata_ali.atapi_dma modparam or corresponding sysfs node.\n");
294*4882a593Smuzhiyun 	}
295*4882a593Smuzhiyun }
296*4882a593Smuzhiyun 
297*4882a593Smuzhiyun /**
298*4882a593Smuzhiyun  *	ali_lock_sectors	-	Keep older devices to 255 sector mode
299*4882a593Smuzhiyun  *	@adev: Device
300*4882a593Smuzhiyun  *
301*4882a593Smuzhiyun  *	Called during the bus probe for each device that is found. We use
302*4882a593Smuzhiyun  *	this call to lock the sector count of the device to 255 or less on
303*4882a593Smuzhiyun  *	older ALi controllers. If we didn't do this then large I/O's would
304*4882a593Smuzhiyun  *	require LBA48 commands which the older ALi requires are issued by
305*4882a593Smuzhiyun  *	slower PIO methods
306*4882a593Smuzhiyun  */
307*4882a593Smuzhiyun 
ali_lock_sectors(struct ata_device * adev)308*4882a593Smuzhiyun static void ali_lock_sectors(struct ata_device *adev)
309*4882a593Smuzhiyun {
310*4882a593Smuzhiyun 	adev->max_sectors = 255;
311*4882a593Smuzhiyun 	ali_warn_atapi_dma(adev);
312*4882a593Smuzhiyun }
313*4882a593Smuzhiyun 
314*4882a593Smuzhiyun /**
315*4882a593Smuzhiyun  *	ali_check_atapi_dma	-	DMA check for most ALi controllers
316*4882a593Smuzhiyun  *	@adev: Device
317*4882a593Smuzhiyun  *
318*4882a593Smuzhiyun  *	Called to decide whether commands should be sent by DMA or PIO
319*4882a593Smuzhiyun  */
320*4882a593Smuzhiyun 
ali_check_atapi_dma(struct ata_queued_cmd * qc)321*4882a593Smuzhiyun static int ali_check_atapi_dma(struct ata_queued_cmd *qc)
322*4882a593Smuzhiyun {
323*4882a593Smuzhiyun 	if (!ali_atapi_dma) {
324*4882a593Smuzhiyun 		/* FIXME: pata_ali can't do ATAPI DMA reliably but the
325*4882a593Smuzhiyun 		 * IDE alim15x3 driver can.  I tried lots of things
326*4882a593Smuzhiyun 		 * but couldn't find what the actual difference was.
327*4882a593Smuzhiyun 		 * If you got an idea, please write it to
328*4882a593Smuzhiyun 		 * linux-ide@vger.kernel.org and cc htejun@gmail.com.
329*4882a593Smuzhiyun 		 *
330*4882a593Smuzhiyun 		 * Disable ATAPI DMA for now.
331*4882a593Smuzhiyun 		 */
332*4882a593Smuzhiyun 		return -EOPNOTSUPP;
333*4882a593Smuzhiyun 	}
334*4882a593Smuzhiyun 
335*4882a593Smuzhiyun 	/* If its not a media command, its not worth it */
336*4882a593Smuzhiyun 	if (atapi_cmd_type(qc->cdb[0]) == ATAPI_MISC)
337*4882a593Smuzhiyun 		return -EOPNOTSUPP;
338*4882a593Smuzhiyun 	return 0;
339*4882a593Smuzhiyun }
340*4882a593Smuzhiyun 
ali_c2_c3_postreset(struct ata_link * link,unsigned int * classes)341*4882a593Smuzhiyun static void ali_c2_c3_postreset(struct ata_link *link, unsigned int *classes)
342*4882a593Smuzhiyun {
343*4882a593Smuzhiyun 	u8 r;
344*4882a593Smuzhiyun 	int port_bit = 4 << link->ap->port_no;
345*4882a593Smuzhiyun 
346*4882a593Smuzhiyun 	/* If our bridge is an ALI 1533 then do the extra work */
347*4882a593Smuzhiyun 	if (ali_isa_bridge) {
348*4882a593Smuzhiyun 		/* Tristate and re-enable the bus signals */
349*4882a593Smuzhiyun 		pci_read_config_byte(ali_isa_bridge, 0x58, &r);
350*4882a593Smuzhiyun 		r &= ~port_bit;
351*4882a593Smuzhiyun 		pci_write_config_byte(ali_isa_bridge, 0x58, r);
352*4882a593Smuzhiyun 		r |= port_bit;
353*4882a593Smuzhiyun 		pci_write_config_byte(ali_isa_bridge, 0x58, r);
354*4882a593Smuzhiyun 	}
355*4882a593Smuzhiyun 	ata_sff_postreset(link, classes);
356*4882a593Smuzhiyun }
357*4882a593Smuzhiyun 
358*4882a593Smuzhiyun static struct scsi_host_template ali_sht = {
359*4882a593Smuzhiyun 	ATA_BMDMA_SHT(DRV_NAME),
360*4882a593Smuzhiyun };
361*4882a593Smuzhiyun 
362*4882a593Smuzhiyun /*
363*4882a593Smuzhiyun  *	Port operations for PIO only ALi
364*4882a593Smuzhiyun  */
365*4882a593Smuzhiyun 
366*4882a593Smuzhiyun static struct ata_port_operations ali_early_port_ops = {
367*4882a593Smuzhiyun 	.inherits	= &ata_sff_port_ops,
368*4882a593Smuzhiyun 	.cable_detect	= ata_cable_40wire,
369*4882a593Smuzhiyun 	.set_piomode	= ali_set_piomode,
370*4882a593Smuzhiyun 	.sff_data_xfer  = ata_sff_data_xfer32,
371*4882a593Smuzhiyun };
372*4882a593Smuzhiyun 
373*4882a593Smuzhiyun static const struct ata_port_operations ali_dma_base_ops = {
374*4882a593Smuzhiyun 	.inherits	= &ata_bmdma32_port_ops,
375*4882a593Smuzhiyun 	.set_piomode	= ali_set_piomode,
376*4882a593Smuzhiyun 	.set_dmamode	= ali_set_dmamode,
377*4882a593Smuzhiyun };
378*4882a593Smuzhiyun 
379*4882a593Smuzhiyun /*
380*4882a593Smuzhiyun  *	Port operations for DMA capable ALi without cable
381*4882a593Smuzhiyun  *	detect
382*4882a593Smuzhiyun  */
383*4882a593Smuzhiyun static struct ata_port_operations ali_20_port_ops = {
384*4882a593Smuzhiyun 	.inherits	= &ali_dma_base_ops,
385*4882a593Smuzhiyun 	.cable_detect	= ata_cable_40wire,
386*4882a593Smuzhiyun 	.mode_filter	= ali_20_filter,
387*4882a593Smuzhiyun 	.check_atapi_dma = ali_check_atapi_dma,
388*4882a593Smuzhiyun 	.dev_config	= ali_lock_sectors,
389*4882a593Smuzhiyun };
390*4882a593Smuzhiyun 
391*4882a593Smuzhiyun /*
392*4882a593Smuzhiyun  *	Port operations for DMA capable ALi with cable detect
393*4882a593Smuzhiyun  */
394*4882a593Smuzhiyun static struct ata_port_operations ali_c2_port_ops = {
395*4882a593Smuzhiyun 	.inherits	= &ali_dma_base_ops,
396*4882a593Smuzhiyun 	.check_atapi_dma = ali_check_atapi_dma,
397*4882a593Smuzhiyun 	.cable_detect	= ali_c2_cable_detect,
398*4882a593Smuzhiyun 	.dev_config	= ali_lock_sectors,
399*4882a593Smuzhiyun 	.postreset	= ali_c2_c3_postreset,
400*4882a593Smuzhiyun };
401*4882a593Smuzhiyun 
402*4882a593Smuzhiyun /*
403*4882a593Smuzhiyun  *	Port operations for DMA capable ALi with cable detect
404*4882a593Smuzhiyun  */
405*4882a593Smuzhiyun static struct ata_port_operations ali_c4_port_ops = {
406*4882a593Smuzhiyun 	.inherits	= &ali_dma_base_ops,
407*4882a593Smuzhiyun 	.check_atapi_dma = ali_check_atapi_dma,
408*4882a593Smuzhiyun 	.cable_detect	= ali_c2_cable_detect,
409*4882a593Smuzhiyun 	.dev_config	= ali_lock_sectors,
410*4882a593Smuzhiyun };
411*4882a593Smuzhiyun 
412*4882a593Smuzhiyun /*
413*4882a593Smuzhiyun  *	Port operations for DMA capable ALi with cable detect and LBA48
414*4882a593Smuzhiyun  */
415*4882a593Smuzhiyun static struct ata_port_operations ali_c5_port_ops = {
416*4882a593Smuzhiyun 	.inherits	= &ali_dma_base_ops,
417*4882a593Smuzhiyun 	.check_atapi_dma = ali_check_atapi_dma,
418*4882a593Smuzhiyun 	.dev_config	= ali_warn_atapi_dma,
419*4882a593Smuzhiyun 	.cable_detect	= ali_c2_cable_detect,
420*4882a593Smuzhiyun };
421*4882a593Smuzhiyun 
422*4882a593Smuzhiyun 
423*4882a593Smuzhiyun /**
424*4882a593Smuzhiyun  *	ali_init_chipset	-	chip setup function
425*4882a593Smuzhiyun  *	@pdev: PCI device of ATA controller
426*4882a593Smuzhiyun  *
427*4882a593Smuzhiyun  *	Perform the setup on the device that must be done both at boot
428*4882a593Smuzhiyun  *	and at resume time.
429*4882a593Smuzhiyun  */
430*4882a593Smuzhiyun 
ali_init_chipset(struct pci_dev * pdev)431*4882a593Smuzhiyun static void ali_init_chipset(struct pci_dev *pdev)
432*4882a593Smuzhiyun {
433*4882a593Smuzhiyun 	u8 tmp;
434*4882a593Smuzhiyun 	struct pci_dev *north;
435*4882a593Smuzhiyun 
436*4882a593Smuzhiyun 	/*
437*4882a593Smuzhiyun 	 * The chipset revision selects the driver operations and
438*4882a593Smuzhiyun 	 * mode data.
439*4882a593Smuzhiyun 	 */
440*4882a593Smuzhiyun 
441*4882a593Smuzhiyun 	if (pdev->revision <= 0x20) {
442*4882a593Smuzhiyun 		pci_read_config_byte(pdev, 0x53, &tmp);
443*4882a593Smuzhiyun 		tmp |= 0x03;
444*4882a593Smuzhiyun 		pci_write_config_byte(pdev, 0x53, tmp);
445*4882a593Smuzhiyun 	} else {
446*4882a593Smuzhiyun 		pci_read_config_byte(pdev, 0x4a, &tmp);
447*4882a593Smuzhiyun 		pci_write_config_byte(pdev, 0x4a, tmp | 0x20);
448*4882a593Smuzhiyun 		pci_read_config_byte(pdev, 0x4B, &tmp);
449*4882a593Smuzhiyun 		if (pdev->revision < 0xC2)
450*4882a593Smuzhiyun 			/* 1543-E/F, 1543C-C, 1543C-D, 1543C-E */
451*4882a593Smuzhiyun 			/* Clear CD-ROM DMA write bit */
452*4882a593Smuzhiyun 			tmp &= 0x7F;
453*4882a593Smuzhiyun 		/* Cable and UDMA */
454*4882a593Smuzhiyun 		if (pdev->revision >= 0xc2)
455*4882a593Smuzhiyun 			tmp |= 0x01;
456*4882a593Smuzhiyun 		pci_write_config_byte(pdev, 0x4B, tmp | 0x08);
457*4882a593Smuzhiyun 		/*
458*4882a593Smuzhiyun 		 * CD_ROM DMA on (0x53 bit 0). Enable this even if we want
459*4882a593Smuzhiyun 		 * to use PIO. 0x53 bit 1 (rev 20 only) - enable FIFO control
460*4882a593Smuzhiyun 		 * via 0x54/55.
461*4882a593Smuzhiyun 		 */
462*4882a593Smuzhiyun 		pci_read_config_byte(pdev, 0x53, &tmp);
463*4882a593Smuzhiyun 		if (pdev->revision >= 0xc7)
464*4882a593Smuzhiyun 			tmp |= 0x03;
465*4882a593Smuzhiyun 		else
466*4882a593Smuzhiyun 			tmp |= 0x01;	/* CD_ROM enable for DMA */
467*4882a593Smuzhiyun 		pci_write_config_byte(pdev, 0x53, tmp);
468*4882a593Smuzhiyun 	}
469*4882a593Smuzhiyun 	north = pci_get_domain_bus_and_slot(pci_domain_nr(pdev->bus), 0,
470*4882a593Smuzhiyun 					    PCI_DEVFN(0, 0));
471*4882a593Smuzhiyun 	if (north && north->vendor == PCI_VENDOR_ID_AL && ali_isa_bridge) {
472*4882a593Smuzhiyun 		/* Configure the ALi bridge logic. For non ALi rely on BIOS.
473*4882a593Smuzhiyun 		   Set the south bridge enable bit */
474*4882a593Smuzhiyun 		pci_read_config_byte(ali_isa_bridge, 0x79, &tmp);
475*4882a593Smuzhiyun 		if (pdev->revision == 0xC2)
476*4882a593Smuzhiyun 			pci_write_config_byte(ali_isa_bridge, 0x79, tmp | 0x04);
477*4882a593Smuzhiyun 		else if (pdev->revision > 0xC2 && pdev->revision < 0xC5)
478*4882a593Smuzhiyun 			pci_write_config_byte(ali_isa_bridge, 0x79, tmp | 0x02);
479*4882a593Smuzhiyun 	}
480*4882a593Smuzhiyun 	pci_dev_put(north);
481*4882a593Smuzhiyun 	ata_pci_bmdma_clear_simplex(pdev);
482*4882a593Smuzhiyun }
483*4882a593Smuzhiyun /**
484*4882a593Smuzhiyun  *	ali_init_one		-	discovery callback
485*4882a593Smuzhiyun  *	@pdev: PCI device ID
486*4882a593Smuzhiyun  *	@id: PCI table info
487*4882a593Smuzhiyun  *
488*4882a593Smuzhiyun  *	An ALi IDE interface has been discovered. Figure out what revision
489*4882a593Smuzhiyun  *	and perform configuration work before handing it to the ATA layer
490*4882a593Smuzhiyun  */
491*4882a593Smuzhiyun 
ali_init_one(struct pci_dev * pdev,const struct pci_device_id * id)492*4882a593Smuzhiyun static int ali_init_one(struct pci_dev *pdev, const struct pci_device_id *id)
493*4882a593Smuzhiyun {
494*4882a593Smuzhiyun 	static const struct ata_port_info info_early = {
495*4882a593Smuzhiyun 		.flags = ATA_FLAG_SLAVE_POSS,
496*4882a593Smuzhiyun 		.pio_mask = ATA_PIO4,
497*4882a593Smuzhiyun 		.port_ops = &ali_early_port_ops
498*4882a593Smuzhiyun 	};
499*4882a593Smuzhiyun 	/* Revision 0x20 added DMA */
500*4882a593Smuzhiyun 	static const struct ata_port_info info_20 = {
501*4882a593Smuzhiyun 		.flags = ATA_FLAG_SLAVE_POSS | ATA_FLAG_PIO_LBA48 |
502*4882a593Smuzhiyun 							ATA_FLAG_IGN_SIMPLEX,
503*4882a593Smuzhiyun 		.pio_mask = ATA_PIO4,
504*4882a593Smuzhiyun 		.mwdma_mask = ATA_MWDMA2,
505*4882a593Smuzhiyun 		.port_ops = &ali_20_port_ops
506*4882a593Smuzhiyun 	};
507*4882a593Smuzhiyun 	/* Revision 0x20 with support logic added UDMA */
508*4882a593Smuzhiyun 	static const struct ata_port_info info_20_udma = {
509*4882a593Smuzhiyun 		.flags = ATA_FLAG_SLAVE_POSS | ATA_FLAG_PIO_LBA48 |
510*4882a593Smuzhiyun 							ATA_FLAG_IGN_SIMPLEX,
511*4882a593Smuzhiyun 		.pio_mask = ATA_PIO4,
512*4882a593Smuzhiyun 		.mwdma_mask = ATA_MWDMA2,
513*4882a593Smuzhiyun 		.udma_mask = ATA_UDMA2,
514*4882a593Smuzhiyun 		.port_ops = &ali_20_port_ops
515*4882a593Smuzhiyun 	};
516*4882a593Smuzhiyun 	/* Revision 0xC2 adds UDMA66 */
517*4882a593Smuzhiyun 	static const struct ata_port_info info_c2 = {
518*4882a593Smuzhiyun 		.flags = ATA_FLAG_SLAVE_POSS | ATA_FLAG_PIO_LBA48 |
519*4882a593Smuzhiyun 							ATA_FLAG_IGN_SIMPLEX,
520*4882a593Smuzhiyun 		.pio_mask = ATA_PIO4,
521*4882a593Smuzhiyun 		.mwdma_mask = ATA_MWDMA2,
522*4882a593Smuzhiyun 		.udma_mask = ATA_UDMA4,
523*4882a593Smuzhiyun 		.port_ops = &ali_c2_port_ops
524*4882a593Smuzhiyun 	};
525*4882a593Smuzhiyun 	/* Revision 0xC3 is UDMA66 for now */
526*4882a593Smuzhiyun 	static const struct ata_port_info info_c3 = {
527*4882a593Smuzhiyun 		.flags = ATA_FLAG_SLAVE_POSS | ATA_FLAG_PIO_LBA48 |
528*4882a593Smuzhiyun 							ATA_FLAG_IGN_SIMPLEX,
529*4882a593Smuzhiyun 		.pio_mask = ATA_PIO4,
530*4882a593Smuzhiyun 		.mwdma_mask = ATA_MWDMA2,
531*4882a593Smuzhiyun 		.udma_mask = ATA_UDMA4,
532*4882a593Smuzhiyun 		.port_ops = &ali_c2_port_ops
533*4882a593Smuzhiyun 	};
534*4882a593Smuzhiyun 	/* Revision 0xC4 is UDMA100 */
535*4882a593Smuzhiyun 	static const struct ata_port_info info_c4 = {
536*4882a593Smuzhiyun 		.flags = ATA_FLAG_SLAVE_POSS | ATA_FLAG_PIO_LBA48 |
537*4882a593Smuzhiyun 							ATA_FLAG_IGN_SIMPLEX,
538*4882a593Smuzhiyun 		.pio_mask = ATA_PIO4,
539*4882a593Smuzhiyun 		.mwdma_mask = ATA_MWDMA2,
540*4882a593Smuzhiyun 		.udma_mask = ATA_UDMA5,
541*4882a593Smuzhiyun 		.port_ops = &ali_c4_port_ops
542*4882a593Smuzhiyun 	};
543*4882a593Smuzhiyun 	/* Revision 0xC5 is UDMA133 with LBA48 DMA */
544*4882a593Smuzhiyun 	static const struct ata_port_info info_c5 = {
545*4882a593Smuzhiyun 		.flags = ATA_FLAG_SLAVE_POSS | 	ATA_FLAG_IGN_SIMPLEX,
546*4882a593Smuzhiyun 		.pio_mask = ATA_PIO4,
547*4882a593Smuzhiyun 		.mwdma_mask = ATA_MWDMA2,
548*4882a593Smuzhiyun 		.udma_mask = ATA_UDMA6,
549*4882a593Smuzhiyun 		.port_ops = &ali_c5_port_ops
550*4882a593Smuzhiyun 	};
551*4882a593Smuzhiyun 
552*4882a593Smuzhiyun 	const struct ata_port_info *ppi[] = { NULL, NULL };
553*4882a593Smuzhiyun 	u8 tmp;
554*4882a593Smuzhiyun 	int rc;
555*4882a593Smuzhiyun 
556*4882a593Smuzhiyun 	rc = pcim_enable_device(pdev);
557*4882a593Smuzhiyun 	if (rc)
558*4882a593Smuzhiyun 		return rc;
559*4882a593Smuzhiyun 
560*4882a593Smuzhiyun 	/*
561*4882a593Smuzhiyun 	 * The chipset revision selects the driver operations and
562*4882a593Smuzhiyun 	 * mode data.
563*4882a593Smuzhiyun 	 */
564*4882a593Smuzhiyun 
565*4882a593Smuzhiyun 	if (pdev->revision < 0x20) {
566*4882a593Smuzhiyun 		ppi[0] = &info_early;
567*4882a593Smuzhiyun 	} else if (pdev->revision < 0xC2) {
568*4882a593Smuzhiyun         	ppi[0] = &info_20;
569*4882a593Smuzhiyun 	} else if (pdev->revision == 0xC2) {
570*4882a593Smuzhiyun         	ppi[0] = &info_c2;
571*4882a593Smuzhiyun 	} else if (pdev->revision == 0xC3) {
572*4882a593Smuzhiyun         	ppi[0] = &info_c3;
573*4882a593Smuzhiyun 	} else if (pdev->revision == 0xC4) {
574*4882a593Smuzhiyun         	ppi[0] = &info_c4;
575*4882a593Smuzhiyun 	} else
576*4882a593Smuzhiyun         	ppi[0] = &info_c5;
577*4882a593Smuzhiyun 
578*4882a593Smuzhiyun 	ali_init_chipset(pdev);
579*4882a593Smuzhiyun 
580*4882a593Smuzhiyun 	if (ali_isa_bridge && pdev->revision >= 0x20 && pdev->revision < 0xC2) {
581*4882a593Smuzhiyun 		/* Are we paired with a UDMA capable chip */
582*4882a593Smuzhiyun 		pci_read_config_byte(ali_isa_bridge, 0x5E, &tmp);
583*4882a593Smuzhiyun 		if ((tmp & 0x1E) == 0x12)
584*4882a593Smuzhiyun 	        	ppi[0] = &info_20_udma;
585*4882a593Smuzhiyun 	}
586*4882a593Smuzhiyun 
587*4882a593Smuzhiyun 	if (!ppi[0]->mwdma_mask && !ppi[0]->udma_mask)
588*4882a593Smuzhiyun 		return ata_pci_sff_init_one(pdev, ppi, &ali_sht, NULL, 0);
589*4882a593Smuzhiyun 	else
590*4882a593Smuzhiyun 		return ata_pci_bmdma_init_one(pdev, ppi, &ali_sht, NULL, 0);
591*4882a593Smuzhiyun }
592*4882a593Smuzhiyun 
593*4882a593Smuzhiyun #ifdef CONFIG_PM_SLEEP
ali_reinit_one(struct pci_dev * pdev)594*4882a593Smuzhiyun static int ali_reinit_one(struct pci_dev *pdev)
595*4882a593Smuzhiyun {
596*4882a593Smuzhiyun 	struct ata_host *host = pci_get_drvdata(pdev);
597*4882a593Smuzhiyun 	int rc;
598*4882a593Smuzhiyun 
599*4882a593Smuzhiyun 	rc = ata_pci_device_do_resume(pdev);
600*4882a593Smuzhiyun 	if (rc)
601*4882a593Smuzhiyun 		return rc;
602*4882a593Smuzhiyun 	ali_init_chipset(pdev);
603*4882a593Smuzhiyun 	ata_host_resume(host);
604*4882a593Smuzhiyun 	return 0;
605*4882a593Smuzhiyun }
606*4882a593Smuzhiyun #endif
607*4882a593Smuzhiyun 
608*4882a593Smuzhiyun static const struct pci_device_id ali[] = {
609*4882a593Smuzhiyun 	{ PCI_VDEVICE(AL, PCI_DEVICE_ID_AL_M5228), },
610*4882a593Smuzhiyun 	{ PCI_VDEVICE(AL, PCI_DEVICE_ID_AL_M5229), },
611*4882a593Smuzhiyun 
612*4882a593Smuzhiyun 	{ },
613*4882a593Smuzhiyun };
614*4882a593Smuzhiyun 
615*4882a593Smuzhiyun static struct pci_driver ali_pci_driver = {
616*4882a593Smuzhiyun 	.name 		= DRV_NAME,
617*4882a593Smuzhiyun 	.id_table	= ali,
618*4882a593Smuzhiyun 	.probe 		= ali_init_one,
619*4882a593Smuzhiyun 	.remove		= ata_pci_remove_one,
620*4882a593Smuzhiyun #ifdef CONFIG_PM_SLEEP
621*4882a593Smuzhiyun 	.suspend	= ata_pci_device_suspend,
622*4882a593Smuzhiyun 	.resume		= ali_reinit_one,
623*4882a593Smuzhiyun #endif
624*4882a593Smuzhiyun };
625*4882a593Smuzhiyun 
ali_init(void)626*4882a593Smuzhiyun static int __init ali_init(void)
627*4882a593Smuzhiyun {
628*4882a593Smuzhiyun 	int ret;
629*4882a593Smuzhiyun 	ali_isa_bridge = pci_get_device(PCI_VENDOR_ID_AL, PCI_DEVICE_ID_AL_M1533, NULL);
630*4882a593Smuzhiyun 
631*4882a593Smuzhiyun 	ret = pci_register_driver(&ali_pci_driver);
632*4882a593Smuzhiyun 	if (ret < 0)
633*4882a593Smuzhiyun 		pci_dev_put(ali_isa_bridge);
634*4882a593Smuzhiyun 	return ret;
635*4882a593Smuzhiyun }
636*4882a593Smuzhiyun 
637*4882a593Smuzhiyun 
ali_exit(void)638*4882a593Smuzhiyun static void __exit ali_exit(void)
639*4882a593Smuzhiyun {
640*4882a593Smuzhiyun 	pci_unregister_driver(&ali_pci_driver);
641*4882a593Smuzhiyun 	pci_dev_put(ali_isa_bridge);
642*4882a593Smuzhiyun }
643*4882a593Smuzhiyun 
644*4882a593Smuzhiyun 
645*4882a593Smuzhiyun MODULE_AUTHOR("Alan Cox");
646*4882a593Smuzhiyun MODULE_DESCRIPTION("low-level driver for ALi PATA");
647*4882a593Smuzhiyun MODULE_LICENSE("GPL");
648*4882a593Smuzhiyun MODULE_DEVICE_TABLE(pci, ali);
649*4882a593Smuzhiyun MODULE_VERSION(DRV_VERSION);
650*4882a593Smuzhiyun 
651*4882a593Smuzhiyun module_init(ali_init);
652*4882a593Smuzhiyun module_exit(ali_exit);
653