xref: /OK3568_Linux_fs/kernel/drivers/ata/libahci.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  *  libahci.c - Common AHCI SATA low-level routines
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  *  Maintained by:  Tejun Heo <tj@kernel.org>
6*4882a593Smuzhiyun  *    		    Please ALWAYS copy linux-ide@vger.kernel.org
7*4882a593Smuzhiyun  *		    on emails.
8*4882a593Smuzhiyun  *
9*4882a593Smuzhiyun  *  Copyright 2004-2005 Red Hat, Inc.
10*4882a593Smuzhiyun  *
11*4882a593Smuzhiyun  * libata documentation is available via 'make {ps|pdf}docs',
12*4882a593Smuzhiyun  * as Documentation/driver-api/libata.rst
13*4882a593Smuzhiyun  *
14*4882a593Smuzhiyun  * AHCI hardware documentation:
15*4882a593Smuzhiyun  * http://www.intel.com/technology/serialata/pdf/rev1_0.pdf
16*4882a593Smuzhiyun  * http://www.intel.com/technology/serialata/pdf/rev1_1.pdf
17*4882a593Smuzhiyun  */
18*4882a593Smuzhiyun 
19*4882a593Smuzhiyun #include <linux/kernel.h>
20*4882a593Smuzhiyun #include <linux/gfp.h>
21*4882a593Smuzhiyun #include <linux/module.h>
22*4882a593Smuzhiyun #include <linux/nospec.h>
23*4882a593Smuzhiyun #include <linux/blkdev.h>
24*4882a593Smuzhiyun #include <linux/delay.h>
25*4882a593Smuzhiyun #include <linux/interrupt.h>
26*4882a593Smuzhiyun #include <linux/dma-mapping.h>
27*4882a593Smuzhiyun #include <linux/device.h>
28*4882a593Smuzhiyun #include <scsi/scsi_host.h>
29*4882a593Smuzhiyun #include <scsi/scsi_cmnd.h>
30*4882a593Smuzhiyun #include <linux/libata.h>
31*4882a593Smuzhiyun #include <linux/pci.h>
32*4882a593Smuzhiyun #include "ahci.h"
33*4882a593Smuzhiyun #include "libata.h"
34*4882a593Smuzhiyun 
35*4882a593Smuzhiyun static int ahci_skip_host_reset;
36*4882a593Smuzhiyun int ahci_ignore_sss;
37*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(ahci_ignore_sss);
38*4882a593Smuzhiyun 
39*4882a593Smuzhiyun module_param_named(skip_host_reset, ahci_skip_host_reset, int, 0444);
40*4882a593Smuzhiyun MODULE_PARM_DESC(skip_host_reset, "skip global host reset (0=don't skip, 1=skip)");
41*4882a593Smuzhiyun 
42*4882a593Smuzhiyun module_param_named(ignore_sss, ahci_ignore_sss, int, 0444);
43*4882a593Smuzhiyun MODULE_PARM_DESC(ignore_sss, "Ignore staggered spinup flag (0=don't ignore, 1=ignore)");
44*4882a593Smuzhiyun 
45*4882a593Smuzhiyun static int ahci_set_lpm(struct ata_link *link, enum ata_lpm_policy policy,
46*4882a593Smuzhiyun 			unsigned hints);
47*4882a593Smuzhiyun static ssize_t ahci_led_show(struct ata_port *ap, char *buf);
48*4882a593Smuzhiyun static ssize_t ahci_led_store(struct ata_port *ap, const char *buf,
49*4882a593Smuzhiyun 			      size_t size);
50*4882a593Smuzhiyun static ssize_t ahci_transmit_led_message(struct ata_port *ap, u32 state,
51*4882a593Smuzhiyun 					ssize_t size);
52*4882a593Smuzhiyun 
53*4882a593Smuzhiyun 
54*4882a593Smuzhiyun 
55*4882a593Smuzhiyun static int ahci_scr_read(struct ata_link *link, unsigned int sc_reg, u32 *val);
56*4882a593Smuzhiyun static int ahci_scr_write(struct ata_link *link, unsigned int sc_reg, u32 val);
57*4882a593Smuzhiyun static bool ahci_qc_fill_rtf(struct ata_queued_cmd *qc);
58*4882a593Smuzhiyun static int ahci_port_start(struct ata_port *ap);
59*4882a593Smuzhiyun static void ahci_port_stop(struct ata_port *ap);
60*4882a593Smuzhiyun static enum ata_completion_errors ahci_qc_prep(struct ata_queued_cmd *qc);
61*4882a593Smuzhiyun static int ahci_pmp_qc_defer(struct ata_queued_cmd *qc);
62*4882a593Smuzhiyun static void ahci_freeze(struct ata_port *ap);
63*4882a593Smuzhiyun static void ahci_thaw(struct ata_port *ap);
64*4882a593Smuzhiyun static void ahci_set_aggressive_devslp(struct ata_port *ap, bool sleep);
65*4882a593Smuzhiyun static void ahci_enable_fbs(struct ata_port *ap);
66*4882a593Smuzhiyun static void ahci_disable_fbs(struct ata_port *ap);
67*4882a593Smuzhiyun static void ahci_pmp_attach(struct ata_port *ap);
68*4882a593Smuzhiyun static void ahci_pmp_detach(struct ata_port *ap);
69*4882a593Smuzhiyun static int ahci_softreset(struct ata_link *link, unsigned int *class,
70*4882a593Smuzhiyun 			  unsigned long deadline);
71*4882a593Smuzhiyun static int ahci_pmp_retry_softreset(struct ata_link *link, unsigned int *class,
72*4882a593Smuzhiyun 			  unsigned long deadline);
73*4882a593Smuzhiyun static int ahci_hardreset(struct ata_link *link, unsigned int *class,
74*4882a593Smuzhiyun 			  unsigned long deadline);
75*4882a593Smuzhiyun static void ahci_postreset(struct ata_link *link, unsigned int *class);
76*4882a593Smuzhiyun static void ahci_post_internal_cmd(struct ata_queued_cmd *qc);
77*4882a593Smuzhiyun static void ahci_dev_config(struct ata_device *dev);
78*4882a593Smuzhiyun #ifdef CONFIG_PM
79*4882a593Smuzhiyun static int ahci_port_suspend(struct ata_port *ap, pm_message_t mesg);
80*4882a593Smuzhiyun #endif
81*4882a593Smuzhiyun static ssize_t ahci_activity_show(struct ata_device *dev, char *buf);
82*4882a593Smuzhiyun static ssize_t ahci_activity_store(struct ata_device *dev,
83*4882a593Smuzhiyun 				   enum sw_activity val);
84*4882a593Smuzhiyun static void ahci_init_sw_activity(struct ata_link *link);
85*4882a593Smuzhiyun 
86*4882a593Smuzhiyun static ssize_t ahci_show_host_caps(struct device *dev,
87*4882a593Smuzhiyun 				   struct device_attribute *attr, char *buf);
88*4882a593Smuzhiyun static ssize_t ahci_show_host_cap2(struct device *dev,
89*4882a593Smuzhiyun 				   struct device_attribute *attr, char *buf);
90*4882a593Smuzhiyun static ssize_t ahci_show_host_version(struct device *dev,
91*4882a593Smuzhiyun 				      struct device_attribute *attr, char *buf);
92*4882a593Smuzhiyun static ssize_t ahci_show_port_cmd(struct device *dev,
93*4882a593Smuzhiyun 				  struct device_attribute *attr, char *buf);
94*4882a593Smuzhiyun static ssize_t ahci_read_em_buffer(struct device *dev,
95*4882a593Smuzhiyun 				   struct device_attribute *attr, char *buf);
96*4882a593Smuzhiyun static ssize_t ahci_store_em_buffer(struct device *dev,
97*4882a593Smuzhiyun 				    struct device_attribute *attr,
98*4882a593Smuzhiyun 				    const char *buf, size_t size);
99*4882a593Smuzhiyun static ssize_t ahci_show_em_supported(struct device *dev,
100*4882a593Smuzhiyun 				      struct device_attribute *attr, char *buf);
101*4882a593Smuzhiyun static irqreturn_t ahci_single_level_irq_intr(int irq, void *dev_instance);
102*4882a593Smuzhiyun 
103*4882a593Smuzhiyun static DEVICE_ATTR(ahci_host_caps, S_IRUGO, ahci_show_host_caps, NULL);
104*4882a593Smuzhiyun static DEVICE_ATTR(ahci_host_cap2, S_IRUGO, ahci_show_host_cap2, NULL);
105*4882a593Smuzhiyun static DEVICE_ATTR(ahci_host_version, S_IRUGO, ahci_show_host_version, NULL);
106*4882a593Smuzhiyun static DEVICE_ATTR(ahci_port_cmd, S_IRUGO, ahci_show_port_cmd, NULL);
107*4882a593Smuzhiyun static DEVICE_ATTR(em_buffer, S_IWUSR | S_IRUGO,
108*4882a593Smuzhiyun 		   ahci_read_em_buffer, ahci_store_em_buffer);
109*4882a593Smuzhiyun static DEVICE_ATTR(em_message_supported, S_IRUGO, ahci_show_em_supported, NULL);
110*4882a593Smuzhiyun 
111*4882a593Smuzhiyun struct device_attribute *ahci_shost_attrs[] = {
112*4882a593Smuzhiyun 	&dev_attr_link_power_management_policy,
113*4882a593Smuzhiyun 	&dev_attr_em_message_type,
114*4882a593Smuzhiyun 	&dev_attr_em_message,
115*4882a593Smuzhiyun 	&dev_attr_ahci_host_caps,
116*4882a593Smuzhiyun 	&dev_attr_ahci_host_cap2,
117*4882a593Smuzhiyun 	&dev_attr_ahci_host_version,
118*4882a593Smuzhiyun 	&dev_attr_ahci_port_cmd,
119*4882a593Smuzhiyun 	&dev_attr_em_buffer,
120*4882a593Smuzhiyun 	&dev_attr_em_message_supported,
121*4882a593Smuzhiyun 	NULL
122*4882a593Smuzhiyun };
123*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(ahci_shost_attrs);
124*4882a593Smuzhiyun 
125*4882a593Smuzhiyun struct device_attribute *ahci_sdev_attrs[] = {
126*4882a593Smuzhiyun 	&dev_attr_sw_activity,
127*4882a593Smuzhiyun 	&dev_attr_unload_heads,
128*4882a593Smuzhiyun 	&dev_attr_ncq_prio_enable,
129*4882a593Smuzhiyun 	NULL
130*4882a593Smuzhiyun };
131*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(ahci_sdev_attrs);
132*4882a593Smuzhiyun 
133*4882a593Smuzhiyun struct ata_port_operations ahci_ops = {
134*4882a593Smuzhiyun 	.inherits		= &sata_pmp_port_ops,
135*4882a593Smuzhiyun 
136*4882a593Smuzhiyun 	.qc_defer		= ahci_pmp_qc_defer,
137*4882a593Smuzhiyun 	.qc_prep		= ahci_qc_prep,
138*4882a593Smuzhiyun 	.qc_issue		= ahci_qc_issue,
139*4882a593Smuzhiyun 	.qc_fill_rtf		= ahci_qc_fill_rtf,
140*4882a593Smuzhiyun 
141*4882a593Smuzhiyun 	.freeze			= ahci_freeze,
142*4882a593Smuzhiyun 	.thaw			= ahci_thaw,
143*4882a593Smuzhiyun 	.softreset		= ahci_softreset,
144*4882a593Smuzhiyun 	.hardreset		= ahci_hardreset,
145*4882a593Smuzhiyun 	.postreset		= ahci_postreset,
146*4882a593Smuzhiyun 	.pmp_softreset		= ahci_softreset,
147*4882a593Smuzhiyun 	.error_handler		= ahci_error_handler,
148*4882a593Smuzhiyun 	.post_internal_cmd	= ahci_post_internal_cmd,
149*4882a593Smuzhiyun 	.dev_config		= ahci_dev_config,
150*4882a593Smuzhiyun 
151*4882a593Smuzhiyun 	.scr_read		= ahci_scr_read,
152*4882a593Smuzhiyun 	.scr_write		= ahci_scr_write,
153*4882a593Smuzhiyun 	.pmp_attach		= ahci_pmp_attach,
154*4882a593Smuzhiyun 	.pmp_detach		= ahci_pmp_detach,
155*4882a593Smuzhiyun 
156*4882a593Smuzhiyun 	.set_lpm		= ahci_set_lpm,
157*4882a593Smuzhiyun 	.em_show		= ahci_led_show,
158*4882a593Smuzhiyun 	.em_store		= ahci_led_store,
159*4882a593Smuzhiyun 	.sw_activity_show	= ahci_activity_show,
160*4882a593Smuzhiyun 	.sw_activity_store	= ahci_activity_store,
161*4882a593Smuzhiyun 	.transmit_led_message	= ahci_transmit_led_message,
162*4882a593Smuzhiyun #ifdef CONFIG_PM
163*4882a593Smuzhiyun 	.port_suspend		= ahci_port_suspend,
164*4882a593Smuzhiyun 	.port_resume		= ahci_port_resume,
165*4882a593Smuzhiyun #endif
166*4882a593Smuzhiyun 	.port_start		= ahci_port_start,
167*4882a593Smuzhiyun 	.port_stop		= ahci_port_stop,
168*4882a593Smuzhiyun };
169*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(ahci_ops);
170*4882a593Smuzhiyun 
171*4882a593Smuzhiyun struct ata_port_operations ahci_pmp_retry_srst_ops = {
172*4882a593Smuzhiyun 	.inherits		= &ahci_ops,
173*4882a593Smuzhiyun 	.softreset		= ahci_pmp_retry_softreset,
174*4882a593Smuzhiyun };
175*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(ahci_pmp_retry_srst_ops);
176*4882a593Smuzhiyun 
177*4882a593Smuzhiyun static bool ahci_em_messages __read_mostly = true;
178*4882a593Smuzhiyun module_param(ahci_em_messages, bool, 0444);
179*4882a593Smuzhiyun /* add other LED protocol types when they become supported */
180*4882a593Smuzhiyun MODULE_PARM_DESC(ahci_em_messages,
181*4882a593Smuzhiyun 	"AHCI Enclosure Management Message control (0 = off, 1 = on)");
182*4882a593Smuzhiyun 
183*4882a593Smuzhiyun /* device sleep idle timeout in ms */
184*4882a593Smuzhiyun static int devslp_idle_timeout __read_mostly = 1000;
185*4882a593Smuzhiyun module_param(devslp_idle_timeout, int, 0644);
186*4882a593Smuzhiyun MODULE_PARM_DESC(devslp_idle_timeout, "device sleep idle timeout");
187*4882a593Smuzhiyun 
ahci_enable_ahci(void __iomem * mmio)188*4882a593Smuzhiyun static void ahci_enable_ahci(void __iomem *mmio)
189*4882a593Smuzhiyun {
190*4882a593Smuzhiyun 	int i;
191*4882a593Smuzhiyun 	u32 tmp;
192*4882a593Smuzhiyun 
193*4882a593Smuzhiyun 	/* turn on AHCI_EN */
194*4882a593Smuzhiyun 	tmp = readl(mmio + HOST_CTL);
195*4882a593Smuzhiyun 	if (tmp & HOST_AHCI_EN)
196*4882a593Smuzhiyun 		return;
197*4882a593Smuzhiyun 
198*4882a593Smuzhiyun 	/* Some controllers need AHCI_EN to be written multiple times.
199*4882a593Smuzhiyun 	 * Try a few times before giving up.
200*4882a593Smuzhiyun 	 */
201*4882a593Smuzhiyun 	for (i = 0; i < 5; i++) {
202*4882a593Smuzhiyun 		tmp |= HOST_AHCI_EN;
203*4882a593Smuzhiyun 		writel(tmp, mmio + HOST_CTL);
204*4882a593Smuzhiyun 		tmp = readl(mmio + HOST_CTL);	/* flush && sanity check */
205*4882a593Smuzhiyun 		if (tmp & HOST_AHCI_EN)
206*4882a593Smuzhiyun 			return;
207*4882a593Smuzhiyun 		msleep(10);
208*4882a593Smuzhiyun 	}
209*4882a593Smuzhiyun 
210*4882a593Smuzhiyun 	WARN_ON(1);
211*4882a593Smuzhiyun }
212*4882a593Smuzhiyun 
213*4882a593Smuzhiyun /**
214*4882a593Smuzhiyun  *	ahci_rpm_get_port - Make sure the port is powered on
215*4882a593Smuzhiyun  *	@ap: Port to power on
216*4882a593Smuzhiyun  *
217*4882a593Smuzhiyun  *	Whenever there is need to access the AHCI host registers outside of
218*4882a593Smuzhiyun  *	normal execution paths, call this function to make sure the host is
219*4882a593Smuzhiyun  *	actually powered on.
220*4882a593Smuzhiyun  */
ahci_rpm_get_port(struct ata_port * ap)221*4882a593Smuzhiyun static int ahci_rpm_get_port(struct ata_port *ap)
222*4882a593Smuzhiyun {
223*4882a593Smuzhiyun 	return pm_runtime_get_sync(ap->dev);
224*4882a593Smuzhiyun }
225*4882a593Smuzhiyun 
226*4882a593Smuzhiyun /**
227*4882a593Smuzhiyun  *	ahci_rpm_put_port - Undoes ahci_rpm_get_port()
228*4882a593Smuzhiyun  *	@ap: Port to power down
229*4882a593Smuzhiyun  *
230*4882a593Smuzhiyun  *	Undoes ahci_rpm_get_port() and possibly powers down the AHCI host
231*4882a593Smuzhiyun  *	if it has no more active users.
232*4882a593Smuzhiyun  */
ahci_rpm_put_port(struct ata_port * ap)233*4882a593Smuzhiyun static void ahci_rpm_put_port(struct ata_port *ap)
234*4882a593Smuzhiyun {
235*4882a593Smuzhiyun 	pm_runtime_put(ap->dev);
236*4882a593Smuzhiyun }
237*4882a593Smuzhiyun 
ahci_show_host_caps(struct device * dev,struct device_attribute * attr,char * buf)238*4882a593Smuzhiyun static ssize_t ahci_show_host_caps(struct device *dev,
239*4882a593Smuzhiyun 				   struct device_attribute *attr, char *buf)
240*4882a593Smuzhiyun {
241*4882a593Smuzhiyun 	struct Scsi_Host *shost = class_to_shost(dev);
242*4882a593Smuzhiyun 	struct ata_port *ap = ata_shost_to_port(shost);
243*4882a593Smuzhiyun 	struct ahci_host_priv *hpriv = ap->host->private_data;
244*4882a593Smuzhiyun 
245*4882a593Smuzhiyun 	return sprintf(buf, "%x\n", hpriv->cap);
246*4882a593Smuzhiyun }
247*4882a593Smuzhiyun 
ahci_show_host_cap2(struct device * dev,struct device_attribute * attr,char * buf)248*4882a593Smuzhiyun static ssize_t ahci_show_host_cap2(struct device *dev,
249*4882a593Smuzhiyun 				   struct device_attribute *attr, char *buf)
250*4882a593Smuzhiyun {
251*4882a593Smuzhiyun 	struct Scsi_Host *shost = class_to_shost(dev);
252*4882a593Smuzhiyun 	struct ata_port *ap = ata_shost_to_port(shost);
253*4882a593Smuzhiyun 	struct ahci_host_priv *hpriv = ap->host->private_data;
254*4882a593Smuzhiyun 
255*4882a593Smuzhiyun 	return sprintf(buf, "%x\n", hpriv->cap2);
256*4882a593Smuzhiyun }
257*4882a593Smuzhiyun 
ahci_show_host_version(struct device * dev,struct device_attribute * attr,char * buf)258*4882a593Smuzhiyun static ssize_t ahci_show_host_version(struct device *dev,
259*4882a593Smuzhiyun 				   struct device_attribute *attr, char *buf)
260*4882a593Smuzhiyun {
261*4882a593Smuzhiyun 	struct Scsi_Host *shost = class_to_shost(dev);
262*4882a593Smuzhiyun 	struct ata_port *ap = ata_shost_to_port(shost);
263*4882a593Smuzhiyun 	struct ahci_host_priv *hpriv = ap->host->private_data;
264*4882a593Smuzhiyun 
265*4882a593Smuzhiyun 	return sprintf(buf, "%x\n", hpriv->version);
266*4882a593Smuzhiyun }
267*4882a593Smuzhiyun 
ahci_show_port_cmd(struct device * dev,struct device_attribute * attr,char * buf)268*4882a593Smuzhiyun static ssize_t ahci_show_port_cmd(struct device *dev,
269*4882a593Smuzhiyun 				  struct device_attribute *attr, char *buf)
270*4882a593Smuzhiyun {
271*4882a593Smuzhiyun 	struct Scsi_Host *shost = class_to_shost(dev);
272*4882a593Smuzhiyun 	struct ata_port *ap = ata_shost_to_port(shost);
273*4882a593Smuzhiyun 	void __iomem *port_mmio = ahci_port_base(ap);
274*4882a593Smuzhiyun 	ssize_t ret;
275*4882a593Smuzhiyun 
276*4882a593Smuzhiyun 	ahci_rpm_get_port(ap);
277*4882a593Smuzhiyun 	ret = sprintf(buf, "%x\n", readl(port_mmio + PORT_CMD));
278*4882a593Smuzhiyun 	ahci_rpm_put_port(ap);
279*4882a593Smuzhiyun 
280*4882a593Smuzhiyun 	return ret;
281*4882a593Smuzhiyun }
282*4882a593Smuzhiyun 
ahci_read_em_buffer(struct device * dev,struct device_attribute * attr,char * buf)283*4882a593Smuzhiyun static ssize_t ahci_read_em_buffer(struct device *dev,
284*4882a593Smuzhiyun 				   struct device_attribute *attr, char *buf)
285*4882a593Smuzhiyun {
286*4882a593Smuzhiyun 	struct Scsi_Host *shost = class_to_shost(dev);
287*4882a593Smuzhiyun 	struct ata_port *ap = ata_shost_to_port(shost);
288*4882a593Smuzhiyun 	struct ahci_host_priv *hpriv = ap->host->private_data;
289*4882a593Smuzhiyun 	void __iomem *mmio = hpriv->mmio;
290*4882a593Smuzhiyun 	void __iomem *em_mmio = mmio + hpriv->em_loc;
291*4882a593Smuzhiyun 	u32 em_ctl, msg;
292*4882a593Smuzhiyun 	unsigned long flags;
293*4882a593Smuzhiyun 	size_t count;
294*4882a593Smuzhiyun 	int i;
295*4882a593Smuzhiyun 
296*4882a593Smuzhiyun 	ahci_rpm_get_port(ap);
297*4882a593Smuzhiyun 	spin_lock_irqsave(ap->lock, flags);
298*4882a593Smuzhiyun 
299*4882a593Smuzhiyun 	em_ctl = readl(mmio + HOST_EM_CTL);
300*4882a593Smuzhiyun 	if (!(ap->flags & ATA_FLAG_EM) || em_ctl & EM_CTL_XMT ||
301*4882a593Smuzhiyun 	    !(hpriv->em_msg_type & EM_MSG_TYPE_SGPIO)) {
302*4882a593Smuzhiyun 		spin_unlock_irqrestore(ap->lock, flags);
303*4882a593Smuzhiyun 		ahci_rpm_put_port(ap);
304*4882a593Smuzhiyun 		return -EINVAL;
305*4882a593Smuzhiyun 	}
306*4882a593Smuzhiyun 
307*4882a593Smuzhiyun 	if (!(em_ctl & EM_CTL_MR)) {
308*4882a593Smuzhiyun 		spin_unlock_irqrestore(ap->lock, flags);
309*4882a593Smuzhiyun 		ahci_rpm_put_port(ap);
310*4882a593Smuzhiyun 		return -EAGAIN;
311*4882a593Smuzhiyun 	}
312*4882a593Smuzhiyun 
313*4882a593Smuzhiyun 	if (!(em_ctl & EM_CTL_SMB))
314*4882a593Smuzhiyun 		em_mmio += hpriv->em_buf_sz;
315*4882a593Smuzhiyun 
316*4882a593Smuzhiyun 	count = hpriv->em_buf_sz;
317*4882a593Smuzhiyun 
318*4882a593Smuzhiyun 	/* the count should not be larger than PAGE_SIZE */
319*4882a593Smuzhiyun 	if (count > PAGE_SIZE) {
320*4882a593Smuzhiyun 		if (printk_ratelimit())
321*4882a593Smuzhiyun 			ata_port_warn(ap,
322*4882a593Smuzhiyun 				      "EM read buffer size too large: "
323*4882a593Smuzhiyun 				      "buffer size %u, page size %lu\n",
324*4882a593Smuzhiyun 				      hpriv->em_buf_sz, PAGE_SIZE);
325*4882a593Smuzhiyun 		count = PAGE_SIZE;
326*4882a593Smuzhiyun 	}
327*4882a593Smuzhiyun 
328*4882a593Smuzhiyun 	for (i = 0; i < count; i += 4) {
329*4882a593Smuzhiyun 		msg = readl(em_mmio + i);
330*4882a593Smuzhiyun 		buf[i] = msg & 0xff;
331*4882a593Smuzhiyun 		buf[i + 1] = (msg >> 8) & 0xff;
332*4882a593Smuzhiyun 		buf[i + 2] = (msg >> 16) & 0xff;
333*4882a593Smuzhiyun 		buf[i + 3] = (msg >> 24) & 0xff;
334*4882a593Smuzhiyun 	}
335*4882a593Smuzhiyun 
336*4882a593Smuzhiyun 	spin_unlock_irqrestore(ap->lock, flags);
337*4882a593Smuzhiyun 	ahci_rpm_put_port(ap);
338*4882a593Smuzhiyun 
339*4882a593Smuzhiyun 	return i;
340*4882a593Smuzhiyun }
341*4882a593Smuzhiyun 
ahci_store_em_buffer(struct device * dev,struct device_attribute * attr,const char * buf,size_t size)342*4882a593Smuzhiyun static ssize_t ahci_store_em_buffer(struct device *dev,
343*4882a593Smuzhiyun 				    struct device_attribute *attr,
344*4882a593Smuzhiyun 				    const char *buf, size_t size)
345*4882a593Smuzhiyun {
346*4882a593Smuzhiyun 	struct Scsi_Host *shost = class_to_shost(dev);
347*4882a593Smuzhiyun 	struct ata_port *ap = ata_shost_to_port(shost);
348*4882a593Smuzhiyun 	struct ahci_host_priv *hpriv = ap->host->private_data;
349*4882a593Smuzhiyun 	void __iomem *mmio = hpriv->mmio;
350*4882a593Smuzhiyun 	void __iomem *em_mmio = mmio + hpriv->em_loc;
351*4882a593Smuzhiyun 	const unsigned char *msg_buf = buf;
352*4882a593Smuzhiyun 	u32 em_ctl, msg;
353*4882a593Smuzhiyun 	unsigned long flags;
354*4882a593Smuzhiyun 	int i;
355*4882a593Smuzhiyun 
356*4882a593Smuzhiyun 	/* check size validity */
357*4882a593Smuzhiyun 	if (!(ap->flags & ATA_FLAG_EM) ||
358*4882a593Smuzhiyun 	    !(hpriv->em_msg_type & EM_MSG_TYPE_SGPIO) ||
359*4882a593Smuzhiyun 	    size % 4 || size > hpriv->em_buf_sz)
360*4882a593Smuzhiyun 		return -EINVAL;
361*4882a593Smuzhiyun 
362*4882a593Smuzhiyun 	ahci_rpm_get_port(ap);
363*4882a593Smuzhiyun 	spin_lock_irqsave(ap->lock, flags);
364*4882a593Smuzhiyun 
365*4882a593Smuzhiyun 	em_ctl = readl(mmio + HOST_EM_CTL);
366*4882a593Smuzhiyun 	if (em_ctl & EM_CTL_TM) {
367*4882a593Smuzhiyun 		spin_unlock_irqrestore(ap->lock, flags);
368*4882a593Smuzhiyun 		ahci_rpm_put_port(ap);
369*4882a593Smuzhiyun 		return -EBUSY;
370*4882a593Smuzhiyun 	}
371*4882a593Smuzhiyun 
372*4882a593Smuzhiyun 	for (i = 0; i < size; i += 4) {
373*4882a593Smuzhiyun 		msg = msg_buf[i] | msg_buf[i + 1] << 8 |
374*4882a593Smuzhiyun 		      msg_buf[i + 2] << 16 | msg_buf[i + 3] << 24;
375*4882a593Smuzhiyun 		writel(msg, em_mmio + i);
376*4882a593Smuzhiyun 	}
377*4882a593Smuzhiyun 
378*4882a593Smuzhiyun 	writel(em_ctl | EM_CTL_TM, mmio + HOST_EM_CTL);
379*4882a593Smuzhiyun 
380*4882a593Smuzhiyun 	spin_unlock_irqrestore(ap->lock, flags);
381*4882a593Smuzhiyun 	ahci_rpm_put_port(ap);
382*4882a593Smuzhiyun 
383*4882a593Smuzhiyun 	return size;
384*4882a593Smuzhiyun }
385*4882a593Smuzhiyun 
ahci_show_em_supported(struct device * dev,struct device_attribute * attr,char * buf)386*4882a593Smuzhiyun static ssize_t ahci_show_em_supported(struct device *dev,
387*4882a593Smuzhiyun 				      struct device_attribute *attr, char *buf)
388*4882a593Smuzhiyun {
389*4882a593Smuzhiyun 	struct Scsi_Host *shost = class_to_shost(dev);
390*4882a593Smuzhiyun 	struct ata_port *ap = ata_shost_to_port(shost);
391*4882a593Smuzhiyun 	struct ahci_host_priv *hpriv = ap->host->private_data;
392*4882a593Smuzhiyun 	void __iomem *mmio = hpriv->mmio;
393*4882a593Smuzhiyun 	u32 em_ctl;
394*4882a593Smuzhiyun 
395*4882a593Smuzhiyun 	ahci_rpm_get_port(ap);
396*4882a593Smuzhiyun 	em_ctl = readl(mmio + HOST_EM_CTL);
397*4882a593Smuzhiyun 	ahci_rpm_put_port(ap);
398*4882a593Smuzhiyun 
399*4882a593Smuzhiyun 	return sprintf(buf, "%s%s%s%s\n",
400*4882a593Smuzhiyun 		       em_ctl & EM_CTL_LED ? "led " : "",
401*4882a593Smuzhiyun 		       em_ctl & EM_CTL_SAFTE ? "saf-te " : "",
402*4882a593Smuzhiyun 		       em_ctl & EM_CTL_SES ? "ses-2 " : "",
403*4882a593Smuzhiyun 		       em_ctl & EM_CTL_SGPIO ? "sgpio " : "");
404*4882a593Smuzhiyun }
405*4882a593Smuzhiyun 
406*4882a593Smuzhiyun /**
407*4882a593Smuzhiyun  *	ahci_save_initial_config - Save and fixup initial config values
408*4882a593Smuzhiyun  *	@dev: target AHCI device
409*4882a593Smuzhiyun  *	@hpriv: host private area to store config values
410*4882a593Smuzhiyun  *
411*4882a593Smuzhiyun  *	Some registers containing configuration info might be setup by
412*4882a593Smuzhiyun  *	BIOS and might be cleared on reset.  This function saves the
413*4882a593Smuzhiyun  *	initial values of those registers into @hpriv such that they
414*4882a593Smuzhiyun  *	can be restored after controller reset.
415*4882a593Smuzhiyun  *
416*4882a593Smuzhiyun  *	If inconsistent, config values are fixed up by this function.
417*4882a593Smuzhiyun  *
418*4882a593Smuzhiyun  *	If it is not set already this function sets hpriv->start_engine to
419*4882a593Smuzhiyun  *	ahci_start_engine.
420*4882a593Smuzhiyun  *
421*4882a593Smuzhiyun  *	LOCKING:
422*4882a593Smuzhiyun  *	None.
423*4882a593Smuzhiyun  */
ahci_save_initial_config(struct device * dev,struct ahci_host_priv * hpriv)424*4882a593Smuzhiyun void ahci_save_initial_config(struct device *dev, struct ahci_host_priv *hpriv)
425*4882a593Smuzhiyun {
426*4882a593Smuzhiyun 	void __iomem *mmio = hpriv->mmio;
427*4882a593Smuzhiyun 	u32 cap, cap2, vers, port_map;
428*4882a593Smuzhiyun 	int i;
429*4882a593Smuzhiyun 
430*4882a593Smuzhiyun 	/* make sure AHCI mode is enabled before accessing CAP */
431*4882a593Smuzhiyun 	ahci_enable_ahci(mmio);
432*4882a593Smuzhiyun 
433*4882a593Smuzhiyun 	/* Values prefixed with saved_ are written back to host after
434*4882a593Smuzhiyun 	 * reset.  Values without are used for driver operation.
435*4882a593Smuzhiyun 	 */
436*4882a593Smuzhiyun 	hpriv->saved_cap = cap = readl(mmio + HOST_CAP);
437*4882a593Smuzhiyun 	hpriv->saved_port_map = port_map = readl(mmio + HOST_PORTS_IMPL);
438*4882a593Smuzhiyun 
439*4882a593Smuzhiyun 	/* CAP2 register is only defined for AHCI 1.2 and later */
440*4882a593Smuzhiyun 	vers = readl(mmio + HOST_VERSION);
441*4882a593Smuzhiyun 	if ((vers >> 16) > 1 ||
442*4882a593Smuzhiyun 	   ((vers >> 16) == 1 && (vers & 0xFFFF) >= 0x200))
443*4882a593Smuzhiyun 		hpriv->saved_cap2 = cap2 = readl(mmio + HOST_CAP2);
444*4882a593Smuzhiyun 	else
445*4882a593Smuzhiyun 		hpriv->saved_cap2 = cap2 = 0;
446*4882a593Smuzhiyun 
447*4882a593Smuzhiyun 	/* some chips have errata preventing 64bit use */
448*4882a593Smuzhiyun 	if ((cap & HOST_CAP_64) && (hpriv->flags & AHCI_HFLAG_32BIT_ONLY)) {
449*4882a593Smuzhiyun 		dev_info(dev, "controller can't do 64bit DMA, forcing 32bit\n");
450*4882a593Smuzhiyun 		cap &= ~HOST_CAP_64;
451*4882a593Smuzhiyun 	}
452*4882a593Smuzhiyun 
453*4882a593Smuzhiyun 	if ((cap & HOST_CAP_NCQ) && (hpriv->flags & AHCI_HFLAG_NO_NCQ)) {
454*4882a593Smuzhiyun 		dev_info(dev, "controller can't do NCQ, turning off CAP_NCQ\n");
455*4882a593Smuzhiyun 		cap &= ~HOST_CAP_NCQ;
456*4882a593Smuzhiyun 	}
457*4882a593Smuzhiyun 
458*4882a593Smuzhiyun 	if (!(cap & HOST_CAP_NCQ) && (hpriv->flags & AHCI_HFLAG_YES_NCQ)) {
459*4882a593Smuzhiyun 		dev_info(dev, "controller can do NCQ, turning on CAP_NCQ\n");
460*4882a593Smuzhiyun 		cap |= HOST_CAP_NCQ;
461*4882a593Smuzhiyun 	}
462*4882a593Smuzhiyun 
463*4882a593Smuzhiyun 	if ((cap & HOST_CAP_PMP) && (hpriv->flags & AHCI_HFLAG_NO_PMP)) {
464*4882a593Smuzhiyun 		dev_info(dev, "controller can't do PMP, turning off CAP_PMP\n");
465*4882a593Smuzhiyun 		cap &= ~HOST_CAP_PMP;
466*4882a593Smuzhiyun 	}
467*4882a593Smuzhiyun 
468*4882a593Smuzhiyun 	if ((cap & HOST_CAP_SNTF) && (hpriv->flags & AHCI_HFLAG_NO_SNTF)) {
469*4882a593Smuzhiyun 		dev_info(dev,
470*4882a593Smuzhiyun 			 "controller can't do SNTF, turning off CAP_SNTF\n");
471*4882a593Smuzhiyun 		cap &= ~HOST_CAP_SNTF;
472*4882a593Smuzhiyun 	}
473*4882a593Smuzhiyun 
474*4882a593Smuzhiyun 	if ((cap2 & HOST_CAP2_SDS) && (hpriv->flags & AHCI_HFLAG_NO_DEVSLP)) {
475*4882a593Smuzhiyun 		dev_info(dev,
476*4882a593Smuzhiyun 			 "controller can't do DEVSLP, turning off\n");
477*4882a593Smuzhiyun 		cap2 &= ~HOST_CAP2_SDS;
478*4882a593Smuzhiyun 		cap2 &= ~HOST_CAP2_SADM;
479*4882a593Smuzhiyun 	}
480*4882a593Smuzhiyun 
481*4882a593Smuzhiyun 	if (!(cap & HOST_CAP_FBS) && (hpriv->flags & AHCI_HFLAG_YES_FBS)) {
482*4882a593Smuzhiyun 		dev_info(dev, "controller can do FBS, turning on CAP_FBS\n");
483*4882a593Smuzhiyun 		cap |= HOST_CAP_FBS;
484*4882a593Smuzhiyun 	}
485*4882a593Smuzhiyun 
486*4882a593Smuzhiyun 	if ((cap & HOST_CAP_FBS) && (hpriv->flags & AHCI_HFLAG_NO_FBS)) {
487*4882a593Smuzhiyun 		dev_info(dev, "controller can't do FBS, turning off CAP_FBS\n");
488*4882a593Smuzhiyun 		cap &= ~HOST_CAP_FBS;
489*4882a593Smuzhiyun 	}
490*4882a593Smuzhiyun 
491*4882a593Smuzhiyun 	if (!(cap & HOST_CAP_ALPM) && (hpriv->flags & AHCI_HFLAG_YES_ALPM)) {
492*4882a593Smuzhiyun 		dev_info(dev, "controller can do ALPM, turning on CAP_ALPM\n");
493*4882a593Smuzhiyun 		cap |= HOST_CAP_ALPM;
494*4882a593Smuzhiyun 	}
495*4882a593Smuzhiyun 
496*4882a593Smuzhiyun 	if ((cap & HOST_CAP_SXS) && (hpriv->flags & AHCI_HFLAG_NO_SXS)) {
497*4882a593Smuzhiyun 		dev_info(dev, "controller does not support SXS, disabling CAP_SXS\n");
498*4882a593Smuzhiyun 		cap &= ~HOST_CAP_SXS;
499*4882a593Smuzhiyun 	}
500*4882a593Smuzhiyun 
501*4882a593Smuzhiyun 	if (hpriv->force_port_map && port_map != hpriv->force_port_map) {
502*4882a593Smuzhiyun 		dev_info(dev, "forcing port_map 0x%x -> 0x%x\n",
503*4882a593Smuzhiyun 			 port_map, hpriv->force_port_map);
504*4882a593Smuzhiyun 		port_map = hpriv->force_port_map;
505*4882a593Smuzhiyun 		hpriv->saved_port_map = port_map;
506*4882a593Smuzhiyun 	}
507*4882a593Smuzhiyun 
508*4882a593Smuzhiyun 	if (hpriv->mask_port_map) {
509*4882a593Smuzhiyun 		dev_warn(dev, "masking port_map 0x%x -> 0x%x\n",
510*4882a593Smuzhiyun 			port_map,
511*4882a593Smuzhiyun 			port_map & hpriv->mask_port_map);
512*4882a593Smuzhiyun 		port_map &= hpriv->mask_port_map;
513*4882a593Smuzhiyun 	}
514*4882a593Smuzhiyun 
515*4882a593Smuzhiyun 	/* cross check port_map and cap.n_ports */
516*4882a593Smuzhiyun 	if (port_map) {
517*4882a593Smuzhiyun 		int map_ports = 0;
518*4882a593Smuzhiyun 
519*4882a593Smuzhiyun 		for (i = 0; i < AHCI_MAX_PORTS; i++)
520*4882a593Smuzhiyun 			if (port_map & (1 << i))
521*4882a593Smuzhiyun 				map_ports++;
522*4882a593Smuzhiyun 
523*4882a593Smuzhiyun 		/* If PI has more ports than n_ports, whine, clear
524*4882a593Smuzhiyun 		 * port_map and let it be generated from n_ports.
525*4882a593Smuzhiyun 		 */
526*4882a593Smuzhiyun 		if (map_ports > ahci_nr_ports(cap)) {
527*4882a593Smuzhiyun 			dev_warn(dev,
528*4882a593Smuzhiyun 				 "implemented port map (0x%x) contains more ports than nr_ports (%u), using nr_ports\n",
529*4882a593Smuzhiyun 				 port_map, ahci_nr_ports(cap));
530*4882a593Smuzhiyun 			port_map = 0;
531*4882a593Smuzhiyun 		}
532*4882a593Smuzhiyun 	}
533*4882a593Smuzhiyun 
534*4882a593Smuzhiyun 	/* fabricate port_map from cap.nr_ports for < AHCI 1.3 */
535*4882a593Smuzhiyun 	if (!port_map && vers < 0x10300) {
536*4882a593Smuzhiyun 		port_map = (1 << ahci_nr_ports(cap)) - 1;
537*4882a593Smuzhiyun 		dev_warn(dev, "forcing PORTS_IMPL to 0x%x\n", port_map);
538*4882a593Smuzhiyun 
539*4882a593Smuzhiyun 		/* write the fixed up value to the PI register */
540*4882a593Smuzhiyun 		hpriv->saved_port_map = port_map;
541*4882a593Smuzhiyun 	}
542*4882a593Smuzhiyun 
543*4882a593Smuzhiyun 	/* record values to use during operation */
544*4882a593Smuzhiyun 	hpriv->cap = cap;
545*4882a593Smuzhiyun 	hpriv->cap2 = cap2;
546*4882a593Smuzhiyun 	hpriv->version = readl(mmio + HOST_VERSION);
547*4882a593Smuzhiyun 	hpriv->port_map = port_map;
548*4882a593Smuzhiyun 
549*4882a593Smuzhiyun 	if (!hpriv->start_engine)
550*4882a593Smuzhiyun 		hpriv->start_engine = ahci_start_engine;
551*4882a593Smuzhiyun 
552*4882a593Smuzhiyun 	if (!hpriv->stop_engine)
553*4882a593Smuzhiyun 		hpriv->stop_engine = ahci_stop_engine;
554*4882a593Smuzhiyun 
555*4882a593Smuzhiyun 	if (!hpriv->irq_handler)
556*4882a593Smuzhiyun 		hpriv->irq_handler = ahci_single_level_irq_intr;
557*4882a593Smuzhiyun }
558*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(ahci_save_initial_config);
559*4882a593Smuzhiyun 
560*4882a593Smuzhiyun /**
561*4882a593Smuzhiyun  *	ahci_restore_initial_config - Restore initial config
562*4882a593Smuzhiyun  *	@host: target ATA host
563*4882a593Smuzhiyun  *
564*4882a593Smuzhiyun  *	Restore initial config stored by ahci_save_initial_config().
565*4882a593Smuzhiyun  *
566*4882a593Smuzhiyun  *	LOCKING:
567*4882a593Smuzhiyun  *	None.
568*4882a593Smuzhiyun  */
ahci_restore_initial_config(struct ata_host * host)569*4882a593Smuzhiyun static void ahci_restore_initial_config(struct ata_host *host)
570*4882a593Smuzhiyun {
571*4882a593Smuzhiyun 	struct ahci_host_priv *hpriv = host->private_data;
572*4882a593Smuzhiyun 	void __iomem *mmio = hpriv->mmio;
573*4882a593Smuzhiyun 
574*4882a593Smuzhiyun 	writel(hpriv->saved_cap, mmio + HOST_CAP);
575*4882a593Smuzhiyun 	if (hpriv->saved_cap2)
576*4882a593Smuzhiyun 		writel(hpriv->saved_cap2, mmio + HOST_CAP2);
577*4882a593Smuzhiyun 	writel(hpriv->saved_port_map, mmio + HOST_PORTS_IMPL);
578*4882a593Smuzhiyun 	(void) readl(mmio + HOST_PORTS_IMPL);	/* flush */
579*4882a593Smuzhiyun }
580*4882a593Smuzhiyun 
ahci_scr_offset(struct ata_port * ap,unsigned int sc_reg)581*4882a593Smuzhiyun static unsigned ahci_scr_offset(struct ata_port *ap, unsigned int sc_reg)
582*4882a593Smuzhiyun {
583*4882a593Smuzhiyun 	static const int offset[] = {
584*4882a593Smuzhiyun 		[SCR_STATUS]		= PORT_SCR_STAT,
585*4882a593Smuzhiyun 		[SCR_CONTROL]		= PORT_SCR_CTL,
586*4882a593Smuzhiyun 		[SCR_ERROR]		= PORT_SCR_ERR,
587*4882a593Smuzhiyun 		[SCR_ACTIVE]		= PORT_SCR_ACT,
588*4882a593Smuzhiyun 		[SCR_NOTIFICATION]	= PORT_SCR_NTF,
589*4882a593Smuzhiyun 	};
590*4882a593Smuzhiyun 	struct ahci_host_priv *hpriv = ap->host->private_data;
591*4882a593Smuzhiyun 
592*4882a593Smuzhiyun 	if (sc_reg < ARRAY_SIZE(offset) &&
593*4882a593Smuzhiyun 	    (sc_reg != SCR_NOTIFICATION || (hpriv->cap & HOST_CAP_SNTF)))
594*4882a593Smuzhiyun 		return offset[sc_reg];
595*4882a593Smuzhiyun 	return 0;
596*4882a593Smuzhiyun }
597*4882a593Smuzhiyun 
ahci_scr_read(struct ata_link * link,unsigned int sc_reg,u32 * val)598*4882a593Smuzhiyun static int ahci_scr_read(struct ata_link *link, unsigned int sc_reg, u32 *val)
599*4882a593Smuzhiyun {
600*4882a593Smuzhiyun 	void __iomem *port_mmio = ahci_port_base(link->ap);
601*4882a593Smuzhiyun 	int offset = ahci_scr_offset(link->ap, sc_reg);
602*4882a593Smuzhiyun 
603*4882a593Smuzhiyun 	if (offset) {
604*4882a593Smuzhiyun 		*val = readl(port_mmio + offset);
605*4882a593Smuzhiyun 		return 0;
606*4882a593Smuzhiyun 	}
607*4882a593Smuzhiyun 	return -EINVAL;
608*4882a593Smuzhiyun }
609*4882a593Smuzhiyun 
ahci_scr_write(struct ata_link * link,unsigned int sc_reg,u32 val)610*4882a593Smuzhiyun static int ahci_scr_write(struct ata_link *link, unsigned int sc_reg, u32 val)
611*4882a593Smuzhiyun {
612*4882a593Smuzhiyun 	void __iomem *port_mmio = ahci_port_base(link->ap);
613*4882a593Smuzhiyun 	int offset = ahci_scr_offset(link->ap, sc_reg);
614*4882a593Smuzhiyun 
615*4882a593Smuzhiyun 	if (offset) {
616*4882a593Smuzhiyun 		writel(val, port_mmio + offset);
617*4882a593Smuzhiyun 		return 0;
618*4882a593Smuzhiyun 	}
619*4882a593Smuzhiyun 	return -EINVAL;
620*4882a593Smuzhiyun }
621*4882a593Smuzhiyun 
ahci_start_engine(struct ata_port * ap)622*4882a593Smuzhiyun void ahci_start_engine(struct ata_port *ap)
623*4882a593Smuzhiyun {
624*4882a593Smuzhiyun 	void __iomem *port_mmio = ahci_port_base(ap);
625*4882a593Smuzhiyun 	u32 tmp;
626*4882a593Smuzhiyun 
627*4882a593Smuzhiyun 	/* start DMA */
628*4882a593Smuzhiyun 	tmp = readl(port_mmio + PORT_CMD);
629*4882a593Smuzhiyun 	tmp |= PORT_CMD_START;
630*4882a593Smuzhiyun 	writel(tmp, port_mmio + PORT_CMD);
631*4882a593Smuzhiyun 	readl(port_mmio + PORT_CMD); /* flush */
632*4882a593Smuzhiyun }
633*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(ahci_start_engine);
634*4882a593Smuzhiyun 
ahci_stop_engine(struct ata_port * ap)635*4882a593Smuzhiyun int ahci_stop_engine(struct ata_port *ap)
636*4882a593Smuzhiyun {
637*4882a593Smuzhiyun 	void __iomem *port_mmio = ahci_port_base(ap);
638*4882a593Smuzhiyun 	struct ahci_host_priv *hpriv = ap->host->private_data;
639*4882a593Smuzhiyun 	u32 tmp;
640*4882a593Smuzhiyun 
641*4882a593Smuzhiyun 	/*
642*4882a593Smuzhiyun 	 * On some controllers, stopping a port's DMA engine while the port
643*4882a593Smuzhiyun 	 * is in ALPM state (partial or slumber) results in failures on
644*4882a593Smuzhiyun 	 * subsequent DMA engine starts.  For those controllers, put the
645*4882a593Smuzhiyun 	 * port back in active state before stopping its DMA engine.
646*4882a593Smuzhiyun 	 */
647*4882a593Smuzhiyun 	if ((hpriv->flags & AHCI_HFLAG_WAKE_BEFORE_STOP) &&
648*4882a593Smuzhiyun 	    (ap->link.lpm_policy > ATA_LPM_MAX_POWER) &&
649*4882a593Smuzhiyun 	    ahci_set_lpm(&ap->link, ATA_LPM_MAX_POWER, ATA_LPM_WAKE_ONLY)) {
650*4882a593Smuzhiyun 		dev_err(ap->host->dev, "Failed to wake up port before engine stop\n");
651*4882a593Smuzhiyun 		return -EIO;
652*4882a593Smuzhiyun 	}
653*4882a593Smuzhiyun 
654*4882a593Smuzhiyun 	tmp = readl(port_mmio + PORT_CMD);
655*4882a593Smuzhiyun 
656*4882a593Smuzhiyun 	/* check if the HBA is idle */
657*4882a593Smuzhiyun 	if ((tmp & (PORT_CMD_START | PORT_CMD_LIST_ON)) == 0)
658*4882a593Smuzhiyun 		return 0;
659*4882a593Smuzhiyun 
660*4882a593Smuzhiyun 	/*
661*4882a593Smuzhiyun 	 * Don't try to issue commands but return with ENODEV if the
662*4882a593Smuzhiyun 	 * AHCI controller not available anymore (e.g. due to PCIe hot
663*4882a593Smuzhiyun 	 * unplugging). Otherwise a 500ms delay for each port is added.
664*4882a593Smuzhiyun 	 */
665*4882a593Smuzhiyun 	if (tmp == 0xffffffff) {
666*4882a593Smuzhiyun 		dev_err(ap->host->dev, "AHCI controller unavailable!\n");
667*4882a593Smuzhiyun 		return -ENODEV;
668*4882a593Smuzhiyun 	}
669*4882a593Smuzhiyun 
670*4882a593Smuzhiyun 	/* setting HBA to idle */
671*4882a593Smuzhiyun 	tmp &= ~PORT_CMD_START;
672*4882a593Smuzhiyun 	writel(tmp, port_mmio + PORT_CMD);
673*4882a593Smuzhiyun 
674*4882a593Smuzhiyun 	/* wait for engine to stop. This could be as long as 500 msec */
675*4882a593Smuzhiyun 	tmp = ata_wait_register(ap, port_mmio + PORT_CMD,
676*4882a593Smuzhiyun 				PORT_CMD_LIST_ON, PORT_CMD_LIST_ON, 1, 500);
677*4882a593Smuzhiyun 	if (tmp & PORT_CMD_LIST_ON)
678*4882a593Smuzhiyun 		return -EIO;
679*4882a593Smuzhiyun 
680*4882a593Smuzhiyun 	return 0;
681*4882a593Smuzhiyun }
682*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(ahci_stop_engine);
683*4882a593Smuzhiyun 
ahci_start_fis_rx(struct ata_port * ap)684*4882a593Smuzhiyun void ahci_start_fis_rx(struct ata_port *ap)
685*4882a593Smuzhiyun {
686*4882a593Smuzhiyun 	void __iomem *port_mmio = ahci_port_base(ap);
687*4882a593Smuzhiyun 	struct ahci_host_priv *hpriv = ap->host->private_data;
688*4882a593Smuzhiyun 	struct ahci_port_priv *pp = ap->private_data;
689*4882a593Smuzhiyun 	u32 tmp;
690*4882a593Smuzhiyun 
691*4882a593Smuzhiyun 	/* set FIS registers */
692*4882a593Smuzhiyun 	if (hpriv->cap & HOST_CAP_64)
693*4882a593Smuzhiyun 		writel((pp->cmd_slot_dma >> 16) >> 16,
694*4882a593Smuzhiyun 		       port_mmio + PORT_LST_ADDR_HI);
695*4882a593Smuzhiyun 	writel(pp->cmd_slot_dma & 0xffffffff, port_mmio + PORT_LST_ADDR);
696*4882a593Smuzhiyun 
697*4882a593Smuzhiyun 	if (hpriv->cap & HOST_CAP_64)
698*4882a593Smuzhiyun 		writel((pp->rx_fis_dma >> 16) >> 16,
699*4882a593Smuzhiyun 		       port_mmio + PORT_FIS_ADDR_HI);
700*4882a593Smuzhiyun 	writel(pp->rx_fis_dma & 0xffffffff, port_mmio + PORT_FIS_ADDR);
701*4882a593Smuzhiyun 
702*4882a593Smuzhiyun 	/* enable FIS reception */
703*4882a593Smuzhiyun 	tmp = readl(port_mmio + PORT_CMD);
704*4882a593Smuzhiyun 	tmp |= PORT_CMD_FIS_RX;
705*4882a593Smuzhiyun 	writel(tmp, port_mmio + PORT_CMD);
706*4882a593Smuzhiyun 
707*4882a593Smuzhiyun 	/* flush */
708*4882a593Smuzhiyun 	readl(port_mmio + PORT_CMD);
709*4882a593Smuzhiyun }
710*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(ahci_start_fis_rx);
711*4882a593Smuzhiyun 
ahci_stop_fis_rx(struct ata_port * ap)712*4882a593Smuzhiyun static int ahci_stop_fis_rx(struct ata_port *ap)
713*4882a593Smuzhiyun {
714*4882a593Smuzhiyun 	void __iomem *port_mmio = ahci_port_base(ap);
715*4882a593Smuzhiyun 	u32 tmp;
716*4882a593Smuzhiyun 
717*4882a593Smuzhiyun 	/* disable FIS reception */
718*4882a593Smuzhiyun 	tmp = readl(port_mmio + PORT_CMD);
719*4882a593Smuzhiyun 	tmp &= ~PORT_CMD_FIS_RX;
720*4882a593Smuzhiyun 	writel(tmp, port_mmio + PORT_CMD);
721*4882a593Smuzhiyun 
722*4882a593Smuzhiyun 	/* wait for completion, spec says 500ms, give it 1000 */
723*4882a593Smuzhiyun 	tmp = ata_wait_register(ap, port_mmio + PORT_CMD, PORT_CMD_FIS_ON,
724*4882a593Smuzhiyun 				PORT_CMD_FIS_ON, 10, 1000);
725*4882a593Smuzhiyun 	if (tmp & PORT_CMD_FIS_ON)
726*4882a593Smuzhiyun 		return -EBUSY;
727*4882a593Smuzhiyun 
728*4882a593Smuzhiyun 	return 0;
729*4882a593Smuzhiyun }
730*4882a593Smuzhiyun 
ahci_power_up(struct ata_port * ap)731*4882a593Smuzhiyun static void ahci_power_up(struct ata_port *ap)
732*4882a593Smuzhiyun {
733*4882a593Smuzhiyun 	struct ahci_host_priv *hpriv = ap->host->private_data;
734*4882a593Smuzhiyun 	void __iomem *port_mmio = ahci_port_base(ap);
735*4882a593Smuzhiyun 	u32 cmd;
736*4882a593Smuzhiyun 
737*4882a593Smuzhiyun 	cmd = readl(port_mmio + PORT_CMD) & ~PORT_CMD_ICC_MASK;
738*4882a593Smuzhiyun 
739*4882a593Smuzhiyun 	/* spin up device */
740*4882a593Smuzhiyun 	if (hpriv->cap & HOST_CAP_SSS) {
741*4882a593Smuzhiyun 		cmd |= PORT_CMD_SPIN_UP;
742*4882a593Smuzhiyun 		writel(cmd, port_mmio + PORT_CMD);
743*4882a593Smuzhiyun 	}
744*4882a593Smuzhiyun 
745*4882a593Smuzhiyun 	/* wake up link */
746*4882a593Smuzhiyun 	writel(cmd | PORT_CMD_ICC_ACTIVE, port_mmio + PORT_CMD);
747*4882a593Smuzhiyun }
748*4882a593Smuzhiyun 
ahci_set_lpm(struct ata_link * link,enum ata_lpm_policy policy,unsigned int hints)749*4882a593Smuzhiyun static int ahci_set_lpm(struct ata_link *link, enum ata_lpm_policy policy,
750*4882a593Smuzhiyun 			unsigned int hints)
751*4882a593Smuzhiyun {
752*4882a593Smuzhiyun 	struct ata_port *ap = link->ap;
753*4882a593Smuzhiyun 	struct ahci_host_priv *hpriv = ap->host->private_data;
754*4882a593Smuzhiyun 	struct ahci_port_priv *pp = ap->private_data;
755*4882a593Smuzhiyun 	void __iomem *port_mmio = ahci_port_base(ap);
756*4882a593Smuzhiyun 
757*4882a593Smuzhiyun 	if (policy != ATA_LPM_MAX_POWER) {
758*4882a593Smuzhiyun 		/* wakeup flag only applies to the max power policy */
759*4882a593Smuzhiyun 		hints &= ~ATA_LPM_WAKE_ONLY;
760*4882a593Smuzhiyun 
761*4882a593Smuzhiyun 		/*
762*4882a593Smuzhiyun 		 * Disable interrupts on Phy Ready. This keeps us from
763*4882a593Smuzhiyun 		 * getting woken up due to spurious phy ready
764*4882a593Smuzhiyun 		 * interrupts.
765*4882a593Smuzhiyun 		 */
766*4882a593Smuzhiyun 		pp->intr_mask &= ~PORT_IRQ_PHYRDY;
767*4882a593Smuzhiyun 		writel(pp->intr_mask, port_mmio + PORT_IRQ_MASK);
768*4882a593Smuzhiyun 
769*4882a593Smuzhiyun 		sata_link_scr_lpm(link, policy, false);
770*4882a593Smuzhiyun 	}
771*4882a593Smuzhiyun 
772*4882a593Smuzhiyun 	if (hpriv->cap & HOST_CAP_ALPM) {
773*4882a593Smuzhiyun 		u32 cmd = readl(port_mmio + PORT_CMD);
774*4882a593Smuzhiyun 
775*4882a593Smuzhiyun 		if (policy == ATA_LPM_MAX_POWER || !(hints & ATA_LPM_HIPM)) {
776*4882a593Smuzhiyun 			if (!(hints & ATA_LPM_WAKE_ONLY))
777*4882a593Smuzhiyun 				cmd &= ~(PORT_CMD_ASP | PORT_CMD_ALPE);
778*4882a593Smuzhiyun 			cmd |= PORT_CMD_ICC_ACTIVE;
779*4882a593Smuzhiyun 
780*4882a593Smuzhiyun 			writel(cmd, port_mmio + PORT_CMD);
781*4882a593Smuzhiyun 			readl(port_mmio + PORT_CMD);
782*4882a593Smuzhiyun 
783*4882a593Smuzhiyun 			/* wait 10ms to be sure we've come out of LPM state */
784*4882a593Smuzhiyun 			ata_msleep(ap, 10);
785*4882a593Smuzhiyun 
786*4882a593Smuzhiyun 			if (hints & ATA_LPM_WAKE_ONLY)
787*4882a593Smuzhiyun 				return 0;
788*4882a593Smuzhiyun 		} else {
789*4882a593Smuzhiyun 			cmd |= PORT_CMD_ALPE;
790*4882a593Smuzhiyun 			if (policy == ATA_LPM_MIN_POWER)
791*4882a593Smuzhiyun 				cmd |= PORT_CMD_ASP;
792*4882a593Smuzhiyun 			else if (policy == ATA_LPM_MIN_POWER_WITH_PARTIAL)
793*4882a593Smuzhiyun 				cmd &= ~PORT_CMD_ASP;
794*4882a593Smuzhiyun 
795*4882a593Smuzhiyun 			/* write out new cmd value */
796*4882a593Smuzhiyun 			writel(cmd, port_mmio + PORT_CMD);
797*4882a593Smuzhiyun 		}
798*4882a593Smuzhiyun 	}
799*4882a593Smuzhiyun 
800*4882a593Smuzhiyun 	/* set aggressive device sleep */
801*4882a593Smuzhiyun 	if ((hpriv->cap2 & HOST_CAP2_SDS) &&
802*4882a593Smuzhiyun 	    (hpriv->cap2 & HOST_CAP2_SADM) &&
803*4882a593Smuzhiyun 	    (link->device->flags & ATA_DFLAG_DEVSLP)) {
804*4882a593Smuzhiyun 		if (policy == ATA_LPM_MIN_POWER ||
805*4882a593Smuzhiyun 		    policy == ATA_LPM_MIN_POWER_WITH_PARTIAL)
806*4882a593Smuzhiyun 			ahci_set_aggressive_devslp(ap, true);
807*4882a593Smuzhiyun 		else
808*4882a593Smuzhiyun 			ahci_set_aggressive_devslp(ap, false);
809*4882a593Smuzhiyun 	}
810*4882a593Smuzhiyun 
811*4882a593Smuzhiyun 	if (policy == ATA_LPM_MAX_POWER) {
812*4882a593Smuzhiyun 		sata_link_scr_lpm(link, policy, false);
813*4882a593Smuzhiyun 
814*4882a593Smuzhiyun 		/* turn PHYRDY IRQ back on */
815*4882a593Smuzhiyun 		pp->intr_mask |= PORT_IRQ_PHYRDY;
816*4882a593Smuzhiyun 		writel(pp->intr_mask, port_mmio + PORT_IRQ_MASK);
817*4882a593Smuzhiyun 	}
818*4882a593Smuzhiyun 
819*4882a593Smuzhiyun 	return 0;
820*4882a593Smuzhiyun }
821*4882a593Smuzhiyun 
822*4882a593Smuzhiyun #ifdef CONFIG_PM
ahci_power_down(struct ata_port * ap)823*4882a593Smuzhiyun static void ahci_power_down(struct ata_port *ap)
824*4882a593Smuzhiyun {
825*4882a593Smuzhiyun 	struct ahci_host_priv *hpriv = ap->host->private_data;
826*4882a593Smuzhiyun 	void __iomem *port_mmio = ahci_port_base(ap);
827*4882a593Smuzhiyun 	u32 cmd, scontrol;
828*4882a593Smuzhiyun 
829*4882a593Smuzhiyun 	if (!(hpriv->cap & HOST_CAP_SSS))
830*4882a593Smuzhiyun 		return;
831*4882a593Smuzhiyun 
832*4882a593Smuzhiyun 	/* put device into listen mode, first set PxSCTL.DET to 0 */
833*4882a593Smuzhiyun 	scontrol = readl(port_mmio + PORT_SCR_CTL);
834*4882a593Smuzhiyun 	scontrol &= ~0xf;
835*4882a593Smuzhiyun 	writel(scontrol, port_mmio + PORT_SCR_CTL);
836*4882a593Smuzhiyun 
837*4882a593Smuzhiyun 	/* then set PxCMD.SUD to 0 */
838*4882a593Smuzhiyun 	cmd = readl(port_mmio + PORT_CMD) & ~PORT_CMD_ICC_MASK;
839*4882a593Smuzhiyun 	cmd &= ~PORT_CMD_SPIN_UP;
840*4882a593Smuzhiyun 	writel(cmd, port_mmio + PORT_CMD);
841*4882a593Smuzhiyun }
842*4882a593Smuzhiyun #endif
843*4882a593Smuzhiyun 
ahci_start_port(struct ata_port * ap)844*4882a593Smuzhiyun static void ahci_start_port(struct ata_port *ap)
845*4882a593Smuzhiyun {
846*4882a593Smuzhiyun 	struct ahci_host_priv *hpriv = ap->host->private_data;
847*4882a593Smuzhiyun 	struct ahci_port_priv *pp = ap->private_data;
848*4882a593Smuzhiyun 	struct ata_link *link;
849*4882a593Smuzhiyun 	struct ahci_em_priv *emp;
850*4882a593Smuzhiyun 	ssize_t rc;
851*4882a593Smuzhiyun 	int i;
852*4882a593Smuzhiyun 
853*4882a593Smuzhiyun 	/* enable FIS reception */
854*4882a593Smuzhiyun 	ahci_start_fis_rx(ap);
855*4882a593Smuzhiyun 
856*4882a593Smuzhiyun 	/* enable DMA */
857*4882a593Smuzhiyun 	if (!(hpriv->flags & AHCI_HFLAG_DELAY_ENGINE))
858*4882a593Smuzhiyun 		hpriv->start_engine(ap);
859*4882a593Smuzhiyun 
860*4882a593Smuzhiyun 	/* turn on LEDs */
861*4882a593Smuzhiyun 	if (ap->flags & ATA_FLAG_EM) {
862*4882a593Smuzhiyun 		ata_for_each_link(link, ap, EDGE) {
863*4882a593Smuzhiyun 			emp = &pp->em_priv[link->pmp];
864*4882a593Smuzhiyun 
865*4882a593Smuzhiyun 			/* EM Transmit bit maybe busy during init */
866*4882a593Smuzhiyun 			for (i = 0; i < EM_MAX_RETRY; i++) {
867*4882a593Smuzhiyun 				rc = ap->ops->transmit_led_message(ap,
868*4882a593Smuzhiyun 							       emp->led_state,
869*4882a593Smuzhiyun 							       4);
870*4882a593Smuzhiyun 				/*
871*4882a593Smuzhiyun 				 * If busy, give a breather but do not
872*4882a593Smuzhiyun 				 * release EH ownership by using msleep()
873*4882a593Smuzhiyun 				 * instead of ata_msleep().  EM Transmit
874*4882a593Smuzhiyun 				 * bit is busy for the whole host and
875*4882a593Smuzhiyun 				 * releasing ownership will cause other
876*4882a593Smuzhiyun 				 * ports to fail the same way.
877*4882a593Smuzhiyun 				 */
878*4882a593Smuzhiyun 				if (rc == -EBUSY)
879*4882a593Smuzhiyun 					msleep(1);
880*4882a593Smuzhiyun 				else
881*4882a593Smuzhiyun 					break;
882*4882a593Smuzhiyun 			}
883*4882a593Smuzhiyun 		}
884*4882a593Smuzhiyun 	}
885*4882a593Smuzhiyun 
886*4882a593Smuzhiyun 	if (ap->flags & ATA_FLAG_SW_ACTIVITY)
887*4882a593Smuzhiyun 		ata_for_each_link(link, ap, EDGE)
888*4882a593Smuzhiyun 			ahci_init_sw_activity(link);
889*4882a593Smuzhiyun 
890*4882a593Smuzhiyun }
891*4882a593Smuzhiyun 
ahci_deinit_port(struct ata_port * ap,const char ** emsg)892*4882a593Smuzhiyun static int ahci_deinit_port(struct ata_port *ap, const char **emsg)
893*4882a593Smuzhiyun {
894*4882a593Smuzhiyun 	int rc;
895*4882a593Smuzhiyun 	struct ahci_host_priv *hpriv = ap->host->private_data;
896*4882a593Smuzhiyun 
897*4882a593Smuzhiyun 	/* disable DMA */
898*4882a593Smuzhiyun 	rc = hpriv->stop_engine(ap);
899*4882a593Smuzhiyun 	if (rc) {
900*4882a593Smuzhiyun 		*emsg = "failed to stop engine";
901*4882a593Smuzhiyun 		return rc;
902*4882a593Smuzhiyun 	}
903*4882a593Smuzhiyun 
904*4882a593Smuzhiyun 	/* disable FIS reception */
905*4882a593Smuzhiyun 	rc = ahci_stop_fis_rx(ap);
906*4882a593Smuzhiyun 	if (rc) {
907*4882a593Smuzhiyun 		*emsg = "failed stop FIS RX";
908*4882a593Smuzhiyun 		return rc;
909*4882a593Smuzhiyun 	}
910*4882a593Smuzhiyun 
911*4882a593Smuzhiyun 	return 0;
912*4882a593Smuzhiyun }
913*4882a593Smuzhiyun 
ahci_reset_controller(struct ata_host * host)914*4882a593Smuzhiyun int ahci_reset_controller(struct ata_host *host)
915*4882a593Smuzhiyun {
916*4882a593Smuzhiyun 	struct ahci_host_priv *hpriv = host->private_data;
917*4882a593Smuzhiyun 	void __iomem *mmio = hpriv->mmio;
918*4882a593Smuzhiyun 	u32 tmp;
919*4882a593Smuzhiyun 
920*4882a593Smuzhiyun 	/* we must be in AHCI mode, before using anything
921*4882a593Smuzhiyun 	 * AHCI-specific, such as HOST_RESET.
922*4882a593Smuzhiyun 	 */
923*4882a593Smuzhiyun 	ahci_enable_ahci(mmio);
924*4882a593Smuzhiyun 
925*4882a593Smuzhiyun 	/* global controller reset */
926*4882a593Smuzhiyun 	if (!ahci_skip_host_reset) {
927*4882a593Smuzhiyun 		tmp = readl(mmio + HOST_CTL);
928*4882a593Smuzhiyun 		if ((tmp & HOST_RESET) == 0) {
929*4882a593Smuzhiyun 			writel(tmp | HOST_RESET, mmio + HOST_CTL);
930*4882a593Smuzhiyun 			readl(mmio + HOST_CTL); /* flush */
931*4882a593Smuzhiyun 		}
932*4882a593Smuzhiyun 
933*4882a593Smuzhiyun 		/*
934*4882a593Smuzhiyun 		 * to perform host reset, OS should set HOST_RESET
935*4882a593Smuzhiyun 		 * and poll until this bit is read to be "0".
936*4882a593Smuzhiyun 		 * reset must complete within 1 second, or
937*4882a593Smuzhiyun 		 * the hardware should be considered fried.
938*4882a593Smuzhiyun 		 */
939*4882a593Smuzhiyun 		tmp = ata_wait_register(NULL, mmio + HOST_CTL, HOST_RESET,
940*4882a593Smuzhiyun 					HOST_RESET, 10, 1000);
941*4882a593Smuzhiyun 
942*4882a593Smuzhiyun 		if (tmp & HOST_RESET) {
943*4882a593Smuzhiyun 			dev_err(host->dev, "controller reset failed (0x%x)\n",
944*4882a593Smuzhiyun 				tmp);
945*4882a593Smuzhiyun 			return -EIO;
946*4882a593Smuzhiyun 		}
947*4882a593Smuzhiyun 
948*4882a593Smuzhiyun 		/* turn on AHCI mode */
949*4882a593Smuzhiyun 		ahci_enable_ahci(mmio);
950*4882a593Smuzhiyun 
951*4882a593Smuzhiyun 		/* Some registers might be cleared on reset.  Restore
952*4882a593Smuzhiyun 		 * initial values.
953*4882a593Smuzhiyun 		 */
954*4882a593Smuzhiyun 		if (!(hpriv->flags & AHCI_HFLAG_NO_WRITE_TO_RO))
955*4882a593Smuzhiyun 			ahci_restore_initial_config(host);
956*4882a593Smuzhiyun 	} else
957*4882a593Smuzhiyun 		dev_info(host->dev, "skipping global host reset\n");
958*4882a593Smuzhiyun 
959*4882a593Smuzhiyun 	return 0;
960*4882a593Smuzhiyun }
961*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(ahci_reset_controller);
962*4882a593Smuzhiyun 
ahci_sw_activity(struct ata_link * link)963*4882a593Smuzhiyun static void ahci_sw_activity(struct ata_link *link)
964*4882a593Smuzhiyun {
965*4882a593Smuzhiyun 	struct ata_port *ap = link->ap;
966*4882a593Smuzhiyun 	struct ahci_port_priv *pp = ap->private_data;
967*4882a593Smuzhiyun 	struct ahci_em_priv *emp = &pp->em_priv[link->pmp];
968*4882a593Smuzhiyun 
969*4882a593Smuzhiyun 	if (!(link->flags & ATA_LFLAG_SW_ACTIVITY))
970*4882a593Smuzhiyun 		return;
971*4882a593Smuzhiyun 
972*4882a593Smuzhiyun 	emp->activity++;
973*4882a593Smuzhiyun 	if (!timer_pending(&emp->timer))
974*4882a593Smuzhiyun 		mod_timer(&emp->timer, jiffies + msecs_to_jiffies(10));
975*4882a593Smuzhiyun }
976*4882a593Smuzhiyun 
ahci_sw_activity_blink(struct timer_list * t)977*4882a593Smuzhiyun static void ahci_sw_activity_blink(struct timer_list *t)
978*4882a593Smuzhiyun {
979*4882a593Smuzhiyun 	struct ahci_em_priv *emp = from_timer(emp, t, timer);
980*4882a593Smuzhiyun 	struct ata_link *link = emp->link;
981*4882a593Smuzhiyun 	struct ata_port *ap = link->ap;
982*4882a593Smuzhiyun 
983*4882a593Smuzhiyun 	unsigned long led_message = emp->led_state;
984*4882a593Smuzhiyun 	u32 activity_led_state;
985*4882a593Smuzhiyun 	unsigned long flags;
986*4882a593Smuzhiyun 
987*4882a593Smuzhiyun 	led_message &= EM_MSG_LED_VALUE;
988*4882a593Smuzhiyun 	led_message |= ap->port_no | (link->pmp << 8);
989*4882a593Smuzhiyun 
990*4882a593Smuzhiyun 	/* check to see if we've had activity.  If so,
991*4882a593Smuzhiyun 	 * toggle state of LED and reset timer.  If not,
992*4882a593Smuzhiyun 	 * turn LED to desired idle state.
993*4882a593Smuzhiyun 	 */
994*4882a593Smuzhiyun 	spin_lock_irqsave(ap->lock, flags);
995*4882a593Smuzhiyun 	if (emp->saved_activity != emp->activity) {
996*4882a593Smuzhiyun 		emp->saved_activity = emp->activity;
997*4882a593Smuzhiyun 		/* get the current LED state */
998*4882a593Smuzhiyun 		activity_led_state = led_message & EM_MSG_LED_VALUE_ON;
999*4882a593Smuzhiyun 
1000*4882a593Smuzhiyun 		if (activity_led_state)
1001*4882a593Smuzhiyun 			activity_led_state = 0;
1002*4882a593Smuzhiyun 		else
1003*4882a593Smuzhiyun 			activity_led_state = 1;
1004*4882a593Smuzhiyun 
1005*4882a593Smuzhiyun 		/* clear old state */
1006*4882a593Smuzhiyun 		led_message &= ~EM_MSG_LED_VALUE_ACTIVITY;
1007*4882a593Smuzhiyun 
1008*4882a593Smuzhiyun 		/* toggle state */
1009*4882a593Smuzhiyun 		led_message |= (activity_led_state << 16);
1010*4882a593Smuzhiyun 		mod_timer(&emp->timer, jiffies + msecs_to_jiffies(100));
1011*4882a593Smuzhiyun 	} else {
1012*4882a593Smuzhiyun 		/* switch to idle */
1013*4882a593Smuzhiyun 		led_message &= ~EM_MSG_LED_VALUE_ACTIVITY;
1014*4882a593Smuzhiyun 		if (emp->blink_policy == BLINK_OFF)
1015*4882a593Smuzhiyun 			led_message |= (1 << 16);
1016*4882a593Smuzhiyun 	}
1017*4882a593Smuzhiyun 	spin_unlock_irqrestore(ap->lock, flags);
1018*4882a593Smuzhiyun 	ap->ops->transmit_led_message(ap, led_message, 4);
1019*4882a593Smuzhiyun }
1020*4882a593Smuzhiyun 
ahci_init_sw_activity(struct ata_link * link)1021*4882a593Smuzhiyun static void ahci_init_sw_activity(struct ata_link *link)
1022*4882a593Smuzhiyun {
1023*4882a593Smuzhiyun 	struct ata_port *ap = link->ap;
1024*4882a593Smuzhiyun 	struct ahci_port_priv *pp = ap->private_data;
1025*4882a593Smuzhiyun 	struct ahci_em_priv *emp = &pp->em_priv[link->pmp];
1026*4882a593Smuzhiyun 
1027*4882a593Smuzhiyun 	/* init activity stats, setup timer */
1028*4882a593Smuzhiyun 	emp->saved_activity = emp->activity = 0;
1029*4882a593Smuzhiyun 	emp->link = link;
1030*4882a593Smuzhiyun 	timer_setup(&emp->timer, ahci_sw_activity_blink, 0);
1031*4882a593Smuzhiyun 
1032*4882a593Smuzhiyun 	/* check our blink policy and set flag for link if it's enabled */
1033*4882a593Smuzhiyun 	if (emp->blink_policy)
1034*4882a593Smuzhiyun 		link->flags |= ATA_LFLAG_SW_ACTIVITY;
1035*4882a593Smuzhiyun }
1036*4882a593Smuzhiyun 
ahci_reset_em(struct ata_host * host)1037*4882a593Smuzhiyun int ahci_reset_em(struct ata_host *host)
1038*4882a593Smuzhiyun {
1039*4882a593Smuzhiyun 	struct ahci_host_priv *hpriv = host->private_data;
1040*4882a593Smuzhiyun 	void __iomem *mmio = hpriv->mmio;
1041*4882a593Smuzhiyun 	u32 em_ctl;
1042*4882a593Smuzhiyun 
1043*4882a593Smuzhiyun 	em_ctl = readl(mmio + HOST_EM_CTL);
1044*4882a593Smuzhiyun 	if ((em_ctl & EM_CTL_TM) || (em_ctl & EM_CTL_RST))
1045*4882a593Smuzhiyun 		return -EINVAL;
1046*4882a593Smuzhiyun 
1047*4882a593Smuzhiyun 	writel(em_ctl | EM_CTL_RST, mmio + HOST_EM_CTL);
1048*4882a593Smuzhiyun 	return 0;
1049*4882a593Smuzhiyun }
1050*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(ahci_reset_em);
1051*4882a593Smuzhiyun 
ahci_transmit_led_message(struct ata_port * ap,u32 state,ssize_t size)1052*4882a593Smuzhiyun static ssize_t ahci_transmit_led_message(struct ata_port *ap, u32 state,
1053*4882a593Smuzhiyun 					ssize_t size)
1054*4882a593Smuzhiyun {
1055*4882a593Smuzhiyun 	struct ahci_host_priv *hpriv = ap->host->private_data;
1056*4882a593Smuzhiyun 	struct ahci_port_priv *pp = ap->private_data;
1057*4882a593Smuzhiyun 	void __iomem *mmio = hpriv->mmio;
1058*4882a593Smuzhiyun 	u32 em_ctl;
1059*4882a593Smuzhiyun 	u32 message[] = {0, 0};
1060*4882a593Smuzhiyun 	unsigned long flags;
1061*4882a593Smuzhiyun 	int pmp;
1062*4882a593Smuzhiyun 	struct ahci_em_priv *emp;
1063*4882a593Smuzhiyun 
1064*4882a593Smuzhiyun 	/* get the slot number from the message */
1065*4882a593Smuzhiyun 	pmp = (state & EM_MSG_LED_PMP_SLOT) >> 8;
1066*4882a593Smuzhiyun 	if (pmp < EM_MAX_SLOTS)
1067*4882a593Smuzhiyun 		emp = &pp->em_priv[pmp];
1068*4882a593Smuzhiyun 	else
1069*4882a593Smuzhiyun 		return -EINVAL;
1070*4882a593Smuzhiyun 
1071*4882a593Smuzhiyun 	ahci_rpm_get_port(ap);
1072*4882a593Smuzhiyun 	spin_lock_irqsave(ap->lock, flags);
1073*4882a593Smuzhiyun 
1074*4882a593Smuzhiyun 	/*
1075*4882a593Smuzhiyun 	 * if we are still busy transmitting a previous message,
1076*4882a593Smuzhiyun 	 * do not allow
1077*4882a593Smuzhiyun 	 */
1078*4882a593Smuzhiyun 	em_ctl = readl(mmio + HOST_EM_CTL);
1079*4882a593Smuzhiyun 	if (em_ctl & EM_CTL_TM) {
1080*4882a593Smuzhiyun 		spin_unlock_irqrestore(ap->lock, flags);
1081*4882a593Smuzhiyun 		ahci_rpm_put_port(ap);
1082*4882a593Smuzhiyun 		return -EBUSY;
1083*4882a593Smuzhiyun 	}
1084*4882a593Smuzhiyun 
1085*4882a593Smuzhiyun 	if (hpriv->em_msg_type & EM_MSG_TYPE_LED) {
1086*4882a593Smuzhiyun 		/*
1087*4882a593Smuzhiyun 		 * create message header - this is all zero except for
1088*4882a593Smuzhiyun 		 * the message size, which is 4 bytes.
1089*4882a593Smuzhiyun 		 */
1090*4882a593Smuzhiyun 		message[0] |= (4 << 8);
1091*4882a593Smuzhiyun 
1092*4882a593Smuzhiyun 		/* ignore 0:4 of byte zero, fill in port info yourself */
1093*4882a593Smuzhiyun 		message[1] = ((state & ~EM_MSG_LED_HBA_PORT) | ap->port_no);
1094*4882a593Smuzhiyun 
1095*4882a593Smuzhiyun 		/* write message to EM_LOC */
1096*4882a593Smuzhiyun 		writel(message[0], mmio + hpriv->em_loc);
1097*4882a593Smuzhiyun 		writel(message[1], mmio + hpriv->em_loc+4);
1098*4882a593Smuzhiyun 
1099*4882a593Smuzhiyun 		/*
1100*4882a593Smuzhiyun 		 * tell hardware to transmit the message
1101*4882a593Smuzhiyun 		 */
1102*4882a593Smuzhiyun 		writel(em_ctl | EM_CTL_TM, mmio + HOST_EM_CTL);
1103*4882a593Smuzhiyun 	}
1104*4882a593Smuzhiyun 
1105*4882a593Smuzhiyun 	/* save off new led state for port/slot */
1106*4882a593Smuzhiyun 	emp->led_state = state;
1107*4882a593Smuzhiyun 
1108*4882a593Smuzhiyun 	spin_unlock_irqrestore(ap->lock, flags);
1109*4882a593Smuzhiyun 	ahci_rpm_put_port(ap);
1110*4882a593Smuzhiyun 
1111*4882a593Smuzhiyun 	return size;
1112*4882a593Smuzhiyun }
1113*4882a593Smuzhiyun 
ahci_led_show(struct ata_port * ap,char * buf)1114*4882a593Smuzhiyun static ssize_t ahci_led_show(struct ata_port *ap, char *buf)
1115*4882a593Smuzhiyun {
1116*4882a593Smuzhiyun 	struct ahci_port_priv *pp = ap->private_data;
1117*4882a593Smuzhiyun 	struct ata_link *link;
1118*4882a593Smuzhiyun 	struct ahci_em_priv *emp;
1119*4882a593Smuzhiyun 	int rc = 0;
1120*4882a593Smuzhiyun 
1121*4882a593Smuzhiyun 	ata_for_each_link(link, ap, EDGE) {
1122*4882a593Smuzhiyun 		emp = &pp->em_priv[link->pmp];
1123*4882a593Smuzhiyun 		rc += sprintf(buf, "%lx\n", emp->led_state);
1124*4882a593Smuzhiyun 	}
1125*4882a593Smuzhiyun 	return rc;
1126*4882a593Smuzhiyun }
1127*4882a593Smuzhiyun 
ahci_led_store(struct ata_port * ap,const char * buf,size_t size)1128*4882a593Smuzhiyun static ssize_t ahci_led_store(struct ata_port *ap, const char *buf,
1129*4882a593Smuzhiyun 				size_t size)
1130*4882a593Smuzhiyun {
1131*4882a593Smuzhiyun 	unsigned int state;
1132*4882a593Smuzhiyun 	int pmp;
1133*4882a593Smuzhiyun 	struct ahci_port_priv *pp = ap->private_data;
1134*4882a593Smuzhiyun 	struct ahci_em_priv *emp;
1135*4882a593Smuzhiyun 
1136*4882a593Smuzhiyun 	if (kstrtouint(buf, 0, &state) < 0)
1137*4882a593Smuzhiyun 		return -EINVAL;
1138*4882a593Smuzhiyun 
1139*4882a593Smuzhiyun 	/* get the slot number from the message */
1140*4882a593Smuzhiyun 	pmp = (state & EM_MSG_LED_PMP_SLOT) >> 8;
1141*4882a593Smuzhiyun 	if (pmp < EM_MAX_SLOTS) {
1142*4882a593Smuzhiyun 		pmp = array_index_nospec(pmp, EM_MAX_SLOTS);
1143*4882a593Smuzhiyun 		emp = &pp->em_priv[pmp];
1144*4882a593Smuzhiyun 	} else {
1145*4882a593Smuzhiyun 		return -EINVAL;
1146*4882a593Smuzhiyun 	}
1147*4882a593Smuzhiyun 
1148*4882a593Smuzhiyun 	/* mask off the activity bits if we are in sw_activity
1149*4882a593Smuzhiyun 	 * mode, user should turn off sw_activity before setting
1150*4882a593Smuzhiyun 	 * activity led through em_message
1151*4882a593Smuzhiyun 	 */
1152*4882a593Smuzhiyun 	if (emp->blink_policy)
1153*4882a593Smuzhiyun 		state &= ~EM_MSG_LED_VALUE_ACTIVITY;
1154*4882a593Smuzhiyun 
1155*4882a593Smuzhiyun 	return ap->ops->transmit_led_message(ap, state, size);
1156*4882a593Smuzhiyun }
1157*4882a593Smuzhiyun 
ahci_activity_store(struct ata_device * dev,enum sw_activity val)1158*4882a593Smuzhiyun static ssize_t ahci_activity_store(struct ata_device *dev, enum sw_activity val)
1159*4882a593Smuzhiyun {
1160*4882a593Smuzhiyun 	struct ata_link *link = dev->link;
1161*4882a593Smuzhiyun 	struct ata_port *ap = link->ap;
1162*4882a593Smuzhiyun 	struct ahci_port_priv *pp = ap->private_data;
1163*4882a593Smuzhiyun 	struct ahci_em_priv *emp = &pp->em_priv[link->pmp];
1164*4882a593Smuzhiyun 	u32 port_led_state = emp->led_state;
1165*4882a593Smuzhiyun 
1166*4882a593Smuzhiyun 	/* save the desired Activity LED behavior */
1167*4882a593Smuzhiyun 	if (val == OFF) {
1168*4882a593Smuzhiyun 		/* clear LFLAG */
1169*4882a593Smuzhiyun 		link->flags &= ~(ATA_LFLAG_SW_ACTIVITY);
1170*4882a593Smuzhiyun 
1171*4882a593Smuzhiyun 		/* set the LED to OFF */
1172*4882a593Smuzhiyun 		port_led_state &= EM_MSG_LED_VALUE_OFF;
1173*4882a593Smuzhiyun 		port_led_state |= (ap->port_no | (link->pmp << 8));
1174*4882a593Smuzhiyun 		ap->ops->transmit_led_message(ap, port_led_state, 4);
1175*4882a593Smuzhiyun 	} else {
1176*4882a593Smuzhiyun 		link->flags |= ATA_LFLAG_SW_ACTIVITY;
1177*4882a593Smuzhiyun 		if (val == BLINK_OFF) {
1178*4882a593Smuzhiyun 			/* set LED to ON for idle */
1179*4882a593Smuzhiyun 			port_led_state &= EM_MSG_LED_VALUE_OFF;
1180*4882a593Smuzhiyun 			port_led_state |= (ap->port_no | (link->pmp << 8));
1181*4882a593Smuzhiyun 			port_led_state |= EM_MSG_LED_VALUE_ON; /* check this */
1182*4882a593Smuzhiyun 			ap->ops->transmit_led_message(ap, port_led_state, 4);
1183*4882a593Smuzhiyun 		}
1184*4882a593Smuzhiyun 	}
1185*4882a593Smuzhiyun 	emp->blink_policy = val;
1186*4882a593Smuzhiyun 	return 0;
1187*4882a593Smuzhiyun }
1188*4882a593Smuzhiyun 
ahci_activity_show(struct ata_device * dev,char * buf)1189*4882a593Smuzhiyun static ssize_t ahci_activity_show(struct ata_device *dev, char *buf)
1190*4882a593Smuzhiyun {
1191*4882a593Smuzhiyun 	struct ata_link *link = dev->link;
1192*4882a593Smuzhiyun 	struct ata_port *ap = link->ap;
1193*4882a593Smuzhiyun 	struct ahci_port_priv *pp = ap->private_data;
1194*4882a593Smuzhiyun 	struct ahci_em_priv *emp = &pp->em_priv[link->pmp];
1195*4882a593Smuzhiyun 
1196*4882a593Smuzhiyun 	/* display the saved value of activity behavior for this
1197*4882a593Smuzhiyun 	 * disk.
1198*4882a593Smuzhiyun 	 */
1199*4882a593Smuzhiyun 	return sprintf(buf, "%d\n", emp->blink_policy);
1200*4882a593Smuzhiyun }
1201*4882a593Smuzhiyun 
ahci_port_init(struct device * dev,struct ata_port * ap,int port_no,void __iomem * mmio,void __iomem * port_mmio)1202*4882a593Smuzhiyun static void ahci_port_init(struct device *dev, struct ata_port *ap,
1203*4882a593Smuzhiyun 			   int port_no, void __iomem *mmio,
1204*4882a593Smuzhiyun 			   void __iomem *port_mmio)
1205*4882a593Smuzhiyun {
1206*4882a593Smuzhiyun 	struct ahci_host_priv *hpriv = ap->host->private_data;
1207*4882a593Smuzhiyun 	const char *emsg = NULL;
1208*4882a593Smuzhiyun 	int rc;
1209*4882a593Smuzhiyun 	u32 tmp;
1210*4882a593Smuzhiyun 
1211*4882a593Smuzhiyun 	/* make sure port is not active */
1212*4882a593Smuzhiyun 	rc = ahci_deinit_port(ap, &emsg);
1213*4882a593Smuzhiyun 	if (rc)
1214*4882a593Smuzhiyun 		dev_warn(dev, "%s (%d)\n", emsg, rc);
1215*4882a593Smuzhiyun 
1216*4882a593Smuzhiyun 	/* clear SError */
1217*4882a593Smuzhiyun 	tmp = readl(port_mmio + PORT_SCR_ERR);
1218*4882a593Smuzhiyun 	VPRINTK("PORT_SCR_ERR 0x%x\n", tmp);
1219*4882a593Smuzhiyun 	writel(tmp, port_mmio + PORT_SCR_ERR);
1220*4882a593Smuzhiyun 
1221*4882a593Smuzhiyun 	/* clear port IRQ */
1222*4882a593Smuzhiyun 	tmp = readl(port_mmio + PORT_IRQ_STAT);
1223*4882a593Smuzhiyun 	VPRINTK("PORT_IRQ_STAT 0x%x\n", tmp);
1224*4882a593Smuzhiyun 	if (tmp)
1225*4882a593Smuzhiyun 		writel(tmp, port_mmio + PORT_IRQ_STAT);
1226*4882a593Smuzhiyun 
1227*4882a593Smuzhiyun 	writel(1 << port_no, mmio + HOST_IRQ_STAT);
1228*4882a593Smuzhiyun 
1229*4882a593Smuzhiyun 	/* mark esata ports */
1230*4882a593Smuzhiyun 	tmp = readl(port_mmio + PORT_CMD);
1231*4882a593Smuzhiyun 	if ((tmp & PORT_CMD_ESP) && (hpriv->cap & HOST_CAP_SXS))
1232*4882a593Smuzhiyun 		ap->pflags |= ATA_PFLAG_EXTERNAL;
1233*4882a593Smuzhiyun }
1234*4882a593Smuzhiyun 
ahci_init_controller(struct ata_host * host)1235*4882a593Smuzhiyun void ahci_init_controller(struct ata_host *host)
1236*4882a593Smuzhiyun {
1237*4882a593Smuzhiyun 	struct ahci_host_priv *hpriv = host->private_data;
1238*4882a593Smuzhiyun 	void __iomem *mmio = hpriv->mmio;
1239*4882a593Smuzhiyun 	int i;
1240*4882a593Smuzhiyun 	void __iomem *port_mmio;
1241*4882a593Smuzhiyun 	u32 tmp;
1242*4882a593Smuzhiyun 
1243*4882a593Smuzhiyun 	for (i = 0; i < host->n_ports; i++) {
1244*4882a593Smuzhiyun 		struct ata_port *ap = host->ports[i];
1245*4882a593Smuzhiyun 
1246*4882a593Smuzhiyun 		port_mmio = ahci_port_base(ap);
1247*4882a593Smuzhiyun 		if (ata_port_is_dummy(ap))
1248*4882a593Smuzhiyun 			continue;
1249*4882a593Smuzhiyun 
1250*4882a593Smuzhiyun 		ahci_port_init(host->dev, ap, i, mmio, port_mmio);
1251*4882a593Smuzhiyun 	}
1252*4882a593Smuzhiyun 
1253*4882a593Smuzhiyun 	tmp = readl(mmio + HOST_CTL);
1254*4882a593Smuzhiyun 	VPRINTK("HOST_CTL 0x%x\n", tmp);
1255*4882a593Smuzhiyun 	writel(tmp | HOST_IRQ_EN, mmio + HOST_CTL);
1256*4882a593Smuzhiyun 	tmp = readl(mmio + HOST_CTL);
1257*4882a593Smuzhiyun 	VPRINTK("HOST_CTL 0x%x\n", tmp);
1258*4882a593Smuzhiyun }
1259*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(ahci_init_controller);
1260*4882a593Smuzhiyun 
ahci_dev_config(struct ata_device * dev)1261*4882a593Smuzhiyun static void ahci_dev_config(struct ata_device *dev)
1262*4882a593Smuzhiyun {
1263*4882a593Smuzhiyun 	struct ahci_host_priv *hpriv = dev->link->ap->host->private_data;
1264*4882a593Smuzhiyun 
1265*4882a593Smuzhiyun 	if (hpriv->flags & AHCI_HFLAG_SECT255) {
1266*4882a593Smuzhiyun 		dev->max_sectors = 255;
1267*4882a593Smuzhiyun 		ata_dev_info(dev,
1268*4882a593Smuzhiyun 			     "SB600 AHCI: limiting to 255 sectors per cmd\n");
1269*4882a593Smuzhiyun 	}
1270*4882a593Smuzhiyun }
1271*4882a593Smuzhiyun 
ahci_dev_classify(struct ata_port * ap)1272*4882a593Smuzhiyun unsigned int ahci_dev_classify(struct ata_port *ap)
1273*4882a593Smuzhiyun {
1274*4882a593Smuzhiyun 	void __iomem *port_mmio = ahci_port_base(ap);
1275*4882a593Smuzhiyun 	struct ata_taskfile tf;
1276*4882a593Smuzhiyun 	u32 tmp;
1277*4882a593Smuzhiyun 
1278*4882a593Smuzhiyun 	tmp = readl(port_mmio + PORT_SIG);
1279*4882a593Smuzhiyun 	tf.lbah		= (tmp >> 24)	& 0xff;
1280*4882a593Smuzhiyun 	tf.lbam		= (tmp >> 16)	& 0xff;
1281*4882a593Smuzhiyun 	tf.lbal		= (tmp >> 8)	& 0xff;
1282*4882a593Smuzhiyun 	tf.nsect	= (tmp)		& 0xff;
1283*4882a593Smuzhiyun 
1284*4882a593Smuzhiyun 	return ata_dev_classify(&tf);
1285*4882a593Smuzhiyun }
1286*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(ahci_dev_classify);
1287*4882a593Smuzhiyun 
ahci_fill_cmd_slot(struct ahci_port_priv * pp,unsigned int tag,u32 opts)1288*4882a593Smuzhiyun void ahci_fill_cmd_slot(struct ahci_port_priv *pp, unsigned int tag,
1289*4882a593Smuzhiyun 			u32 opts)
1290*4882a593Smuzhiyun {
1291*4882a593Smuzhiyun 	dma_addr_t cmd_tbl_dma;
1292*4882a593Smuzhiyun 
1293*4882a593Smuzhiyun 	cmd_tbl_dma = pp->cmd_tbl_dma + tag * AHCI_CMD_TBL_SZ;
1294*4882a593Smuzhiyun 
1295*4882a593Smuzhiyun 	pp->cmd_slot[tag].opts = cpu_to_le32(opts);
1296*4882a593Smuzhiyun 	pp->cmd_slot[tag].status = 0;
1297*4882a593Smuzhiyun 	pp->cmd_slot[tag].tbl_addr = cpu_to_le32(cmd_tbl_dma & 0xffffffff);
1298*4882a593Smuzhiyun 	pp->cmd_slot[tag].tbl_addr_hi = cpu_to_le32((cmd_tbl_dma >> 16) >> 16);
1299*4882a593Smuzhiyun }
1300*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(ahci_fill_cmd_slot);
1301*4882a593Smuzhiyun 
ahci_kick_engine(struct ata_port * ap)1302*4882a593Smuzhiyun int ahci_kick_engine(struct ata_port *ap)
1303*4882a593Smuzhiyun {
1304*4882a593Smuzhiyun 	void __iomem *port_mmio = ahci_port_base(ap);
1305*4882a593Smuzhiyun 	struct ahci_host_priv *hpriv = ap->host->private_data;
1306*4882a593Smuzhiyun 	u8 status = readl(port_mmio + PORT_TFDATA) & 0xFF;
1307*4882a593Smuzhiyun 	u32 tmp;
1308*4882a593Smuzhiyun 	int busy, rc;
1309*4882a593Smuzhiyun 
1310*4882a593Smuzhiyun 	/* stop engine */
1311*4882a593Smuzhiyun 	rc = hpriv->stop_engine(ap);
1312*4882a593Smuzhiyun 	if (rc)
1313*4882a593Smuzhiyun 		goto out_restart;
1314*4882a593Smuzhiyun 
1315*4882a593Smuzhiyun 	/* need to do CLO?
1316*4882a593Smuzhiyun 	 * always do CLO if PMP is attached (AHCI-1.3 9.2)
1317*4882a593Smuzhiyun 	 */
1318*4882a593Smuzhiyun 	busy = status & (ATA_BUSY | ATA_DRQ);
1319*4882a593Smuzhiyun 	if (!busy && !sata_pmp_attached(ap)) {
1320*4882a593Smuzhiyun 		rc = 0;
1321*4882a593Smuzhiyun 		goto out_restart;
1322*4882a593Smuzhiyun 	}
1323*4882a593Smuzhiyun 
1324*4882a593Smuzhiyun 	if (!(hpriv->cap & HOST_CAP_CLO)) {
1325*4882a593Smuzhiyun 		rc = -EOPNOTSUPP;
1326*4882a593Smuzhiyun 		goto out_restart;
1327*4882a593Smuzhiyun 	}
1328*4882a593Smuzhiyun 
1329*4882a593Smuzhiyun 	/* perform CLO */
1330*4882a593Smuzhiyun 	tmp = readl(port_mmio + PORT_CMD);
1331*4882a593Smuzhiyun 	tmp |= PORT_CMD_CLO;
1332*4882a593Smuzhiyun 	writel(tmp, port_mmio + PORT_CMD);
1333*4882a593Smuzhiyun 
1334*4882a593Smuzhiyun 	rc = 0;
1335*4882a593Smuzhiyun 	tmp = ata_wait_register(ap, port_mmio + PORT_CMD,
1336*4882a593Smuzhiyun 				PORT_CMD_CLO, PORT_CMD_CLO, 1, 500);
1337*4882a593Smuzhiyun 	if (tmp & PORT_CMD_CLO)
1338*4882a593Smuzhiyun 		rc = -EIO;
1339*4882a593Smuzhiyun 
1340*4882a593Smuzhiyun 	/* restart engine */
1341*4882a593Smuzhiyun  out_restart:
1342*4882a593Smuzhiyun 	hpriv->start_engine(ap);
1343*4882a593Smuzhiyun 	return rc;
1344*4882a593Smuzhiyun }
1345*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(ahci_kick_engine);
1346*4882a593Smuzhiyun 
ahci_exec_polled_cmd(struct ata_port * ap,int pmp,struct ata_taskfile * tf,int is_cmd,u16 flags,unsigned long timeout_msec)1347*4882a593Smuzhiyun static int ahci_exec_polled_cmd(struct ata_port *ap, int pmp,
1348*4882a593Smuzhiyun 				struct ata_taskfile *tf, int is_cmd, u16 flags,
1349*4882a593Smuzhiyun 				unsigned long timeout_msec)
1350*4882a593Smuzhiyun {
1351*4882a593Smuzhiyun 	const u32 cmd_fis_len = 5; /* five dwords */
1352*4882a593Smuzhiyun 	struct ahci_port_priv *pp = ap->private_data;
1353*4882a593Smuzhiyun 	void __iomem *port_mmio = ahci_port_base(ap);
1354*4882a593Smuzhiyun 	u8 *fis = pp->cmd_tbl;
1355*4882a593Smuzhiyun 	u32 tmp;
1356*4882a593Smuzhiyun 
1357*4882a593Smuzhiyun 	/* prep the command */
1358*4882a593Smuzhiyun 	ata_tf_to_fis(tf, pmp, is_cmd, fis);
1359*4882a593Smuzhiyun 	ahci_fill_cmd_slot(pp, 0, cmd_fis_len | flags | (pmp << 12));
1360*4882a593Smuzhiyun 
1361*4882a593Smuzhiyun 	/* set port value for softreset of Port Multiplier */
1362*4882a593Smuzhiyun 	if (pp->fbs_enabled && pp->fbs_last_dev != pmp) {
1363*4882a593Smuzhiyun 		tmp = readl(port_mmio + PORT_FBS);
1364*4882a593Smuzhiyun 		tmp &= ~(PORT_FBS_DEV_MASK | PORT_FBS_DEC);
1365*4882a593Smuzhiyun 		tmp |= pmp << PORT_FBS_DEV_OFFSET;
1366*4882a593Smuzhiyun 		writel(tmp, port_mmio + PORT_FBS);
1367*4882a593Smuzhiyun 		pp->fbs_last_dev = pmp;
1368*4882a593Smuzhiyun 	}
1369*4882a593Smuzhiyun 
1370*4882a593Smuzhiyun 	/* issue & wait */
1371*4882a593Smuzhiyun 	writel(1, port_mmio + PORT_CMD_ISSUE);
1372*4882a593Smuzhiyun 
1373*4882a593Smuzhiyun 	if (timeout_msec) {
1374*4882a593Smuzhiyun 		tmp = ata_wait_register(ap, port_mmio + PORT_CMD_ISSUE,
1375*4882a593Smuzhiyun 					0x1, 0x1, 1, timeout_msec);
1376*4882a593Smuzhiyun 		if (tmp & 0x1) {
1377*4882a593Smuzhiyun 			ahci_kick_engine(ap);
1378*4882a593Smuzhiyun 			return -EBUSY;
1379*4882a593Smuzhiyun 		}
1380*4882a593Smuzhiyun 	} else
1381*4882a593Smuzhiyun 		readl(port_mmio + PORT_CMD_ISSUE);	/* flush */
1382*4882a593Smuzhiyun 
1383*4882a593Smuzhiyun 	return 0;
1384*4882a593Smuzhiyun }
1385*4882a593Smuzhiyun 
ahci_do_softreset(struct ata_link * link,unsigned int * class,int pmp,unsigned long deadline,int (* check_ready)(struct ata_link * link))1386*4882a593Smuzhiyun int ahci_do_softreset(struct ata_link *link, unsigned int *class,
1387*4882a593Smuzhiyun 		      int pmp, unsigned long deadline,
1388*4882a593Smuzhiyun 		      int (*check_ready)(struct ata_link *link))
1389*4882a593Smuzhiyun {
1390*4882a593Smuzhiyun 	struct ata_port *ap = link->ap;
1391*4882a593Smuzhiyun 	struct ahci_host_priv *hpriv = ap->host->private_data;
1392*4882a593Smuzhiyun 	struct ahci_port_priv *pp = ap->private_data;
1393*4882a593Smuzhiyun 	const char *reason = NULL;
1394*4882a593Smuzhiyun 	unsigned long now, msecs;
1395*4882a593Smuzhiyun 	struct ata_taskfile tf;
1396*4882a593Smuzhiyun 	bool fbs_disabled = false;
1397*4882a593Smuzhiyun 	int rc;
1398*4882a593Smuzhiyun 
1399*4882a593Smuzhiyun 	DPRINTK("ENTER\n");
1400*4882a593Smuzhiyun 
1401*4882a593Smuzhiyun 	/* prepare for SRST (AHCI-1.1 10.4.1) */
1402*4882a593Smuzhiyun 	rc = ahci_kick_engine(ap);
1403*4882a593Smuzhiyun 	if (rc && rc != -EOPNOTSUPP)
1404*4882a593Smuzhiyun 		ata_link_warn(link, "failed to reset engine (errno=%d)\n", rc);
1405*4882a593Smuzhiyun 
1406*4882a593Smuzhiyun 	/*
1407*4882a593Smuzhiyun 	 * According to AHCI-1.2 9.3.9: if FBS is enable, software shall
1408*4882a593Smuzhiyun 	 * clear PxFBS.EN to '0' prior to issuing software reset to devices
1409*4882a593Smuzhiyun 	 * that is attached to port multiplier.
1410*4882a593Smuzhiyun 	 */
1411*4882a593Smuzhiyun 	if (!ata_is_host_link(link) && pp->fbs_enabled) {
1412*4882a593Smuzhiyun 		ahci_disable_fbs(ap);
1413*4882a593Smuzhiyun 		fbs_disabled = true;
1414*4882a593Smuzhiyun 	}
1415*4882a593Smuzhiyun 
1416*4882a593Smuzhiyun 	ata_tf_init(link->device, &tf);
1417*4882a593Smuzhiyun 
1418*4882a593Smuzhiyun 	/* issue the first H2D Register FIS */
1419*4882a593Smuzhiyun 	msecs = 0;
1420*4882a593Smuzhiyun 	now = jiffies;
1421*4882a593Smuzhiyun 	if (time_after(deadline, now))
1422*4882a593Smuzhiyun 		msecs = jiffies_to_msecs(deadline - now);
1423*4882a593Smuzhiyun 
1424*4882a593Smuzhiyun 	tf.ctl |= ATA_SRST;
1425*4882a593Smuzhiyun 	if (ahci_exec_polled_cmd(ap, pmp, &tf, 0,
1426*4882a593Smuzhiyun 				 AHCI_CMD_RESET | AHCI_CMD_CLR_BUSY, msecs)) {
1427*4882a593Smuzhiyun 		rc = -EIO;
1428*4882a593Smuzhiyun 		reason = "1st FIS failed";
1429*4882a593Smuzhiyun 		goto fail;
1430*4882a593Smuzhiyun 	}
1431*4882a593Smuzhiyun 
1432*4882a593Smuzhiyun 	/* spec says at least 5us, but be generous and sleep for 1ms */
1433*4882a593Smuzhiyun 	ata_msleep(ap, 1);
1434*4882a593Smuzhiyun 
1435*4882a593Smuzhiyun 	/* issue the second H2D Register FIS */
1436*4882a593Smuzhiyun 	tf.ctl &= ~ATA_SRST;
1437*4882a593Smuzhiyun 	ahci_exec_polled_cmd(ap, pmp, &tf, 0, 0, 0);
1438*4882a593Smuzhiyun 
1439*4882a593Smuzhiyun 	/* wait for link to become ready */
1440*4882a593Smuzhiyun 	rc = ata_wait_after_reset(link, deadline, check_ready);
1441*4882a593Smuzhiyun 	if (rc == -EBUSY && hpriv->flags & AHCI_HFLAG_SRST_TOUT_IS_OFFLINE) {
1442*4882a593Smuzhiyun 		/*
1443*4882a593Smuzhiyun 		 * Workaround for cases where link online status can't
1444*4882a593Smuzhiyun 		 * be trusted.  Treat device readiness timeout as link
1445*4882a593Smuzhiyun 		 * offline.
1446*4882a593Smuzhiyun 		 */
1447*4882a593Smuzhiyun 		ata_link_info(link, "device not ready, treating as offline\n");
1448*4882a593Smuzhiyun 		*class = ATA_DEV_NONE;
1449*4882a593Smuzhiyun 	} else if (rc) {
1450*4882a593Smuzhiyun 		/* link occupied, -ENODEV too is an error */
1451*4882a593Smuzhiyun 		reason = "device not ready";
1452*4882a593Smuzhiyun 		goto fail;
1453*4882a593Smuzhiyun 	} else
1454*4882a593Smuzhiyun 		*class = ahci_dev_classify(ap);
1455*4882a593Smuzhiyun 
1456*4882a593Smuzhiyun 	/* re-enable FBS if disabled before */
1457*4882a593Smuzhiyun 	if (fbs_disabled || (!ata_is_host_link(link) && pp->fbs_supported))
1458*4882a593Smuzhiyun 		ahci_enable_fbs(ap);
1459*4882a593Smuzhiyun 
1460*4882a593Smuzhiyun 	DPRINTK("EXIT, class=%u\n", *class);
1461*4882a593Smuzhiyun 	return 0;
1462*4882a593Smuzhiyun 
1463*4882a593Smuzhiyun  fail:
1464*4882a593Smuzhiyun 	ata_link_err(link, "softreset failed (%s)\n", reason);
1465*4882a593Smuzhiyun 	return rc;
1466*4882a593Smuzhiyun }
1467*4882a593Smuzhiyun 
ahci_check_ready(struct ata_link * link)1468*4882a593Smuzhiyun int ahci_check_ready(struct ata_link *link)
1469*4882a593Smuzhiyun {
1470*4882a593Smuzhiyun 	void __iomem *port_mmio = ahci_port_base(link->ap);
1471*4882a593Smuzhiyun 	u8 status = readl(port_mmio + PORT_TFDATA) & 0xFF;
1472*4882a593Smuzhiyun 
1473*4882a593Smuzhiyun 	return ata_check_ready(status);
1474*4882a593Smuzhiyun }
1475*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(ahci_check_ready);
1476*4882a593Smuzhiyun 
ahci_softreset(struct ata_link * link,unsigned int * class,unsigned long deadline)1477*4882a593Smuzhiyun static int ahci_softreset(struct ata_link *link, unsigned int *class,
1478*4882a593Smuzhiyun 			  unsigned long deadline)
1479*4882a593Smuzhiyun {
1480*4882a593Smuzhiyun 	int pmp = sata_srst_pmp(link);
1481*4882a593Smuzhiyun 
1482*4882a593Smuzhiyun 	DPRINTK("ENTER\n");
1483*4882a593Smuzhiyun 
1484*4882a593Smuzhiyun 	return ahci_do_softreset(link, class, pmp, deadline, ahci_check_ready);
1485*4882a593Smuzhiyun }
1486*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(ahci_do_softreset);
1487*4882a593Smuzhiyun 
ahci_bad_pmp_check_ready(struct ata_link * link)1488*4882a593Smuzhiyun static int ahci_bad_pmp_check_ready(struct ata_link *link)
1489*4882a593Smuzhiyun {
1490*4882a593Smuzhiyun 	void __iomem *port_mmio = ahci_port_base(link->ap);
1491*4882a593Smuzhiyun 	u8 status = readl(port_mmio + PORT_TFDATA) & 0xFF;
1492*4882a593Smuzhiyun 	u32 irq_status = readl(port_mmio + PORT_IRQ_STAT);
1493*4882a593Smuzhiyun 
1494*4882a593Smuzhiyun 	/*
1495*4882a593Smuzhiyun 	 * There is no need to check TFDATA if BAD PMP is found due to HW bug,
1496*4882a593Smuzhiyun 	 * which can save timeout delay.
1497*4882a593Smuzhiyun 	 */
1498*4882a593Smuzhiyun 	if (irq_status & PORT_IRQ_BAD_PMP)
1499*4882a593Smuzhiyun 		return -EIO;
1500*4882a593Smuzhiyun 
1501*4882a593Smuzhiyun 	return ata_check_ready(status);
1502*4882a593Smuzhiyun }
1503*4882a593Smuzhiyun 
ahci_pmp_retry_softreset(struct ata_link * link,unsigned int * class,unsigned long deadline)1504*4882a593Smuzhiyun static int ahci_pmp_retry_softreset(struct ata_link *link, unsigned int *class,
1505*4882a593Smuzhiyun 				    unsigned long deadline)
1506*4882a593Smuzhiyun {
1507*4882a593Smuzhiyun 	struct ata_port *ap = link->ap;
1508*4882a593Smuzhiyun 	void __iomem *port_mmio = ahci_port_base(ap);
1509*4882a593Smuzhiyun 	int pmp = sata_srst_pmp(link);
1510*4882a593Smuzhiyun 	int rc;
1511*4882a593Smuzhiyun 	u32 irq_sts;
1512*4882a593Smuzhiyun 
1513*4882a593Smuzhiyun 	DPRINTK("ENTER\n");
1514*4882a593Smuzhiyun 
1515*4882a593Smuzhiyun 	rc = ahci_do_softreset(link, class, pmp, deadline,
1516*4882a593Smuzhiyun 			       ahci_bad_pmp_check_ready);
1517*4882a593Smuzhiyun 
1518*4882a593Smuzhiyun 	/*
1519*4882a593Smuzhiyun 	 * Soft reset fails with IPMS set when PMP is enabled but
1520*4882a593Smuzhiyun 	 * SATA HDD/ODD is connected to SATA port, do soft reset
1521*4882a593Smuzhiyun 	 * again to port 0.
1522*4882a593Smuzhiyun 	 */
1523*4882a593Smuzhiyun 	if (rc == -EIO) {
1524*4882a593Smuzhiyun 		irq_sts = readl(port_mmio + PORT_IRQ_STAT);
1525*4882a593Smuzhiyun 		if (irq_sts & PORT_IRQ_BAD_PMP) {
1526*4882a593Smuzhiyun 			ata_link_warn(link,
1527*4882a593Smuzhiyun 					"applying PMP SRST workaround "
1528*4882a593Smuzhiyun 					"and retrying\n");
1529*4882a593Smuzhiyun 			rc = ahci_do_softreset(link, class, 0, deadline,
1530*4882a593Smuzhiyun 					       ahci_check_ready);
1531*4882a593Smuzhiyun 		}
1532*4882a593Smuzhiyun 	}
1533*4882a593Smuzhiyun 
1534*4882a593Smuzhiyun 	return rc;
1535*4882a593Smuzhiyun }
1536*4882a593Smuzhiyun 
ahci_do_hardreset(struct ata_link * link,unsigned int * class,unsigned long deadline,bool * online)1537*4882a593Smuzhiyun int ahci_do_hardreset(struct ata_link *link, unsigned int *class,
1538*4882a593Smuzhiyun 		      unsigned long deadline, bool *online)
1539*4882a593Smuzhiyun {
1540*4882a593Smuzhiyun 	const unsigned long *timing = sata_ehc_deb_timing(&link->eh_context);
1541*4882a593Smuzhiyun 	struct ata_port *ap = link->ap;
1542*4882a593Smuzhiyun 	struct ahci_port_priv *pp = ap->private_data;
1543*4882a593Smuzhiyun 	struct ahci_host_priv *hpriv = ap->host->private_data;
1544*4882a593Smuzhiyun 	u8 *d2h_fis = pp->rx_fis + RX_FIS_D2H_REG;
1545*4882a593Smuzhiyun 	struct ata_taskfile tf;
1546*4882a593Smuzhiyun 	int rc;
1547*4882a593Smuzhiyun 
1548*4882a593Smuzhiyun 	DPRINTK("ENTER\n");
1549*4882a593Smuzhiyun 
1550*4882a593Smuzhiyun 	hpriv->stop_engine(ap);
1551*4882a593Smuzhiyun 
1552*4882a593Smuzhiyun 	/* clear D2H reception area to properly wait for D2H FIS */
1553*4882a593Smuzhiyun 	ata_tf_init(link->device, &tf);
1554*4882a593Smuzhiyun 	tf.command = ATA_BUSY;
1555*4882a593Smuzhiyun 	ata_tf_to_fis(&tf, 0, 0, d2h_fis);
1556*4882a593Smuzhiyun 
1557*4882a593Smuzhiyun 	rc = sata_link_hardreset(link, timing, deadline, online,
1558*4882a593Smuzhiyun 				 ahci_check_ready);
1559*4882a593Smuzhiyun 
1560*4882a593Smuzhiyun 	hpriv->start_engine(ap);
1561*4882a593Smuzhiyun 
1562*4882a593Smuzhiyun 	if (*online)
1563*4882a593Smuzhiyun 		*class = ahci_dev_classify(ap);
1564*4882a593Smuzhiyun 
1565*4882a593Smuzhiyun 	DPRINTK("EXIT, rc=%d, class=%u\n", rc, *class);
1566*4882a593Smuzhiyun 	return rc;
1567*4882a593Smuzhiyun }
1568*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(ahci_do_hardreset);
1569*4882a593Smuzhiyun 
ahci_hardreset(struct ata_link * link,unsigned int * class,unsigned long deadline)1570*4882a593Smuzhiyun static int ahci_hardreset(struct ata_link *link, unsigned int *class,
1571*4882a593Smuzhiyun 			  unsigned long deadline)
1572*4882a593Smuzhiyun {
1573*4882a593Smuzhiyun 	bool online;
1574*4882a593Smuzhiyun 
1575*4882a593Smuzhiyun 	return ahci_do_hardreset(link, class, deadline, &online);
1576*4882a593Smuzhiyun }
1577*4882a593Smuzhiyun 
ahci_postreset(struct ata_link * link,unsigned int * class)1578*4882a593Smuzhiyun static void ahci_postreset(struct ata_link *link, unsigned int *class)
1579*4882a593Smuzhiyun {
1580*4882a593Smuzhiyun 	struct ata_port *ap = link->ap;
1581*4882a593Smuzhiyun 	void __iomem *port_mmio = ahci_port_base(ap);
1582*4882a593Smuzhiyun 	u32 new_tmp, tmp;
1583*4882a593Smuzhiyun 
1584*4882a593Smuzhiyun 	ata_std_postreset(link, class);
1585*4882a593Smuzhiyun 
1586*4882a593Smuzhiyun 	/* Make sure port's ATAPI bit is set appropriately */
1587*4882a593Smuzhiyun 	new_tmp = tmp = readl(port_mmio + PORT_CMD);
1588*4882a593Smuzhiyun 	if (*class == ATA_DEV_ATAPI)
1589*4882a593Smuzhiyun 		new_tmp |= PORT_CMD_ATAPI;
1590*4882a593Smuzhiyun 	else
1591*4882a593Smuzhiyun 		new_tmp &= ~PORT_CMD_ATAPI;
1592*4882a593Smuzhiyun 	if (new_tmp != tmp) {
1593*4882a593Smuzhiyun 		writel(new_tmp, port_mmio + PORT_CMD);
1594*4882a593Smuzhiyun 		readl(port_mmio + PORT_CMD); /* flush */
1595*4882a593Smuzhiyun 	}
1596*4882a593Smuzhiyun }
1597*4882a593Smuzhiyun 
ahci_fill_sg(struct ata_queued_cmd * qc,void * cmd_tbl)1598*4882a593Smuzhiyun static unsigned int ahci_fill_sg(struct ata_queued_cmd *qc, void *cmd_tbl)
1599*4882a593Smuzhiyun {
1600*4882a593Smuzhiyun 	struct scatterlist *sg;
1601*4882a593Smuzhiyun 	struct ahci_sg *ahci_sg = cmd_tbl + AHCI_CMD_TBL_HDR_SZ;
1602*4882a593Smuzhiyun 	unsigned int si;
1603*4882a593Smuzhiyun 
1604*4882a593Smuzhiyun 	VPRINTK("ENTER\n");
1605*4882a593Smuzhiyun 
1606*4882a593Smuzhiyun 	/*
1607*4882a593Smuzhiyun 	 * Next, the S/G list.
1608*4882a593Smuzhiyun 	 */
1609*4882a593Smuzhiyun 	for_each_sg(qc->sg, sg, qc->n_elem, si) {
1610*4882a593Smuzhiyun 		dma_addr_t addr = sg_dma_address(sg);
1611*4882a593Smuzhiyun 		u32 sg_len = sg_dma_len(sg);
1612*4882a593Smuzhiyun 
1613*4882a593Smuzhiyun 		ahci_sg[si].addr = cpu_to_le32(addr & 0xffffffff);
1614*4882a593Smuzhiyun 		ahci_sg[si].addr_hi = cpu_to_le32((addr >> 16) >> 16);
1615*4882a593Smuzhiyun 		ahci_sg[si].flags_size = cpu_to_le32(sg_len - 1);
1616*4882a593Smuzhiyun 	}
1617*4882a593Smuzhiyun 
1618*4882a593Smuzhiyun 	return si;
1619*4882a593Smuzhiyun }
1620*4882a593Smuzhiyun 
ahci_pmp_qc_defer(struct ata_queued_cmd * qc)1621*4882a593Smuzhiyun static int ahci_pmp_qc_defer(struct ata_queued_cmd *qc)
1622*4882a593Smuzhiyun {
1623*4882a593Smuzhiyun 	struct ata_port *ap = qc->ap;
1624*4882a593Smuzhiyun 	struct ahci_port_priv *pp = ap->private_data;
1625*4882a593Smuzhiyun 
1626*4882a593Smuzhiyun 	if (!sata_pmp_attached(ap) || pp->fbs_enabled)
1627*4882a593Smuzhiyun 		return ata_std_qc_defer(qc);
1628*4882a593Smuzhiyun 	else
1629*4882a593Smuzhiyun 		return sata_pmp_qc_defer_cmd_switch(qc);
1630*4882a593Smuzhiyun }
1631*4882a593Smuzhiyun 
ahci_qc_prep(struct ata_queued_cmd * qc)1632*4882a593Smuzhiyun static enum ata_completion_errors ahci_qc_prep(struct ata_queued_cmd *qc)
1633*4882a593Smuzhiyun {
1634*4882a593Smuzhiyun 	struct ata_port *ap = qc->ap;
1635*4882a593Smuzhiyun 	struct ahci_port_priv *pp = ap->private_data;
1636*4882a593Smuzhiyun 	int is_atapi = ata_is_atapi(qc->tf.protocol);
1637*4882a593Smuzhiyun 	void *cmd_tbl;
1638*4882a593Smuzhiyun 	u32 opts;
1639*4882a593Smuzhiyun 	const u32 cmd_fis_len = 5; /* five dwords */
1640*4882a593Smuzhiyun 	unsigned int n_elem;
1641*4882a593Smuzhiyun 
1642*4882a593Smuzhiyun 	/*
1643*4882a593Smuzhiyun 	 * Fill in command table information.  First, the header,
1644*4882a593Smuzhiyun 	 * a SATA Register - Host to Device command FIS.
1645*4882a593Smuzhiyun 	 */
1646*4882a593Smuzhiyun 	cmd_tbl = pp->cmd_tbl + qc->hw_tag * AHCI_CMD_TBL_SZ;
1647*4882a593Smuzhiyun 
1648*4882a593Smuzhiyun 	ata_tf_to_fis(&qc->tf, qc->dev->link->pmp, 1, cmd_tbl);
1649*4882a593Smuzhiyun 	if (is_atapi) {
1650*4882a593Smuzhiyun 		memset(cmd_tbl + AHCI_CMD_TBL_CDB, 0, 32);
1651*4882a593Smuzhiyun 		memcpy(cmd_tbl + AHCI_CMD_TBL_CDB, qc->cdb, qc->dev->cdb_len);
1652*4882a593Smuzhiyun 	}
1653*4882a593Smuzhiyun 
1654*4882a593Smuzhiyun 	n_elem = 0;
1655*4882a593Smuzhiyun 	if (qc->flags & ATA_QCFLAG_DMAMAP)
1656*4882a593Smuzhiyun 		n_elem = ahci_fill_sg(qc, cmd_tbl);
1657*4882a593Smuzhiyun 
1658*4882a593Smuzhiyun 	/*
1659*4882a593Smuzhiyun 	 * Fill in command slot information.
1660*4882a593Smuzhiyun 	 */
1661*4882a593Smuzhiyun 	opts = cmd_fis_len | n_elem << 16 | (qc->dev->link->pmp << 12);
1662*4882a593Smuzhiyun 	if (qc->tf.flags & ATA_TFLAG_WRITE)
1663*4882a593Smuzhiyun 		opts |= AHCI_CMD_WRITE;
1664*4882a593Smuzhiyun 	if (is_atapi)
1665*4882a593Smuzhiyun 		opts |= AHCI_CMD_ATAPI | AHCI_CMD_PREFETCH;
1666*4882a593Smuzhiyun 
1667*4882a593Smuzhiyun 	ahci_fill_cmd_slot(pp, qc->hw_tag, opts);
1668*4882a593Smuzhiyun 
1669*4882a593Smuzhiyun 	return AC_ERR_OK;
1670*4882a593Smuzhiyun }
1671*4882a593Smuzhiyun 
ahci_fbs_dec_intr(struct ata_port * ap)1672*4882a593Smuzhiyun static void ahci_fbs_dec_intr(struct ata_port *ap)
1673*4882a593Smuzhiyun {
1674*4882a593Smuzhiyun 	struct ahci_port_priv *pp = ap->private_data;
1675*4882a593Smuzhiyun 	void __iomem *port_mmio = ahci_port_base(ap);
1676*4882a593Smuzhiyun 	u32 fbs = readl(port_mmio + PORT_FBS);
1677*4882a593Smuzhiyun 	int retries = 3;
1678*4882a593Smuzhiyun 
1679*4882a593Smuzhiyun 	DPRINTK("ENTER\n");
1680*4882a593Smuzhiyun 	BUG_ON(!pp->fbs_enabled);
1681*4882a593Smuzhiyun 
1682*4882a593Smuzhiyun 	/* time to wait for DEC is not specified by AHCI spec,
1683*4882a593Smuzhiyun 	 * add a retry loop for safety.
1684*4882a593Smuzhiyun 	 */
1685*4882a593Smuzhiyun 	writel(fbs | PORT_FBS_DEC, port_mmio + PORT_FBS);
1686*4882a593Smuzhiyun 	fbs = readl(port_mmio + PORT_FBS);
1687*4882a593Smuzhiyun 	while ((fbs & PORT_FBS_DEC) && retries--) {
1688*4882a593Smuzhiyun 		udelay(1);
1689*4882a593Smuzhiyun 		fbs = readl(port_mmio + PORT_FBS);
1690*4882a593Smuzhiyun 	}
1691*4882a593Smuzhiyun 
1692*4882a593Smuzhiyun 	if (fbs & PORT_FBS_DEC)
1693*4882a593Smuzhiyun 		dev_err(ap->host->dev, "failed to clear device error\n");
1694*4882a593Smuzhiyun }
1695*4882a593Smuzhiyun 
ahci_error_intr(struct ata_port * ap,u32 irq_stat)1696*4882a593Smuzhiyun static void ahci_error_intr(struct ata_port *ap, u32 irq_stat)
1697*4882a593Smuzhiyun {
1698*4882a593Smuzhiyun 	struct ahci_host_priv *hpriv = ap->host->private_data;
1699*4882a593Smuzhiyun 	struct ahci_port_priv *pp = ap->private_data;
1700*4882a593Smuzhiyun 	struct ata_eh_info *host_ehi = &ap->link.eh_info;
1701*4882a593Smuzhiyun 	struct ata_link *link = NULL;
1702*4882a593Smuzhiyun 	struct ata_queued_cmd *active_qc;
1703*4882a593Smuzhiyun 	struct ata_eh_info *active_ehi;
1704*4882a593Smuzhiyun 	bool fbs_need_dec = false;
1705*4882a593Smuzhiyun 	u32 serror;
1706*4882a593Smuzhiyun 
1707*4882a593Smuzhiyun 	/* determine active link with error */
1708*4882a593Smuzhiyun 	if (pp->fbs_enabled) {
1709*4882a593Smuzhiyun 		void __iomem *port_mmio = ahci_port_base(ap);
1710*4882a593Smuzhiyun 		u32 fbs = readl(port_mmio + PORT_FBS);
1711*4882a593Smuzhiyun 		int pmp = fbs >> PORT_FBS_DWE_OFFSET;
1712*4882a593Smuzhiyun 
1713*4882a593Smuzhiyun 		if ((fbs & PORT_FBS_SDE) && (pmp < ap->nr_pmp_links)) {
1714*4882a593Smuzhiyun 			link = &ap->pmp_link[pmp];
1715*4882a593Smuzhiyun 			fbs_need_dec = true;
1716*4882a593Smuzhiyun 		}
1717*4882a593Smuzhiyun 
1718*4882a593Smuzhiyun 	} else
1719*4882a593Smuzhiyun 		ata_for_each_link(link, ap, EDGE)
1720*4882a593Smuzhiyun 			if (ata_link_active(link))
1721*4882a593Smuzhiyun 				break;
1722*4882a593Smuzhiyun 
1723*4882a593Smuzhiyun 	if (!link)
1724*4882a593Smuzhiyun 		link = &ap->link;
1725*4882a593Smuzhiyun 
1726*4882a593Smuzhiyun 	active_qc = ata_qc_from_tag(ap, link->active_tag);
1727*4882a593Smuzhiyun 	active_ehi = &link->eh_info;
1728*4882a593Smuzhiyun 
1729*4882a593Smuzhiyun 	/* record irq stat */
1730*4882a593Smuzhiyun 	ata_ehi_clear_desc(host_ehi);
1731*4882a593Smuzhiyun 	ata_ehi_push_desc(host_ehi, "irq_stat 0x%08x", irq_stat);
1732*4882a593Smuzhiyun 
1733*4882a593Smuzhiyun 	/* AHCI needs SError cleared; otherwise, it might lock up */
1734*4882a593Smuzhiyun 	ahci_scr_read(&ap->link, SCR_ERROR, &serror);
1735*4882a593Smuzhiyun 	ahci_scr_write(&ap->link, SCR_ERROR, serror);
1736*4882a593Smuzhiyun 	host_ehi->serror |= serror;
1737*4882a593Smuzhiyun 
1738*4882a593Smuzhiyun 	/* some controllers set IRQ_IF_ERR on device errors, ignore it */
1739*4882a593Smuzhiyun 	if (hpriv->flags & AHCI_HFLAG_IGN_IRQ_IF_ERR)
1740*4882a593Smuzhiyun 		irq_stat &= ~PORT_IRQ_IF_ERR;
1741*4882a593Smuzhiyun 
1742*4882a593Smuzhiyun 	if (irq_stat & PORT_IRQ_TF_ERR) {
1743*4882a593Smuzhiyun 		/* If qc is active, charge it; otherwise, the active
1744*4882a593Smuzhiyun 		 * link.  There's no active qc on NCQ errors.  It will
1745*4882a593Smuzhiyun 		 * be determined by EH by reading log page 10h.
1746*4882a593Smuzhiyun 		 */
1747*4882a593Smuzhiyun 		if (active_qc)
1748*4882a593Smuzhiyun 			active_qc->err_mask |= AC_ERR_DEV;
1749*4882a593Smuzhiyun 		else
1750*4882a593Smuzhiyun 			active_ehi->err_mask |= AC_ERR_DEV;
1751*4882a593Smuzhiyun 
1752*4882a593Smuzhiyun 		if (hpriv->flags & AHCI_HFLAG_IGN_SERR_INTERNAL)
1753*4882a593Smuzhiyun 			host_ehi->serror &= ~SERR_INTERNAL;
1754*4882a593Smuzhiyun 	}
1755*4882a593Smuzhiyun 
1756*4882a593Smuzhiyun 	if (irq_stat & PORT_IRQ_UNK_FIS) {
1757*4882a593Smuzhiyun 		u32 *unk = pp->rx_fis + RX_FIS_UNK;
1758*4882a593Smuzhiyun 
1759*4882a593Smuzhiyun 		active_ehi->err_mask |= AC_ERR_HSM;
1760*4882a593Smuzhiyun 		active_ehi->action |= ATA_EH_RESET;
1761*4882a593Smuzhiyun 		ata_ehi_push_desc(active_ehi,
1762*4882a593Smuzhiyun 				  "unknown FIS %08x %08x %08x %08x" ,
1763*4882a593Smuzhiyun 				  unk[0], unk[1], unk[2], unk[3]);
1764*4882a593Smuzhiyun 	}
1765*4882a593Smuzhiyun 
1766*4882a593Smuzhiyun 	if (sata_pmp_attached(ap) && (irq_stat & PORT_IRQ_BAD_PMP)) {
1767*4882a593Smuzhiyun 		active_ehi->err_mask |= AC_ERR_HSM;
1768*4882a593Smuzhiyun 		active_ehi->action |= ATA_EH_RESET;
1769*4882a593Smuzhiyun 		ata_ehi_push_desc(active_ehi, "incorrect PMP");
1770*4882a593Smuzhiyun 	}
1771*4882a593Smuzhiyun 
1772*4882a593Smuzhiyun 	if (irq_stat & (PORT_IRQ_HBUS_ERR | PORT_IRQ_HBUS_DATA_ERR)) {
1773*4882a593Smuzhiyun 		host_ehi->err_mask |= AC_ERR_HOST_BUS;
1774*4882a593Smuzhiyun 		host_ehi->action |= ATA_EH_RESET;
1775*4882a593Smuzhiyun 		ata_ehi_push_desc(host_ehi, "host bus error");
1776*4882a593Smuzhiyun 	}
1777*4882a593Smuzhiyun 
1778*4882a593Smuzhiyun 	if (irq_stat & PORT_IRQ_IF_ERR) {
1779*4882a593Smuzhiyun 		if (fbs_need_dec)
1780*4882a593Smuzhiyun 			active_ehi->err_mask |= AC_ERR_DEV;
1781*4882a593Smuzhiyun 		else {
1782*4882a593Smuzhiyun 			host_ehi->err_mask |= AC_ERR_ATA_BUS;
1783*4882a593Smuzhiyun 			host_ehi->action |= ATA_EH_RESET;
1784*4882a593Smuzhiyun 		}
1785*4882a593Smuzhiyun 
1786*4882a593Smuzhiyun 		ata_ehi_push_desc(host_ehi, "interface fatal error");
1787*4882a593Smuzhiyun 	}
1788*4882a593Smuzhiyun 
1789*4882a593Smuzhiyun 	if (irq_stat & (PORT_IRQ_CONNECT | PORT_IRQ_PHYRDY)) {
1790*4882a593Smuzhiyun 		ata_ehi_hotplugged(host_ehi);
1791*4882a593Smuzhiyun 		ata_ehi_push_desc(host_ehi, "%s",
1792*4882a593Smuzhiyun 			irq_stat & PORT_IRQ_CONNECT ?
1793*4882a593Smuzhiyun 			"connection status changed" : "PHY RDY changed");
1794*4882a593Smuzhiyun 	}
1795*4882a593Smuzhiyun 
1796*4882a593Smuzhiyun 	/* okay, let's hand over to EH */
1797*4882a593Smuzhiyun 
1798*4882a593Smuzhiyun 	if (irq_stat & PORT_IRQ_FREEZE)
1799*4882a593Smuzhiyun 		ata_port_freeze(ap);
1800*4882a593Smuzhiyun 	else if (fbs_need_dec) {
1801*4882a593Smuzhiyun 		ata_link_abort(link);
1802*4882a593Smuzhiyun 		ahci_fbs_dec_intr(ap);
1803*4882a593Smuzhiyun 	} else
1804*4882a593Smuzhiyun 		ata_port_abort(ap);
1805*4882a593Smuzhiyun }
1806*4882a593Smuzhiyun 
ahci_handle_port_interrupt(struct ata_port * ap,void __iomem * port_mmio,u32 status)1807*4882a593Smuzhiyun static void ahci_handle_port_interrupt(struct ata_port *ap,
1808*4882a593Smuzhiyun 				       void __iomem *port_mmio, u32 status)
1809*4882a593Smuzhiyun {
1810*4882a593Smuzhiyun 	struct ata_eh_info *ehi = &ap->link.eh_info;
1811*4882a593Smuzhiyun 	struct ahci_port_priv *pp = ap->private_data;
1812*4882a593Smuzhiyun 	struct ahci_host_priv *hpriv = ap->host->private_data;
1813*4882a593Smuzhiyun 	int resetting = !!(ap->pflags & ATA_PFLAG_RESETTING);
1814*4882a593Smuzhiyun 	u32 qc_active = 0;
1815*4882a593Smuzhiyun 	int rc;
1816*4882a593Smuzhiyun 
1817*4882a593Smuzhiyun 	/* ignore BAD_PMP while resetting */
1818*4882a593Smuzhiyun 	if (unlikely(resetting))
1819*4882a593Smuzhiyun 		status &= ~PORT_IRQ_BAD_PMP;
1820*4882a593Smuzhiyun 
1821*4882a593Smuzhiyun 	if (sata_lpm_ignore_phy_events(&ap->link)) {
1822*4882a593Smuzhiyun 		status &= ~PORT_IRQ_PHYRDY;
1823*4882a593Smuzhiyun 		ahci_scr_write(&ap->link, SCR_ERROR, SERR_PHYRDY_CHG);
1824*4882a593Smuzhiyun 	}
1825*4882a593Smuzhiyun 
1826*4882a593Smuzhiyun 	if (unlikely(status & PORT_IRQ_ERROR)) {
1827*4882a593Smuzhiyun 		ahci_error_intr(ap, status);
1828*4882a593Smuzhiyun 		return;
1829*4882a593Smuzhiyun 	}
1830*4882a593Smuzhiyun 
1831*4882a593Smuzhiyun 	if (status & PORT_IRQ_SDB_FIS) {
1832*4882a593Smuzhiyun 		/* If SNotification is available, leave notification
1833*4882a593Smuzhiyun 		 * handling to sata_async_notification().  If not,
1834*4882a593Smuzhiyun 		 * emulate it by snooping SDB FIS RX area.
1835*4882a593Smuzhiyun 		 *
1836*4882a593Smuzhiyun 		 * Snooping FIS RX area is probably cheaper than
1837*4882a593Smuzhiyun 		 * poking SNotification but some constrollers which
1838*4882a593Smuzhiyun 		 * implement SNotification, ICH9 for example, don't
1839*4882a593Smuzhiyun 		 * store AN SDB FIS into receive area.
1840*4882a593Smuzhiyun 		 */
1841*4882a593Smuzhiyun 		if (hpriv->cap & HOST_CAP_SNTF)
1842*4882a593Smuzhiyun 			sata_async_notification(ap);
1843*4882a593Smuzhiyun 		else {
1844*4882a593Smuzhiyun 			/* If the 'N' bit in word 0 of the FIS is set,
1845*4882a593Smuzhiyun 			 * we just received asynchronous notification.
1846*4882a593Smuzhiyun 			 * Tell libata about it.
1847*4882a593Smuzhiyun 			 *
1848*4882a593Smuzhiyun 			 * Lack of SNotification should not appear in
1849*4882a593Smuzhiyun 			 * ahci 1.2, so the workaround is unnecessary
1850*4882a593Smuzhiyun 			 * when FBS is enabled.
1851*4882a593Smuzhiyun 			 */
1852*4882a593Smuzhiyun 			if (pp->fbs_enabled)
1853*4882a593Smuzhiyun 				WARN_ON_ONCE(1);
1854*4882a593Smuzhiyun 			else {
1855*4882a593Smuzhiyun 				const __le32 *f = pp->rx_fis + RX_FIS_SDB;
1856*4882a593Smuzhiyun 				u32 f0 = le32_to_cpu(f[0]);
1857*4882a593Smuzhiyun 				if (f0 & (1 << 15))
1858*4882a593Smuzhiyun 					sata_async_notification(ap);
1859*4882a593Smuzhiyun 			}
1860*4882a593Smuzhiyun 		}
1861*4882a593Smuzhiyun 	}
1862*4882a593Smuzhiyun 
1863*4882a593Smuzhiyun 	/* pp->active_link is not reliable once FBS is enabled, both
1864*4882a593Smuzhiyun 	 * PORT_SCR_ACT and PORT_CMD_ISSUE should be checked because
1865*4882a593Smuzhiyun 	 * NCQ and non-NCQ commands may be in flight at the same time.
1866*4882a593Smuzhiyun 	 */
1867*4882a593Smuzhiyun 	if (pp->fbs_enabled) {
1868*4882a593Smuzhiyun 		if (ap->qc_active) {
1869*4882a593Smuzhiyun 			qc_active = readl(port_mmio + PORT_SCR_ACT);
1870*4882a593Smuzhiyun 			qc_active |= readl(port_mmio + PORT_CMD_ISSUE);
1871*4882a593Smuzhiyun 		}
1872*4882a593Smuzhiyun 	} else {
1873*4882a593Smuzhiyun 		/* pp->active_link is valid iff any command is in flight */
1874*4882a593Smuzhiyun 		if (ap->qc_active && pp->active_link->sactive)
1875*4882a593Smuzhiyun 			qc_active = readl(port_mmio + PORT_SCR_ACT);
1876*4882a593Smuzhiyun 		else
1877*4882a593Smuzhiyun 			qc_active = readl(port_mmio + PORT_CMD_ISSUE);
1878*4882a593Smuzhiyun 	}
1879*4882a593Smuzhiyun 
1880*4882a593Smuzhiyun 
1881*4882a593Smuzhiyun 	rc = ata_qc_complete_multiple(ap, qc_active);
1882*4882a593Smuzhiyun 
1883*4882a593Smuzhiyun 	/* while resetting, invalid completions are expected */
1884*4882a593Smuzhiyun 	if (unlikely(rc < 0 && !resetting)) {
1885*4882a593Smuzhiyun 		ehi->err_mask |= AC_ERR_HSM;
1886*4882a593Smuzhiyun 		ehi->action |= ATA_EH_RESET;
1887*4882a593Smuzhiyun 		ata_port_freeze(ap);
1888*4882a593Smuzhiyun 	}
1889*4882a593Smuzhiyun }
1890*4882a593Smuzhiyun 
ahci_port_intr(struct ata_port * ap)1891*4882a593Smuzhiyun static void ahci_port_intr(struct ata_port *ap)
1892*4882a593Smuzhiyun {
1893*4882a593Smuzhiyun 	void __iomem *port_mmio = ahci_port_base(ap);
1894*4882a593Smuzhiyun 	u32 status;
1895*4882a593Smuzhiyun 
1896*4882a593Smuzhiyun 	status = readl(port_mmio + PORT_IRQ_STAT);
1897*4882a593Smuzhiyun 	writel(status, port_mmio + PORT_IRQ_STAT);
1898*4882a593Smuzhiyun 
1899*4882a593Smuzhiyun 	ahci_handle_port_interrupt(ap, port_mmio, status);
1900*4882a593Smuzhiyun }
1901*4882a593Smuzhiyun 
ahci_multi_irqs_intr_hard(int irq,void * dev_instance)1902*4882a593Smuzhiyun static irqreturn_t ahci_multi_irqs_intr_hard(int irq, void *dev_instance)
1903*4882a593Smuzhiyun {
1904*4882a593Smuzhiyun 	struct ata_port *ap = dev_instance;
1905*4882a593Smuzhiyun 	void __iomem *port_mmio = ahci_port_base(ap);
1906*4882a593Smuzhiyun 	u32 status;
1907*4882a593Smuzhiyun 
1908*4882a593Smuzhiyun 	VPRINTK("ENTER\n");
1909*4882a593Smuzhiyun 
1910*4882a593Smuzhiyun 	status = readl(port_mmio + PORT_IRQ_STAT);
1911*4882a593Smuzhiyun 	writel(status, port_mmio + PORT_IRQ_STAT);
1912*4882a593Smuzhiyun 
1913*4882a593Smuzhiyun 	spin_lock(ap->lock);
1914*4882a593Smuzhiyun 	ahci_handle_port_interrupt(ap, port_mmio, status);
1915*4882a593Smuzhiyun 	spin_unlock(ap->lock);
1916*4882a593Smuzhiyun 
1917*4882a593Smuzhiyun 	VPRINTK("EXIT\n");
1918*4882a593Smuzhiyun 
1919*4882a593Smuzhiyun 	return IRQ_HANDLED;
1920*4882a593Smuzhiyun }
1921*4882a593Smuzhiyun 
ahci_handle_port_intr(struct ata_host * host,u32 irq_masked)1922*4882a593Smuzhiyun u32 ahci_handle_port_intr(struct ata_host *host, u32 irq_masked)
1923*4882a593Smuzhiyun {
1924*4882a593Smuzhiyun 	unsigned int i, handled = 0;
1925*4882a593Smuzhiyun 
1926*4882a593Smuzhiyun 	for (i = 0; i < host->n_ports; i++) {
1927*4882a593Smuzhiyun 		struct ata_port *ap;
1928*4882a593Smuzhiyun 
1929*4882a593Smuzhiyun 		if (!(irq_masked & (1 << i)))
1930*4882a593Smuzhiyun 			continue;
1931*4882a593Smuzhiyun 
1932*4882a593Smuzhiyun 		ap = host->ports[i];
1933*4882a593Smuzhiyun 		if (ap) {
1934*4882a593Smuzhiyun 			ahci_port_intr(ap);
1935*4882a593Smuzhiyun 			VPRINTK("port %u\n", i);
1936*4882a593Smuzhiyun 		} else {
1937*4882a593Smuzhiyun 			VPRINTK("port %u (no irq)\n", i);
1938*4882a593Smuzhiyun 			if (ata_ratelimit())
1939*4882a593Smuzhiyun 				dev_warn(host->dev,
1940*4882a593Smuzhiyun 					 "interrupt on disabled port %u\n", i);
1941*4882a593Smuzhiyun 		}
1942*4882a593Smuzhiyun 
1943*4882a593Smuzhiyun 		handled = 1;
1944*4882a593Smuzhiyun 	}
1945*4882a593Smuzhiyun 
1946*4882a593Smuzhiyun 	return handled;
1947*4882a593Smuzhiyun }
1948*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(ahci_handle_port_intr);
1949*4882a593Smuzhiyun 
ahci_single_level_irq_intr(int irq,void * dev_instance)1950*4882a593Smuzhiyun static irqreturn_t ahci_single_level_irq_intr(int irq, void *dev_instance)
1951*4882a593Smuzhiyun {
1952*4882a593Smuzhiyun 	struct ata_host *host = dev_instance;
1953*4882a593Smuzhiyun 	struct ahci_host_priv *hpriv;
1954*4882a593Smuzhiyun 	unsigned int rc = 0;
1955*4882a593Smuzhiyun 	void __iomem *mmio;
1956*4882a593Smuzhiyun 	u32 irq_stat, irq_masked;
1957*4882a593Smuzhiyun 
1958*4882a593Smuzhiyun 	VPRINTK("ENTER\n");
1959*4882a593Smuzhiyun 
1960*4882a593Smuzhiyun 	hpriv = host->private_data;
1961*4882a593Smuzhiyun 	mmio = hpriv->mmio;
1962*4882a593Smuzhiyun 
1963*4882a593Smuzhiyun 	/* sigh.  0xffffffff is a valid return from h/w */
1964*4882a593Smuzhiyun 	irq_stat = readl(mmio + HOST_IRQ_STAT);
1965*4882a593Smuzhiyun 	if (!irq_stat)
1966*4882a593Smuzhiyun 		return IRQ_NONE;
1967*4882a593Smuzhiyun 
1968*4882a593Smuzhiyun 	irq_masked = irq_stat & hpriv->port_map;
1969*4882a593Smuzhiyun 
1970*4882a593Smuzhiyun 	spin_lock(&host->lock);
1971*4882a593Smuzhiyun 
1972*4882a593Smuzhiyun 	rc = ahci_handle_port_intr(host, irq_masked);
1973*4882a593Smuzhiyun 
1974*4882a593Smuzhiyun 	/* HOST_IRQ_STAT behaves as level triggered latch meaning that
1975*4882a593Smuzhiyun 	 * it should be cleared after all the port events are cleared;
1976*4882a593Smuzhiyun 	 * otherwise, it will raise a spurious interrupt after each
1977*4882a593Smuzhiyun 	 * valid one.  Please read section 10.6.2 of ahci 1.1 for more
1978*4882a593Smuzhiyun 	 * information.
1979*4882a593Smuzhiyun 	 *
1980*4882a593Smuzhiyun 	 * Also, use the unmasked value to clear interrupt as spurious
1981*4882a593Smuzhiyun 	 * pending event on a dummy port might cause screaming IRQ.
1982*4882a593Smuzhiyun 	 */
1983*4882a593Smuzhiyun 	writel(irq_stat, mmio + HOST_IRQ_STAT);
1984*4882a593Smuzhiyun 
1985*4882a593Smuzhiyun 	spin_unlock(&host->lock);
1986*4882a593Smuzhiyun 
1987*4882a593Smuzhiyun 	VPRINTK("EXIT\n");
1988*4882a593Smuzhiyun 
1989*4882a593Smuzhiyun 	return IRQ_RETVAL(rc);
1990*4882a593Smuzhiyun }
1991*4882a593Smuzhiyun 
ahci_qc_issue(struct ata_queued_cmd * qc)1992*4882a593Smuzhiyun unsigned int ahci_qc_issue(struct ata_queued_cmd *qc)
1993*4882a593Smuzhiyun {
1994*4882a593Smuzhiyun 	struct ata_port *ap = qc->ap;
1995*4882a593Smuzhiyun 	void __iomem *port_mmio = ahci_port_base(ap);
1996*4882a593Smuzhiyun 	struct ahci_port_priv *pp = ap->private_data;
1997*4882a593Smuzhiyun 
1998*4882a593Smuzhiyun 	/* Keep track of the currently active link.  It will be used
1999*4882a593Smuzhiyun 	 * in completion path to determine whether NCQ phase is in
2000*4882a593Smuzhiyun 	 * progress.
2001*4882a593Smuzhiyun 	 */
2002*4882a593Smuzhiyun 	pp->active_link = qc->dev->link;
2003*4882a593Smuzhiyun 
2004*4882a593Smuzhiyun 	if (ata_is_ncq(qc->tf.protocol))
2005*4882a593Smuzhiyun 		writel(1 << qc->hw_tag, port_mmio + PORT_SCR_ACT);
2006*4882a593Smuzhiyun 
2007*4882a593Smuzhiyun 	if (pp->fbs_enabled && pp->fbs_last_dev != qc->dev->link->pmp) {
2008*4882a593Smuzhiyun 		u32 fbs = readl(port_mmio + PORT_FBS);
2009*4882a593Smuzhiyun 		fbs &= ~(PORT_FBS_DEV_MASK | PORT_FBS_DEC);
2010*4882a593Smuzhiyun 		fbs |= qc->dev->link->pmp << PORT_FBS_DEV_OFFSET;
2011*4882a593Smuzhiyun 		writel(fbs, port_mmio + PORT_FBS);
2012*4882a593Smuzhiyun 		pp->fbs_last_dev = qc->dev->link->pmp;
2013*4882a593Smuzhiyun 	}
2014*4882a593Smuzhiyun 
2015*4882a593Smuzhiyun 	writel(1 << qc->hw_tag, port_mmio + PORT_CMD_ISSUE);
2016*4882a593Smuzhiyun 
2017*4882a593Smuzhiyun 	ahci_sw_activity(qc->dev->link);
2018*4882a593Smuzhiyun 
2019*4882a593Smuzhiyun 	return 0;
2020*4882a593Smuzhiyun }
2021*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(ahci_qc_issue);
2022*4882a593Smuzhiyun 
ahci_qc_fill_rtf(struct ata_queued_cmd * qc)2023*4882a593Smuzhiyun static bool ahci_qc_fill_rtf(struct ata_queued_cmd *qc)
2024*4882a593Smuzhiyun {
2025*4882a593Smuzhiyun 	struct ahci_port_priv *pp = qc->ap->private_data;
2026*4882a593Smuzhiyun 	u8 *rx_fis = pp->rx_fis;
2027*4882a593Smuzhiyun 
2028*4882a593Smuzhiyun 	if (pp->fbs_enabled)
2029*4882a593Smuzhiyun 		rx_fis += qc->dev->link->pmp * AHCI_RX_FIS_SZ;
2030*4882a593Smuzhiyun 
2031*4882a593Smuzhiyun 	/*
2032*4882a593Smuzhiyun 	 * After a successful execution of an ATA PIO data-in command,
2033*4882a593Smuzhiyun 	 * the device doesn't send D2H Reg FIS to update the TF and
2034*4882a593Smuzhiyun 	 * the host should take TF and E_Status from the preceding PIO
2035*4882a593Smuzhiyun 	 * Setup FIS.
2036*4882a593Smuzhiyun 	 */
2037*4882a593Smuzhiyun 	if (qc->tf.protocol == ATA_PROT_PIO && qc->dma_dir == DMA_FROM_DEVICE &&
2038*4882a593Smuzhiyun 	    !(qc->flags & ATA_QCFLAG_FAILED)) {
2039*4882a593Smuzhiyun 		ata_tf_from_fis(rx_fis + RX_FIS_PIO_SETUP, &qc->result_tf);
2040*4882a593Smuzhiyun 		qc->result_tf.command = (rx_fis + RX_FIS_PIO_SETUP)[15];
2041*4882a593Smuzhiyun 	} else
2042*4882a593Smuzhiyun 		ata_tf_from_fis(rx_fis + RX_FIS_D2H_REG, &qc->result_tf);
2043*4882a593Smuzhiyun 
2044*4882a593Smuzhiyun 	return true;
2045*4882a593Smuzhiyun }
2046*4882a593Smuzhiyun 
ahci_freeze(struct ata_port * ap)2047*4882a593Smuzhiyun static void ahci_freeze(struct ata_port *ap)
2048*4882a593Smuzhiyun {
2049*4882a593Smuzhiyun 	void __iomem *port_mmio = ahci_port_base(ap);
2050*4882a593Smuzhiyun 
2051*4882a593Smuzhiyun 	/* turn IRQ off */
2052*4882a593Smuzhiyun 	writel(0, port_mmio + PORT_IRQ_MASK);
2053*4882a593Smuzhiyun }
2054*4882a593Smuzhiyun 
ahci_thaw(struct ata_port * ap)2055*4882a593Smuzhiyun static void ahci_thaw(struct ata_port *ap)
2056*4882a593Smuzhiyun {
2057*4882a593Smuzhiyun 	struct ahci_host_priv *hpriv = ap->host->private_data;
2058*4882a593Smuzhiyun 	void __iomem *mmio = hpriv->mmio;
2059*4882a593Smuzhiyun 	void __iomem *port_mmio = ahci_port_base(ap);
2060*4882a593Smuzhiyun 	u32 tmp;
2061*4882a593Smuzhiyun 	struct ahci_port_priv *pp = ap->private_data;
2062*4882a593Smuzhiyun 
2063*4882a593Smuzhiyun 	/* clear IRQ */
2064*4882a593Smuzhiyun 	tmp = readl(port_mmio + PORT_IRQ_STAT);
2065*4882a593Smuzhiyun 	writel(tmp, port_mmio + PORT_IRQ_STAT);
2066*4882a593Smuzhiyun 	writel(1 << ap->port_no, mmio + HOST_IRQ_STAT);
2067*4882a593Smuzhiyun 
2068*4882a593Smuzhiyun 	/* turn IRQ back on */
2069*4882a593Smuzhiyun 	writel(pp->intr_mask, port_mmio + PORT_IRQ_MASK);
2070*4882a593Smuzhiyun }
2071*4882a593Smuzhiyun 
ahci_error_handler(struct ata_port * ap)2072*4882a593Smuzhiyun void ahci_error_handler(struct ata_port *ap)
2073*4882a593Smuzhiyun {
2074*4882a593Smuzhiyun 	struct ahci_host_priv *hpriv = ap->host->private_data;
2075*4882a593Smuzhiyun 
2076*4882a593Smuzhiyun 	if (!(ap->pflags & ATA_PFLAG_FROZEN)) {
2077*4882a593Smuzhiyun 		/* restart engine */
2078*4882a593Smuzhiyun 		hpriv->stop_engine(ap);
2079*4882a593Smuzhiyun 		hpriv->start_engine(ap);
2080*4882a593Smuzhiyun 	}
2081*4882a593Smuzhiyun 
2082*4882a593Smuzhiyun 	sata_pmp_error_handler(ap);
2083*4882a593Smuzhiyun 
2084*4882a593Smuzhiyun 	if (!ata_dev_enabled(ap->link.device))
2085*4882a593Smuzhiyun 		hpriv->stop_engine(ap);
2086*4882a593Smuzhiyun }
2087*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(ahci_error_handler);
2088*4882a593Smuzhiyun 
ahci_post_internal_cmd(struct ata_queued_cmd * qc)2089*4882a593Smuzhiyun static void ahci_post_internal_cmd(struct ata_queued_cmd *qc)
2090*4882a593Smuzhiyun {
2091*4882a593Smuzhiyun 	struct ata_port *ap = qc->ap;
2092*4882a593Smuzhiyun 
2093*4882a593Smuzhiyun 	/* make DMA engine forget about the failed command */
2094*4882a593Smuzhiyun 	if (qc->flags & ATA_QCFLAG_FAILED)
2095*4882a593Smuzhiyun 		ahci_kick_engine(ap);
2096*4882a593Smuzhiyun }
2097*4882a593Smuzhiyun 
ahci_set_aggressive_devslp(struct ata_port * ap,bool sleep)2098*4882a593Smuzhiyun static void ahci_set_aggressive_devslp(struct ata_port *ap, bool sleep)
2099*4882a593Smuzhiyun {
2100*4882a593Smuzhiyun 	struct ahci_host_priv *hpriv = ap->host->private_data;
2101*4882a593Smuzhiyun 	void __iomem *port_mmio = ahci_port_base(ap);
2102*4882a593Smuzhiyun 	struct ata_device *dev = ap->link.device;
2103*4882a593Smuzhiyun 	u32 devslp, dm, dito, mdat, deto, dito_conf;
2104*4882a593Smuzhiyun 	int rc;
2105*4882a593Smuzhiyun 	unsigned int err_mask;
2106*4882a593Smuzhiyun 
2107*4882a593Smuzhiyun 	devslp = readl(port_mmio + PORT_DEVSLP);
2108*4882a593Smuzhiyun 	if (!(devslp & PORT_DEVSLP_DSP)) {
2109*4882a593Smuzhiyun 		dev_info(ap->host->dev, "port does not support device sleep\n");
2110*4882a593Smuzhiyun 		return;
2111*4882a593Smuzhiyun 	}
2112*4882a593Smuzhiyun 
2113*4882a593Smuzhiyun 	/* disable device sleep */
2114*4882a593Smuzhiyun 	if (!sleep) {
2115*4882a593Smuzhiyun 		if (devslp & PORT_DEVSLP_ADSE) {
2116*4882a593Smuzhiyun 			writel(devslp & ~PORT_DEVSLP_ADSE,
2117*4882a593Smuzhiyun 			       port_mmio + PORT_DEVSLP);
2118*4882a593Smuzhiyun 			err_mask = ata_dev_set_feature(dev,
2119*4882a593Smuzhiyun 						       SETFEATURES_SATA_DISABLE,
2120*4882a593Smuzhiyun 						       SATA_DEVSLP);
2121*4882a593Smuzhiyun 			if (err_mask && err_mask != AC_ERR_DEV)
2122*4882a593Smuzhiyun 				ata_dev_warn(dev, "failed to disable DEVSLP\n");
2123*4882a593Smuzhiyun 		}
2124*4882a593Smuzhiyun 		return;
2125*4882a593Smuzhiyun 	}
2126*4882a593Smuzhiyun 
2127*4882a593Smuzhiyun 	dm = (devslp & PORT_DEVSLP_DM_MASK) >> PORT_DEVSLP_DM_OFFSET;
2128*4882a593Smuzhiyun 	dito = devslp_idle_timeout / (dm + 1);
2129*4882a593Smuzhiyun 	if (dito > 0x3ff)
2130*4882a593Smuzhiyun 		dito = 0x3ff;
2131*4882a593Smuzhiyun 
2132*4882a593Smuzhiyun 	dito_conf = (devslp >> PORT_DEVSLP_DITO_OFFSET) & 0x3FF;
2133*4882a593Smuzhiyun 
2134*4882a593Smuzhiyun 	/* device sleep was already enabled and same dito */
2135*4882a593Smuzhiyun 	if ((devslp & PORT_DEVSLP_ADSE) && (dito_conf == dito))
2136*4882a593Smuzhiyun 		return;
2137*4882a593Smuzhiyun 
2138*4882a593Smuzhiyun 	/* set DITO, MDAT, DETO and enable DevSlp, need to stop engine first */
2139*4882a593Smuzhiyun 	rc = hpriv->stop_engine(ap);
2140*4882a593Smuzhiyun 	if (rc)
2141*4882a593Smuzhiyun 		return;
2142*4882a593Smuzhiyun 
2143*4882a593Smuzhiyun 	/* Use the nominal value 10 ms if the read MDAT is zero,
2144*4882a593Smuzhiyun 	 * the nominal value of DETO is 20 ms.
2145*4882a593Smuzhiyun 	 */
2146*4882a593Smuzhiyun 	if (dev->devslp_timing[ATA_LOG_DEVSLP_VALID] &
2147*4882a593Smuzhiyun 	    ATA_LOG_DEVSLP_VALID_MASK) {
2148*4882a593Smuzhiyun 		mdat = dev->devslp_timing[ATA_LOG_DEVSLP_MDAT] &
2149*4882a593Smuzhiyun 		       ATA_LOG_DEVSLP_MDAT_MASK;
2150*4882a593Smuzhiyun 		if (!mdat)
2151*4882a593Smuzhiyun 			mdat = 10;
2152*4882a593Smuzhiyun 		deto = dev->devslp_timing[ATA_LOG_DEVSLP_DETO];
2153*4882a593Smuzhiyun 		if (!deto)
2154*4882a593Smuzhiyun 			deto = 20;
2155*4882a593Smuzhiyun 	} else {
2156*4882a593Smuzhiyun 		mdat = 10;
2157*4882a593Smuzhiyun 		deto = 20;
2158*4882a593Smuzhiyun 	}
2159*4882a593Smuzhiyun 
2160*4882a593Smuzhiyun 	/* Make dito, mdat, deto bits to 0s */
2161*4882a593Smuzhiyun 	devslp &= ~GENMASK_ULL(24, 2);
2162*4882a593Smuzhiyun 	devslp |= ((dito << PORT_DEVSLP_DITO_OFFSET) |
2163*4882a593Smuzhiyun 		   (mdat << PORT_DEVSLP_MDAT_OFFSET) |
2164*4882a593Smuzhiyun 		   (deto << PORT_DEVSLP_DETO_OFFSET) |
2165*4882a593Smuzhiyun 		   PORT_DEVSLP_ADSE);
2166*4882a593Smuzhiyun 	writel(devslp, port_mmio + PORT_DEVSLP);
2167*4882a593Smuzhiyun 
2168*4882a593Smuzhiyun 	hpriv->start_engine(ap);
2169*4882a593Smuzhiyun 
2170*4882a593Smuzhiyun 	/* enable device sleep feature for the drive */
2171*4882a593Smuzhiyun 	err_mask = ata_dev_set_feature(dev,
2172*4882a593Smuzhiyun 				       SETFEATURES_SATA_ENABLE,
2173*4882a593Smuzhiyun 				       SATA_DEVSLP);
2174*4882a593Smuzhiyun 	if (err_mask && err_mask != AC_ERR_DEV)
2175*4882a593Smuzhiyun 		ata_dev_warn(dev, "failed to enable DEVSLP\n");
2176*4882a593Smuzhiyun }
2177*4882a593Smuzhiyun 
ahci_enable_fbs(struct ata_port * ap)2178*4882a593Smuzhiyun static void ahci_enable_fbs(struct ata_port *ap)
2179*4882a593Smuzhiyun {
2180*4882a593Smuzhiyun 	struct ahci_host_priv *hpriv = ap->host->private_data;
2181*4882a593Smuzhiyun 	struct ahci_port_priv *pp = ap->private_data;
2182*4882a593Smuzhiyun 	void __iomem *port_mmio = ahci_port_base(ap);
2183*4882a593Smuzhiyun 	u32 fbs;
2184*4882a593Smuzhiyun 	int rc;
2185*4882a593Smuzhiyun 
2186*4882a593Smuzhiyun 	if (!pp->fbs_supported)
2187*4882a593Smuzhiyun 		return;
2188*4882a593Smuzhiyun 
2189*4882a593Smuzhiyun 	fbs = readl(port_mmio + PORT_FBS);
2190*4882a593Smuzhiyun 	if (fbs & PORT_FBS_EN) {
2191*4882a593Smuzhiyun 		pp->fbs_enabled = true;
2192*4882a593Smuzhiyun 		pp->fbs_last_dev = -1; /* initialization */
2193*4882a593Smuzhiyun 		return;
2194*4882a593Smuzhiyun 	}
2195*4882a593Smuzhiyun 
2196*4882a593Smuzhiyun 	rc = hpriv->stop_engine(ap);
2197*4882a593Smuzhiyun 	if (rc)
2198*4882a593Smuzhiyun 		return;
2199*4882a593Smuzhiyun 
2200*4882a593Smuzhiyun 	writel(fbs | PORT_FBS_EN, port_mmio + PORT_FBS);
2201*4882a593Smuzhiyun 	fbs = readl(port_mmio + PORT_FBS);
2202*4882a593Smuzhiyun 	if (fbs & PORT_FBS_EN) {
2203*4882a593Smuzhiyun 		dev_info(ap->host->dev, "FBS is enabled\n");
2204*4882a593Smuzhiyun 		pp->fbs_enabled = true;
2205*4882a593Smuzhiyun 		pp->fbs_last_dev = -1; /* initialization */
2206*4882a593Smuzhiyun 	} else
2207*4882a593Smuzhiyun 		dev_err(ap->host->dev, "Failed to enable FBS\n");
2208*4882a593Smuzhiyun 
2209*4882a593Smuzhiyun 	hpriv->start_engine(ap);
2210*4882a593Smuzhiyun }
2211*4882a593Smuzhiyun 
ahci_disable_fbs(struct ata_port * ap)2212*4882a593Smuzhiyun static void ahci_disable_fbs(struct ata_port *ap)
2213*4882a593Smuzhiyun {
2214*4882a593Smuzhiyun 	struct ahci_host_priv *hpriv = ap->host->private_data;
2215*4882a593Smuzhiyun 	struct ahci_port_priv *pp = ap->private_data;
2216*4882a593Smuzhiyun 	void __iomem *port_mmio = ahci_port_base(ap);
2217*4882a593Smuzhiyun 	u32 fbs;
2218*4882a593Smuzhiyun 	int rc;
2219*4882a593Smuzhiyun 
2220*4882a593Smuzhiyun 	if (!pp->fbs_supported)
2221*4882a593Smuzhiyun 		return;
2222*4882a593Smuzhiyun 
2223*4882a593Smuzhiyun 	fbs = readl(port_mmio + PORT_FBS);
2224*4882a593Smuzhiyun 	if ((fbs & PORT_FBS_EN) == 0) {
2225*4882a593Smuzhiyun 		pp->fbs_enabled = false;
2226*4882a593Smuzhiyun 		return;
2227*4882a593Smuzhiyun 	}
2228*4882a593Smuzhiyun 
2229*4882a593Smuzhiyun 	rc = hpriv->stop_engine(ap);
2230*4882a593Smuzhiyun 	if (rc)
2231*4882a593Smuzhiyun 		return;
2232*4882a593Smuzhiyun 
2233*4882a593Smuzhiyun 	writel(fbs & ~PORT_FBS_EN, port_mmio + PORT_FBS);
2234*4882a593Smuzhiyun 	fbs = readl(port_mmio + PORT_FBS);
2235*4882a593Smuzhiyun 	if (fbs & PORT_FBS_EN)
2236*4882a593Smuzhiyun 		dev_err(ap->host->dev, "Failed to disable FBS\n");
2237*4882a593Smuzhiyun 	else {
2238*4882a593Smuzhiyun 		dev_info(ap->host->dev, "FBS is disabled\n");
2239*4882a593Smuzhiyun 		pp->fbs_enabled = false;
2240*4882a593Smuzhiyun 	}
2241*4882a593Smuzhiyun 
2242*4882a593Smuzhiyun 	hpriv->start_engine(ap);
2243*4882a593Smuzhiyun }
2244*4882a593Smuzhiyun 
ahci_pmp_attach(struct ata_port * ap)2245*4882a593Smuzhiyun static void ahci_pmp_attach(struct ata_port *ap)
2246*4882a593Smuzhiyun {
2247*4882a593Smuzhiyun 	void __iomem *port_mmio = ahci_port_base(ap);
2248*4882a593Smuzhiyun 	struct ahci_port_priv *pp = ap->private_data;
2249*4882a593Smuzhiyun 	u32 cmd;
2250*4882a593Smuzhiyun 
2251*4882a593Smuzhiyun 	cmd = readl(port_mmio + PORT_CMD);
2252*4882a593Smuzhiyun 	cmd |= PORT_CMD_PMP;
2253*4882a593Smuzhiyun 	writel(cmd, port_mmio + PORT_CMD);
2254*4882a593Smuzhiyun 
2255*4882a593Smuzhiyun 	ahci_enable_fbs(ap);
2256*4882a593Smuzhiyun 
2257*4882a593Smuzhiyun 	pp->intr_mask |= PORT_IRQ_BAD_PMP;
2258*4882a593Smuzhiyun 
2259*4882a593Smuzhiyun 	/*
2260*4882a593Smuzhiyun 	 * We must not change the port interrupt mask register if the
2261*4882a593Smuzhiyun 	 * port is marked frozen, the value in pp->intr_mask will be
2262*4882a593Smuzhiyun 	 * restored later when the port is thawed.
2263*4882a593Smuzhiyun 	 *
2264*4882a593Smuzhiyun 	 * Note that during initialization, the port is marked as
2265*4882a593Smuzhiyun 	 * frozen since the irq handler is not yet registered.
2266*4882a593Smuzhiyun 	 */
2267*4882a593Smuzhiyun 	if (!(ap->pflags & ATA_PFLAG_FROZEN))
2268*4882a593Smuzhiyun 		writel(pp->intr_mask, port_mmio + PORT_IRQ_MASK);
2269*4882a593Smuzhiyun }
2270*4882a593Smuzhiyun 
ahci_pmp_detach(struct ata_port * ap)2271*4882a593Smuzhiyun static void ahci_pmp_detach(struct ata_port *ap)
2272*4882a593Smuzhiyun {
2273*4882a593Smuzhiyun 	void __iomem *port_mmio = ahci_port_base(ap);
2274*4882a593Smuzhiyun 	struct ahci_port_priv *pp = ap->private_data;
2275*4882a593Smuzhiyun 	u32 cmd;
2276*4882a593Smuzhiyun 
2277*4882a593Smuzhiyun 	ahci_disable_fbs(ap);
2278*4882a593Smuzhiyun 
2279*4882a593Smuzhiyun 	cmd = readl(port_mmio + PORT_CMD);
2280*4882a593Smuzhiyun 	cmd &= ~PORT_CMD_PMP;
2281*4882a593Smuzhiyun 	writel(cmd, port_mmio + PORT_CMD);
2282*4882a593Smuzhiyun 
2283*4882a593Smuzhiyun 	pp->intr_mask &= ~PORT_IRQ_BAD_PMP;
2284*4882a593Smuzhiyun 
2285*4882a593Smuzhiyun 	/* see comment above in ahci_pmp_attach() */
2286*4882a593Smuzhiyun 	if (!(ap->pflags & ATA_PFLAG_FROZEN))
2287*4882a593Smuzhiyun 		writel(pp->intr_mask, port_mmio + PORT_IRQ_MASK);
2288*4882a593Smuzhiyun }
2289*4882a593Smuzhiyun 
ahci_port_resume(struct ata_port * ap)2290*4882a593Smuzhiyun int ahci_port_resume(struct ata_port *ap)
2291*4882a593Smuzhiyun {
2292*4882a593Smuzhiyun 	ahci_rpm_get_port(ap);
2293*4882a593Smuzhiyun 
2294*4882a593Smuzhiyun 	ahci_power_up(ap);
2295*4882a593Smuzhiyun 	ahci_start_port(ap);
2296*4882a593Smuzhiyun 
2297*4882a593Smuzhiyun 	if (sata_pmp_attached(ap))
2298*4882a593Smuzhiyun 		ahci_pmp_attach(ap);
2299*4882a593Smuzhiyun 	else
2300*4882a593Smuzhiyun 		ahci_pmp_detach(ap);
2301*4882a593Smuzhiyun 
2302*4882a593Smuzhiyun 	return 0;
2303*4882a593Smuzhiyun }
2304*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(ahci_port_resume);
2305*4882a593Smuzhiyun 
2306*4882a593Smuzhiyun #ifdef CONFIG_PM
ahci_port_suspend(struct ata_port * ap,pm_message_t mesg)2307*4882a593Smuzhiyun static int ahci_port_suspend(struct ata_port *ap, pm_message_t mesg)
2308*4882a593Smuzhiyun {
2309*4882a593Smuzhiyun 	const char *emsg = NULL;
2310*4882a593Smuzhiyun 	int rc;
2311*4882a593Smuzhiyun 
2312*4882a593Smuzhiyun 	rc = ahci_deinit_port(ap, &emsg);
2313*4882a593Smuzhiyun 	if (rc == 0)
2314*4882a593Smuzhiyun 		ahci_power_down(ap);
2315*4882a593Smuzhiyun 	else {
2316*4882a593Smuzhiyun 		ata_port_err(ap, "%s (%d)\n", emsg, rc);
2317*4882a593Smuzhiyun 		ata_port_freeze(ap);
2318*4882a593Smuzhiyun 	}
2319*4882a593Smuzhiyun 
2320*4882a593Smuzhiyun 	ahci_rpm_put_port(ap);
2321*4882a593Smuzhiyun 	return rc;
2322*4882a593Smuzhiyun }
2323*4882a593Smuzhiyun #endif
2324*4882a593Smuzhiyun 
ahci_port_start(struct ata_port * ap)2325*4882a593Smuzhiyun static int ahci_port_start(struct ata_port *ap)
2326*4882a593Smuzhiyun {
2327*4882a593Smuzhiyun 	struct ahci_host_priv *hpriv = ap->host->private_data;
2328*4882a593Smuzhiyun 	struct device *dev = ap->host->dev;
2329*4882a593Smuzhiyun 	struct ahci_port_priv *pp;
2330*4882a593Smuzhiyun 	void *mem;
2331*4882a593Smuzhiyun 	dma_addr_t mem_dma;
2332*4882a593Smuzhiyun 	size_t dma_sz, rx_fis_sz;
2333*4882a593Smuzhiyun 
2334*4882a593Smuzhiyun 	pp = devm_kzalloc(dev, sizeof(*pp), GFP_KERNEL);
2335*4882a593Smuzhiyun 	if (!pp)
2336*4882a593Smuzhiyun 		return -ENOMEM;
2337*4882a593Smuzhiyun 
2338*4882a593Smuzhiyun 	if (ap->host->n_ports > 1) {
2339*4882a593Smuzhiyun 		pp->irq_desc = devm_kzalloc(dev, 8, GFP_KERNEL);
2340*4882a593Smuzhiyun 		if (!pp->irq_desc) {
2341*4882a593Smuzhiyun 			devm_kfree(dev, pp);
2342*4882a593Smuzhiyun 			return -ENOMEM;
2343*4882a593Smuzhiyun 		}
2344*4882a593Smuzhiyun 		snprintf(pp->irq_desc, 8,
2345*4882a593Smuzhiyun 			 "%s%d", dev_driver_string(dev), ap->port_no);
2346*4882a593Smuzhiyun 	}
2347*4882a593Smuzhiyun 
2348*4882a593Smuzhiyun 	/* check FBS capability */
2349*4882a593Smuzhiyun 	if ((hpriv->cap & HOST_CAP_FBS) && sata_pmp_supported(ap)) {
2350*4882a593Smuzhiyun 		void __iomem *port_mmio = ahci_port_base(ap);
2351*4882a593Smuzhiyun 		u32 cmd = readl(port_mmio + PORT_CMD);
2352*4882a593Smuzhiyun 		if (cmd & PORT_CMD_FBSCP)
2353*4882a593Smuzhiyun 			pp->fbs_supported = true;
2354*4882a593Smuzhiyun 		else if (hpriv->flags & AHCI_HFLAG_YES_FBS) {
2355*4882a593Smuzhiyun 			dev_info(dev, "port %d can do FBS, forcing FBSCP\n",
2356*4882a593Smuzhiyun 				 ap->port_no);
2357*4882a593Smuzhiyun 			pp->fbs_supported = true;
2358*4882a593Smuzhiyun 		} else
2359*4882a593Smuzhiyun 			dev_warn(dev, "port %d is not capable of FBS\n",
2360*4882a593Smuzhiyun 				 ap->port_no);
2361*4882a593Smuzhiyun 	}
2362*4882a593Smuzhiyun 
2363*4882a593Smuzhiyun 	if (pp->fbs_supported) {
2364*4882a593Smuzhiyun 		dma_sz = AHCI_PORT_PRIV_FBS_DMA_SZ;
2365*4882a593Smuzhiyun 		rx_fis_sz = AHCI_RX_FIS_SZ * 16;
2366*4882a593Smuzhiyun 	} else {
2367*4882a593Smuzhiyun 		dma_sz = AHCI_PORT_PRIV_DMA_SZ;
2368*4882a593Smuzhiyun 		rx_fis_sz = AHCI_RX_FIS_SZ;
2369*4882a593Smuzhiyun 	}
2370*4882a593Smuzhiyun 
2371*4882a593Smuzhiyun 	mem = dmam_alloc_coherent(dev, dma_sz, &mem_dma, GFP_KERNEL);
2372*4882a593Smuzhiyun 	if (!mem)
2373*4882a593Smuzhiyun 		return -ENOMEM;
2374*4882a593Smuzhiyun 
2375*4882a593Smuzhiyun 	/*
2376*4882a593Smuzhiyun 	 * First item in chunk of DMA memory: 32-slot command table,
2377*4882a593Smuzhiyun 	 * 32 bytes each in size
2378*4882a593Smuzhiyun 	 */
2379*4882a593Smuzhiyun 	pp->cmd_slot = mem;
2380*4882a593Smuzhiyun 	pp->cmd_slot_dma = mem_dma;
2381*4882a593Smuzhiyun 
2382*4882a593Smuzhiyun 	mem += AHCI_CMD_SLOT_SZ;
2383*4882a593Smuzhiyun 	mem_dma += AHCI_CMD_SLOT_SZ;
2384*4882a593Smuzhiyun 
2385*4882a593Smuzhiyun 	/*
2386*4882a593Smuzhiyun 	 * Second item: Received-FIS area
2387*4882a593Smuzhiyun 	 */
2388*4882a593Smuzhiyun 	pp->rx_fis = mem;
2389*4882a593Smuzhiyun 	pp->rx_fis_dma = mem_dma;
2390*4882a593Smuzhiyun 
2391*4882a593Smuzhiyun 	mem += rx_fis_sz;
2392*4882a593Smuzhiyun 	mem_dma += rx_fis_sz;
2393*4882a593Smuzhiyun 
2394*4882a593Smuzhiyun 	/*
2395*4882a593Smuzhiyun 	 * Third item: data area for storing a single command
2396*4882a593Smuzhiyun 	 * and its scatter-gather table
2397*4882a593Smuzhiyun 	 */
2398*4882a593Smuzhiyun 	pp->cmd_tbl = mem;
2399*4882a593Smuzhiyun 	pp->cmd_tbl_dma = mem_dma;
2400*4882a593Smuzhiyun 
2401*4882a593Smuzhiyun 	/*
2402*4882a593Smuzhiyun 	 * Save off initial list of interrupts to be enabled.
2403*4882a593Smuzhiyun 	 * This could be changed later
2404*4882a593Smuzhiyun 	 */
2405*4882a593Smuzhiyun 	pp->intr_mask = DEF_PORT_IRQ;
2406*4882a593Smuzhiyun 
2407*4882a593Smuzhiyun 	/*
2408*4882a593Smuzhiyun 	 * Switch to per-port locking in case each port has its own MSI vector.
2409*4882a593Smuzhiyun 	 */
2410*4882a593Smuzhiyun 	if (hpriv->flags & AHCI_HFLAG_MULTI_MSI) {
2411*4882a593Smuzhiyun 		spin_lock_init(&pp->lock);
2412*4882a593Smuzhiyun 		ap->lock = &pp->lock;
2413*4882a593Smuzhiyun 	}
2414*4882a593Smuzhiyun 
2415*4882a593Smuzhiyun 	ap->private_data = pp;
2416*4882a593Smuzhiyun 
2417*4882a593Smuzhiyun 	/* engage engines, captain */
2418*4882a593Smuzhiyun 	return ahci_port_resume(ap);
2419*4882a593Smuzhiyun }
2420*4882a593Smuzhiyun 
ahci_port_stop(struct ata_port * ap)2421*4882a593Smuzhiyun static void ahci_port_stop(struct ata_port *ap)
2422*4882a593Smuzhiyun {
2423*4882a593Smuzhiyun 	const char *emsg = NULL;
2424*4882a593Smuzhiyun 	struct ahci_host_priv *hpriv = ap->host->private_data;
2425*4882a593Smuzhiyun 	void __iomem *host_mmio = hpriv->mmio;
2426*4882a593Smuzhiyun 	int rc;
2427*4882a593Smuzhiyun 
2428*4882a593Smuzhiyun 	/* de-initialize port */
2429*4882a593Smuzhiyun 	rc = ahci_deinit_port(ap, &emsg);
2430*4882a593Smuzhiyun 	if (rc)
2431*4882a593Smuzhiyun 		ata_port_warn(ap, "%s (%d)\n", emsg, rc);
2432*4882a593Smuzhiyun 
2433*4882a593Smuzhiyun 	/*
2434*4882a593Smuzhiyun 	 * Clear GHC.IS to prevent stuck INTx after disabling MSI and
2435*4882a593Smuzhiyun 	 * re-enabling INTx.
2436*4882a593Smuzhiyun 	 */
2437*4882a593Smuzhiyun 	writel(1 << ap->port_no, host_mmio + HOST_IRQ_STAT);
2438*4882a593Smuzhiyun 
2439*4882a593Smuzhiyun 	ahci_rpm_put_port(ap);
2440*4882a593Smuzhiyun }
2441*4882a593Smuzhiyun 
ahci_print_info(struct ata_host * host,const char * scc_s)2442*4882a593Smuzhiyun void ahci_print_info(struct ata_host *host, const char *scc_s)
2443*4882a593Smuzhiyun {
2444*4882a593Smuzhiyun 	struct ahci_host_priv *hpriv = host->private_data;
2445*4882a593Smuzhiyun 	u32 vers, cap, cap2, impl, speed;
2446*4882a593Smuzhiyun 	const char *speed_s;
2447*4882a593Smuzhiyun 
2448*4882a593Smuzhiyun 	vers = hpriv->version;
2449*4882a593Smuzhiyun 	cap = hpriv->cap;
2450*4882a593Smuzhiyun 	cap2 = hpriv->cap2;
2451*4882a593Smuzhiyun 	impl = hpriv->port_map;
2452*4882a593Smuzhiyun 
2453*4882a593Smuzhiyun 	speed = (cap >> 20) & 0xf;
2454*4882a593Smuzhiyun 	if (speed == 1)
2455*4882a593Smuzhiyun 		speed_s = "1.5";
2456*4882a593Smuzhiyun 	else if (speed == 2)
2457*4882a593Smuzhiyun 		speed_s = "3";
2458*4882a593Smuzhiyun 	else if (speed == 3)
2459*4882a593Smuzhiyun 		speed_s = "6";
2460*4882a593Smuzhiyun 	else
2461*4882a593Smuzhiyun 		speed_s = "?";
2462*4882a593Smuzhiyun 
2463*4882a593Smuzhiyun 	dev_info(host->dev,
2464*4882a593Smuzhiyun 		"AHCI %02x%02x.%02x%02x "
2465*4882a593Smuzhiyun 		"%u slots %u ports %s Gbps 0x%x impl %s mode\n"
2466*4882a593Smuzhiyun 		,
2467*4882a593Smuzhiyun 
2468*4882a593Smuzhiyun 		(vers >> 24) & 0xff,
2469*4882a593Smuzhiyun 		(vers >> 16) & 0xff,
2470*4882a593Smuzhiyun 		(vers >> 8) & 0xff,
2471*4882a593Smuzhiyun 		vers & 0xff,
2472*4882a593Smuzhiyun 
2473*4882a593Smuzhiyun 		((cap >> 8) & 0x1f) + 1,
2474*4882a593Smuzhiyun 		(cap & 0x1f) + 1,
2475*4882a593Smuzhiyun 		speed_s,
2476*4882a593Smuzhiyun 		impl,
2477*4882a593Smuzhiyun 		scc_s);
2478*4882a593Smuzhiyun 
2479*4882a593Smuzhiyun 	dev_info(host->dev,
2480*4882a593Smuzhiyun 		"flags: "
2481*4882a593Smuzhiyun 		"%s%s%s%s%s%s%s"
2482*4882a593Smuzhiyun 		"%s%s%s%s%s%s%s"
2483*4882a593Smuzhiyun 		"%s%s%s%s%s%s%s"
2484*4882a593Smuzhiyun 		"%s%s\n"
2485*4882a593Smuzhiyun 		,
2486*4882a593Smuzhiyun 
2487*4882a593Smuzhiyun 		cap & HOST_CAP_64 ? "64bit " : "",
2488*4882a593Smuzhiyun 		cap & HOST_CAP_NCQ ? "ncq " : "",
2489*4882a593Smuzhiyun 		cap & HOST_CAP_SNTF ? "sntf " : "",
2490*4882a593Smuzhiyun 		cap & HOST_CAP_MPS ? "ilck " : "",
2491*4882a593Smuzhiyun 		cap & HOST_CAP_SSS ? "stag " : "",
2492*4882a593Smuzhiyun 		cap & HOST_CAP_ALPM ? "pm " : "",
2493*4882a593Smuzhiyun 		cap & HOST_CAP_LED ? "led " : "",
2494*4882a593Smuzhiyun 		cap & HOST_CAP_CLO ? "clo " : "",
2495*4882a593Smuzhiyun 		cap & HOST_CAP_ONLY ? "only " : "",
2496*4882a593Smuzhiyun 		cap & HOST_CAP_PMP ? "pmp " : "",
2497*4882a593Smuzhiyun 		cap & HOST_CAP_FBS ? "fbs " : "",
2498*4882a593Smuzhiyun 		cap & HOST_CAP_PIO_MULTI ? "pio " : "",
2499*4882a593Smuzhiyun 		cap & HOST_CAP_SSC ? "slum " : "",
2500*4882a593Smuzhiyun 		cap & HOST_CAP_PART ? "part " : "",
2501*4882a593Smuzhiyun 		cap & HOST_CAP_CCC ? "ccc " : "",
2502*4882a593Smuzhiyun 		cap & HOST_CAP_EMS ? "ems " : "",
2503*4882a593Smuzhiyun 		cap & HOST_CAP_SXS ? "sxs " : "",
2504*4882a593Smuzhiyun 		cap2 & HOST_CAP2_DESO ? "deso " : "",
2505*4882a593Smuzhiyun 		cap2 & HOST_CAP2_SADM ? "sadm " : "",
2506*4882a593Smuzhiyun 		cap2 & HOST_CAP2_SDS ? "sds " : "",
2507*4882a593Smuzhiyun 		cap2 & HOST_CAP2_APST ? "apst " : "",
2508*4882a593Smuzhiyun 		cap2 & HOST_CAP2_NVMHCI ? "nvmp " : "",
2509*4882a593Smuzhiyun 		cap2 & HOST_CAP2_BOH ? "boh " : ""
2510*4882a593Smuzhiyun 		);
2511*4882a593Smuzhiyun }
2512*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(ahci_print_info);
2513*4882a593Smuzhiyun 
ahci_set_em_messages(struct ahci_host_priv * hpriv,struct ata_port_info * pi)2514*4882a593Smuzhiyun void ahci_set_em_messages(struct ahci_host_priv *hpriv,
2515*4882a593Smuzhiyun 			  struct ata_port_info *pi)
2516*4882a593Smuzhiyun {
2517*4882a593Smuzhiyun 	u8 messages;
2518*4882a593Smuzhiyun 	void __iomem *mmio = hpriv->mmio;
2519*4882a593Smuzhiyun 	u32 em_loc = readl(mmio + HOST_EM_LOC);
2520*4882a593Smuzhiyun 	u32 em_ctl = readl(mmio + HOST_EM_CTL);
2521*4882a593Smuzhiyun 
2522*4882a593Smuzhiyun 	if (!ahci_em_messages || !(hpriv->cap & HOST_CAP_EMS))
2523*4882a593Smuzhiyun 		return;
2524*4882a593Smuzhiyun 
2525*4882a593Smuzhiyun 	messages = (em_ctl & EM_CTRL_MSG_TYPE) >> 16;
2526*4882a593Smuzhiyun 
2527*4882a593Smuzhiyun 	if (messages) {
2528*4882a593Smuzhiyun 		/* store em_loc */
2529*4882a593Smuzhiyun 		hpriv->em_loc = ((em_loc >> 16) * 4);
2530*4882a593Smuzhiyun 		hpriv->em_buf_sz = ((em_loc & 0xff) * 4);
2531*4882a593Smuzhiyun 		hpriv->em_msg_type = messages;
2532*4882a593Smuzhiyun 		pi->flags |= ATA_FLAG_EM;
2533*4882a593Smuzhiyun 		if (!(em_ctl & EM_CTL_ALHD))
2534*4882a593Smuzhiyun 			pi->flags |= ATA_FLAG_SW_ACTIVITY;
2535*4882a593Smuzhiyun 	}
2536*4882a593Smuzhiyun }
2537*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(ahci_set_em_messages);
2538*4882a593Smuzhiyun 
ahci_host_activate_multi_irqs(struct ata_host * host,struct scsi_host_template * sht)2539*4882a593Smuzhiyun static int ahci_host_activate_multi_irqs(struct ata_host *host,
2540*4882a593Smuzhiyun 					 struct scsi_host_template *sht)
2541*4882a593Smuzhiyun {
2542*4882a593Smuzhiyun 	struct ahci_host_priv *hpriv = host->private_data;
2543*4882a593Smuzhiyun 	int i, rc;
2544*4882a593Smuzhiyun 
2545*4882a593Smuzhiyun 	rc = ata_host_start(host);
2546*4882a593Smuzhiyun 	if (rc)
2547*4882a593Smuzhiyun 		return rc;
2548*4882a593Smuzhiyun 	/*
2549*4882a593Smuzhiyun 	 * Requests IRQs according to AHCI-1.1 when multiple MSIs were
2550*4882a593Smuzhiyun 	 * allocated. That is one MSI per port, starting from @irq.
2551*4882a593Smuzhiyun 	 */
2552*4882a593Smuzhiyun 	for (i = 0; i < host->n_ports; i++) {
2553*4882a593Smuzhiyun 		struct ahci_port_priv *pp = host->ports[i]->private_data;
2554*4882a593Smuzhiyun 		int irq = hpriv->get_irq_vector(host, i);
2555*4882a593Smuzhiyun 
2556*4882a593Smuzhiyun 		/* Do not receive interrupts sent by dummy ports */
2557*4882a593Smuzhiyun 		if (!pp) {
2558*4882a593Smuzhiyun 			disable_irq(irq);
2559*4882a593Smuzhiyun 			continue;
2560*4882a593Smuzhiyun 		}
2561*4882a593Smuzhiyun 
2562*4882a593Smuzhiyun 		rc = devm_request_irq(host->dev, irq, ahci_multi_irqs_intr_hard,
2563*4882a593Smuzhiyun 				0, pp->irq_desc, host->ports[i]);
2564*4882a593Smuzhiyun 
2565*4882a593Smuzhiyun 		if (rc)
2566*4882a593Smuzhiyun 			return rc;
2567*4882a593Smuzhiyun 		ata_port_desc(host->ports[i], "irq %d", irq);
2568*4882a593Smuzhiyun 	}
2569*4882a593Smuzhiyun 
2570*4882a593Smuzhiyun 	return ata_host_register(host, sht);
2571*4882a593Smuzhiyun }
2572*4882a593Smuzhiyun 
2573*4882a593Smuzhiyun /**
2574*4882a593Smuzhiyun  *	ahci_host_activate - start AHCI host, request IRQs and register it
2575*4882a593Smuzhiyun  *	@host: target ATA host
2576*4882a593Smuzhiyun  *	@sht: scsi_host_template to use when registering the host
2577*4882a593Smuzhiyun  *
2578*4882a593Smuzhiyun  *	LOCKING:
2579*4882a593Smuzhiyun  *	Inherited from calling layer (may sleep).
2580*4882a593Smuzhiyun  *
2581*4882a593Smuzhiyun  *	RETURNS:
2582*4882a593Smuzhiyun  *	0 on success, -errno otherwise.
2583*4882a593Smuzhiyun  */
ahci_host_activate(struct ata_host * host,struct scsi_host_template * sht)2584*4882a593Smuzhiyun int ahci_host_activate(struct ata_host *host, struct scsi_host_template *sht)
2585*4882a593Smuzhiyun {
2586*4882a593Smuzhiyun 	struct ahci_host_priv *hpriv = host->private_data;
2587*4882a593Smuzhiyun 	int irq = hpriv->irq;
2588*4882a593Smuzhiyun 	int rc;
2589*4882a593Smuzhiyun 
2590*4882a593Smuzhiyun 	if (hpriv->flags & AHCI_HFLAG_MULTI_MSI) {
2591*4882a593Smuzhiyun 		if (hpriv->irq_handler &&
2592*4882a593Smuzhiyun 		    hpriv->irq_handler != ahci_single_level_irq_intr)
2593*4882a593Smuzhiyun 			dev_warn(host->dev,
2594*4882a593Smuzhiyun 			         "both AHCI_HFLAG_MULTI_MSI flag set and custom irq handler implemented\n");
2595*4882a593Smuzhiyun 		if (!hpriv->get_irq_vector) {
2596*4882a593Smuzhiyun 			dev_err(host->dev,
2597*4882a593Smuzhiyun 				"AHCI_HFLAG_MULTI_MSI requires ->get_irq_vector!\n");
2598*4882a593Smuzhiyun 			return -EIO;
2599*4882a593Smuzhiyun 		}
2600*4882a593Smuzhiyun 
2601*4882a593Smuzhiyun 		rc = ahci_host_activate_multi_irqs(host, sht);
2602*4882a593Smuzhiyun 	} else {
2603*4882a593Smuzhiyun 		rc = ata_host_activate(host, irq, hpriv->irq_handler,
2604*4882a593Smuzhiyun 				       IRQF_SHARED, sht);
2605*4882a593Smuzhiyun 	}
2606*4882a593Smuzhiyun 
2607*4882a593Smuzhiyun 
2608*4882a593Smuzhiyun 	return rc;
2609*4882a593Smuzhiyun }
2610*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(ahci_host_activate);
2611*4882a593Smuzhiyun 
2612*4882a593Smuzhiyun MODULE_AUTHOR("Jeff Garzik");
2613*4882a593Smuzhiyun MODULE_DESCRIPTION("Common AHCI SATA low-level routines");
2614*4882a593Smuzhiyun MODULE_LICENSE("GPL");
2615