xref: /OK3568_Linux_fs/kernel/drivers/ata/ata_piix.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  *    ata_piix.c - Intel PATA/SATA controllers
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  *    Maintained by:  Tejun Heo <tj@kernel.org>
6*4882a593Smuzhiyun  *    		    Please ALWAYS copy linux-ide@vger.kernel.org
7*4882a593Smuzhiyun  *		    on emails.
8*4882a593Smuzhiyun  *
9*4882a593Smuzhiyun  *	Copyright 2003-2005 Red Hat Inc
10*4882a593Smuzhiyun  *	Copyright 2003-2005 Jeff Garzik
11*4882a593Smuzhiyun  *
12*4882a593Smuzhiyun  *	Copyright header from piix.c:
13*4882a593Smuzhiyun  *
14*4882a593Smuzhiyun  *  Copyright (C) 1998-1999 Andrzej Krzysztofowicz, Author and Maintainer
15*4882a593Smuzhiyun  *  Copyright (C) 1998-2000 Andre Hedrick <andre@linux-ide.org>
16*4882a593Smuzhiyun  *  Copyright (C) 2003 Red Hat Inc
17*4882a593Smuzhiyun  *
18*4882a593Smuzhiyun  *  libata documentation is available via 'make {ps|pdf}docs',
19*4882a593Smuzhiyun  *  as Documentation/driver-api/libata.rst
20*4882a593Smuzhiyun  *
21*4882a593Smuzhiyun  *  Hardware documentation available at http://developer.intel.com/
22*4882a593Smuzhiyun  *
23*4882a593Smuzhiyun  * Documentation
24*4882a593Smuzhiyun  *	Publicly available from Intel web site. Errata documentation
25*4882a593Smuzhiyun  * is also publicly available. As an aide to anyone hacking on this
26*4882a593Smuzhiyun  * driver the list of errata that are relevant is below, going back to
27*4882a593Smuzhiyun  * PIIX4. Older device documentation is now a bit tricky to find.
28*4882a593Smuzhiyun  *
29*4882a593Smuzhiyun  * The chipsets all follow very much the same design. The original Triton
30*4882a593Smuzhiyun  * series chipsets do _not_ support independent device timings, but this
31*4882a593Smuzhiyun  * is fixed in Triton II. With the odd mobile exception the chips then
32*4882a593Smuzhiyun  * change little except in gaining more modes until SATA arrives. This
33*4882a593Smuzhiyun  * driver supports only the chips with independent timing (that is those
34*4882a593Smuzhiyun  * with SITRE and the 0x44 timing register). See pata_oldpiix and pata_mpiix
35*4882a593Smuzhiyun  * for the early chip drivers.
36*4882a593Smuzhiyun  *
37*4882a593Smuzhiyun  * Errata of note:
38*4882a593Smuzhiyun  *
39*4882a593Smuzhiyun  * Unfixable
40*4882a593Smuzhiyun  *	PIIX4    errata #9	- Only on ultra obscure hw
41*4882a593Smuzhiyun  *	ICH3	 errata #13     - Not observed to affect real hw
42*4882a593Smuzhiyun  *				  by Intel
43*4882a593Smuzhiyun  *
44*4882a593Smuzhiyun  * Things we must deal with
45*4882a593Smuzhiyun  *	PIIX4	errata #10	- BM IDE hang with non UDMA
46*4882a593Smuzhiyun  *				  (must stop/start dma to recover)
47*4882a593Smuzhiyun  *	440MX   errata #15	- As PIIX4 errata #10
48*4882a593Smuzhiyun  *	PIIX4	errata #15	- Must not read control registers
49*4882a593Smuzhiyun  * 				  during a PIO transfer
50*4882a593Smuzhiyun  *	440MX   errata #13	- As PIIX4 errata #15
51*4882a593Smuzhiyun  *	ICH2	errata #21	- DMA mode 0 doesn't work right
52*4882a593Smuzhiyun  *	ICH0/1  errata #55	- As ICH2 errata #21
53*4882a593Smuzhiyun  *	ICH2	spec c #9	- Extra operations needed to handle
54*4882a593Smuzhiyun  *				  drive hotswap [NOT YET SUPPORTED]
55*4882a593Smuzhiyun  *	ICH2    spec c #20	- IDE PRD must not cross a 64K boundary
56*4882a593Smuzhiyun  *				  and must be dword aligned
57*4882a593Smuzhiyun  *	ICH2    spec c #24	- UDMA mode 4,5 t85/86 should be 6ns not 3.3
58*4882a593Smuzhiyun  *	ICH7	errata #16	- MWDMA1 timings are incorrect
59*4882a593Smuzhiyun  *
60*4882a593Smuzhiyun  * Should have been BIOS fixed:
61*4882a593Smuzhiyun  *	450NX:	errata #19	- DMA hangs on old 450NX
62*4882a593Smuzhiyun  *	450NX:  errata #20	- DMA hangs on old 450NX
63*4882a593Smuzhiyun  *	450NX:  errata #25	- Corruption with DMA on old 450NX
64*4882a593Smuzhiyun  *	ICH3    errata #15      - IDE deadlock under high load
65*4882a593Smuzhiyun  *				  (BIOS must set dev 31 fn 0 bit 23)
66*4882a593Smuzhiyun  *	ICH3	errata #18	- Don't use native mode
67*4882a593Smuzhiyun  */
68*4882a593Smuzhiyun 
69*4882a593Smuzhiyun #include <linux/kernel.h>
70*4882a593Smuzhiyun #include <linux/module.h>
71*4882a593Smuzhiyun #include <linux/pci.h>
72*4882a593Smuzhiyun #include <linux/init.h>
73*4882a593Smuzhiyun #include <linux/blkdev.h>
74*4882a593Smuzhiyun #include <linux/delay.h>
75*4882a593Smuzhiyun #include <linux/device.h>
76*4882a593Smuzhiyun #include <linux/gfp.h>
77*4882a593Smuzhiyun #include <scsi/scsi_host.h>
78*4882a593Smuzhiyun #include <linux/libata.h>
79*4882a593Smuzhiyun #include <linux/dmi.h>
80*4882a593Smuzhiyun 
81*4882a593Smuzhiyun #define DRV_NAME	"ata_piix"
82*4882a593Smuzhiyun #define DRV_VERSION	"2.13"
83*4882a593Smuzhiyun 
84*4882a593Smuzhiyun enum {
85*4882a593Smuzhiyun 	PIIX_IOCFG		= 0x54, /* IDE I/O configuration register */
86*4882a593Smuzhiyun 	ICH5_PMR		= 0x90, /* address map register */
87*4882a593Smuzhiyun 	ICH5_PCS		= 0x92,	/* port control and status */
88*4882a593Smuzhiyun 	PIIX_SIDPR_BAR		= 5,
89*4882a593Smuzhiyun 	PIIX_SIDPR_LEN		= 16,
90*4882a593Smuzhiyun 	PIIX_SIDPR_IDX		= 0,
91*4882a593Smuzhiyun 	PIIX_SIDPR_DATA		= 4,
92*4882a593Smuzhiyun 
93*4882a593Smuzhiyun 	PIIX_FLAG_CHECKINTR	= (1 << 28), /* make sure PCI INTx enabled */
94*4882a593Smuzhiyun 	PIIX_FLAG_SIDPR		= (1 << 29), /* SATA idx/data pair regs */
95*4882a593Smuzhiyun 
96*4882a593Smuzhiyun 	PIIX_PATA_FLAGS		= ATA_FLAG_SLAVE_POSS,
97*4882a593Smuzhiyun 	PIIX_SATA_FLAGS		= ATA_FLAG_SATA | PIIX_FLAG_CHECKINTR,
98*4882a593Smuzhiyun 
99*4882a593Smuzhiyun 	PIIX_FLAG_PIO16		= (1 << 30), /*support 16bit PIO only*/
100*4882a593Smuzhiyun 
101*4882a593Smuzhiyun 	PIIX_80C_PRI		= (1 << 5) | (1 << 4),
102*4882a593Smuzhiyun 	PIIX_80C_SEC		= (1 << 7) | (1 << 6),
103*4882a593Smuzhiyun 
104*4882a593Smuzhiyun 	/* constants for mapping table */
105*4882a593Smuzhiyun 	P0			= 0,  /* port 0 */
106*4882a593Smuzhiyun 	P1			= 1,  /* port 1 */
107*4882a593Smuzhiyun 	P2			= 2,  /* port 2 */
108*4882a593Smuzhiyun 	P3			= 3,  /* port 3 */
109*4882a593Smuzhiyun 	IDE			= -1, /* IDE */
110*4882a593Smuzhiyun 	NA			= -2, /* not available */
111*4882a593Smuzhiyun 	RV			= -3, /* reserved */
112*4882a593Smuzhiyun 
113*4882a593Smuzhiyun 	PIIX_AHCI_DEVICE	= 6,
114*4882a593Smuzhiyun 
115*4882a593Smuzhiyun 	/* host->flags bits */
116*4882a593Smuzhiyun 	PIIX_HOST_BROKEN_SUSPEND = (1 << 24),
117*4882a593Smuzhiyun };
118*4882a593Smuzhiyun 
119*4882a593Smuzhiyun enum piix_controller_ids {
120*4882a593Smuzhiyun 	/* controller IDs */
121*4882a593Smuzhiyun 	piix_pata_mwdma,	/* PIIX3 MWDMA only */
122*4882a593Smuzhiyun 	piix_pata_33,		/* PIIX4 at 33Mhz */
123*4882a593Smuzhiyun 	ich_pata_33,		/* ICH up to UDMA 33 only */
124*4882a593Smuzhiyun 	ich_pata_66,		/* ICH up to 66 Mhz */
125*4882a593Smuzhiyun 	ich_pata_100,		/* ICH up to UDMA 100 */
126*4882a593Smuzhiyun 	ich_pata_100_nomwdma1,	/* ICH up to UDMA 100 but with no MWDMA1*/
127*4882a593Smuzhiyun 	ich5_sata,
128*4882a593Smuzhiyun 	ich6_sata,
129*4882a593Smuzhiyun 	ich6m_sata,
130*4882a593Smuzhiyun 	ich8_sata,
131*4882a593Smuzhiyun 	ich8_2port_sata,
132*4882a593Smuzhiyun 	ich8m_apple_sata,	/* locks up on second port enable */
133*4882a593Smuzhiyun 	tolapai_sata,
134*4882a593Smuzhiyun 	piix_pata_vmw,			/* PIIX4 for VMware, spurious DMA_ERR */
135*4882a593Smuzhiyun 	ich8_sata_snb,
136*4882a593Smuzhiyun 	ich8_2port_sata_snb,
137*4882a593Smuzhiyun 	ich8_2port_sata_byt,
138*4882a593Smuzhiyun };
139*4882a593Smuzhiyun 
140*4882a593Smuzhiyun struct piix_map_db {
141*4882a593Smuzhiyun 	const u32 mask;
142*4882a593Smuzhiyun 	const u16 port_enable;
143*4882a593Smuzhiyun 	const int map[][4];
144*4882a593Smuzhiyun };
145*4882a593Smuzhiyun 
146*4882a593Smuzhiyun struct piix_host_priv {
147*4882a593Smuzhiyun 	const int *map;
148*4882a593Smuzhiyun 	u32 saved_iocfg;
149*4882a593Smuzhiyun 	void __iomem *sidpr;
150*4882a593Smuzhiyun };
151*4882a593Smuzhiyun 
152*4882a593Smuzhiyun static unsigned int in_module_init = 1;
153*4882a593Smuzhiyun 
154*4882a593Smuzhiyun static const struct pci_device_id piix_pci_tbl[] = {
155*4882a593Smuzhiyun 	/* Intel PIIX3 for the 430HX etc */
156*4882a593Smuzhiyun 	{ 0x8086, 0x7010, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_mwdma },
157*4882a593Smuzhiyun 	/* VMware ICH4 */
158*4882a593Smuzhiyun 	{ 0x8086, 0x7111, 0x15ad, 0x1976, 0, 0, piix_pata_vmw },
159*4882a593Smuzhiyun 	/* Intel PIIX4 for the 430TX/440BX/MX chipset: UDMA 33 */
160*4882a593Smuzhiyun 	/* Also PIIX4E (fn3 rev 2) and PIIX4M (fn3 rev 3) */
161*4882a593Smuzhiyun 	{ 0x8086, 0x7111, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_33 },
162*4882a593Smuzhiyun 	/* Intel PIIX4 */
163*4882a593Smuzhiyun 	{ 0x8086, 0x7199, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_33 },
164*4882a593Smuzhiyun 	/* Intel PIIX4 */
165*4882a593Smuzhiyun 	{ 0x8086, 0x7601, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_33 },
166*4882a593Smuzhiyun 	/* Intel PIIX */
167*4882a593Smuzhiyun 	{ 0x8086, 0x84CA, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_33 },
168*4882a593Smuzhiyun 	/* Intel ICH (i810, i815, i840) UDMA 66*/
169*4882a593Smuzhiyun 	{ 0x8086, 0x2411, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_66 },
170*4882a593Smuzhiyun 	/* Intel ICH0 : UDMA 33*/
171*4882a593Smuzhiyun 	{ 0x8086, 0x2421, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_33 },
172*4882a593Smuzhiyun 	/* Intel ICH2M */
173*4882a593Smuzhiyun 	{ 0x8086, 0x244A, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
174*4882a593Smuzhiyun 	/* Intel ICH2 (i810E2, i845, 850, 860) UDMA 100 */
175*4882a593Smuzhiyun 	{ 0x8086, 0x244B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
176*4882a593Smuzhiyun 	/*  Intel ICH3M */
177*4882a593Smuzhiyun 	{ 0x8086, 0x248A, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
178*4882a593Smuzhiyun 	/* Intel ICH3 (E7500/1) UDMA 100 */
179*4882a593Smuzhiyun 	{ 0x8086, 0x248B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
180*4882a593Smuzhiyun 	/* Intel ICH4-L */
181*4882a593Smuzhiyun 	{ 0x8086, 0x24C1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
182*4882a593Smuzhiyun 	/* Intel ICH4 (i845GV, i845E, i852, i855) UDMA 100 */
183*4882a593Smuzhiyun 	{ 0x8086, 0x24CA, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
184*4882a593Smuzhiyun 	{ 0x8086, 0x24CB, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
185*4882a593Smuzhiyun 	/* Intel ICH5 */
186*4882a593Smuzhiyun 	{ 0x8086, 0x24DB, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
187*4882a593Smuzhiyun 	/* C-ICH (i810E2) */
188*4882a593Smuzhiyun 	{ 0x8086, 0x245B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
189*4882a593Smuzhiyun 	/* ESB (855GME/875P + 6300ESB) UDMA 100  */
190*4882a593Smuzhiyun 	{ 0x8086, 0x25A2, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
191*4882a593Smuzhiyun 	/* ICH6 (and 6) (i915) UDMA 100 */
192*4882a593Smuzhiyun 	{ 0x8086, 0x266F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
193*4882a593Smuzhiyun 	/* ICH7/7-R (i945, i975) UDMA 100*/
194*4882a593Smuzhiyun 	{ 0x8086, 0x27DF, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100_nomwdma1 },
195*4882a593Smuzhiyun 	{ 0x8086, 0x269E, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100_nomwdma1 },
196*4882a593Smuzhiyun 	/* ICH8 Mobile PATA Controller */
197*4882a593Smuzhiyun 	{ 0x8086, 0x2850, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
198*4882a593Smuzhiyun 
199*4882a593Smuzhiyun 	/* SATA ports */
200*4882a593Smuzhiyun 
201*4882a593Smuzhiyun 	/* 82801EB (ICH5) */
202*4882a593Smuzhiyun 	{ 0x8086, 0x24d1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich5_sata },
203*4882a593Smuzhiyun 	/* 82801EB (ICH5) */
204*4882a593Smuzhiyun 	{ 0x8086, 0x24df, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich5_sata },
205*4882a593Smuzhiyun 	/* 6300ESB (ICH5 variant with broken PCS present bits) */
206*4882a593Smuzhiyun 	{ 0x8086, 0x25a3, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich5_sata },
207*4882a593Smuzhiyun 	/* 6300ESB pretending RAID */
208*4882a593Smuzhiyun 	{ 0x8086, 0x25b0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich5_sata },
209*4882a593Smuzhiyun 	/* 82801FB/FW (ICH6/ICH6W) */
210*4882a593Smuzhiyun 	{ 0x8086, 0x2651, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata },
211*4882a593Smuzhiyun 	/* 82801FR/FRW (ICH6R/ICH6RW) */
212*4882a593Smuzhiyun 	{ 0x8086, 0x2652, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata },
213*4882a593Smuzhiyun 	/* 82801FBM ICH6M (ICH6R with only port 0 and 2 implemented).
214*4882a593Smuzhiyun 	 * Attach iff the controller is in IDE mode. */
215*4882a593Smuzhiyun 	{ 0x8086, 0x2653, PCI_ANY_ID, PCI_ANY_ID,
216*4882a593Smuzhiyun 	  PCI_CLASS_STORAGE_IDE << 8, 0xffff00, ich6m_sata },
217*4882a593Smuzhiyun 	/* 82801GB/GR/GH (ICH7, identical to ICH6) */
218*4882a593Smuzhiyun 	{ 0x8086, 0x27c0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata },
219*4882a593Smuzhiyun 	/* 82801GBM/GHM (ICH7M, identical to ICH6M)  */
220*4882a593Smuzhiyun 	{ 0x8086, 0x27c4, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6m_sata },
221*4882a593Smuzhiyun 	/* Enterprise Southbridge 2 (631xESB/632xESB) */
222*4882a593Smuzhiyun 	{ 0x8086, 0x2680, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata },
223*4882a593Smuzhiyun 	/* SATA Controller 1 IDE (ICH8) */
224*4882a593Smuzhiyun 	{ 0x8086, 0x2820, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
225*4882a593Smuzhiyun 	/* SATA Controller 2 IDE (ICH8) */
226*4882a593Smuzhiyun 	{ 0x8086, 0x2825, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
227*4882a593Smuzhiyun 	/* Mobile SATA Controller IDE (ICH8M), Apple */
228*4882a593Smuzhiyun 	{ 0x8086, 0x2828, 0x106b, 0x00a0, 0, 0, ich8m_apple_sata },
229*4882a593Smuzhiyun 	{ 0x8086, 0x2828, 0x106b, 0x00a1, 0, 0, ich8m_apple_sata },
230*4882a593Smuzhiyun 	{ 0x8086, 0x2828, 0x106b, 0x00a3, 0, 0, ich8m_apple_sata },
231*4882a593Smuzhiyun 	/* Mobile SATA Controller IDE (ICH8M) */
232*4882a593Smuzhiyun 	{ 0x8086, 0x2828, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
233*4882a593Smuzhiyun 	/* SATA Controller IDE (ICH9) */
234*4882a593Smuzhiyun 	{ 0x8086, 0x2920, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
235*4882a593Smuzhiyun 	/* SATA Controller IDE (ICH9) */
236*4882a593Smuzhiyun 	{ 0x8086, 0x2921, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
237*4882a593Smuzhiyun 	/* SATA Controller IDE (ICH9) */
238*4882a593Smuzhiyun 	{ 0x8086, 0x2926, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
239*4882a593Smuzhiyun 	/* SATA Controller IDE (ICH9M) */
240*4882a593Smuzhiyun 	{ 0x8086, 0x2928, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
241*4882a593Smuzhiyun 	/* SATA Controller IDE (ICH9M) */
242*4882a593Smuzhiyun 	{ 0x8086, 0x292d, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
243*4882a593Smuzhiyun 	/* SATA Controller IDE (ICH9M) */
244*4882a593Smuzhiyun 	{ 0x8086, 0x292e, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
245*4882a593Smuzhiyun 	/* SATA Controller IDE (Tolapai) */
246*4882a593Smuzhiyun 	{ 0x8086, 0x5028, PCI_ANY_ID, PCI_ANY_ID, 0, 0, tolapai_sata },
247*4882a593Smuzhiyun 	/* SATA Controller IDE (ICH10) */
248*4882a593Smuzhiyun 	{ 0x8086, 0x3a00, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
249*4882a593Smuzhiyun 	/* SATA Controller IDE (ICH10) */
250*4882a593Smuzhiyun 	{ 0x8086, 0x3a06, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
251*4882a593Smuzhiyun 	/* SATA Controller IDE (ICH10) */
252*4882a593Smuzhiyun 	{ 0x8086, 0x3a20, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
253*4882a593Smuzhiyun 	/* SATA Controller IDE (ICH10) */
254*4882a593Smuzhiyun 	{ 0x8086, 0x3a26, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
255*4882a593Smuzhiyun 	/* SATA Controller IDE (PCH) */
256*4882a593Smuzhiyun 	{ 0x8086, 0x3b20, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
257*4882a593Smuzhiyun 	/* SATA Controller IDE (PCH) */
258*4882a593Smuzhiyun 	{ 0x8086, 0x3b21, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
259*4882a593Smuzhiyun 	/* SATA Controller IDE (PCH) */
260*4882a593Smuzhiyun 	{ 0x8086, 0x3b26, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
261*4882a593Smuzhiyun 	/* SATA Controller IDE (PCH) */
262*4882a593Smuzhiyun 	{ 0x8086, 0x3b28, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
263*4882a593Smuzhiyun 	/* SATA Controller IDE (PCH) */
264*4882a593Smuzhiyun 	{ 0x8086, 0x3b2d, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
265*4882a593Smuzhiyun 	/* SATA Controller IDE (PCH) */
266*4882a593Smuzhiyun 	{ 0x8086, 0x3b2e, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
267*4882a593Smuzhiyun 	/* SATA Controller IDE (CPT) */
268*4882a593Smuzhiyun 	{ 0x8086, 0x1c00, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_snb },
269*4882a593Smuzhiyun 	/* SATA Controller IDE (CPT) */
270*4882a593Smuzhiyun 	{ 0x8086, 0x1c01, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_snb },
271*4882a593Smuzhiyun 	/* SATA Controller IDE (CPT) */
272*4882a593Smuzhiyun 	{ 0x8086, 0x1c08, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
273*4882a593Smuzhiyun 	/* SATA Controller IDE (CPT) */
274*4882a593Smuzhiyun 	{ 0x8086, 0x1c09, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
275*4882a593Smuzhiyun 	/* SATA Controller IDE (PBG) */
276*4882a593Smuzhiyun 	{ 0x8086, 0x1d00, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_snb },
277*4882a593Smuzhiyun 	/* SATA Controller IDE (PBG) */
278*4882a593Smuzhiyun 	{ 0x8086, 0x1d08, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
279*4882a593Smuzhiyun 	/* SATA Controller IDE (Panther Point) */
280*4882a593Smuzhiyun 	{ 0x8086, 0x1e00, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_snb },
281*4882a593Smuzhiyun 	/* SATA Controller IDE (Panther Point) */
282*4882a593Smuzhiyun 	{ 0x8086, 0x1e01, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_snb },
283*4882a593Smuzhiyun 	/* SATA Controller IDE (Panther Point) */
284*4882a593Smuzhiyun 	{ 0x8086, 0x1e08, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
285*4882a593Smuzhiyun 	/* SATA Controller IDE (Panther Point) */
286*4882a593Smuzhiyun 	{ 0x8086, 0x1e09, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
287*4882a593Smuzhiyun 	/* SATA Controller IDE (Lynx Point) */
288*4882a593Smuzhiyun 	{ 0x8086, 0x8c00, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_snb },
289*4882a593Smuzhiyun 	/* SATA Controller IDE (Lynx Point) */
290*4882a593Smuzhiyun 	{ 0x8086, 0x8c01, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_snb },
291*4882a593Smuzhiyun 	/* SATA Controller IDE (Lynx Point) */
292*4882a593Smuzhiyun 	{ 0x8086, 0x8c08, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata_snb },
293*4882a593Smuzhiyun 	/* SATA Controller IDE (Lynx Point) */
294*4882a593Smuzhiyun 	{ 0x8086, 0x8c09, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
295*4882a593Smuzhiyun 	/* SATA Controller IDE (Lynx Point-LP) */
296*4882a593Smuzhiyun 	{ 0x8086, 0x9c00, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_snb },
297*4882a593Smuzhiyun 	/* SATA Controller IDE (Lynx Point-LP) */
298*4882a593Smuzhiyun 	{ 0x8086, 0x9c01, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_snb },
299*4882a593Smuzhiyun 	/* SATA Controller IDE (Lynx Point-LP) */
300*4882a593Smuzhiyun 	{ 0x8086, 0x9c08, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
301*4882a593Smuzhiyun 	/* SATA Controller IDE (Lynx Point-LP) */
302*4882a593Smuzhiyun 	{ 0x8086, 0x9c09, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
303*4882a593Smuzhiyun 	/* SATA Controller IDE (DH89xxCC) */
304*4882a593Smuzhiyun 	{ 0x8086, 0x2326, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
305*4882a593Smuzhiyun 	/* SATA Controller IDE (Avoton) */
306*4882a593Smuzhiyun 	{ 0x8086, 0x1f20, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_snb },
307*4882a593Smuzhiyun 	/* SATA Controller IDE (Avoton) */
308*4882a593Smuzhiyun 	{ 0x8086, 0x1f21, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_snb },
309*4882a593Smuzhiyun 	/* SATA Controller IDE (Avoton) */
310*4882a593Smuzhiyun 	{ 0x8086, 0x1f30, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
311*4882a593Smuzhiyun 	/* SATA Controller IDE (Avoton) */
312*4882a593Smuzhiyun 	{ 0x8086, 0x1f31, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
313*4882a593Smuzhiyun 	/* SATA Controller IDE (Wellsburg) */
314*4882a593Smuzhiyun 	{ 0x8086, 0x8d00, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_snb },
315*4882a593Smuzhiyun 	/* SATA Controller IDE (Wellsburg) */
316*4882a593Smuzhiyun 	{ 0x8086, 0x8d08, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata_snb },
317*4882a593Smuzhiyun 	/* SATA Controller IDE (Wellsburg) */
318*4882a593Smuzhiyun 	{ 0x8086, 0x8d60, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_snb },
319*4882a593Smuzhiyun 	/* SATA Controller IDE (Wellsburg) */
320*4882a593Smuzhiyun 	{ 0x8086, 0x8d68, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
321*4882a593Smuzhiyun 	/* SATA Controller IDE (BayTrail) */
322*4882a593Smuzhiyun 	{ 0x8086, 0x0F20, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata_byt },
323*4882a593Smuzhiyun 	{ 0x8086, 0x0F21, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata_byt },
324*4882a593Smuzhiyun 	/* SATA Controller IDE (Coleto Creek) */
325*4882a593Smuzhiyun 	{ 0x8086, 0x23a6, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
326*4882a593Smuzhiyun 	/* SATA Controller IDE (9 Series) */
327*4882a593Smuzhiyun 	{ 0x8086, 0x8c88, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata_snb },
328*4882a593Smuzhiyun 	/* SATA Controller IDE (9 Series) */
329*4882a593Smuzhiyun 	{ 0x8086, 0x8c89, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata_snb },
330*4882a593Smuzhiyun 	/* SATA Controller IDE (9 Series) */
331*4882a593Smuzhiyun 	{ 0x8086, 0x8c80, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_snb },
332*4882a593Smuzhiyun 	/* SATA Controller IDE (9 Series) */
333*4882a593Smuzhiyun 	{ 0x8086, 0x8c81, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_snb },
334*4882a593Smuzhiyun 
335*4882a593Smuzhiyun 	{ }	/* terminate list */
336*4882a593Smuzhiyun };
337*4882a593Smuzhiyun 
338*4882a593Smuzhiyun static const struct piix_map_db ich5_map_db = {
339*4882a593Smuzhiyun 	.mask = 0x7,
340*4882a593Smuzhiyun 	.port_enable = 0x3,
341*4882a593Smuzhiyun 	.map = {
342*4882a593Smuzhiyun 		/* PM   PS   SM   SS       MAP  */
343*4882a593Smuzhiyun 		{  P0,  NA,  P1,  NA }, /* 000b */
344*4882a593Smuzhiyun 		{  P1,  NA,  P0,  NA }, /* 001b */
345*4882a593Smuzhiyun 		{  RV,  RV,  RV,  RV },
346*4882a593Smuzhiyun 		{  RV,  RV,  RV,  RV },
347*4882a593Smuzhiyun 		{  P0,  P1, IDE, IDE }, /* 100b */
348*4882a593Smuzhiyun 		{  P1,  P0, IDE, IDE }, /* 101b */
349*4882a593Smuzhiyun 		{ IDE, IDE,  P0,  P1 }, /* 110b */
350*4882a593Smuzhiyun 		{ IDE, IDE,  P1,  P0 }, /* 111b */
351*4882a593Smuzhiyun 	},
352*4882a593Smuzhiyun };
353*4882a593Smuzhiyun 
354*4882a593Smuzhiyun static const struct piix_map_db ich6_map_db = {
355*4882a593Smuzhiyun 	.mask = 0x3,
356*4882a593Smuzhiyun 	.port_enable = 0xf,
357*4882a593Smuzhiyun 	.map = {
358*4882a593Smuzhiyun 		/* PM   PS   SM   SS       MAP */
359*4882a593Smuzhiyun 		{  P0,  P2,  P1,  P3 }, /* 00b */
360*4882a593Smuzhiyun 		{ IDE, IDE,  P1,  P3 }, /* 01b */
361*4882a593Smuzhiyun 		{  P0,  P2, IDE, IDE }, /* 10b */
362*4882a593Smuzhiyun 		{  RV,  RV,  RV,  RV },
363*4882a593Smuzhiyun 	},
364*4882a593Smuzhiyun };
365*4882a593Smuzhiyun 
366*4882a593Smuzhiyun static const struct piix_map_db ich6m_map_db = {
367*4882a593Smuzhiyun 	.mask = 0x3,
368*4882a593Smuzhiyun 	.port_enable = 0x5,
369*4882a593Smuzhiyun 
370*4882a593Smuzhiyun 	/* Map 01b isn't specified in the doc but some notebooks use
371*4882a593Smuzhiyun 	 * it anyway.  MAP 01b have been spotted on both ICH6M and
372*4882a593Smuzhiyun 	 * ICH7M.
373*4882a593Smuzhiyun 	 */
374*4882a593Smuzhiyun 	.map = {
375*4882a593Smuzhiyun 		/* PM   PS   SM   SS       MAP */
376*4882a593Smuzhiyun 		{  P0,  P2,  NA,  NA }, /* 00b */
377*4882a593Smuzhiyun 		{ IDE, IDE,  P1,  P3 }, /* 01b */
378*4882a593Smuzhiyun 		{  P0,  P2, IDE, IDE }, /* 10b */
379*4882a593Smuzhiyun 		{  RV,  RV,  RV,  RV },
380*4882a593Smuzhiyun 	},
381*4882a593Smuzhiyun };
382*4882a593Smuzhiyun 
383*4882a593Smuzhiyun static const struct piix_map_db ich8_map_db = {
384*4882a593Smuzhiyun 	.mask = 0x3,
385*4882a593Smuzhiyun 	.port_enable = 0xf,
386*4882a593Smuzhiyun 	.map = {
387*4882a593Smuzhiyun 		/* PM   PS   SM   SS       MAP */
388*4882a593Smuzhiyun 		{  P0,  P2,  P1,  P3 }, /* 00b (hardwired when in AHCI) */
389*4882a593Smuzhiyun 		{  RV,  RV,  RV,  RV },
390*4882a593Smuzhiyun 		{  P0,  P2, IDE, IDE }, /* 10b (IDE mode) */
391*4882a593Smuzhiyun 		{  RV,  RV,  RV,  RV },
392*4882a593Smuzhiyun 	},
393*4882a593Smuzhiyun };
394*4882a593Smuzhiyun 
395*4882a593Smuzhiyun static const struct piix_map_db ich8_2port_map_db = {
396*4882a593Smuzhiyun 	.mask = 0x3,
397*4882a593Smuzhiyun 	.port_enable = 0x3,
398*4882a593Smuzhiyun 	.map = {
399*4882a593Smuzhiyun 		/* PM   PS   SM   SS       MAP */
400*4882a593Smuzhiyun 		{  P0,  NA,  P1,  NA }, /* 00b */
401*4882a593Smuzhiyun 		{  RV,  RV,  RV,  RV }, /* 01b */
402*4882a593Smuzhiyun 		{  RV,  RV,  RV,  RV }, /* 10b */
403*4882a593Smuzhiyun 		{  RV,  RV,  RV,  RV },
404*4882a593Smuzhiyun 	},
405*4882a593Smuzhiyun };
406*4882a593Smuzhiyun 
407*4882a593Smuzhiyun static const struct piix_map_db ich8m_apple_map_db = {
408*4882a593Smuzhiyun 	.mask = 0x3,
409*4882a593Smuzhiyun 	.port_enable = 0x1,
410*4882a593Smuzhiyun 	.map = {
411*4882a593Smuzhiyun 		/* PM   PS   SM   SS       MAP */
412*4882a593Smuzhiyun 		{  P0,  NA,  NA,  NA }, /* 00b */
413*4882a593Smuzhiyun 		{  RV,  RV,  RV,  RV },
414*4882a593Smuzhiyun 		{  P0,  P2, IDE, IDE }, /* 10b */
415*4882a593Smuzhiyun 		{  RV,  RV,  RV,  RV },
416*4882a593Smuzhiyun 	},
417*4882a593Smuzhiyun };
418*4882a593Smuzhiyun 
419*4882a593Smuzhiyun static const struct piix_map_db tolapai_map_db = {
420*4882a593Smuzhiyun 	.mask = 0x3,
421*4882a593Smuzhiyun 	.port_enable = 0x3,
422*4882a593Smuzhiyun 	.map = {
423*4882a593Smuzhiyun 		/* PM   PS   SM   SS       MAP */
424*4882a593Smuzhiyun 		{  P0,  NA,  P1,  NA }, /* 00b */
425*4882a593Smuzhiyun 		{  RV,  RV,  RV,  RV }, /* 01b */
426*4882a593Smuzhiyun 		{  RV,  RV,  RV,  RV }, /* 10b */
427*4882a593Smuzhiyun 		{  RV,  RV,  RV,  RV },
428*4882a593Smuzhiyun 	},
429*4882a593Smuzhiyun };
430*4882a593Smuzhiyun 
431*4882a593Smuzhiyun static const struct piix_map_db *piix_map_db_table[] = {
432*4882a593Smuzhiyun 	[ich5_sata]		= &ich5_map_db,
433*4882a593Smuzhiyun 	[ich6_sata]		= &ich6_map_db,
434*4882a593Smuzhiyun 	[ich6m_sata]		= &ich6m_map_db,
435*4882a593Smuzhiyun 	[ich8_sata]		= &ich8_map_db,
436*4882a593Smuzhiyun 	[ich8_2port_sata]	= &ich8_2port_map_db,
437*4882a593Smuzhiyun 	[ich8m_apple_sata]	= &ich8m_apple_map_db,
438*4882a593Smuzhiyun 	[tolapai_sata]		= &tolapai_map_db,
439*4882a593Smuzhiyun 	[ich8_sata_snb]		= &ich8_map_db,
440*4882a593Smuzhiyun 	[ich8_2port_sata_snb]	= &ich8_2port_map_db,
441*4882a593Smuzhiyun 	[ich8_2port_sata_byt]	= &ich8_2port_map_db,
442*4882a593Smuzhiyun };
443*4882a593Smuzhiyun 
444*4882a593Smuzhiyun static const struct pci_bits piix_enable_bits[] = {
445*4882a593Smuzhiyun 	{ 0x41U, 1U, 0x80UL, 0x80UL },	/* port 0 */
446*4882a593Smuzhiyun 	{ 0x43U, 1U, 0x80UL, 0x80UL },	/* port 1 */
447*4882a593Smuzhiyun };
448*4882a593Smuzhiyun 
449*4882a593Smuzhiyun MODULE_AUTHOR("Andre Hedrick, Alan Cox, Andrzej Krzysztofowicz, Jeff Garzik");
450*4882a593Smuzhiyun MODULE_DESCRIPTION("SCSI low-level driver for Intel PIIX/ICH ATA controllers");
451*4882a593Smuzhiyun MODULE_LICENSE("GPL");
452*4882a593Smuzhiyun MODULE_DEVICE_TABLE(pci, piix_pci_tbl);
453*4882a593Smuzhiyun MODULE_VERSION(DRV_VERSION);
454*4882a593Smuzhiyun 
455*4882a593Smuzhiyun struct ich_laptop {
456*4882a593Smuzhiyun 	u16 device;
457*4882a593Smuzhiyun 	u16 subvendor;
458*4882a593Smuzhiyun 	u16 subdevice;
459*4882a593Smuzhiyun };
460*4882a593Smuzhiyun 
461*4882a593Smuzhiyun /*
462*4882a593Smuzhiyun  *	List of laptops that use short cables rather than 80 wire
463*4882a593Smuzhiyun  */
464*4882a593Smuzhiyun 
465*4882a593Smuzhiyun static const struct ich_laptop ich_laptop[] = {
466*4882a593Smuzhiyun 	/* devid, subvendor, subdev */
467*4882a593Smuzhiyun 	{ 0x27DF, 0x0005, 0x0280 },	/* ICH7 on Acer 5602WLMi */
468*4882a593Smuzhiyun 	{ 0x27DF, 0x1025, 0x0102 },	/* ICH7 on Acer 5602aWLMi */
469*4882a593Smuzhiyun 	{ 0x27DF, 0x1025, 0x0110 },	/* ICH7 on Acer 3682WLMi */
470*4882a593Smuzhiyun 	{ 0x27DF, 0x1028, 0x02b0 },	/* ICH7 on unknown Dell */
471*4882a593Smuzhiyun 	{ 0x27DF, 0x1043, 0x1267 },	/* ICH7 on Asus W5F */
472*4882a593Smuzhiyun 	{ 0x27DF, 0x103C, 0x30A1 },	/* ICH7 on HP Compaq nc2400 */
473*4882a593Smuzhiyun 	{ 0x27DF, 0x103C, 0x361a },	/* ICH7 on unknown HP  */
474*4882a593Smuzhiyun 	{ 0x27DF, 0x1071, 0xD221 },	/* ICH7 on Hercules EC-900 */
475*4882a593Smuzhiyun 	{ 0x27DF, 0x152D, 0x0778 },	/* ICH7 on unknown Intel */
476*4882a593Smuzhiyun 	{ 0x24CA, 0x1025, 0x0061 },	/* ICH4 on ACER Aspire 2023WLMi */
477*4882a593Smuzhiyun 	{ 0x24CA, 0x1025, 0x003d },	/* ICH4 on ACER TM290 */
478*4882a593Smuzhiyun 	{ 0x24CA, 0x10CF, 0x11AB },	/* ICH4M on Fujitsu-Siemens Lifebook S6120 */
479*4882a593Smuzhiyun 	{ 0x266F, 0x1025, 0x0066 },	/* ICH6 on ACER Aspire 1694WLMi */
480*4882a593Smuzhiyun 	{ 0x2653, 0x1043, 0x82D8 },	/* ICH6M on Asus Eee 701 */
481*4882a593Smuzhiyun 	{ 0x27df, 0x104d, 0x900e },	/* ICH7 on Sony TZ-90 */
482*4882a593Smuzhiyun 	/* end marker */
483*4882a593Smuzhiyun 	{ 0, }
484*4882a593Smuzhiyun };
485*4882a593Smuzhiyun 
piix_port_start(struct ata_port * ap)486*4882a593Smuzhiyun static int piix_port_start(struct ata_port *ap)
487*4882a593Smuzhiyun {
488*4882a593Smuzhiyun 	if (!(ap->flags & PIIX_FLAG_PIO16))
489*4882a593Smuzhiyun 		ap->pflags |= ATA_PFLAG_PIO32 | ATA_PFLAG_PIO32CHANGE;
490*4882a593Smuzhiyun 
491*4882a593Smuzhiyun 	return ata_bmdma_port_start(ap);
492*4882a593Smuzhiyun }
493*4882a593Smuzhiyun 
494*4882a593Smuzhiyun /**
495*4882a593Smuzhiyun  *	ich_pata_cable_detect - Probe host controller cable detect info
496*4882a593Smuzhiyun  *	@ap: Port for which cable detect info is desired
497*4882a593Smuzhiyun  *
498*4882a593Smuzhiyun  *	Read 80c cable indicator from ATA PCI device's PCI config
499*4882a593Smuzhiyun  *	register.  This register is normally set by firmware (BIOS).
500*4882a593Smuzhiyun  *
501*4882a593Smuzhiyun  *	LOCKING:
502*4882a593Smuzhiyun  *	None (inherited from caller).
503*4882a593Smuzhiyun  */
504*4882a593Smuzhiyun 
ich_pata_cable_detect(struct ata_port * ap)505*4882a593Smuzhiyun static int ich_pata_cable_detect(struct ata_port *ap)
506*4882a593Smuzhiyun {
507*4882a593Smuzhiyun 	struct pci_dev *pdev = to_pci_dev(ap->host->dev);
508*4882a593Smuzhiyun 	struct piix_host_priv *hpriv = ap->host->private_data;
509*4882a593Smuzhiyun 	const struct ich_laptop *lap = &ich_laptop[0];
510*4882a593Smuzhiyun 	u8 mask;
511*4882a593Smuzhiyun 
512*4882a593Smuzhiyun 	/* Check for specials */
513*4882a593Smuzhiyun 	while (lap->device) {
514*4882a593Smuzhiyun 		if (lap->device == pdev->device &&
515*4882a593Smuzhiyun 		    lap->subvendor == pdev->subsystem_vendor &&
516*4882a593Smuzhiyun 		    lap->subdevice == pdev->subsystem_device)
517*4882a593Smuzhiyun 			return ATA_CBL_PATA40_SHORT;
518*4882a593Smuzhiyun 
519*4882a593Smuzhiyun 		lap++;
520*4882a593Smuzhiyun 	}
521*4882a593Smuzhiyun 
522*4882a593Smuzhiyun 	/* check BIOS cable detect results */
523*4882a593Smuzhiyun 	mask = ap->port_no == 0 ? PIIX_80C_PRI : PIIX_80C_SEC;
524*4882a593Smuzhiyun 	if ((hpriv->saved_iocfg & mask) == 0)
525*4882a593Smuzhiyun 		return ATA_CBL_PATA40;
526*4882a593Smuzhiyun 	return ATA_CBL_PATA80;
527*4882a593Smuzhiyun }
528*4882a593Smuzhiyun 
529*4882a593Smuzhiyun /**
530*4882a593Smuzhiyun  *	piix_pata_prereset - prereset for PATA host controller
531*4882a593Smuzhiyun  *	@link: Target link
532*4882a593Smuzhiyun  *	@deadline: deadline jiffies for the operation
533*4882a593Smuzhiyun  *
534*4882a593Smuzhiyun  *	LOCKING:
535*4882a593Smuzhiyun  *	None (inherited from caller).
536*4882a593Smuzhiyun  */
piix_pata_prereset(struct ata_link * link,unsigned long deadline)537*4882a593Smuzhiyun static int piix_pata_prereset(struct ata_link *link, unsigned long deadline)
538*4882a593Smuzhiyun {
539*4882a593Smuzhiyun 	struct ata_port *ap = link->ap;
540*4882a593Smuzhiyun 	struct pci_dev *pdev = to_pci_dev(ap->host->dev);
541*4882a593Smuzhiyun 
542*4882a593Smuzhiyun 	if (!pci_test_config_bits(pdev, &piix_enable_bits[ap->port_no]))
543*4882a593Smuzhiyun 		return -ENOENT;
544*4882a593Smuzhiyun 	return ata_sff_prereset(link, deadline);
545*4882a593Smuzhiyun }
546*4882a593Smuzhiyun 
547*4882a593Smuzhiyun static DEFINE_SPINLOCK(piix_lock);
548*4882a593Smuzhiyun 
piix_set_timings(struct ata_port * ap,struct ata_device * adev,u8 pio)549*4882a593Smuzhiyun static void piix_set_timings(struct ata_port *ap, struct ata_device *adev,
550*4882a593Smuzhiyun 			     u8 pio)
551*4882a593Smuzhiyun {
552*4882a593Smuzhiyun 	struct pci_dev *dev	= to_pci_dev(ap->host->dev);
553*4882a593Smuzhiyun 	unsigned long flags;
554*4882a593Smuzhiyun 	unsigned int is_slave	= (adev->devno != 0);
555*4882a593Smuzhiyun 	unsigned int master_port= ap->port_no ? 0x42 : 0x40;
556*4882a593Smuzhiyun 	unsigned int slave_port	= 0x44;
557*4882a593Smuzhiyun 	u16 master_data;
558*4882a593Smuzhiyun 	u8 slave_data;
559*4882a593Smuzhiyun 	u8 udma_enable;
560*4882a593Smuzhiyun 	int control = 0;
561*4882a593Smuzhiyun 
562*4882a593Smuzhiyun 	/*
563*4882a593Smuzhiyun 	 *	See Intel Document 298600-004 for the timing programing rules
564*4882a593Smuzhiyun 	 *	for ICH controllers.
565*4882a593Smuzhiyun 	 */
566*4882a593Smuzhiyun 
567*4882a593Smuzhiyun 	static const	 /* ISP  RTC */
568*4882a593Smuzhiyun 	u8 timings[][2]	= { { 0, 0 },
569*4882a593Smuzhiyun 			    { 0, 0 },
570*4882a593Smuzhiyun 			    { 1, 0 },
571*4882a593Smuzhiyun 			    { 2, 1 },
572*4882a593Smuzhiyun 			    { 2, 3 }, };
573*4882a593Smuzhiyun 
574*4882a593Smuzhiyun 	if (pio >= 2)
575*4882a593Smuzhiyun 		control |= 1;	/* TIME1 enable */
576*4882a593Smuzhiyun 	if (ata_pio_need_iordy(adev))
577*4882a593Smuzhiyun 		control |= 2;	/* IE enable */
578*4882a593Smuzhiyun 	/* Intel specifies that the PPE functionality is for disk only */
579*4882a593Smuzhiyun 	if (adev->class == ATA_DEV_ATA)
580*4882a593Smuzhiyun 		control |= 4;	/* PPE enable */
581*4882a593Smuzhiyun 	/*
582*4882a593Smuzhiyun 	 * If the drive MWDMA is faster than it can do PIO then
583*4882a593Smuzhiyun 	 * we must force PIO into PIO0
584*4882a593Smuzhiyun 	 */
585*4882a593Smuzhiyun 	if (adev->pio_mode < XFER_PIO_0 + pio)
586*4882a593Smuzhiyun 		/* Enable DMA timing only */
587*4882a593Smuzhiyun 		control |= 8;	/* PIO cycles in PIO0 */
588*4882a593Smuzhiyun 
589*4882a593Smuzhiyun 	spin_lock_irqsave(&piix_lock, flags);
590*4882a593Smuzhiyun 
591*4882a593Smuzhiyun 	/* PIO configuration clears DTE unconditionally.  It will be
592*4882a593Smuzhiyun 	 * programmed in set_dmamode which is guaranteed to be called
593*4882a593Smuzhiyun 	 * after set_piomode if any DMA mode is available.
594*4882a593Smuzhiyun 	 */
595*4882a593Smuzhiyun 	pci_read_config_word(dev, master_port, &master_data);
596*4882a593Smuzhiyun 	if (is_slave) {
597*4882a593Smuzhiyun 		/* clear TIME1|IE1|PPE1|DTE1 */
598*4882a593Smuzhiyun 		master_data &= 0xff0f;
599*4882a593Smuzhiyun 		/* enable PPE1, IE1 and TIME1 as needed */
600*4882a593Smuzhiyun 		master_data |= (control << 4);
601*4882a593Smuzhiyun 		pci_read_config_byte(dev, slave_port, &slave_data);
602*4882a593Smuzhiyun 		slave_data &= (ap->port_no ? 0x0f : 0xf0);
603*4882a593Smuzhiyun 		/* Load the timing nibble for this slave */
604*4882a593Smuzhiyun 		slave_data |= ((timings[pio][0] << 2) | timings[pio][1])
605*4882a593Smuzhiyun 						<< (ap->port_no ? 4 : 0);
606*4882a593Smuzhiyun 	} else {
607*4882a593Smuzhiyun 		/* clear ISP|RCT|TIME0|IE0|PPE0|DTE0 */
608*4882a593Smuzhiyun 		master_data &= 0xccf0;
609*4882a593Smuzhiyun 		/* Enable PPE, IE and TIME as appropriate */
610*4882a593Smuzhiyun 		master_data |= control;
611*4882a593Smuzhiyun 		/* load ISP and RCT */
612*4882a593Smuzhiyun 		master_data |=
613*4882a593Smuzhiyun 			(timings[pio][0] << 12) |
614*4882a593Smuzhiyun 			(timings[pio][1] << 8);
615*4882a593Smuzhiyun 	}
616*4882a593Smuzhiyun 
617*4882a593Smuzhiyun 	/* Enable SITRE (separate slave timing register) */
618*4882a593Smuzhiyun 	master_data |= 0x4000;
619*4882a593Smuzhiyun 	pci_write_config_word(dev, master_port, master_data);
620*4882a593Smuzhiyun 	if (is_slave)
621*4882a593Smuzhiyun 		pci_write_config_byte(dev, slave_port, slave_data);
622*4882a593Smuzhiyun 
623*4882a593Smuzhiyun 	/* Ensure the UDMA bit is off - it will be turned back on if
624*4882a593Smuzhiyun 	   UDMA is selected */
625*4882a593Smuzhiyun 
626*4882a593Smuzhiyun 	if (ap->udma_mask) {
627*4882a593Smuzhiyun 		pci_read_config_byte(dev, 0x48, &udma_enable);
628*4882a593Smuzhiyun 		udma_enable &= ~(1 << (2 * ap->port_no + adev->devno));
629*4882a593Smuzhiyun 		pci_write_config_byte(dev, 0x48, udma_enable);
630*4882a593Smuzhiyun 	}
631*4882a593Smuzhiyun 
632*4882a593Smuzhiyun 	spin_unlock_irqrestore(&piix_lock, flags);
633*4882a593Smuzhiyun }
634*4882a593Smuzhiyun 
635*4882a593Smuzhiyun /**
636*4882a593Smuzhiyun  *	piix_set_piomode - Initialize host controller PATA PIO timings
637*4882a593Smuzhiyun  *	@ap: Port whose timings we are configuring
638*4882a593Smuzhiyun  *	@adev: Drive in question
639*4882a593Smuzhiyun  *
640*4882a593Smuzhiyun  *	Set PIO mode for device, in host controller PCI config space.
641*4882a593Smuzhiyun  *
642*4882a593Smuzhiyun  *	LOCKING:
643*4882a593Smuzhiyun  *	None (inherited from caller).
644*4882a593Smuzhiyun  */
645*4882a593Smuzhiyun 
piix_set_piomode(struct ata_port * ap,struct ata_device * adev)646*4882a593Smuzhiyun static void piix_set_piomode(struct ata_port *ap, struct ata_device *adev)
647*4882a593Smuzhiyun {
648*4882a593Smuzhiyun 	piix_set_timings(ap, adev, adev->pio_mode - XFER_PIO_0);
649*4882a593Smuzhiyun }
650*4882a593Smuzhiyun 
651*4882a593Smuzhiyun /**
652*4882a593Smuzhiyun  *	do_pata_set_dmamode - Initialize host controller PATA PIO timings
653*4882a593Smuzhiyun  *	@ap: Port whose timings we are configuring
654*4882a593Smuzhiyun  *	@adev: Drive in question
655*4882a593Smuzhiyun  *	@isich: set if the chip is an ICH device
656*4882a593Smuzhiyun  *
657*4882a593Smuzhiyun  *	Set UDMA mode for device, in host controller PCI config space.
658*4882a593Smuzhiyun  *
659*4882a593Smuzhiyun  *	LOCKING:
660*4882a593Smuzhiyun  *	None (inherited from caller).
661*4882a593Smuzhiyun  */
662*4882a593Smuzhiyun 
do_pata_set_dmamode(struct ata_port * ap,struct ata_device * adev,int isich)663*4882a593Smuzhiyun static void do_pata_set_dmamode(struct ata_port *ap, struct ata_device *adev, int isich)
664*4882a593Smuzhiyun {
665*4882a593Smuzhiyun 	struct pci_dev *dev	= to_pci_dev(ap->host->dev);
666*4882a593Smuzhiyun 	unsigned long flags;
667*4882a593Smuzhiyun 	u8 speed		= adev->dma_mode;
668*4882a593Smuzhiyun 	int devid		= adev->devno + 2 * ap->port_no;
669*4882a593Smuzhiyun 	u8 udma_enable		= 0;
670*4882a593Smuzhiyun 
671*4882a593Smuzhiyun 	if (speed >= XFER_UDMA_0) {
672*4882a593Smuzhiyun 		unsigned int udma = speed - XFER_UDMA_0;
673*4882a593Smuzhiyun 		u16 udma_timing;
674*4882a593Smuzhiyun 		u16 ideconf;
675*4882a593Smuzhiyun 		int u_clock, u_speed;
676*4882a593Smuzhiyun 
677*4882a593Smuzhiyun 		spin_lock_irqsave(&piix_lock, flags);
678*4882a593Smuzhiyun 
679*4882a593Smuzhiyun 		pci_read_config_byte(dev, 0x48, &udma_enable);
680*4882a593Smuzhiyun 
681*4882a593Smuzhiyun 		/*
682*4882a593Smuzhiyun 		 * UDMA is handled by a combination of clock switching and
683*4882a593Smuzhiyun 		 * selection of dividers
684*4882a593Smuzhiyun 		 *
685*4882a593Smuzhiyun 		 * Handy rule: Odd modes are UDMATIMx 01, even are 02
686*4882a593Smuzhiyun 		 *	       except UDMA0 which is 00
687*4882a593Smuzhiyun 		 */
688*4882a593Smuzhiyun 		u_speed = min(2 - (udma & 1), udma);
689*4882a593Smuzhiyun 		if (udma == 5)
690*4882a593Smuzhiyun 			u_clock = 0x1000;	/* 100Mhz */
691*4882a593Smuzhiyun 		else if (udma > 2)
692*4882a593Smuzhiyun 			u_clock = 1;		/* 66Mhz */
693*4882a593Smuzhiyun 		else
694*4882a593Smuzhiyun 			u_clock = 0;		/* 33Mhz */
695*4882a593Smuzhiyun 
696*4882a593Smuzhiyun 		udma_enable |= (1 << devid);
697*4882a593Smuzhiyun 
698*4882a593Smuzhiyun 		/* Load the CT/RP selection */
699*4882a593Smuzhiyun 		pci_read_config_word(dev, 0x4A, &udma_timing);
700*4882a593Smuzhiyun 		udma_timing &= ~(3 << (4 * devid));
701*4882a593Smuzhiyun 		udma_timing |= u_speed << (4 * devid);
702*4882a593Smuzhiyun 		pci_write_config_word(dev, 0x4A, udma_timing);
703*4882a593Smuzhiyun 
704*4882a593Smuzhiyun 		if (isich) {
705*4882a593Smuzhiyun 			/* Select a 33/66/100Mhz clock */
706*4882a593Smuzhiyun 			pci_read_config_word(dev, 0x54, &ideconf);
707*4882a593Smuzhiyun 			ideconf &= ~(0x1001 << devid);
708*4882a593Smuzhiyun 			ideconf |= u_clock << devid;
709*4882a593Smuzhiyun 			/* For ICH or later we should set bit 10 for better
710*4882a593Smuzhiyun 			   performance (WR_PingPong_En) */
711*4882a593Smuzhiyun 			pci_write_config_word(dev, 0x54, ideconf);
712*4882a593Smuzhiyun 		}
713*4882a593Smuzhiyun 
714*4882a593Smuzhiyun 		pci_write_config_byte(dev, 0x48, udma_enable);
715*4882a593Smuzhiyun 
716*4882a593Smuzhiyun 		spin_unlock_irqrestore(&piix_lock, flags);
717*4882a593Smuzhiyun 	} else {
718*4882a593Smuzhiyun 		/* MWDMA is driven by the PIO timings. */
719*4882a593Smuzhiyun 		unsigned int mwdma = speed - XFER_MW_DMA_0;
720*4882a593Smuzhiyun 		const unsigned int needed_pio[3] = {
721*4882a593Smuzhiyun 			XFER_PIO_0, XFER_PIO_3, XFER_PIO_4
722*4882a593Smuzhiyun 		};
723*4882a593Smuzhiyun 		int pio = needed_pio[mwdma] - XFER_PIO_0;
724*4882a593Smuzhiyun 
725*4882a593Smuzhiyun 		/* XFER_PIO_0 is never used currently */
726*4882a593Smuzhiyun 		piix_set_timings(ap, adev, pio);
727*4882a593Smuzhiyun 	}
728*4882a593Smuzhiyun }
729*4882a593Smuzhiyun 
730*4882a593Smuzhiyun /**
731*4882a593Smuzhiyun  *	piix_set_dmamode - Initialize host controller PATA DMA timings
732*4882a593Smuzhiyun  *	@ap: Port whose timings we are configuring
733*4882a593Smuzhiyun  *	@adev: um
734*4882a593Smuzhiyun  *
735*4882a593Smuzhiyun  *	Set MW/UDMA mode for device, in host controller PCI config space.
736*4882a593Smuzhiyun  *
737*4882a593Smuzhiyun  *	LOCKING:
738*4882a593Smuzhiyun  *	None (inherited from caller).
739*4882a593Smuzhiyun  */
740*4882a593Smuzhiyun 
piix_set_dmamode(struct ata_port * ap,struct ata_device * adev)741*4882a593Smuzhiyun static void piix_set_dmamode(struct ata_port *ap, struct ata_device *adev)
742*4882a593Smuzhiyun {
743*4882a593Smuzhiyun 	do_pata_set_dmamode(ap, adev, 0);
744*4882a593Smuzhiyun }
745*4882a593Smuzhiyun 
746*4882a593Smuzhiyun /**
747*4882a593Smuzhiyun  *	ich_set_dmamode - Initialize host controller PATA DMA timings
748*4882a593Smuzhiyun  *	@ap: Port whose timings we are configuring
749*4882a593Smuzhiyun  *	@adev: um
750*4882a593Smuzhiyun  *
751*4882a593Smuzhiyun  *	Set MW/UDMA mode for device, in host controller PCI config space.
752*4882a593Smuzhiyun  *
753*4882a593Smuzhiyun  *	LOCKING:
754*4882a593Smuzhiyun  *	None (inherited from caller).
755*4882a593Smuzhiyun  */
756*4882a593Smuzhiyun 
ich_set_dmamode(struct ata_port * ap,struct ata_device * adev)757*4882a593Smuzhiyun static void ich_set_dmamode(struct ata_port *ap, struct ata_device *adev)
758*4882a593Smuzhiyun {
759*4882a593Smuzhiyun 	do_pata_set_dmamode(ap, adev, 1);
760*4882a593Smuzhiyun }
761*4882a593Smuzhiyun 
762*4882a593Smuzhiyun /*
763*4882a593Smuzhiyun  * Serial ATA Index/Data Pair Superset Registers access
764*4882a593Smuzhiyun  *
765*4882a593Smuzhiyun  * Beginning from ICH8, there's a sane way to access SCRs using index
766*4882a593Smuzhiyun  * and data register pair located at BAR5 which means that we have
767*4882a593Smuzhiyun  * separate SCRs for master and slave.  This is handled using libata
768*4882a593Smuzhiyun  * slave_link facility.
769*4882a593Smuzhiyun  */
770*4882a593Smuzhiyun static const int piix_sidx_map[] = {
771*4882a593Smuzhiyun 	[SCR_STATUS]	= 0,
772*4882a593Smuzhiyun 	[SCR_ERROR]	= 2,
773*4882a593Smuzhiyun 	[SCR_CONTROL]	= 1,
774*4882a593Smuzhiyun };
775*4882a593Smuzhiyun 
piix_sidpr_sel(struct ata_link * link,unsigned int reg)776*4882a593Smuzhiyun static void piix_sidpr_sel(struct ata_link *link, unsigned int reg)
777*4882a593Smuzhiyun {
778*4882a593Smuzhiyun 	struct ata_port *ap = link->ap;
779*4882a593Smuzhiyun 	struct piix_host_priv *hpriv = ap->host->private_data;
780*4882a593Smuzhiyun 
781*4882a593Smuzhiyun 	iowrite32(((ap->port_no * 2 + link->pmp) << 8) | piix_sidx_map[reg],
782*4882a593Smuzhiyun 		  hpriv->sidpr + PIIX_SIDPR_IDX);
783*4882a593Smuzhiyun }
784*4882a593Smuzhiyun 
piix_sidpr_scr_read(struct ata_link * link,unsigned int reg,u32 * val)785*4882a593Smuzhiyun static int piix_sidpr_scr_read(struct ata_link *link,
786*4882a593Smuzhiyun 			       unsigned int reg, u32 *val)
787*4882a593Smuzhiyun {
788*4882a593Smuzhiyun 	struct piix_host_priv *hpriv = link->ap->host->private_data;
789*4882a593Smuzhiyun 
790*4882a593Smuzhiyun 	if (reg >= ARRAY_SIZE(piix_sidx_map))
791*4882a593Smuzhiyun 		return -EINVAL;
792*4882a593Smuzhiyun 
793*4882a593Smuzhiyun 	piix_sidpr_sel(link, reg);
794*4882a593Smuzhiyun 	*val = ioread32(hpriv->sidpr + PIIX_SIDPR_DATA);
795*4882a593Smuzhiyun 	return 0;
796*4882a593Smuzhiyun }
797*4882a593Smuzhiyun 
piix_sidpr_scr_write(struct ata_link * link,unsigned int reg,u32 val)798*4882a593Smuzhiyun static int piix_sidpr_scr_write(struct ata_link *link,
799*4882a593Smuzhiyun 				unsigned int reg, u32 val)
800*4882a593Smuzhiyun {
801*4882a593Smuzhiyun 	struct piix_host_priv *hpriv = link->ap->host->private_data;
802*4882a593Smuzhiyun 
803*4882a593Smuzhiyun 	if (reg >= ARRAY_SIZE(piix_sidx_map))
804*4882a593Smuzhiyun 		return -EINVAL;
805*4882a593Smuzhiyun 
806*4882a593Smuzhiyun 	piix_sidpr_sel(link, reg);
807*4882a593Smuzhiyun 	iowrite32(val, hpriv->sidpr + PIIX_SIDPR_DATA);
808*4882a593Smuzhiyun 	return 0;
809*4882a593Smuzhiyun }
810*4882a593Smuzhiyun 
piix_sidpr_set_lpm(struct ata_link * link,enum ata_lpm_policy policy,unsigned hints)811*4882a593Smuzhiyun static int piix_sidpr_set_lpm(struct ata_link *link, enum ata_lpm_policy policy,
812*4882a593Smuzhiyun 			      unsigned hints)
813*4882a593Smuzhiyun {
814*4882a593Smuzhiyun 	return sata_link_scr_lpm(link, policy, false);
815*4882a593Smuzhiyun }
816*4882a593Smuzhiyun 
piix_irq_check(struct ata_port * ap)817*4882a593Smuzhiyun static bool piix_irq_check(struct ata_port *ap)
818*4882a593Smuzhiyun {
819*4882a593Smuzhiyun 	if (unlikely(!ap->ioaddr.bmdma_addr))
820*4882a593Smuzhiyun 		return false;
821*4882a593Smuzhiyun 
822*4882a593Smuzhiyun 	return ap->ops->bmdma_status(ap) & ATA_DMA_INTR;
823*4882a593Smuzhiyun }
824*4882a593Smuzhiyun 
825*4882a593Smuzhiyun #ifdef CONFIG_PM_SLEEP
piix_broken_suspend(void)826*4882a593Smuzhiyun static int piix_broken_suspend(void)
827*4882a593Smuzhiyun {
828*4882a593Smuzhiyun 	static const struct dmi_system_id sysids[] = {
829*4882a593Smuzhiyun 		{
830*4882a593Smuzhiyun 			.ident = "TECRA M3",
831*4882a593Smuzhiyun 			.matches = {
832*4882a593Smuzhiyun 				DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
833*4882a593Smuzhiyun 				DMI_MATCH(DMI_PRODUCT_NAME, "TECRA M3"),
834*4882a593Smuzhiyun 			},
835*4882a593Smuzhiyun 		},
836*4882a593Smuzhiyun 		{
837*4882a593Smuzhiyun 			.ident = "TECRA M3",
838*4882a593Smuzhiyun 			.matches = {
839*4882a593Smuzhiyun 				DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
840*4882a593Smuzhiyun 				DMI_MATCH(DMI_PRODUCT_NAME, "Tecra M3"),
841*4882a593Smuzhiyun 			},
842*4882a593Smuzhiyun 		},
843*4882a593Smuzhiyun 		{
844*4882a593Smuzhiyun 			.ident = "TECRA M3",
845*4882a593Smuzhiyun 			.matches = {
846*4882a593Smuzhiyun 				DMI_MATCH(DMI_OEM_STRING, "Tecra M3,"),
847*4882a593Smuzhiyun 			},
848*4882a593Smuzhiyun 		},
849*4882a593Smuzhiyun 		{
850*4882a593Smuzhiyun 			.ident = "TECRA M4",
851*4882a593Smuzhiyun 			.matches = {
852*4882a593Smuzhiyun 				DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
853*4882a593Smuzhiyun 				DMI_MATCH(DMI_PRODUCT_NAME, "Tecra M4"),
854*4882a593Smuzhiyun 			},
855*4882a593Smuzhiyun 		},
856*4882a593Smuzhiyun 		{
857*4882a593Smuzhiyun 			.ident = "TECRA M4",
858*4882a593Smuzhiyun 			.matches = {
859*4882a593Smuzhiyun 				DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
860*4882a593Smuzhiyun 				DMI_MATCH(DMI_PRODUCT_NAME, "TECRA M4"),
861*4882a593Smuzhiyun 			},
862*4882a593Smuzhiyun 		},
863*4882a593Smuzhiyun 		{
864*4882a593Smuzhiyun 			.ident = "TECRA M5",
865*4882a593Smuzhiyun 			.matches = {
866*4882a593Smuzhiyun 				DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
867*4882a593Smuzhiyun 				DMI_MATCH(DMI_PRODUCT_NAME, "TECRA M5"),
868*4882a593Smuzhiyun 			},
869*4882a593Smuzhiyun 		},
870*4882a593Smuzhiyun 		{
871*4882a593Smuzhiyun 			.ident = "TECRA M6",
872*4882a593Smuzhiyun 			.matches = {
873*4882a593Smuzhiyun 				DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
874*4882a593Smuzhiyun 				DMI_MATCH(DMI_PRODUCT_NAME, "TECRA M6"),
875*4882a593Smuzhiyun 			},
876*4882a593Smuzhiyun 		},
877*4882a593Smuzhiyun 		{
878*4882a593Smuzhiyun 			.ident = "TECRA M7",
879*4882a593Smuzhiyun 			.matches = {
880*4882a593Smuzhiyun 				DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
881*4882a593Smuzhiyun 				DMI_MATCH(DMI_PRODUCT_NAME, "TECRA M7"),
882*4882a593Smuzhiyun 			},
883*4882a593Smuzhiyun 		},
884*4882a593Smuzhiyun 		{
885*4882a593Smuzhiyun 			.ident = "TECRA A8",
886*4882a593Smuzhiyun 			.matches = {
887*4882a593Smuzhiyun 				DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
888*4882a593Smuzhiyun 				DMI_MATCH(DMI_PRODUCT_NAME, "TECRA A8"),
889*4882a593Smuzhiyun 			},
890*4882a593Smuzhiyun 		},
891*4882a593Smuzhiyun 		{
892*4882a593Smuzhiyun 			.ident = "Satellite R20",
893*4882a593Smuzhiyun 			.matches = {
894*4882a593Smuzhiyun 				DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
895*4882a593Smuzhiyun 				DMI_MATCH(DMI_PRODUCT_NAME, "Satellite R20"),
896*4882a593Smuzhiyun 			},
897*4882a593Smuzhiyun 		},
898*4882a593Smuzhiyun 		{
899*4882a593Smuzhiyun 			.ident = "Satellite R25",
900*4882a593Smuzhiyun 			.matches = {
901*4882a593Smuzhiyun 				DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
902*4882a593Smuzhiyun 				DMI_MATCH(DMI_PRODUCT_NAME, "Satellite R25"),
903*4882a593Smuzhiyun 			},
904*4882a593Smuzhiyun 		},
905*4882a593Smuzhiyun 		{
906*4882a593Smuzhiyun 			.ident = "Satellite U200",
907*4882a593Smuzhiyun 			.matches = {
908*4882a593Smuzhiyun 				DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
909*4882a593Smuzhiyun 				DMI_MATCH(DMI_PRODUCT_NAME, "Satellite U200"),
910*4882a593Smuzhiyun 			},
911*4882a593Smuzhiyun 		},
912*4882a593Smuzhiyun 		{
913*4882a593Smuzhiyun 			.ident = "Satellite U200",
914*4882a593Smuzhiyun 			.matches = {
915*4882a593Smuzhiyun 				DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
916*4882a593Smuzhiyun 				DMI_MATCH(DMI_PRODUCT_NAME, "SATELLITE U200"),
917*4882a593Smuzhiyun 			},
918*4882a593Smuzhiyun 		},
919*4882a593Smuzhiyun 		{
920*4882a593Smuzhiyun 			.ident = "Satellite Pro U200",
921*4882a593Smuzhiyun 			.matches = {
922*4882a593Smuzhiyun 				DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
923*4882a593Smuzhiyun 				DMI_MATCH(DMI_PRODUCT_NAME, "SATELLITE PRO U200"),
924*4882a593Smuzhiyun 			},
925*4882a593Smuzhiyun 		},
926*4882a593Smuzhiyun 		{
927*4882a593Smuzhiyun 			.ident = "Satellite U205",
928*4882a593Smuzhiyun 			.matches = {
929*4882a593Smuzhiyun 				DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
930*4882a593Smuzhiyun 				DMI_MATCH(DMI_PRODUCT_NAME, "Satellite U205"),
931*4882a593Smuzhiyun 			},
932*4882a593Smuzhiyun 		},
933*4882a593Smuzhiyun 		{
934*4882a593Smuzhiyun 			.ident = "SATELLITE U205",
935*4882a593Smuzhiyun 			.matches = {
936*4882a593Smuzhiyun 				DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
937*4882a593Smuzhiyun 				DMI_MATCH(DMI_PRODUCT_NAME, "SATELLITE U205"),
938*4882a593Smuzhiyun 			},
939*4882a593Smuzhiyun 		},
940*4882a593Smuzhiyun 		{
941*4882a593Smuzhiyun 			.ident = "Satellite Pro A120",
942*4882a593Smuzhiyun 			.matches = {
943*4882a593Smuzhiyun 				DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
944*4882a593Smuzhiyun 				DMI_MATCH(DMI_PRODUCT_NAME, "Satellite Pro A120"),
945*4882a593Smuzhiyun 			},
946*4882a593Smuzhiyun 		},
947*4882a593Smuzhiyun 		{
948*4882a593Smuzhiyun 			.ident = "Portege M500",
949*4882a593Smuzhiyun 			.matches = {
950*4882a593Smuzhiyun 				DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
951*4882a593Smuzhiyun 				DMI_MATCH(DMI_PRODUCT_NAME, "PORTEGE M500"),
952*4882a593Smuzhiyun 			},
953*4882a593Smuzhiyun 		},
954*4882a593Smuzhiyun 		{
955*4882a593Smuzhiyun 			.ident = "VGN-BX297XP",
956*4882a593Smuzhiyun 			.matches = {
957*4882a593Smuzhiyun 				DMI_MATCH(DMI_SYS_VENDOR, "Sony Corporation"),
958*4882a593Smuzhiyun 				DMI_MATCH(DMI_PRODUCT_NAME, "VGN-BX297XP"),
959*4882a593Smuzhiyun 			},
960*4882a593Smuzhiyun 		},
961*4882a593Smuzhiyun 
962*4882a593Smuzhiyun 		{ }	/* terminate list */
963*4882a593Smuzhiyun 	};
964*4882a593Smuzhiyun 
965*4882a593Smuzhiyun 	if (dmi_check_system(sysids))
966*4882a593Smuzhiyun 		return 1;
967*4882a593Smuzhiyun 
968*4882a593Smuzhiyun 	/* TECRA M4 sometimes forgets its identify and reports bogus
969*4882a593Smuzhiyun 	 * DMI information.  As the bogus information is a bit
970*4882a593Smuzhiyun 	 * generic, match as many entries as possible.  This manual
971*4882a593Smuzhiyun 	 * matching is necessary because dmi_system_id.matches is
972*4882a593Smuzhiyun 	 * limited to four entries.
973*4882a593Smuzhiyun 	 */
974*4882a593Smuzhiyun 	if (dmi_match(DMI_SYS_VENDOR, "TOSHIBA") &&
975*4882a593Smuzhiyun 	    dmi_match(DMI_PRODUCT_NAME, "000000") &&
976*4882a593Smuzhiyun 	    dmi_match(DMI_PRODUCT_VERSION, "000000") &&
977*4882a593Smuzhiyun 	    dmi_match(DMI_PRODUCT_SERIAL, "000000") &&
978*4882a593Smuzhiyun 	    dmi_match(DMI_BOARD_VENDOR, "TOSHIBA") &&
979*4882a593Smuzhiyun 	    dmi_match(DMI_BOARD_NAME, "Portable PC") &&
980*4882a593Smuzhiyun 	    dmi_match(DMI_BOARD_VERSION, "Version A0"))
981*4882a593Smuzhiyun 		return 1;
982*4882a593Smuzhiyun 
983*4882a593Smuzhiyun 	return 0;
984*4882a593Smuzhiyun }
985*4882a593Smuzhiyun 
piix_pci_device_suspend(struct pci_dev * pdev,pm_message_t mesg)986*4882a593Smuzhiyun static int piix_pci_device_suspend(struct pci_dev *pdev, pm_message_t mesg)
987*4882a593Smuzhiyun {
988*4882a593Smuzhiyun 	struct ata_host *host = pci_get_drvdata(pdev);
989*4882a593Smuzhiyun 	unsigned long flags;
990*4882a593Smuzhiyun 	int rc = 0;
991*4882a593Smuzhiyun 
992*4882a593Smuzhiyun 	rc = ata_host_suspend(host, mesg);
993*4882a593Smuzhiyun 	if (rc)
994*4882a593Smuzhiyun 		return rc;
995*4882a593Smuzhiyun 
996*4882a593Smuzhiyun 	/* Some braindamaged ACPI suspend implementations expect the
997*4882a593Smuzhiyun 	 * controller to be awake on entry; otherwise, it burns cpu
998*4882a593Smuzhiyun 	 * cycles and power trying to do something to the sleeping
999*4882a593Smuzhiyun 	 * beauty.
1000*4882a593Smuzhiyun 	 */
1001*4882a593Smuzhiyun 	if (piix_broken_suspend() && (mesg.event & PM_EVENT_SLEEP)) {
1002*4882a593Smuzhiyun 		pci_save_state(pdev);
1003*4882a593Smuzhiyun 
1004*4882a593Smuzhiyun 		/* mark its power state as "unknown", since we don't
1005*4882a593Smuzhiyun 		 * know if e.g. the BIOS will change its device state
1006*4882a593Smuzhiyun 		 * when we suspend.
1007*4882a593Smuzhiyun 		 */
1008*4882a593Smuzhiyun 		if (pdev->current_state == PCI_D0)
1009*4882a593Smuzhiyun 			pdev->current_state = PCI_UNKNOWN;
1010*4882a593Smuzhiyun 
1011*4882a593Smuzhiyun 		/* tell resume that it's waking up from broken suspend */
1012*4882a593Smuzhiyun 		spin_lock_irqsave(&host->lock, flags);
1013*4882a593Smuzhiyun 		host->flags |= PIIX_HOST_BROKEN_SUSPEND;
1014*4882a593Smuzhiyun 		spin_unlock_irqrestore(&host->lock, flags);
1015*4882a593Smuzhiyun 	} else
1016*4882a593Smuzhiyun 		ata_pci_device_do_suspend(pdev, mesg);
1017*4882a593Smuzhiyun 
1018*4882a593Smuzhiyun 	return 0;
1019*4882a593Smuzhiyun }
1020*4882a593Smuzhiyun 
piix_pci_device_resume(struct pci_dev * pdev)1021*4882a593Smuzhiyun static int piix_pci_device_resume(struct pci_dev *pdev)
1022*4882a593Smuzhiyun {
1023*4882a593Smuzhiyun 	struct ata_host *host = pci_get_drvdata(pdev);
1024*4882a593Smuzhiyun 	unsigned long flags;
1025*4882a593Smuzhiyun 	int rc;
1026*4882a593Smuzhiyun 
1027*4882a593Smuzhiyun 	if (host->flags & PIIX_HOST_BROKEN_SUSPEND) {
1028*4882a593Smuzhiyun 		spin_lock_irqsave(&host->lock, flags);
1029*4882a593Smuzhiyun 		host->flags &= ~PIIX_HOST_BROKEN_SUSPEND;
1030*4882a593Smuzhiyun 		spin_unlock_irqrestore(&host->lock, flags);
1031*4882a593Smuzhiyun 
1032*4882a593Smuzhiyun 		pci_set_power_state(pdev, PCI_D0);
1033*4882a593Smuzhiyun 		pci_restore_state(pdev);
1034*4882a593Smuzhiyun 
1035*4882a593Smuzhiyun 		/* PCI device wasn't disabled during suspend.  Use
1036*4882a593Smuzhiyun 		 * pci_reenable_device() to avoid affecting the enable
1037*4882a593Smuzhiyun 		 * count.
1038*4882a593Smuzhiyun 		 */
1039*4882a593Smuzhiyun 		rc = pci_reenable_device(pdev);
1040*4882a593Smuzhiyun 		if (rc)
1041*4882a593Smuzhiyun 			dev_err(&pdev->dev,
1042*4882a593Smuzhiyun 				"failed to enable device after resume (%d)\n",
1043*4882a593Smuzhiyun 				rc);
1044*4882a593Smuzhiyun 	} else
1045*4882a593Smuzhiyun 		rc = ata_pci_device_do_resume(pdev);
1046*4882a593Smuzhiyun 
1047*4882a593Smuzhiyun 	if (rc == 0)
1048*4882a593Smuzhiyun 		ata_host_resume(host);
1049*4882a593Smuzhiyun 
1050*4882a593Smuzhiyun 	return rc;
1051*4882a593Smuzhiyun }
1052*4882a593Smuzhiyun #endif
1053*4882a593Smuzhiyun 
piix_vmw_bmdma_status(struct ata_port * ap)1054*4882a593Smuzhiyun static u8 piix_vmw_bmdma_status(struct ata_port *ap)
1055*4882a593Smuzhiyun {
1056*4882a593Smuzhiyun 	return ata_bmdma_status(ap) & ~ATA_DMA_ERR;
1057*4882a593Smuzhiyun }
1058*4882a593Smuzhiyun 
1059*4882a593Smuzhiyun static struct scsi_host_template piix_sht = {
1060*4882a593Smuzhiyun 	ATA_BMDMA_SHT(DRV_NAME),
1061*4882a593Smuzhiyun };
1062*4882a593Smuzhiyun 
1063*4882a593Smuzhiyun static struct ata_port_operations piix_sata_ops = {
1064*4882a593Smuzhiyun 	.inherits		= &ata_bmdma32_port_ops,
1065*4882a593Smuzhiyun 	.sff_irq_check		= piix_irq_check,
1066*4882a593Smuzhiyun 	.port_start		= piix_port_start,
1067*4882a593Smuzhiyun };
1068*4882a593Smuzhiyun 
1069*4882a593Smuzhiyun static struct ata_port_operations piix_pata_ops = {
1070*4882a593Smuzhiyun 	.inherits		= &piix_sata_ops,
1071*4882a593Smuzhiyun 	.cable_detect		= ata_cable_40wire,
1072*4882a593Smuzhiyun 	.set_piomode		= piix_set_piomode,
1073*4882a593Smuzhiyun 	.set_dmamode		= piix_set_dmamode,
1074*4882a593Smuzhiyun 	.prereset		= piix_pata_prereset,
1075*4882a593Smuzhiyun };
1076*4882a593Smuzhiyun 
1077*4882a593Smuzhiyun static struct ata_port_operations piix_vmw_ops = {
1078*4882a593Smuzhiyun 	.inherits		= &piix_pata_ops,
1079*4882a593Smuzhiyun 	.bmdma_status		= piix_vmw_bmdma_status,
1080*4882a593Smuzhiyun };
1081*4882a593Smuzhiyun 
1082*4882a593Smuzhiyun static struct ata_port_operations ich_pata_ops = {
1083*4882a593Smuzhiyun 	.inherits		= &piix_pata_ops,
1084*4882a593Smuzhiyun 	.cable_detect		= ich_pata_cable_detect,
1085*4882a593Smuzhiyun 	.set_dmamode		= ich_set_dmamode,
1086*4882a593Smuzhiyun };
1087*4882a593Smuzhiyun 
1088*4882a593Smuzhiyun static struct device_attribute *piix_sidpr_shost_attrs[] = {
1089*4882a593Smuzhiyun 	&dev_attr_link_power_management_policy,
1090*4882a593Smuzhiyun 	NULL
1091*4882a593Smuzhiyun };
1092*4882a593Smuzhiyun 
1093*4882a593Smuzhiyun static struct scsi_host_template piix_sidpr_sht = {
1094*4882a593Smuzhiyun 	ATA_BMDMA_SHT(DRV_NAME),
1095*4882a593Smuzhiyun 	.shost_attrs		= piix_sidpr_shost_attrs,
1096*4882a593Smuzhiyun };
1097*4882a593Smuzhiyun 
1098*4882a593Smuzhiyun static struct ata_port_operations piix_sidpr_sata_ops = {
1099*4882a593Smuzhiyun 	.inherits		= &piix_sata_ops,
1100*4882a593Smuzhiyun 	.hardreset		= sata_std_hardreset,
1101*4882a593Smuzhiyun 	.scr_read		= piix_sidpr_scr_read,
1102*4882a593Smuzhiyun 	.scr_write		= piix_sidpr_scr_write,
1103*4882a593Smuzhiyun 	.set_lpm		= piix_sidpr_set_lpm,
1104*4882a593Smuzhiyun };
1105*4882a593Smuzhiyun 
1106*4882a593Smuzhiyun static struct ata_port_info piix_port_info[] = {
1107*4882a593Smuzhiyun 	[piix_pata_mwdma] =	/* PIIX3 MWDMA only */
1108*4882a593Smuzhiyun 	{
1109*4882a593Smuzhiyun 		.flags		= PIIX_PATA_FLAGS,
1110*4882a593Smuzhiyun 		.pio_mask	= ATA_PIO4,
1111*4882a593Smuzhiyun 		.mwdma_mask	= ATA_MWDMA12_ONLY, /* mwdma1-2 ?? CHECK 0 should be ok but slow */
1112*4882a593Smuzhiyun 		.port_ops	= &piix_pata_ops,
1113*4882a593Smuzhiyun 	},
1114*4882a593Smuzhiyun 
1115*4882a593Smuzhiyun 	[piix_pata_33] =	/* PIIX4 at 33MHz */
1116*4882a593Smuzhiyun 	{
1117*4882a593Smuzhiyun 		.flags		= PIIX_PATA_FLAGS,
1118*4882a593Smuzhiyun 		.pio_mask	= ATA_PIO4,
1119*4882a593Smuzhiyun 		.mwdma_mask	= ATA_MWDMA12_ONLY, /* mwdma1-2 ?? CHECK 0 should be ok but slow */
1120*4882a593Smuzhiyun 		.udma_mask	= ATA_UDMA2,
1121*4882a593Smuzhiyun 		.port_ops	= &piix_pata_ops,
1122*4882a593Smuzhiyun 	},
1123*4882a593Smuzhiyun 
1124*4882a593Smuzhiyun 	[ich_pata_33] =		/* ICH0 - ICH at 33Mhz*/
1125*4882a593Smuzhiyun 	{
1126*4882a593Smuzhiyun 		.flags		= PIIX_PATA_FLAGS,
1127*4882a593Smuzhiyun 		.pio_mask	= ATA_PIO4,
1128*4882a593Smuzhiyun 		.mwdma_mask	= ATA_MWDMA12_ONLY, /* Check: maybe MWDMA0 is ok  */
1129*4882a593Smuzhiyun 		.udma_mask	= ATA_UDMA2,
1130*4882a593Smuzhiyun 		.port_ops	= &ich_pata_ops,
1131*4882a593Smuzhiyun 	},
1132*4882a593Smuzhiyun 
1133*4882a593Smuzhiyun 	[ich_pata_66] =		/* ICH controllers up to 66MHz */
1134*4882a593Smuzhiyun 	{
1135*4882a593Smuzhiyun 		.flags		= PIIX_PATA_FLAGS,
1136*4882a593Smuzhiyun 		.pio_mask	= ATA_PIO4,
1137*4882a593Smuzhiyun 		.mwdma_mask	= ATA_MWDMA12_ONLY, /* MWDMA0 is broken on chip */
1138*4882a593Smuzhiyun 		.udma_mask	= ATA_UDMA4,
1139*4882a593Smuzhiyun 		.port_ops	= &ich_pata_ops,
1140*4882a593Smuzhiyun 	},
1141*4882a593Smuzhiyun 
1142*4882a593Smuzhiyun 	[ich_pata_100] =
1143*4882a593Smuzhiyun 	{
1144*4882a593Smuzhiyun 		.flags		= PIIX_PATA_FLAGS | PIIX_FLAG_CHECKINTR,
1145*4882a593Smuzhiyun 		.pio_mask	= ATA_PIO4,
1146*4882a593Smuzhiyun 		.mwdma_mask	= ATA_MWDMA12_ONLY,
1147*4882a593Smuzhiyun 		.udma_mask	= ATA_UDMA5,
1148*4882a593Smuzhiyun 		.port_ops	= &ich_pata_ops,
1149*4882a593Smuzhiyun 	},
1150*4882a593Smuzhiyun 
1151*4882a593Smuzhiyun 	[ich_pata_100_nomwdma1] =
1152*4882a593Smuzhiyun 	{
1153*4882a593Smuzhiyun 		.flags		= PIIX_PATA_FLAGS | PIIX_FLAG_CHECKINTR,
1154*4882a593Smuzhiyun 		.pio_mask	= ATA_PIO4,
1155*4882a593Smuzhiyun 		.mwdma_mask	= ATA_MWDMA2_ONLY,
1156*4882a593Smuzhiyun 		.udma_mask	= ATA_UDMA5,
1157*4882a593Smuzhiyun 		.port_ops	= &ich_pata_ops,
1158*4882a593Smuzhiyun 	},
1159*4882a593Smuzhiyun 
1160*4882a593Smuzhiyun 	[ich5_sata] =
1161*4882a593Smuzhiyun 	{
1162*4882a593Smuzhiyun 		.flags		= PIIX_SATA_FLAGS,
1163*4882a593Smuzhiyun 		.pio_mask	= ATA_PIO4,
1164*4882a593Smuzhiyun 		.mwdma_mask	= ATA_MWDMA2,
1165*4882a593Smuzhiyun 		.udma_mask	= ATA_UDMA6,
1166*4882a593Smuzhiyun 		.port_ops	= &piix_sata_ops,
1167*4882a593Smuzhiyun 	},
1168*4882a593Smuzhiyun 
1169*4882a593Smuzhiyun 	[ich6_sata] =
1170*4882a593Smuzhiyun 	{
1171*4882a593Smuzhiyun 		.flags		= PIIX_SATA_FLAGS,
1172*4882a593Smuzhiyun 		.pio_mask	= ATA_PIO4,
1173*4882a593Smuzhiyun 		.mwdma_mask	= ATA_MWDMA2,
1174*4882a593Smuzhiyun 		.udma_mask	= ATA_UDMA6,
1175*4882a593Smuzhiyun 		.port_ops	= &piix_sata_ops,
1176*4882a593Smuzhiyun 	},
1177*4882a593Smuzhiyun 
1178*4882a593Smuzhiyun 	[ich6m_sata] =
1179*4882a593Smuzhiyun 	{
1180*4882a593Smuzhiyun 		.flags		= PIIX_SATA_FLAGS,
1181*4882a593Smuzhiyun 		.pio_mask	= ATA_PIO4,
1182*4882a593Smuzhiyun 		.mwdma_mask	= ATA_MWDMA2,
1183*4882a593Smuzhiyun 		.udma_mask	= ATA_UDMA6,
1184*4882a593Smuzhiyun 		.port_ops	= &piix_sata_ops,
1185*4882a593Smuzhiyun 	},
1186*4882a593Smuzhiyun 
1187*4882a593Smuzhiyun 	[ich8_sata] =
1188*4882a593Smuzhiyun 	{
1189*4882a593Smuzhiyun 		.flags		= PIIX_SATA_FLAGS | PIIX_FLAG_SIDPR,
1190*4882a593Smuzhiyun 		.pio_mask	= ATA_PIO4,
1191*4882a593Smuzhiyun 		.mwdma_mask	= ATA_MWDMA2,
1192*4882a593Smuzhiyun 		.udma_mask	= ATA_UDMA6,
1193*4882a593Smuzhiyun 		.port_ops	= &piix_sata_ops,
1194*4882a593Smuzhiyun 	},
1195*4882a593Smuzhiyun 
1196*4882a593Smuzhiyun 	[ich8_2port_sata] =
1197*4882a593Smuzhiyun 	{
1198*4882a593Smuzhiyun 		.flags		= PIIX_SATA_FLAGS | PIIX_FLAG_SIDPR,
1199*4882a593Smuzhiyun 		.pio_mask	= ATA_PIO4,
1200*4882a593Smuzhiyun 		.mwdma_mask	= ATA_MWDMA2,
1201*4882a593Smuzhiyun 		.udma_mask	= ATA_UDMA6,
1202*4882a593Smuzhiyun 		.port_ops	= &piix_sata_ops,
1203*4882a593Smuzhiyun 	},
1204*4882a593Smuzhiyun 
1205*4882a593Smuzhiyun 	[tolapai_sata] =
1206*4882a593Smuzhiyun 	{
1207*4882a593Smuzhiyun 		.flags		= PIIX_SATA_FLAGS,
1208*4882a593Smuzhiyun 		.pio_mask	= ATA_PIO4,
1209*4882a593Smuzhiyun 		.mwdma_mask	= ATA_MWDMA2,
1210*4882a593Smuzhiyun 		.udma_mask	= ATA_UDMA6,
1211*4882a593Smuzhiyun 		.port_ops	= &piix_sata_ops,
1212*4882a593Smuzhiyun 	},
1213*4882a593Smuzhiyun 
1214*4882a593Smuzhiyun 	[ich8m_apple_sata] =
1215*4882a593Smuzhiyun 	{
1216*4882a593Smuzhiyun 		.flags		= PIIX_SATA_FLAGS,
1217*4882a593Smuzhiyun 		.pio_mask	= ATA_PIO4,
1218*4882a593Smuzhiyun 		.mwdma_mask	= ATA_MWDMA2,
1219*4882a593Smuzhiyun 		.udma_mask	= ATA_UDMA6,
1220*4882a593Smuzhiyun 		.port_ops	= &piix_sata_ops,
1221*4882a593Smuzhiyun 	},
1222*4882a593Smuzhiyun 
1223*4882a593Smuzhiyun 	[piix_pata_vmw] =
1224*4882a593Smuzhiyun 	{
1225*4882a593Smuzhiyun 		.flags		= PIIX_PATA_FLAGS,
1226*4882a593Smuzhiyun 		.pio_mask	= ATA_PIO4,
1227*4882a593Smuzhiyun 		.mwdma_mask	= ATA_MWDMA12_ONLY, /* mwdma1-2 ?? CHECK 0 should be ok but slow */
1228*4882a593Smuzhiyun 		.udma_mask	= ATA_UDMA2,
1229*4882a593Smuzhiyun 		.port_ops	= &piix_vmw_ops,
1230*4882a593Smuzhiyun 	},
1231*4882a593Smuzhiyun 
1232*4882a593Smuzhiyun 	/*
1233*4882a593Smuzhiyun 	 * some Sandybridge chipsets have broken 32 mode up to now,
1234*4882a593Smuzhiyun 	 * see https://bugzilla.kernel.org/show_bug.cgi?id=40592
1235*4882a593Smuzhiyun 	 */
1236*4882a593Smuzhiyun 	[ich8_sata_snb] =
1237*4882a593Smuzhiyun 	{
1238*4882a593Smuzhiyun 		.flags		= PIIX_SATA_FLAGS | PIIX_FLAG_SIDPR | PIIX_FLAG_PIO16,
1239*4882a593Smuzhiyun 		.pio_mask	= ATA_PIO4,
1240*4882a593Smuzhiyun 		.mwdma_mask	= ATA_MWDMA2,
1241*4882a593Smuzhiyun 		.udma_mask	= ATA_UDMA6,
1242*4882a593Smuzhiyun 		.port_ops	= &piix_sata_ops,
1243*4882a593Smuzhiyun 	},
1244*4882a593Smuzhiyun 
1245*4882a593Smuzhiyun 	[ich8_2port_sata_snb] =
1246*4882a593Smuzhiyun 	{
1247*4882a593Smuzhiyun 		.flags		= PIIX_SATA_FLAGS | PIIX_FLAG_SIDPR
1248*4882a593Smuzhiyun 					| PIIX_FLAG_PIO16,
1249*4882a593Smuzhiyun 		.pio_mask	= ATA_PIO4,
1250*4882a593Smuzhiyun 		.mwdma_mask	= ATA_MWDMA2,
1251*4882a593Smuzhiyun 		.udma_mask	= ATA_UDMA6,
1252*4882a593Smuzhiyun 		.port_ops	= &piix_sata_ops,
1253*4882a593Smuzhiyun 	},
1254*4882a593Smuzhiyun 
1255*4882a593Smuzhiyun 	[ich8_2port_sata_byt] =
1256*4882a593Smuzhiyun 	{
1257*4882a593Smuzhiyun 		.flags          = PIIX_SATA_FLAGS | PIIX_FLAG_SIDPR | PIIX_FLAG_PIO16,
1258*4882a593Smuzhiyun 		.pio_mask       = ATA_PIO4,
1259*4882a593Smuzhiyun 		.mwdma_mask     = ATA_MWDMA2,
1260*4882a593Smuzhiyun 		.udma_mask      = ATA_UDMA6,
1261*4882a593Smuzhiyun 		.port_ops       = &piix_sata_ops,
1262*4882a593Smuzhiyun 	},
1263*4882a593Smuzhiyun 
1264*4882a593Smuzhiyun };
1265*4882a593Smuzhiyun 
1266*4882a593Smuzhiyun #define AHCI_PCI_BAR 5
1267*4882a593Smuzhiyun #define AHCI_GLOBAL_CTL 0x04
1268*4882a593Smuzhiyun #define AHCI_ENABLE (1 << 31)
piix_disable_ahci(struct pci_dev * pdev)1269*4882a593Smuzhiyun static int piix_disable_ahci(struct pci_dev *pdev)
1270*4882a593Smuzhiyun {
1271*4882a593Smuzhiyun 	void __iomem *mmio;
1272*4882a593Smuzhiyun 	u32 tmp;
1273*4882a593Smuzhiyun 	int rc = 0;
1274*4882a593Smuzhiyun 
1275*4882a593Smuzhiyun 	/* BUG: pci_enable_device has not yet been called.  This
1276*4882a593Smuzhiyun 	 * works because this device is usually set up by BIOS.
1277*4882a593Smuzhiyun 	 */
1278*4882a593Smuzhiyun 
1279*4882a593Smuzhiyun 	if (!pci_resource_start(pdev, AHCI_PCI_BAR) ||
1280*4882a593Smuzhiyun 	    !pci_resource_len(pdev, AHCI_PCI_BAR))
1281*4882a593Smuzhiyun 		return 0;
1282*4882a593Smuzhiyun 
1283*4882a593Smuzhiyun 	mmio = pci_iomap(pdev, AHCI_PCI_BAR, 64);
1284*4882a593Smuzhiyun 	if (!mmio)
1285*4882a593Smuzhiyun 		return -ENOMEM;
1286*4882a593Smuzhiyun 
1287*4882a593Smuzhiyun 	tmp = ioread32(mmio + AHCI_GLOBAL_CTL);
1288*4882a593Smuzhiyun 	if (tmp & AHCI_ENABLE) {
1289*4882a593Smuzhiyun 		tmp &= ~AHCI_ENABLE;
1290*4882a593Smuzhiyun 		iowrite32(tmp, mmio + AHCI_GLOBAL_CTL);
1291*4882a593Smuzhiyun 
1292*4882a593Smuzhiyun 		tmp = ioread32(mmio + AHCI_GLOBAL_CTL);
1293*4882a593Smuzhiyun 		if (tmp & AHCI_ENABLE)
1294*4882a593Smuzhiyun 			rc = -EIO;
1295*4882a593Smuzhiyun 	}
1296*4882a593Smuzhiyun 
1297*4882a593Smuzhiyun 	pci_iounmap(pdev, mmio);
1298*4882a593Smuzhiyun 	return rc;
1299*4882a593Smuzhiyun }
1300*4882a593Smuzhiyun 
1301*4882a593Smuzhiyun /**
1302*4882a593Smuzhiyun  *	piix_check_450nx_errata	-	Check for problem 450NX setup
1303*4882a593Smuzhiyun  *	@ata_dev: the PCI device to check
1304*4882a593Smuzhiyun  *
1305*4882a593Smuzhiyun  *	Check for the present of 450NX errata #19 and errata #25. If
1306*4882a593Smuzhiyun  *	they are found return an error code so we can turn off DMA
1307*4882a593Smuzhiyun  */
1308*4882a593Smuzhiyun 
piix_check_450nx_errata(struct pci_dev * ata_dev)1309*4882a593Smuzhiyun static int piix_check_450nx_errata(struct pci_dev *ata_dev)
1310*4882a593Smuzhiyun {
1311*4882a593Smuzhiyun 	struct pci_dev *pdev = NULL;
1312*4882a593Smuzhiyun 	u16 cfg;
1313*4882a593Smuzhiyun 	int no_piix_dma = 0;
1314*4882a593Smuzhiyun 
1315*4882a593Smuzhiyun 	while ((pdev = pci_get_device(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82454NX, pdev)) != NULL) {
1316*4882a593Smuzhiyun 		/* Look for 450NX PXB. Check for problem configurations
1317*4882a593Smuzhiyun 		   A PCI quirk checks bit 6 already */
1318*4882a593Smuzhiyun 		pci_read_config_word(pdev, 0x41, &cfg);
1319*4882a593Smuzhiyun 		/* Only on the original revision: IDE DMA can hang */
1320*4882a593Smuzhiyun 		if (pdev->revision == 0x00)
1321*4882a593Smuzhiyun 			no_piix_dma = 1;
1322*4882a593Smuzhiyun 		/* On all revisions below 5 PXB bus lock must be disabled for IDE */
1323*4882a593Smuzhiyun 		else if (cfg & (1<<14) && pdev->revision < 5)
1324*4882a593Smuzhiyun 			no_piix_dma = 2;
1325*4882a593Smuzhiyun 	}
1326*4882a593Smuzhiyun 	if (no_piix_dma)
1327*4882a593Smuzhiyun 		dev_warn(&ata_dev->dev,
1328*4882a593Smuzhiyun 			 "450NX errata present, disabling IDE DMA%s\n",
1329*4882a593Smuzhiyun 			 no_piix_dma == 2 ? " - a BIOS update may resolve this"
1330*4882a593Smuzhiyun 			 : "");
1331*4882a593Smuzhiyun 
1332*4882a593Smuzhiyun 	return no_piix_dma;
1333*4882a593Smuzhiyun }
1334*4882a593Smuzhiyun 
piix_init_pcs(struct ata_host * host,const struct piix_map_db * map_db)1335*4882a593Smuzhiyun static void piix_init_pcs(struct ata_host *host,
1336*4882a593Smuzhiyun 			  const struct piix_map_db *map_db)
1337*4882a593Smuzhiyun {
1338*4882a593Smuzhiyun 	struct pci_dev *pdev = to_pci_dev(host->dev);
1339*4882a593Smuzhiyun 	u16 pcs, new_pcs;
1340*4882a593Smuzhiyun 
1341*4882a593Smuzhiyun 	pci_read_config_word(pdev, ICH5_PCS, &pcs);
1342*4882a593Smuzhiyun 
1343*4882a593Smuzhiyun 	new_pcs = pcs | map_db->port_enable;
1344*4882a593Smuzhiyun 
1345*4882a593Smuzhiyun 	if (new_pcs != pcs) {
1346*4882a593Smuzhiyun 		DPRINTK("updating PCS from 0x%x to 0x%x\n", pcs, new_pcs);
1347*4882a593Smuzhiyun 		pci_write_config_word(pdev, ICH5_PCS, new_pcs);
1348*4882a593Smuzhiyun 		msleep(150);
1349*4882a593Smuzhiyun 	}
1350*4882a593Smuzhiyun }
1351*4882a593Smuzhiyun 
piix_init_sata_map(struct pci_dev * pdev,struct ata_port_info * pinfo,const struct piix_map_db * map_db)1352*4882a593Smuzhiyun static const int *piix_init_sata_map(struct pci_dev *pdev,
1353*4882a593Smuzhiyun 				     struct ata_port_info *pinfo,
1354*4882a593Smuzhiyun 				     const struct piix_map_db *map_db)
1355*4882a593Smuzhiyun {
1356*4882a593Smuzhiyun 	const int *map;
1357*4882a593Smuzhiyun 	int i, invalid_map = 0;
1358*4882a593Smuzhiyun 	u8 map_value;
1359*4882a593Smuzhiyun 	char buf[32];
1360*4882a593Smuzhiyun 	char *p = buf, *end = buf + sizeof(buf);
1361*4882a593Smuzhiyun 
1362*4882a593Smuzhiyun 	pci_read_config_byte(pdev, ICH5_PMR, &map_value);
1363*4882a593Smuzhiyun 
1364*4882a593Smuzhiyun 	map = map_db->map[map_value & map_db->mask];
1365*4882a593Smuzhiyun 
1366*4882a593Smuzhiyun 	for (i = 0; i < 4; i++) {
1367*4882a593Smuzhiyun 		switch (map[i]) {
1368*4882a593Smuzhiyun 		case RV:
1369*4882a593Smuzhiyun 			invalid_map = 1;
1370*4882a593Smuzhiyun 			p += scnprintf(p, end - p, " XX");
1371*4882a593Smuzhiyun 			break;
1372*4882a593Smuzhiyun 
1373*4882a593Smuzhiyun 		case NA:
1374*4882a593Smuzhiyun 			p += scnprintf(p, end - p, " --");
1375*4882a593Smuzhiyun 			break;
1376*4882a593Smuzhiyun 
1377*4882a593Smuzhiyun 		case IDE:
1378*4882a593Smuzhiyun 			WARN_ON((i & 1) || map[i + 1] != IDE);
1379*4882a593Smuzhiyun 			pinfo[i / 2] = piix_port_info[ich_pata_100];
1380*4882a593Smuzhiyun 			i++;
1381*4882a593Smuzhiyun 			p += scnprintf(p, end - p, " IDE IDE");
1382*4882a593Smuzhiyun 			break;
1383*4882a593Smuzhiyun 
1384*4882a593Smuzhiyun 		default:
1385*4882a593Smuzhiyun 			p += scnprintf(p, end - p, " P%d", map[i]);
1386*4882a593Smuzhiyun 			if (i & 1)
1387*4882a593Smuzhiyun 				pinfo[i / 2].flags |= ATA_FLAG_SLAVE_POSS;
1388*4882a593Smuzhiyun 			break;
1389*4882a593Smuzhiyun 		}
1390*4882a593Smuzhiyun 	}
1391*4882a593Smuzhiyun 	dev_info(&pdev->dev, "MAP [%s ]\n", buf);
1392*4882a593Smuzhiyun 
1393*4882a593Smuzhiyun 	if (invalid_map)
1394*4882a593Smuzhiyun 		dev_err(&pdev->dev, "invalid MAP value %u\n", map_value);
1395*4882a593Smuzhiyun 
1396*4882a593Smuzhiyun 	return map;
1397*4882a593Smuzhiyun }
1398*4882a593Smuzhiyun 
piix_no_sidpr(struct ata_host * host)1399*4882a593Smuzhiyun static bool piix_no_sidpr(struct ata_host *host)
1400*4882a593Smuzhiyun {
1401*4882a593Smuzhiyun 	struct pci_dev *pdev = to_pci_dev(host->dev);
1402*4882a593Smuzhiyun 
1403*4882a593Smuzhiyun 	/*
1404*4882a593Smuzhiyun 	 * Samsung DB-P70 only has three ATA ports exposed and
1405*4882a593Smuzhiyun 	 * curiously the unconnected first port reports link online
1406*4882a593Smuzhiyun 	 * while not responding to SRST protocol causing excessive
1407*4882a593Smuzhiyun 	 * detection delay.
1408*4882a593Smuzhiyun 	 *
1409*4882a593Smuzhiyun 	 * Unfortunately, the system doesn't carry enough DMI
1410*4882a593Smuzhiyun 	 * information to identify the machine but does have subsystem
1411*4882a593Smuzhiyun 	 * vendor and device set.  As it's unclear whether the
1412*4882a593Smuzhiyun 	 * subsystem vendor/device is used only for this specific
1413*4882a593Smuzhiyun 	 * board, the port can't be disabled solely with the
1414*4882a593Smuzhiyun 	 * information; however, turning off SIDPR access works around
1415*4882a593Smuzhiyun 	 * the problem.  Turn it off.
1416*4882a593Smuzhiyun 	 *
1417*4882a593Smuzhiyun 	 * This problem is reported in bnc#441240.
1418*4882a593Smuzhiyun 	 *
1419*4882a593Smuzhiyun 	 * https://bugzilla.novell.com/show_bug.cgi?id=441420
1420*4882a593Smuzhiyun 	 */
1421*4882a593Smuzhiyun 	if (pdev->vendor == PCI_VENDOR_ID_INTEL && pdev->device == 0x2920 &&
1422*4882a593Smuzhiyun 	    pdev->subsystem_vendor == PCI_VENDOR_ID_SAMSUNG &&
1423*4882a593Smuzhiyun 	    pdev->subsystem_device == 0xb049) {
1424*4882a593Smuzhiyun 		dev_warn(host->dev,
1425*4882a593Smuzhiyun 			 "Samsung DB-P70 detected, disabling SIDPR\n");
1426*4882a593Smuzhiyun 		return true;
1427*4882a593Smuzhiyun 	}
1428*4882a593Smuzhiyun 
1429*4882a593Smuzhiyun 	return false;
1430*4882a593Smuzhiyun }
1431*4882a593Smuzhiyun 
piix_init_sidpr(struct ata_host * host)1432*4882a593Smuzhiyun static int piix_init_sidpr(struct ata_host *host)
1433*4882a593Smuzhiyun {
1434*4882a593Smuzhiyun 	struct pci_dev *pdev = to_pci_dev(host->dev);
1435*4882a593Smuzhiyun 	struct piix_host_priv *hpriv = host->private_data;
1436*4882a593Smuzhiyun 	struct ata_link *link0 = &host->ports[0]->link;
1437*4882a593Smuzhiyun 	u32 scontrol;
1438*4882a593Smuzhiyun 	int i, rc;
1439*4882a593Smuzhiyun 
1440*4882a593Smuzhiyun 	/* check for availability */
1441*4882a593Smuzhiyun 	for (i = 0; i < 4; i++)
1442*4882a593Smuzhiyun 		if (hpriv->map[i] == IDE)
1443*4882a593Smuzhiyun 			return 0;
1444*4882a593Smuzhiyun 
1445*4882a593Smuzhiyun 	/* is it blacklisted? */
1446*4882a593Smuzhiyun 	if (piix_no_sidpr(host))
1447*4882a593Smuzhiyun 		return 0;
1448*4882a593Smuzhiyun 
1449*4882a593Smuzhiyun 	if (!(host->ports[0]->flags & PIIX_FLAG_SIDPR))
1450*4882a593Smuzhiyun 		return 0;
1451*4882a593Smuzhiyun 
1452*4882a593Smuzhiyun 	if (pci_resource_start(pdev, PIIX_SIDPR_BAR) == 0 ||
1453*4882a593Smuzhiyun 	    pci_resource_len(pdev, PIIX_SIDPR_BAR) != PIIX_SIDPR_LEN)
1454*4882a593Smuzhiyun 		return 0;
1455*4882a593Smuzhiyun 
1456*4882a593Smuzhiyun 	if (pcim_iomap_regions(pdev, 1 << PIIX_SIDPR_BAR, DRV_NAME))
1457*4882a593Smuzhiyun 		return 0;
1458*4882a593Smuzhiyun 
1459*4882a593Smuzhiyun 	hpriv->sidpr = pcim_iomap_table(pdev)[PIIX_SIDPR_BAR];
1460*4882a593Smuzhiyun 
1461*4882a593Smuzhiyun 	/* SCR access via SIDPR doesn't work on some configurations.
1462*4882a593Smuzhiyun 	 * Give it a test drive by inhibiting power save modes which
1463*4882a593Smuzhiyun 	 * we'll do anyway.
1464*4882a593Smuzhiyun 	 */
1465*4882a593Smuzhiyun 	piix_sidpr_scr_read(link0, SCR_CONTROL, &scontrol);
1466*4882a593Smuzhiyun 
1467*4882a593Smuzhiyun 	/* if IPM is already 3, SCR access is probably working.  Don't
1468*4882a593Smuzhiyun 	 * un-inhibit power save modes as BIOS might have inhibited
1469*4882a593Smuzhiyun 	 * them for a reason.
1470*4882a593Smuzhiyun 	 */
1471*4882a593Smuzhiyun 	if ((scontrol & 0xf00) != 0x300) {
1472*4882a593Smuzhiyun 		scontrol |= 0x300;
1473*4882a593Smuzhiyun 		piix_sidpr_scr_write(link0, SCR_CONTROL, scontrol);
1474*4882a593Smuzhiyun 		piix_sidpr_scr_read(link0, SCR_CONTROL, &scontrol);
1475*4882a593Smuzhiyun 
1476*4882a593Smuzhiyun 		if ((scontrol & 0xf00) != 0x300) {
1477*4882a593Smuzhiyun 			dev_info(host->dev,
1478*4882a593Smuzhiyun 				 "SCR access via SIDPR is available but doesn't work\n");
1479*4882a593Smuzhiyun 			return 0;
1480*4882a593Smuzhiyun 		}
1481*4882a593Smuzhiyun 	}
1482*4882a593Smuzhiyun 
1483*4882a593Smuzhiyun 	/* okay, SCRs available, set ops and ask libata for slave_link */
1484*4882a593Smuzhiyun 	for (i = 0; i < 2; i++) {
1485*4882a593Smuzhiyun 		struct ata_port *ap = host->ports[i];
1486*4882a593Smuzhiyun 
1487*4882a593Smuzhiyun 		ap->ops = &piix_sidpr_sata_ops;
1488*4882a593Smuzhiyun 
1489*4882a593Smuzhiyun 		if (ap->flags & ATA_FLAG_SLAVE_POSS) {
1490*4882a593Smuzhiyun 			rc = ata_slave_link_init(ap);
1491*4882a593Smuzhiyun 			if (rc)
1492*4882a593Smuzhiyun 				return rc;
1493*4882a593Smuzhiyun 		}
1494*4882a593Smuzhiyun 	}
1495*4882a593Smuzhiyun 
1496*4882a593Smuzhiyun 	return 0;
1497*4882a593Smuzhiyun }
1498*4882a593Smuzhiyun 
piix_iocfg_bit18_quirk(struct ata_host * host)1499*4882a593Smuzhiyun static void piix_iocfg_bit18_quirk(struct ata_host *host)
1500*4882a593Smuzhiyun {
1501*4882a593Smuzhiyun 	static const struct dmi_system_id sysids[] = {
1502*4882a593Smuzhiyun 		{
1503*4882a593Smuzhiyun 			/* Clevo M570U sets IOCFG bit 18 if the cdrom
1504*4882a593Smuzhiyun 			 * isn't used to boot the system which
1505*4882a593Smuzhiyun 			 * disables the channel.
1506*4882a593Smuzhiyun 			 */
1507*4882a593Smuzhiyun 			.ident = "M570U",
1508*4882a593Smuzhiyun 			.matches = {
1509*4882a593Smuzhiyun 				DMI_MATCH(DMI_SYS_VENDOR, "Clevo Co."),
1510*4882a593Smuzhiyun 				DMI_MATCH(DMI_PRODUCT_NAME, "M570U"),
1511*4882a593Smuzhiyun 			},
1512*4882a593Smuzhiyun 		},
1513*4882a593Smuzhiyun 
1514*4882a593Smuzhiyun 		{ }	/* terminate list */
1515*4882a593Smuzhiyun 	};
1516*4882a593Smuzhiyun 	struct pci_dev *pdev = to_pci_dev(host->dev);
1517*4882a593Smuzhiyun 	struct piix_host_priv *hpriv = host->private_data;
1518*4882a593Smuzhiyun 
1519*4882a593Smuzhiyun 	if (!dmi_check_system(sysids))
1520*4882a593Smuzhiyun 		return;
1521*4882a593Smuzhiyun 
1522*4882a593Smuzhiyun 	/* The datasheet says that bit 18 is NOOP but certain systems
1523*4882a593Smuzhiyun 	 * seem to use it to disable a channel.  Clear the bit on the
1524*4882a593Smuzhiyun 	 * affected systems.
1525*4882a593Smuzhiyun 	 */
1526*4882a593Smuzhiyun 	if (hpriv->saved_iocfg & (1 << 18)) {
1527*4882a593Smuzhiyun 		dev_info(&pdev->dev, "applying IOCFG bit18 quirk\n");
1528*4882a593Smuzhiyun 		pci_write_config_dword(pdev, PIIX_IOCFG,
1529*4882a593Smuzhiyun 				       hpriv->saved_iocfg & ~(1 << 18));
1530*4882a593Smuzhiyun 	}
1531*4882a593Smuzhiyun }
1532*4882a593Smuzhiyun 
piix_broken_system_poweroff(struct pci_dev * pdev)1533*4882a593Smuzhiyun static bool piix_broken_system_poweroff(struct pci_dev *pdev)
1534*4882a593Smuzhiyun {
1535*4882a593Smuzhiyun 	static const struct dmi_system_id broken_systems[] = {
1536*4882a593Smuzhiyun 		{
1537*4882a593Smuzhiyun 			.ident = "HP Compaq 2510p",
1538*4882a593Smuzhiyun 			.matches = {
1539*4882a593Smuzhiyun 				DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
1540*4882a593Smuzhiyun 				DMI_MATCH(DMI_PRODUCT_NAME, "HP Compaq 2510p"),
1541*4882a593Smuzhiyun 			},
1542*4882a593Smuzhiyun 			/* PCI slot number of the controller */
1543*4882a593Smuzhiyun 			.driver_data = (void *)0x1FUL,
1544*4882a593Smuzhiyun 		},
1545*4882a593Smuzhiyun 		{
1546*4882a593Smuzhiyun 			.ident = "HP Compaq nc6000",
1547*4882a593Smuzhiyun 			.matches = {
1548*4882a593Smuzhiyun 				DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
1549*4882a593Smuzhiyun 				DMI_MATCH(DMI_PRODUCT_NAME, "HP Compaq nc6000"),
1550*4882a593Smuzhiyun 			},
1551*4882a593Smuzhiyun 			/* PCI slot number of the controller */
1552*4882a593Smuzhiyun 			.driver_data = (void *)0x1FUL,
1553*4882a593Smuzhiyun 		},
1554*4882a593Smuzhiyun 
1555*4882a593Smuzhiyun 		{ }	/* terminate list */
1556*4882a593Smuzhiyun 	};
1557*4882a593Smuzhiyun 	const struct dmi_system_id *dmi = dmi_first_match(broken_systems);
1558*4882a593Smuzhiyun 
1559*4882a593Smuzhiyun 	if (dmi) {
1560*4882a593Smuzhiyun 		unsigned long slot = (unsigned long)dmi->driver_data;
1561*4882a593Smuzhiyun 		/* apply the quirk only to on-board controllers */
1562*4882a593Smuzhiyun 		return slot == PCI_SLOT(pdev->devfn);
1563*4882a593Smuzhiyun 	}
1564*4882a593Smuzhiyun 
1565*4882a593Smuzhiyun 	return false;
1566*4882a593Smuzhiyun }
1567*4882a593Smuzhiyun 
1568*4882a593Smuzhiyun static int prefer_ms_hyperv = 1;
1569*4882a593Smuzhiyun module_param(prefer_ms_hyperv, int, 0);
1570*4882a593Smuzhiyun MODULE_PARM_DESC(prefer_ms_hyperv,
1571*4882a593Smuzhiyun 	"Prefer Hyper-V paravirtualization drivers instead of ATA, "
1572*4882a593Smuzhiyun 	"0 - Use ATA drivers, "
1573*4882a593Smuzhiyun 	"1 (Default) - Use the paravirtualization drivers.");
1574*4882a593Smuzhiyun 
piix_ignore_devices_quirk(struct ata_host * host)1575*4882a593Smuzhiyun static void piix_ignore_devices_quirk(struct ata_host *host)
1576*4882a593Smuzhiyun {
1577*4882a593Smuzhiyun #if IS_ENABLED(CONFIG_HYPERV_STORAGE)
1578*4882a593Smuzhiyun 	static const struct dmi_system_id ignore_hyperv[] = {
1579*4882a593Smuzhiyun 		{
1580*4882a593Smuzhiyun 			/* On Hyper-V hypervisors the disks are exposed on
1581*4882a593Smuzhiyun 			 * both the emulated SATA controller and on the
1582*4882a593Smuzhiyun 			 * paravirtualised drivers.  The CD/DVD devices
1583*4882a593Smuzhiyun 			 * are only exposed on the emulated controller.
1584*4882a593Smuzhiyun 			 * Request we ignore ATA devices on this host.
1585*4882a593Smuzhiyun 			 */
1586*4882a593Smuzhiyun 			.ident = "Hyper-V Virtual Machine",
1587*4882a593Smuzhiyun 			.matches = {
1588*4882a593Smuzhiyun 				DMI_MATCH(DMI_SYS_VENDOR,
1589*4882a593Smuzhiyun 						"Microsoft Corporation"),
1590*4882a593Smuzhiyun 				DMI_MATCH(DMI_PRODUCT_NAME, "Virtual Machine"),
1591*4882a593Smuzhiyun 			},
1592*4882a593Smuzhiyun 		},
1593*4882a593Smuzhiyun 		{ }	/* terminate list */
1594*4882a593Smuzhiyun 	};
1595*4882a593Smuzhiyun 	static const struct dmi_system_id allow_virtual_pc[] = {
1596*4882a593Smuzhiyun 		{
1597*4882a593Smuzhiyun 			/* In MS Virtual PC guests the DMI ident is nearly
1598*4882a593Smuzhiyun 			 * identical to a Hyper-V guest. One difference is the
1599*4882a593Smuzhiyun 			 * product version which is used here to identify
1600*4882a593Smuzhiyun 			 * a Virtual PC guest. This entry allows ata_piix to
1601*4882a593Smuzhiyun 			 * drive the emulated hardware.
1602*4882a593Smuzhiyun 			 */
1603*4882a593Smuzhiyun 			.ident = "MS Virtual PC 2007",
1604*4882a593Smuzhiyun 			.matches = {
1605*4882a593Smuzhiyun 				DMI_MATCH(DMI_SYS_VENDOR,
1606*4882a593Smuzhiyun 						"Microsoft Corporation"),
1607*4882a593Smuzhiyun 				DMI_MATCH(DMI_PRODUCT_NAME, "Virtual Machine"),
1608*4882a593Smuzhiyun 				DMI_MATCH(DMI_PRODUCT_VERSION, "VS2005R2"),
1609*4882a593Smuzhiyun 			},
1610*4882a593Smuzhiyun 		},
1611*4882a593Smuzhiyun 		{ }	/* terminate list */
1612*4882a593Smuzhiyun 	};
1613*4882a593Smuzhiyun 	const struct dmi_system_id *ignore = dmi_first_match(ignore_hyperv);
1614*4882a593Smuzhiyun 	const struct dmi_system_id *allow = dmi_first_match(allow_virtual_pc);
1615*4882a593Smuzhiyun 
1616*4882a593Smuzhiyun 	if (ignore && !allow && prefer_ms_hyperv) {
1617*4882a593Smuzhiyun 		host->flags |= ATA_HOST_IGNORE_ATA;
1618*4882a593Smuzhiyun 		dev_info(host->dev, "%s detected, ATA device ignore set\n",
1619*4882a593Smuzhiyun 			ignore->ident);
1620*4882a593Smuzhiyun 	}
1621*4882a593Smuzhiyun #endif
1622*4882a593Smuzhiyun }
1623*4882a593Smuzhiyun 
1624*4882a593Smuzhiyun /**
1625*4882a593Smuzhiyun  *	piix_init_one - Register PIIX ATA PCI device with kernel services
1626*4882a593Smuzhiyun  *	@pdev: PCI device to register
1627*4882a593Smuzhiyun  *	@ent: Entry in piix_pci_tbl matching with @pdev
1628*4882a593Smuzhiyun  *
1629*4882a593Smuzhiyun  *	Called from kernel PCI layer.  We probe for combined mode (sigh),
1630*4882a593Smuzhiyun  *	and then hand over control to libata, for it to do the rest.
1631*4882a593Smuzhiyun  *
1632*4882a593Smuzhiyun  *	LOCKING:
1633*4882a593Smuzhiyun  *	Inherited from PCI layer (may sleep).
1634*4882a593Smuzhiyun  *
1635*4882a593Smuzhiyun  *	RETURNS:
1636*4882a593Smuzhiyun  *	Zero on success, or -ERRNO value.
1637*4882a593Smuzhiyun  */
1638*4882a593Smuzhiyun 
piix_init_one(struct pci_dev * pdev,const struct pci_device_id * ent)1639*4882a593Smuzhiyun static int piix_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
1640*4882a593Smuzhiyun {
1641*4882a593Smuzhiyun 	struct device *dev = &pdev->dev;
1642*4882a593Smuzhiyun 	struct ata_port_info port_info[2];
1643*4882a593Smuzhiyun 	const struct ata_port_info *ppi[] = { &port_info[0], &port_info[1] };
1644*4882a593Smuzhiyun 	struct scsi_host_template *sht = &piix_sht;
1645*4882a593Smuzhiyun 	unsigned long port_flags;
1646*4882a593Smuzhiyun 	struct ata_host *host;
1647*4882a593Smuzhiyun 	struct piix_host_priv *hpriv;
1648*4882a593Smuzhiyun 	int rc;
1649*4882a593Smuzhiyun 
1650*4882a593Smuzhiyun 	ata_print_version_once(&pdev->dev, DRV_VERSION);
1651*4882a593Smuzhiyun 
1652*4882a593Smuzhiyun 	/* no hotplugging support for later devices (FIXME) */
1653*4882a593Smuzhiyun 	if (!in_module_init && ent->driver_data >= ich5_sata)
1654*4882a593Smuzhiyun 		return -ENODEV;
1655*4882a593Smuzhiyun 
1656*4882a593Smuzhiyun 	if (piix_broken_system_poweroff(pdev)) {
1657*4882a593Smuzhiyun 		piix_port_info[ent->driver_data].flags |=
1658*4882a593Smuzhiyun 				ATA_FLAG_NO_POWEROFF_SPINDOWN |
1659*4882a593Smuzhiyun 					ATA_FLAG_NO_HIBERNATE_SPINDOWN;
1660*4882a593Smuzhiyun 		dev_info(&pdev->dev, "quirky BIOS, skipping spindown "
1661*4882a593Smuzhiyun 				"on poweroff and hibernation\n");
1662*4882a593Smuzhiyun 	}
1663*4882a593Smuzhiyun 
1664*4882a593Smuzhiyun 	port_info[0] = piix_port_info[ent->driver_data];
1665*4882a593Smuzhiyun 	port_info[1] = piix_port_info[ent->driver_data];
1666*4882a593Smuzhiyun 
1667*4882a593Smuzhiyun 	port_flags = port_info[0].flags;
1668*4882a593Smuzhiyun 
1669*4882a593Smuzhiyun 	/* enable device and prepare host */
1670*4882a593Smuzhiyun 	rc = pcim_enable_device(pdev);
1671*4882a593Smuzhiyun 	if (rc)
1672*4882a593Smuzhiyun 		return rc;
1673*4882a593Smuzhiyun 
1674*4882a593Smuzhiyun 	hpriv = devm_kzalloc(dev, sizeof(*hpriv), GFP_KERNEL);
1675*4882a593Smuzhiyun 	if (!hpriv)
1676*4882a593Smuzhiyun 		return -ENOMEM;
1677*4882a593Smuzhiyun 
1678*4882a593Smuzhiyun 	/* Save IOCFG, this will be used for cable detection, quirk
1679*4882a593Smuzhiyun 	 * detection and restoration on detach.  This is necessary
1680*4882a593Smuzhiyun 	 * because some ACPI implementations mess up cable related
1681*4882a593Smuzhiyun 	 * bits on _STM.  Reported on kernel bz#11879.
1682*4882a593Smuzhiyun 	 */
1683*4882a593Smuzhiyun 	pci_read_config_dword(pdev, PIIX_IOCFG, &hpriv->saved_iocfg);
1684*4882a593Smuzhiyun 
1685*4882a593Smuzhiyun 	/* ICH6R may be driven by either ata_piix or ahci driver
1686*4882a593Smuzhiyun 	 * regardless of BIOS configuration.  Make sure AHCI mode is
1687*4882a593Smuzhiyun 	 * off.
1688*4882a593Smuzhiyun 	 */
1689*4882a593Smuzhiyun 	if (pdev->vendor == PCI_VENDOR_ID_INTEL && pdev->device == 0x2652) {
1690*4882a593Smuzhiyun 		rc = piix_disable_ahci(pdev);
1691*4882a593Smuzhiyun 		if (rc)
1692*4882a593Smuzhiyun 			return rc;
1693*4882a593Smuzhiyun 	}
1694*4882a593Smuzhiyun 
1695*4882a593Smuzhiyun 	/* SATA map init can change port_info, do it before prepping host */
1696*4882a593Smuzhiyun 	if (port_flags & ATA_FLAG_SATA)
1697*4882a593Smuzhiyun 		hpriv->map = piix_init_sata_map(pdev, port_info,
1698*4882a593Smuzhiyun 					piix_map_db_table[ent->driver_data]);
1699*4882a593Smuzhiyun 
1700*4882a593Smuzhiyun 	rc = ata_pci_bmdma_prepare_host(pdev, ppi, &host);
1701*4882a593Smuzhiyun 	if (rc)
1702*4882a593Smuzhiyun 		return rc;
1703*4882a593Smuzhiyun 	host->private_data = hpriv;
1704*4882a593Smuzhiyun 
1705*4882a593Smuzhiyun 	/* initialize controller */
1706*4882a593Smuzhiyun 	if (port_flags & ATA_FLAG_SATA) {
1707*4882a593Smuzhiyun 		piix_init_pcs(host, piix_map_db_table[ent->driver_data]);
1708*4882a593Smuzhiyun 		rc = piix_init_sidpr(host);
1709*4882a593Smuzhiyun 		if (rc)
1710*4882a593Smuzhiyun 			return rc;
1711*4882a593Smuzhiyun 		if (host->ports[0]->ops == &piix_sidpr_sata_ops)
1712*4882a593Smuzhiyun 			sht = &piix_sidpr_sht;
1713*4882a593Smuzhiyun 	}
1714*4882a593Smuzhiyun 
1715*4882a593Smuzhiyun 	/* apply IOCFG bit18 quirk */
1716*4882a593Smuzhiyun 	piix_iocfg_bit18_quirk(host);
1717*4882a593Smuzhiyun 
1718*4882a593Smuzhiyun 	/* On ICH5, some BIOSen disable the interrupt using the
1719*4882a593Smuzhiyun 	 * PCI_COMMAND_INTX_DISABLE bit added in PCI 2.3.
1720*4882a593Smuzhiyun 	 * On ICH6, this bit has the same effect, but only when
1721*4882a593Smuzhiyun 	 * MSI is disabled (and it is disabled, as we don't use
1722*4882a593Smuzhiyun 	 * message-signalled interrupts currently).
1723*4882a593Smuzhiyun 	 */
1724*4882a593Smuzhiyun 	if (port_flags & PIIX_FLAG_CHECKINTR)
1725*4882a593Smuzhiyun 		pci_intx(pdev, 1);
1726*4882a593Smuzhiyun 
1727*4882a593Smuzhiyun 	if (piix_check_450nx_errata(pdev)) {
1728*4882a593Smuzhiyun 		/* This writes into the master table but it does not
1729*4882a593Smuzhiyun 		   really matter for this errata as we will apply it to
1730*4882a593Smuzhiyun 		   all the PIIX devices on the board */
1731*4882a593Smuzhiyun 		host->ports[0]->mwdma_mask = 0;
1732*4882a593Smuzhiyun 		host->ports[0]->udma_mask = 0;
1733*4882a593Smuzhiyun 		host->ports[1]->mwdma_mask = 0;
1734*4882a593Smuzhiyun 		host->ports[1]->udma_mask = 0;
1735*4882a593Smuzhiyun 	}
1736*4882a593Smuzhiyun 	host->flags |= ATA_HOST_PARALLEL_SCAN;
1737*4882a593Smuzhiyun 
1738*4882a593Smuzhiyun 	/* Allow hosts to specify device types to ignore when scanning. */
1739*4882a593Smuzhiyun 	piix_ignore_devices_quirk(host);
1740*4882a593Smuzhiyun 
1741*4882a593Smuzhiyun 	pci_set_master(pdev);
1742*4882a593Smuzhiyun 	return ata_pci_sff_activate_host(host, ata_bmdma_interrupt, sht);
1743*4882a593Smuzhiyun }
1744*4882a593Smuzhiyun 
piix_remove_one(struct pci_dev * pdev)1745*4882a593Smuzhiyun static void piix_remove_one(struct pci_dev *pdev)
1746*4882a593Smuzhiyun {
1747*4882a593Smuzhiyun 	struct ata_host *host = pci_get_drvdata(pdev);
1748*4882a593Smuzhiyun 	struct piix_host_priv *hpriv = host->private_data;
1749*4882a593Smuzhiyun 
1750*4882a593Smuzhiyun 	pci_write_config_dword(pdev, PIIX_IOCFG, hpriv->saved_iocfg);
1751*4882a593Smuzhiyun 
1752*4882a593Smuzhiyun 	ata_pci_remove_one(pdev);
1753*4882a593Smuzhiyun }
1754*4882a593Smuzhiyun 
1755*4882a593Smuzhiyun static struct pci_driver piix_pci_driver = {
1756*4882a593Smuzhiyun 	.name			= DRV_NAME,
1757*4882a593Smuzhiyun 	.id_table		= piix_pci_tbl,
1758*4882a593Smuzhiyun 	.probe			= piix_init_one,
1759*4882a593Smuzhiyun 	.remove			= piix_remove_one,
1760*4882a593Smuzhiyun #ifdef CONFIG_PM_SLEEP
1761*4882a593Smuzhiyun 	.suspend		= piix_pci_device_suspend,
1762*4882a593Smuzhiyun 	.resume			= piix_pci_device_resume,
1763*4882a593Smuzhiyun #endif
1764*4882a593Smuzhiyun };
1765*4882a593Smuzhiyun 
piix_init(void)1766*4882a593Smuzhiyun static int __init piix_init(void)
1767*4882a593Smuzhiyun {
1768*4882a593Smuzhiyun 	int rc;
1769*4882a593Smuzhiyun 
1770*4882a593Smuzhiyun 	DPRINTK("pci_register_driver\n");
1771*4882a593Smuzhiyun 	rc = pci_register_driver(&piix_pci_driver);
1772*4882a593Smuzhiyun 	if (rc)
1773*4882a593Smuzhiyun 		return rc;
1774*4882a593Smuzhiyun 
1775*4882a593Smuzhiyun 	in_module_init = 0;
1776*4882a593Smuzhiyun 
1777*4882a593Smuzhiyun 	DPRINTK("done\n");
1778*4882a593Smuzhiyun 	return 0;
1779*4882a593Smuzhiyun }
1780*4882a593Smuzhiyun 
piix_exit(void)1781*4882a593Smuzhiyun static void __exit piix_exit(void)
1782*4882a593Smuzhiyun {
1783*4882a593Smuzhiyun 	pci_unregister_driver(&piix_pci_driver);
1784*4882a593Smuzhiyun }
1785*4882a593Smuzhiyun 
1786*4882a593Smuzhiyun module_init(piix_init);
1787*4882a593Smuzhiyun module_exit(piix_exit);
1788